sh_eth.c 68 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853
  1. /*
  2. * SuperH Ethernet device driver
  3. *
  4. * Copyright (C) 2006-2012 Nobuhiro Iwamatsu
  5. * Copyright (C) 2008-2013 Renesas Solutions Corp.
  6. * Copyright (C) 2013 Cogent Embedded, Inc.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms and conditions of the GNU General Public License,
  10. * version 2, as published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program; if not, write to the Free Software Foundation, Inc.,
  18. * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  19. *
  20. * The full GNU General Public License is included in this distribution in
  21. * the file called "COPYING".
  22. */
  23. #include <linux/init.h>
  24. #include <linux/module.h>
  25. #include <linux/kernel.h>
  26. #include <linux/spinlock.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/dma-mapping.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/delay.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/mdio-bitbang.h>
  33. #include <linux/netdevice.h>
  34. #include <linux/phy.h>
  35. #include <linux/cache.h>
  36. #include <linux/io.h>
  37. #include <linux/pm_runtime.h>
  38. #include <linux/slab.h>
  39. #include <linux/ethtool.h>
  40. #include <linux/if_vlan.h>
  41. #include <linux/clk.h>
  42. #include <linux/sh_eth.h>
  43. #include "sh_eth.h"
  44. #define SH_ETH_DEF_MSG_ENABLE \
  45. (NETIF_MSG_LINK | \
  46. NETIF_MSG_TIMER | \
  47. NETIF_MSG_RX_ERR| \
  48. NETIF_MSG_TX_ERR)
  49. static const u16 sh_eth_offset_gigabit[SH_ETH_MAX_REGISTER_OFFSET] = {
  50. [EDSR] = 0x0000,
  51. [EDMR] = 0x0400,
  52. [EDTRR] = 0x0408,
  53. [EDRRR] = 0x0410,
  54. [EESR] = 0x0428,
  55. [EESIPR] = 0x0430,
  56. [TDLAR] = 0x0010,
  57. [TDFAR] = 0x0014,
  58. [TDFXR] = 0x0018,
  59. [TDFFR] = 0x001c,
  60. [RDLAR] = 0x0030,
  61. [RDFAR] = 0x0034,
  62. [RDFXR] = 0x0038,
  63. [RDFFR] = 0x003c,
  64. [TRSCER] = 0x0438,
  65. [RMFCR] = 0x0440,
  66. [TFTR] = 0x0448,
  67. [FDR] = 0x0450,
  68. [RMCR] = 0x0458,
  69. [RPADIR] = 0x0460,
  70. [FCFTR] = 0x0468,
  71. [CSMR] = 0x04E4,
  72. [ECMR] = 0x0500,
  73. [ECSR] = 0x0510,
  74. [ECSIPR] = 0x0518,
  75. [PIR] = 0x0520,
  76. [PSR] = 0x0528,
  77. [PIPR] = 0x052c,
  78. [RFLR] = 0x0508,
  79. [APR] = 0x0554,
  80. [MPR] = 0x0558,
  81. [PFTCR] = 0x055c,
  82. [PFRCR] = 0x0560,
  83. [TPAUSER] = 0x0564,
  84. [GECMR] = 0x05b0,
  85. [BCULR] = 0x05b4,
  86. [MAHR] = 0x05c0,
  87. [MALR] = 0x05c8,
  88. [TROCR] = 0x0700,
  89. [CDCR] = 0x0708,
  90. [LCCR] = 0x0710,
  91. [CEFCR] = 0x0740,
  92. [FRECR] = 0x0748,
  93. [TSFRCR] = 0x0750,
  94. [TLFRCR] = 0x0758,
  95. [RFCR] = 0x0760,
  96. [CERCR] = 0x0768,
  97. [CEECR] = 0x0770,
  98. [MAFCR] = 0x0778,
  99. [RMII_MII] = 0x0790,
  100. [ARSTR] = 0x0000,
  101. [TSU_CTRST] = 0x0004,
  102. [TSU_FWEN0] = 0x0010,
  103. [TSU_FWEN1] = 0x0014,
  104. [TSU_FCM] = 0x0018,
  105. [TSU_BSYSL0] = 0x0020,
  106. [TSU_BSYSL1] = 0x0024,
  107. [TSU_PRISL0] = 0x0028,
  108. [TSU_PRISL1] = 0x002c,
  109. [TSU_FWSL0] = 0x0030,
  110. [TSU_FWSL1] = 0x0034,
  111. [TSU_FWSLC] = 0x0038,
  112. [TSU_QTAG0] = 0x0040,
  113. [TSU_QTAG1] = 0x0044,
  114. [TSU_FWSR] = 0x0050,
  115. [TSU_FWINMK] = 0x0054,
  116. [TSU_ADQT0] = 0x0048,
  117. [TSU_ADQT1] = 0x004c,
  118. [TSU_VTAG0] = 0x0058,
  119. [TSU_VTAG1] = 0x005c,
  120. [TSU_ADSBSY] = 0x0060,
  121. [TSU_TEN] = 0x0064,
  122. [TSU_POST1] = 0x0070,
  123. [TSU_POST2] = 0x0074,
  124. [TSU_POST3] = 0x0078,
  125. [TSU_POST4] = 0x007c,
  126. [TSU_ADRH0] = 0x0100,
  127. [TSU_ADRL0] = 0x0104,
  128. [TSU_ADRH31] = 0x01f8,
  129. [TSU_ADRL31] = 0x01fc,
  130. [TXNLCR0] = 0x0080,
  131. [TXALCR0] = 0x0084,
  132. [RXNLCR0] = 0x0088,
  133. [RXALCR0] = 0x008c,
  134. [FWNLCR0] = 0x0090,
  135. [FWALCR0] = 0x0094,
  136. [TXNLCR1] = 0x00a0,
  137. [TXALCR1] = 0x00a0,
  138. [RXNLCR1] = 0x00a8,
  139. [RXALCR1] = 0x00ac,
  140. [FWNLCR1] = 0x00b0,
  141. [FWALCR1] = 0x00b4,
  142. };
  143. static const u16 sh_eth_offset_fast_rcar[SH_ETH_MAX_REGISTER_OFFSET] = {
  144. [ECMR] = 0x0300,
  145. [RFLR] = 0x0308,
  146. [ECSR] = 0x0310,
  147. [ECSIPR] = 0x0318,
  148. [PIR] = 0x0320,
  149. [PSR] = 0x0328,
  150. [RDMLR] = 0x0340,
  151. [IPGR] = 0x0350,
  152. [APR] = 0x0354,
  153. [MPR] = 0x0358,
  154. [RFCF] = 0x0360,
  155. [TPAUSER] = 0x0364,
  156. [TPAUSECR] = 0x0368,
  157. [MAHR] = 0x03c0,
  158. [MALR] = 0x03c8,
  159. [TROCR] = 0x03d0,
  160. [CDCR] = 0x03d4,
  161. [LCCR] = 0x03d8,
  162. [CNDCR] = 0x03dc,
  163. [CEFCR] = 0x03e4,
  164. [FRECR] = 0x03e8,
  165. [TSFRCR] = 0x03ec,
  166. [TLFRCR] = 0x03f0,
  167. [RFCR] = 0x03f4,
  168. [MAFCR] = 0x03f8,
  169. [EDMR] = 0x0200,
  170. [EDTRR] = 0x0208,
  171. [EDRRR] = 0x0210,
  172. [TDLAR] = 0x0218,
  173. [RDLAR] = 0x0220,
  174. [EESR] = 0x0228,
  175. [EESIPR] = 0x0230,
  176. [TRSCER] = 0x0238,
  177. [RMFCR] = 0x0240,
  178. [TFTR] = 0x0248,
  179. [FDR] = 0x0250,
  180. [RMCR] = 0x0258,
  181. [TFUCR] = 0x0264,
  182. [RFOCR] = 0x0268,
  183. [FCFTR] = 0x0270,
  184. [TRIMD] = 0x027c,
  185. };
  186. static const u16 sh_eth_offset_fast_sh4[SH_ETH_MAX_REGISTER_OFFSET] = {
  187. [ECMR] = 0x0100,
  188. [RFLR] = 0x0108,
  189. [ECSR] = 0x0110,
  190. [ECSIPR] = 0x0118,
  191. [PIR] = 0x0120,
  192. [PSR] = 0x0128,
  193. [RDMLR] = 0x0140,
  194. [IPGR] = 0x0150,
  195. [APR] = 0x0154,
  196. [MPR] = 0x0158,
  197. [TPAUSER] = 0x0164,
  198. [RFCF] = 0x0160,
  199. [TPAUSECR] = 0x0168,
  200. [BCFRR] = 0x016c,
  201. [MAHR] = 0x01c0,
  202. [MALR] = 0x01c8,
  203. [TROCR] = 0x01d0,
  204. [CDCR] = 0x01d4,
  205. [LCCR] = 0x01d8,
  206. [CNDCR] = 0x01dc,
  207. [CEFCR] = 0x01e4,
  208. [FRECR] = 0x01e8,
  209. [TSFRCR] = 0x01ec,
  210. [TLFRCR] = 0x01f0,
  211. [RFCR] = 0x01f4,
  212. [MAFCR] = 0x01f8,
  213. [RTRATE] = 0x01fc,
  214. [EDMR] = 0x0000,
  215. [EDTRR] = 0x0008,
  216. [EDRRR] = 0x0010,
  217. [TDLAR] = 0x0018,
  218. [RDLAR] = 0x0020,
  219. [EESR] = 0x0028,
  220. [EESIPR] = 0x0030,
  221. [TRSCER] = 0x0038,
  222. [RMFCR] = 0x0040,
  223. [TFTR] = 0x0048,
  224. [FDR] = 0x0050,
  225. [RMCR] = 0x0058,
  226. [TFUCR] = 0x0064,
  227. [RFOCR] = 0x0068,
  228. [FCFTR] = 0x0070,
  229. [RPADIR] = 0x0078,
  230. [TRIMD] = 0x007c,
  231. [RBWAR] = 0x00c8,
  232. [RDFAR] = 0x00cc,
  233. [TBRAR] = 0x00d4,
  234. [TDFAR] = 0x00d8,
  235. };
  236. static const u16 sh_eth_offset_fast_sh3_sh2[SH_ETH_MAX_REGISTER_OFFSET] = {
  237. [ECMR] = 0x0160,
  238. [ECSR] = 0x0164,
  239. [ECSIPR] = 0x0168,
  240. [PIR] = 0x016c,
  241. [MAHR] = 0x0170,
  242. [MALR] = 0x0174,
  243. [RFLR] = 0x0178,
  244. [PSR] = 0x017c,
  245. [TROCR] = 0x0180,
  246. [CDCR] = 0x0184,
  247. [LCCR] = 0x0188,
  248. [CNDCR] = 0x018c,
  249. [CEFCR] = 0x0194,
  250. [FRECR] = 0x0198,
  251. [TSFRCR] = 0x019c,
  252. [TLFRCR] = 0x01a0,
  253. [RFCR] = 0x01a4,
  254. [MAFCR] = 0x01a8,
  255. [IPGR] = 0x01b4,
  256. [APR] = 0x01b8,
  257. [MPR] = 0x01bc,
  258. [TPAUSER] = 0x01c4,
  259. [BCFR] = 0x01cc,
  260. [ARSTR] = 0x0000,
  261. [TSU_CTRST] = 0x0004,
  262. [TSU_FWEN0] = 0x0010,
  263. [TSU_FWEN1] = 0x0014,
  264. [TSU_FCM] = 0x0018,
  265. [TSU_BSYSL0] = 0x0020,
  266. [TSU_BSYSL1] = 0x0024,
  267. [TSU_PRISL0] = 0x0028,
  268. [TSU_PRISL1] = 0x002c,
  269. [TSU_FWSL0] = 0x0030,
  270. [TSU_FWSL1] = 0x0034,
  271. [TSU_FWSLC] = 0x0038,
  272. [TSU_QTAGM0] = 0x0040,
  273. [TSU_QTAGM1] = 0x0044,
  274. [TSU_ADQT0] = 0x0048,
  275. [TSU_ADQT1] = 0x004c,
  276. [TSU_FWSR] = 0x0050,
  277. [TSU_FWINMK] = 0x0054,
  278. [TSU_ADSBSY] = 0x0060,
  279. [TSU_TEN] = 0x0064,
  280. [TSU_POST1] = 0x0070,
  281. [TSU_POST2] = 0x0074,
  282. [TSU_POST3] = 0x0078,
  283. [TSU_POST4] = 0x007c,
  284. [TXNLCR0] = 0x0080,
  285. [TXALCR0] = 0x0084,
  286. [RXNLCR0] = 0x0088,
  287. [RXALCR0] = 0x008c,
  288. [FWNLCR0] = 0x0090,
  289. [FWALCR0] = 0x0094,
  290. [TXNLCR1] = 0x00a0,
  291. [TXALCR1] = 0x00a0,
  292. [RXNLCR1] = 0x00a8,
  293. [RXALCR1] = 0x00ac,
  294. [FWNLCR1] = 0x00b0,
  295. [FWALCR1] = 0x00b4,
  296. [TSU_ADRH0] = 0x0100,
  297. [TSU_ADRL0] = 0x0104,
  298. [TSU_ADRL31] = 0x01fc,
  299. };
  300. #if defined(CONFIG_CPU_SUBTYPE_SH7734) || \
  301. defined(CONFIG_CPU_SUBTYPE_SH7763) || \
  302. defined(CONFIG_ARCH_R8A7740)
  303. static void sh_eth_select_mii(struct net_device *ndev)
  304. {
  305. u32 value = 0x0;
  306. struct sh_eth_private *mdp = netdev_priv(ndev);
  307. switch (mdp->phy_interface) {
  308. case PHY_INTERFACE_MODE_GMII:
  309. value = 0x2;
  310. break;
  311. case PHY_INTERFACE_MODE_MII:
  312. value = 0x1;
  313. break;
  314. case PHY_INTERFACE_MODE_RMII:
  315. value = 0x0;
  316. break;
  317. default:
  318. pr_warn("PHY interface mode was not setup. Set to MII.\n");
  319. value = 0x1;
  320. break;
  321. }
  322. sh_eth_write(ndev, value, RMII_MII);
  323. }
  324. #endif
  325. /* There is CPU dependent code */
  326. #if defined(CONFIG_ARCH_R8A7778) || defined(CONFIG_ARCH_R8A7779)
  327. #define SH_ETH_RESET_DEFAULT 1
  328. static void sh_eth_set_duplex(struct net_device *ndev)
  329. {
  330. struct sh_eth_private *mdp = netdev_priv(ndev);
  331. if (mdp->duplex) /* Full */
  332. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_DM, ECMR);
  333. else /* Half */
  334. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_DM, ECMR);
  335. }
  336. static void sh_eth_set_rate(struct net_device *ndev)
  337. {
  338. struct sh_eth_private *mdp = netdev_priv(ndev);
  339. switch (mdp->speed) {
  340. case 10: /* 10BASE */
  341. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_ELB, ECMR);
  342. break;
  343. case 100:/* 100BASE */
  344. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_ELB, ECMR);
  345. break;
  346. default:
  347. break;
  348. }
  349. }
  350. /* R8A7778/9 */
  351. static struct sh_eth_cpu_data sh_eth_my_cpu_data = {
  352. .set_duplex = sh_eth_set_duplex,
  353. .set_rate = sh_eth_set_rate,
  354. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
  355. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
  356. .eesipr_value = 0x01ff009f,
  357. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  358. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  359. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  360. EESR_ECI,
  361. .tx_error_check = EESR_TWB | EESR_TABT | EESR_TDE | EESR_TFE,
  362. .apr = 1,
  363. .mpr = 1,
  364. .tpauser = 1,
  365. .hw_swap = 1,
  366. };
  367. #elif defined(CONFIG_CPU_SUBTYPE_SH7724)
  368. #define SH_ETH_RESET_DEFAULT 1
  369. static void sh_eth_set_duplex(struct net_device *ndev)
  370. {
  371. struct sh_eth_private *mdp = netdev_priv(ndev);
  372. if (mdp->duplex) /* Full */
  373. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_DM, ECMR);
  374. else /* Half */
  375. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_DM, ECMR);
  376. }
  377. static void sh_eth_set_rate(struct net_device *ndev)
  378. {
  379. struct sh_eth_private *mdp = netdev_priv(ndev);
  380. switch (mdp->speed) {
  381. case 10: /* 10BASE */
  382. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_RTM, ECMR);
  383. break;
  384. case 100:/* 100BASE */
  385. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_RTM, ECMR);
  386. break;
  387. default:
  388. break;
  389. }
  390. }
  391. /* SH7724 */
  392. static struct sh_eth_cpu_data sh_eth_my_cpu_data = {
  393. .set_duplex = sh_eth_set_duplex,
  394. .set_rate = sh_eth_set_rate,
  395. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
  396. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
  397. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x01ff009f,
  398. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  399. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  400. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  401. EESR_ECI,
  402. .tx_error_check = EESR_TWB | EESR_TABT | EESR_TDE | EESR_TFE,
  403. .apr = 1,
  404. .mpr = 1,
  405. .tpauser = 1,
  406. .hw_swap = 1,
  407. .rpadir = 1,
  408. .rpadir_value = 0x00020000, /* NET_IP_ALIGN assumed to be 2 */
  409. };
  410. #elif defined(CONFIG_CPU_SUBTYPE_SH7757)
  411. #define SH_ETH_HAS_BOTH_MODULES 1
  412. #define SH_ETH_HAS_TSU 1
  413. static int sh_eth_check_reset(struct net_device *ndev);
  414. static void sh_eth_set_duplex(struct net_device *ndev)
  415. {
  416. struct sh_eth_private *mdp = netdev_priv(ndev);
  417. if (mdp->duplex) /* Full */
  418. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_DM, ECMR);
  419. else /* Half */
  420. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_DM, ECMR);
  421. }
  422. static void sh_eth_set_rate(struct net_device *ndev)
  423. {
  424. struct sh_eth_private *mdp = netdev_priv(ndev);
  425. switch (mdp->speed) {
  426. case 10: /* 10BASE */
  427. sh_eth_write(ndev, 0, RTRATE);
  428. break;
  429. case 100:/* 100BASE */
  430. sh_eth_write(ndev, 1, RTRATE);
  431. break;
  432. default:
  433. break;
  434. }
  435. }
  436. /* SH7757 */
  437. static struct sh_eth_cpu_data sh_eth_my_cpu_data = {
  438. .set_duplex = sh_eth_set_duplex,
  439. .set_rate = sh_eth_set_rate,
  440. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  441. .rmcr_value = 0x00000001,
  442. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  443. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  444. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  445. EESR_ECI,
  446. .tx_error_check = EESR_TWB | EESR_TABT | EESR_TDE | EESR_TFE,
  447. .apr = 1,
  448. .mpr = 1,
  449. .tpauser = 1,
  450. .hw_swap = 1,
  451. .no_ade = 1,
  452. .rpadir = 1,
  453. .rpadir_value = 2 << 16,
  454. };
  455. #define SH_GIGA_ETH_BASE 0xfee00000
  456. #define GIGA_MALR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c8)
  457. #define GIGA_MAHR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c0)
  458. static void sh_eth_chip_reset_giga(struct net_device *ndev)
  459. {
  460. int i;
  461. unsigned long mahr[2], malr[2];
  462. /* save MAHR and MALR */
  463. for (i = 0; i < 2; i++) {
  464. malr[i] = ioread32((void *)GIGA_MALR(i));
  465. mahr[i] = ioread32((void *)GIGA_MAHR(i));
  466. }
  467. /* reset device */
  468. iowrite32(ARSTR_ARSTR, (void *)(SH_GIGA_ETH_BASE + 0x1800));
  469. mdelay(1);
  470. /* restore MAHR and MALR */
  471. for (i = 0; i < 2; i++) {
  472. iowrite32(malr[i], (void *)GIGA_MALR(i));
  473. iowrite32(mahr[i], (void *)GIGA_MAHR(i));
  474. }
  475. }
  476. static int sh_eth_is_gether(struct sh_eth_private *mdp);
  477. static int sh_eth_reset(struct net_device *ndev)
  478. {
  479. struct sh_eth_private *mdp = netdev_priv(ndev);
  480. int ret = 0;
  481. if (sh_eth_is_gether(mdp)) {
  482. sh_eth_write(ndev, 0x03, EDSR);
  483. sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST_GETHER,
  484. EDMR);
  485. ret = sh_eth_check_reset(ndev);
  486. if (ret)
  487. goto out;
  488. /* Table Init */
  489. sh_eth_write(ndev, 0x0, TDLAR);
  490. sh_eth_write(ndev, 0x0, TDFAR);
  491. sh_eth_write(ndev, 0x0, TDFXR);
  492. sh_eth_write(ndev, 0x0, TDFFR);
  493. sh_eth_write(ndev, 0x0, RDLAR);
  494. sh_eth_write(ndev, 0x0, RDFAR);
  495. sh_eth_write(ndev, 0x0, RDFXR);
  496. sh_eth_write(ndev, 0x0, RDFFR);
  497. } else {
  498. sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST_ETHER,
  499. EDMR);
  500. mdelay(3);
  501. sh_eth_write(ndev, sh_eth_read(ndev, EDMR) & ~EDMR_SRST_ETHER,
  502. EDMR);
  503. }
  504. out:
  505. return ret;
  506. }
  507. static void sh_eth_set_duplex_giga(struct net_device *ndev)
  508. {
  509. struct sh_eth_private *mdp = netdev_priv(ndev);
  510. if (mdp->duplex) /* Full */
  511. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_DM, ECMR);
  512. else /* Half */
  513. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_DM, ECMR);
  514. }
  515. static void sh_eth_set_rate_giga(struct net_device *ndev)
  516. {
  517. struct sh_eth_private *mdp = netdev_priv(ndev);
  518. switch (mdp->speed) {
  519. case 10: /* 10BASE */
  520. sh_eth_write(ndev, 0x00000000, GECMR);
  521. break;
  522. case 100:/* 100BASE */
  523. sh_eth_write(ndev, 0x00000010, GECMR);
  524. break;
  525. case 1000: /* 1000BASE */
  526. sh_eth_write(ndev, 0x00000020, GECMR);
  527. break;
  528. default:
  529. break;
  530. }
  531. }
  532. /* SH7757(GETHERC) */
  533. static struct sh_eth_cpu_data sh_eth_my_cpu_data_giga = {
  534. .chip_reset = sh_eth_chip_reset_giga,
  535. .set_duplex = sh_eth_set_duplex_giga,
  536. .set_rate = sh_eth_set_rate_giga,
  537. .ecsr_value = ECSR_ICD | ECSR_MPD,
  538. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  539. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  540. .tx_check = EESR_TC1 | EESR_FTC,
  541. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  542. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  543. EESR_TDE | EESR_ECI,
  544. .tx_error_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_TDE | \
  545. EESR_TFE,
  546. .fdr_value = 0x0000072f,
  547. .rmcr_value = 0x00000001,
  548. .apr = 1,
  549. .mpr = 1,
  550. .tpauser = 1,
  551. .bculr = 1,
  552. .hw_swap = 1,
  553. .rpadir = 1,
  554. .rpadir_value = 2 << 16,
  555. .no_trimd = 1,
  556. .no_ade = 1,
  557. .tsu = 1,
  558. };
  559. static struct sh_eth_cpu_data *sh_eth_get_cpu_data(struct sh_eth_private *mdp)
  560. {
  561. if (sh_eth_is_gether(mdp))
  562. return &sh_eth_my_cpu_data_giga;
  563. else
  564. return &sh_eth_my_cpu_data;
  565. }
  566. #elif defined(CONFIG_CPU_SUBTYPE_SH7734) || defined(CONFIG_CPU_SUBTYPE_SH7763)
  567. #define SH_ETH_HAS_TSU 1
  568. static int sh_eth_check_reset(struct net_device *ndev);
  569. static void sh_eth_reset_hw_crc(struct net_device *ndev);
  570. static void sh_eth_chip_reset(struct net_device *ndev)
  571. {
  572. struct sh_eth_private *mdp = netdev_priv(ndev);
  573. /* reset device */
  574. sh_eth_tsu_write(mdp, ARSTR_ARSTR, ARSTR);
  575. mdelay(1);
  576. }
  577. static void sh_eth_set_duplex(struct net_device *ndev)
  578. {
  579. struct sh_eth_private *mdp = netdev_priv(ndev);
  580. if (mdp->duplex) /* Full */
  581. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_DM, ECMR);
  582. else /* Half */
  583. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_DM, ECMR);
  584. }
  585. static void sh_eth_set_rate(struct net_device *ndev)
  586. {
  587. struct sh_eth_private *mdp = netdev_priv(ndev);
  588. switch (mdp->speed) {
  589. case 10: /* 10BASE */
  590. sh_eth_write(ndev, GECMR_10, GECMR);
  591. break;
  592. case 100:/* 100BASE */
  593. sh_eth_write(ndev, GECMR_100, GECMR);
  594. break;
  595. case 1000: /* 1000BASE */
  596. sh_eth_write(ndev, GECMR_1000, GECMR);
  597. break;
  598. default:
  599. break;
  600. }
  601. }
  602. /* sh7763 */
  603. static struct sh_eth_cpu_data sh_eth_my_cpu_data = {
  604. .chip_reset = sh_eth_chip_reset,
  605. .set_duplex = sh_eth_set_duplex,
  606. .set_rate = sh_eth_set_rate,
  607. .ecsr_value = ECSR_ICD | ECSR_MPD,
  608. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  609. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  610. .tx_check = EESR_TC1 | EESR_FTC,
  611. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  612. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  613. EESR_TDE | EESR_ECI,
  614. .tx_error_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_TDE | \
  615. EESR_TFE,
  616. .apr = 1,
  617. .mpr = 1,
  618. .tpauser = 1,
  619. .bculr = 1,
  620. .hw_swap = 1,
  621. .no_trimd = 1,
  622. .no_ade = 1,
  623. .tsu = 1,
  624. #if defined(CONFIG_CPU_SUBTYPE_SH7734)
  625. .hw_crc = 1,
  626. .select_mii = 1,
  627. #endif
  628. };
  629. static int sh_eth_reset(struct net_device *ndev)
  630. {
  631. int ret = 0;
  632. sh_eth_write(ndev, EDSR_ENALL, EDSR);
  633. sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST_GETHER, EDMR);
  634. ret = sh_eth_check_reset(ndev);
  635. if (ret)
  636. goto out;
  637. /* Table Init */
  638. sh_eth_write(ndev, 0x0, TDLAR);
  639. sh_eth_write(ndev, 0x0, TDFAR);
  640. sh_eth_write(ndev, 0x0, TDFXR);
  641. sh_eth_write(ndev, 0x0, TDFFR);
  642. sh_eth_write(ndev, 0x0, RDLAR);
  643. sh_eth_write(ndev, 0x0, RDFAR);
  644. sh_eth_write(ndev, 0x0, RDFXR);
  645. sh_eth_write(ndev, 0x0, RDFFR);
  646. /* Reset HW CRC register */
  647. sh_eth_reset_hw_crc(ndev);
  648. /* Select MII mode */
  649. if (sh_eth_my_cpu_data.select_mii)
  650. sh_eth_select_mii(ndev);
  651. out:
  652. return ret;
  653. }
  654. static void sh_eth_reset_hw_crc(struct net_device *ndev)
  655. {
  656. if (sh_eth_my_cpu_data.hw_crc)
  657. sh_eth_write(ndev, 0x0, CSMR);
  658. }
  659. #elif defined(CONFIG_ARCH_R8A7740)
  660. #define SH_ETH_HAS_TSU 1
  661. static int sh_eth_check_reset(struct net_device *ndev);
  662. static void sh_eth_chip_reset(struct net_device *ndev)
  663. {
  664. struct sh_eth_private *mdp = netdev_priv(ndev);
  665. /* reset device */
  666. sh_eth_tsu_write(mdp, ARSTR_ARSTR, ARSTR);
  667. mdelay(1);
  668. sh_eth_select_mii(ndev);
  669. }
  670. static int sh_eth_reset(struct net_device *ndev)
  671. {
  672. int ret = 0;
  673. sh_eth_write(ndev, EDSR_ENALL, EDSR);
  674. sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST_GETHER, EDMR);
  675. ret = sh_eth_check_reset(ndev);
  676. if (ret)
  677. goto out;
  678. /* Table Init */
  679. sh_eth_write(ndev, 0x0, TDLAR);
  680. sh_eth_write(ndev, 0x0, TDFAR);
  681. sh_eth_write(ndev, 0x0, TDFXR);
  682. sh_eth_write(ndev, 0x0, TDFFR);
  683. sh_eth_write(ndev, 0x0, RDLAR);
  684. sh_eth_write(ndev, 0x0, RDFAR);
  685. sh_eth_write(ndev, 0x0, RDFXR);
  686. sh_eth_write(ndev, 0x0, RDFFR);
  687. out:
  688. return ret;
  689. }
  690. static void sh_eth_set_duplex(struct net_device *ndev)
  691. {
  692. struct sh_eth_private *mdp = netdev_priv(ndev);
  693. if (mdp->duplex) /* Full */
  694. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_DM, ECMR);
  695. else /* Half */
  696. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_DM, ECMR);
  697. }
  698. static void sh_eth_set_rate(struct net_device *ndev)
  699. {
  700. struct sh_eth_private *mdp = netdev_priv(ndev);
  701. switch (mdp->speed) {
  702. case 10: /* 10BASE */
  703. sh_eth_write(ndev, GECMR_10, GECMR);
  704. break;
  705. case 100:/* 100BASE */
  706. sh_eth_write(ndev, GECMR_100, GECMR);
  707. break;
  708. case 1000: /* 1000BASE */
  709. sh_eth_write(ndev, GECMR_1000, GECMR);
  710. break;
  711. default:
  712. break;
  713. }
  714. }
  715. /* R8A7740 */
  716. static struct sh_eth_cpu_data sh_eth_my_cpu_data = {
  717. .chip_reset = sh_eth_chip_reset,
  718. .set_duplex = sh_eth_set_duplex,
  719. .set_rate = sh_eth_set_rate,
  720. .ecsr_value = ECSR_ICD | ECSR_MPD,
  721. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  722. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  723. .tx_check = EESR_TC1 | EESR_FTC,
  724. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  725. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  726. EESR_TDE | EESR_ECI,
  727. .tx_error_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_TDE | \
  728. EESR_TFE,
  729. .apr = 1,
  730. .mpr = 1,
  731. .tpauser = 1,
  732. .bculr = 1,
  733. .hw_swap = 1,
  734. .no_trimd = 1,
  735. .no_ade = 1,
  736. .tsu = 1,
  737. .select_mii = 1,
  738. };
  739. #elif defined(CONFIG_CPU_SUBTYPE_SH7619)
  740. #define SH_ETH_RESET_DEFAULT 1
  741. static struct sh_eth_cpu_data sh_eth_my_cpu_data = {
  742. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  743. .apr = 1,
  744. .mpr = 1,
  745. .tpauser = 1,
  746. .hw_swap = 1,
  747. };
  748. #elif defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
  749. #define SH_ETH_RESET_DEFAULT 1
  750. #define SH_ETH_HAS_TSU 1
  751. static struct sh_eth_cpu_data sh_eth_my_cpu_data = {
  752. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  753. .tsu = 1,
  754. };
  755. #endif
  756. static void sh_eth_set_default_cpu_data(struct sh_eth_cpu_data *cd)
  757. {
  758. if (!cd->ecsr_value)
  759. cd->ecsr_value = DEFAULT_ECSR_INIT;
  760. if (!cd->ecsipr_value)
  761. cd->ecsipr_value = DEFAULT_ECSIPR_INIT;
  762. if (!cd->fcftr_value)
  763. cd->fcftr_value = DEFAULT_FIFO_F_D_RFF | \
  764. DEFAULT_FIFO_F_D_RFD;
  765. if (!cd->fdr_value)
  766. cd->fdr_value = DEFAULT_FDR_INIT;
  767. if (!cd->rmcr_value)
  768. cd->rmcr_value = DEFAULT_RMCR_VALUE;
  769. if (!cd->tx_check)
  770. cd->tx_check = DEFAULT_TX_CHECK;
  771. if (!cd->eesr_err_check)
  772. cd->eesr_err_check = DEFAULT_EESR_ERR_CHECK;
  773. if (!cd->tx_error_check)
  774. cd->tx_error_check = DEFAULT_TX_ERROR_CHECK;
  775. }
  776. #if defined(SH_ETH_RESET_DEFAULT)
  777. /* Chip Reset */
  778. static int sh_eth_reset(struct net_device *ndev)
  779. {
  780. sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST_ETHER, EDMR);
  781. mdelay(3);
  782. sh_eth_write(ndev, sh_eth_read(ndev, EDMR) & ~EDMR_SRST_ETHER, EDMR);
  783. return 0;
  784. }
  785. #else
  786. static int sh_eth_check_reset(struct net_device *ndev)
  787. {
  788. int ret = 0;
  789. int cnt = 100;
  790. while (cnt > 0) {
  791. if (!(sh_eth_read(ndev, EDMR) & 0x3))
  792. break;
  793. mdelay(1);
  794. cnt--;
  795. }
  796. if (cnt <= 0) {
  797. pr_err("Device reset failed\n");
  798. ret = -ETIMEDOUT;
  799. }
  800. return ret;
  801. }
  802. #endif
  803. #if defined(CONFIG_CPU_SH4) || defined(CONFIG_ARCH_SHMOBILE)
  804. static void sh_eth_set_receive_align(struct sk_buff *skb)
  805. {
  806. int reserve;
  807. reserve = SH4_SKB_RX_ALIGN - ((u32)skb->data & (SH4_SKB_RX_ALIGN - 1));
  808. if (reserve)
  809. skb_reserve(skb, reserve);
  810. }
  811. #else
  812. static void sh_eth_set_receive_align(struct sk_buff *skb)
  813. {
  814. skb_reserve(skb, SH2_SH3_SKB_RX_ALIGN);
  815. }
  816. #endif
  817. /* CPU <-> EDMAC endian convert */
  818. static inline __u32 cpu_to_edmac(struct sh_eth_private *mdp, u32 x)
  819. {
  820. switch (mdp->edmac_endian) {
  821. case EDMAC_LITTLE_ENDIAN:
  822. return cpu_to_le32(x);
  823. case EDMAC_BIG_ENDIAN:
  824. return cpu_to_be32(x);
  825. }
  826. return x;
  827. }
  828. static inline __u32 edmac_to_cpu(struct sh_eth_private *mdp, u32 x)
  829. {
  830. switch (mdp->edmac_endian) {
  831. case EDMAC_LITTLE_ENDIAN:
  832. return le32_to_cpu(x);
  833. case EDMAC_BIG_ENDIAN:
  834. return be32_to_cpu(x);
  835. }
  836. return x;
  837. }
  838. /*
  839. * Program the hardware MAC address from dev->dev_addr.
  840. */
  841. static void update_mac_address(struct net_device *ndev)
  842. {
  843. sh_eth_write(ndev,
  844. (ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
  845. (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]), MAHR);
  846. sh_eth_write(ndev,
  847. (ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]), MALR);
  848. }
  849. /*
  850. * Get MAC address from SuperH MAC address register
  851. *
  852. * SuperH's Ethernet device doesn't have 'ROM' to MAC address.
  853. * This driver get MAC address that use by bootloader(U-boot or sh-ipl+g).
  854. * When you want use this device, you must set MAC address in bootloader.
  855. *
  856. */
  857. static void read_mac_address(struct net_device *ndev, unsigned char *mac)
  858. {
  859. if (mac[0] || mac[1] || mac[2] || mac[3] || mac[4] || mac[5]) {
  860. memcpy(ndev->dev_addr, mac, 6);
  861. } else {
  862. ndev->dev_addr[0] = (sh_eth_read(ndev, MAHR) >> 24);
  863. ndev->dev_addr[1] = (sh_eth_read(ndev, MAHR) >> 16) & 0xFF;
  864. ndev->dev_addr[2] = (sh_eth_read(ndev, MAHR) >> 8) & 0xFF;
  865. ndev->dev_addr[3] = (sh_eth_read(ndev, MAHR) & 0xFF);
  866. ndev->dev_addr[4] = (sh_eth_read(ndev, MALR) >> 8) & 0xFF;
  867. ndev->dev_addr[5] = (sh_eth_read(ndev, MALR) & 0xFF);
  868. }
  869. }
  870. static int sh_eth_is_gether(struct sh_eth_private *mdp)
  871. {
  872. if (mdp->reg_offset == sh_eth_offset_gigabit)
  873. return 1;
  874. else
  875. return 0;
  876. }
  877. static unsigned long sh_eth_get_edtrr_trns(struct sh_eth_private *mdp)
  878. {
  879. if (sh_eth_is_gether(mdp))
  880. return EDTRR_TRNS_GETHER;
  881. else
  882. return EDTRR_TRNS_ETHER;
  883. }
  884. struct bb_info {
  885. void (*set_gate)(void *addr);
  886. struct mdiobb_ctrl ctrl;
  887. void *addr;
  888. u32 mmd_msk;/* MMD */
  889. u32 mdo_msk;
  890. u32 mdi_msk;
  891. u32 mdc_msk;
  892. };
  893. /* PHY bit set */
  894. static void bb_set(void *addr, u32 msk)
  895. {
  896. iowrite32(ioread32(addr) | msk, addr);
  897. }
  898. /* PHY bit clear */
  899. static void bb_clr(void *addr, u32 msk)
  900. {
  901. iowrite32((ioread32(addr) & ~msk), addr);
  902. }
  903. /* PHY bit read */
  904. static int bb_read(void *addr, u32 msk)
  905. {
  906. return (ioread32(addr) & msk) != 0;
  907. }
  908. /* Data I/O pin control */
  909. static void sh_mmd_ctrl(struct mdiobb_ctrl *ctrl, int bit)
  910. {
  911. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  912. if (bitbang->set_gate)
  913. bitbang->set_gate(bitbang->addr);
  914. if (bit)
  915. bb_set(bitbang->addr, bitbang->mmd_msk);
  916. else
  917. bb_clr(bitbang->addr, bitbang->mmd_msk);
  918. }
  919. /* Set bit data*/
  920. static void sh_set_mdio(struct mdiobb_ctrl *ctrl, int bit)
  921. {
  922. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  923. if (bitbang->set_gate)
  924. bitbang->set_gate(bitbang->addr);
  925. if (bit)
  926. bb_set(bitbang->addr, bitbang->mdo_msk);
  927. else
  928. bb_clr(bitbang->addr, bitbang->mdo_msk);
  929. }
  930. /* Get bit data*/
  931. static int sh_get_mdio(struct mdiobb_ctrl *ctrl)
  932. {
  933. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  934. if (bitbang->set_gate)
  935. bitbang->set_gate(bitbang->addr);
  936. return bb_read(bitbang->addr, bitbang->mdi_msk);
  937. }
  938. /* MDC pin control */
  939. static void sh_mdc_ctrl(struct mdiobb_ctrl *ctrl, int bit)
  940. {
  941. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  942. if (bitbang->set_gate)
  943. bitbang->set_gate(bitbang->addr);
  944. if (bit)
  945. bb_set(bitbang->addr, bitbang->mdc_msk);
  946. else
  947. bb_clr(bitbang->addr, bitbang->mdc_msk);
  948. }
  949. /* mdio bus control struct */
  950. static struct mdiobb_ops bb_ops = {
  951. .owner = THIS_MODULE,
  952. .set_mdc = sh_mdc_ctrl,
  953. .set_mdio_dir = sh_mmd_ctrl,
  954. .set_mdio_data = sh_set_mdio,
  955. .get_mdio_data = sh_get_mdio,
  956. };
  957. /* free skb and descriptor buffer */
  958. static void sh_eth_ring_free(struct net_device *ndev)
  959. {
  960. struct sh_eth_private *mdp = netdev_priv(ndev);
  961. int i;
  962. /* Free Rx skb ringbuffer */
  963. if (mdp->rx_skbuff) {
  964. for (i = 0; i < mdp->num_rx_ring; i++) {
  965. if (mdp->rx_skbuff[i])
  966. dev_kfree_skb(mdp->rx_skbuff[i]);
  967. }
  968. }
  969. kfree(mdp->rx_skbuff);
  970. mdp->rx_skbuff = NULL;
  971. /* Free Tx skb ringbuffer */
  972. if (mdp->tx_skbuff) {
  973. for (i = 0; i < mdp->num_tx_ring; i++) {
  974. if (mdp->tx_skbuff[i])
  975. dev_kfree_skb(mdp->tx_skbuff[i]);
  976. }
  977. }
  978. kfree(mdp->tx_skbuff);
  979. mdp->tx_skbuff = NULL;
  980. }
  981. /* format skb and descriptor buffer */
  982. static void sh_eth_ring_format(struct net_device *ndev)
  983. {
  984. struct sh_eth_private *mdp = netdev_priv(ndev);
  985. int i;
  986. struct sk_buff *skb;
  987. struct sh_eth_rxdesc *rxdesc = NULL;
  988. struct sh_eth_txdesc *txdesc = NULL;
  989. int rx_ringsize = sizeof(*rxdesc) * mdp->num_rx_ring;
  990. int tx_ringsize = sizeof(*txdesc) * mdp->num_tx_ring;
  991. mdp->cur_rx = mdp->cur_tx = 0;
  992. mdp->dirty_rx = mdp->dirty_tx = 0;
  993. memset(mdp->rx_ring, 0, rx_ringsize);
  994. /* build Rx ring buffer */
  995. for (i = 0; i < mdp->num_rx_ring; i++) {
  996. /* skb */
  997. mdp->rx_skbuff[i] = NULL;
  998. skb = netdev_alloc_skb(ndev, mdp->rx_buf_sz);
  999. mdp->rx_skbuff[i] = skb;
  1000. if (skb == NULL)
  1001. break;
  1002. dma_map_single(&ndev->dev, skb->data, mdp->rx_buf_sz,
  1003. DMA_FROM_DEVICE);
  1004. sh_eth_set_receive_align(skb);
  1005. /* RX descriptor */
  1006. rxdesc = &mdp->rx_ring[i];
  1007. rxdesc->addr = virt_to_phys(PTR_ALIGN(skb->data, 4));
  1008. rxdesc->status = cpu_to_edmac(mdp, RD_RACT | RD_RFP);
  1009. /* The size of the buffer is 16 byte boundary. */
  1010. rxdesc->buffer_length = ALIGN(mdp->rx_buf_sz, 16);
  1011. /* Rx descriptor address set */
  1012. if (i == 0) {
  1013. sh_eth_write(ndev, mdp->rx_desc_dma, RDLAR);
  1014. if (sh_eth_is_gether(mdp))
  1015. sh_eth_write(ndev, mdp->rx_desc_dma, RDFAR);
  1016. }
  1017. }
  1018. mdp->dirty_rx = (u32) (i - mdp->num_rx_ring);
  1019. /* Mark the last entry as wrapping the ring. */
  1020. rxdesc->status |= cpu_to_edmac(mdp, RD_RDEL);
  1021. memset(mdp->tx_ring, 0, tx_ringsize);
  1022. /* build Tx ring buffer */
  1023. for (i = 0; i < mdp->num_tx_ring; i++) {
  1024. mdp->tx_skbuff[i] = NULL;
  1025. txdesc = &mdp->tx_ring[i];
  1026. txdesc->status = cpu_to_edmac(mdp, TD_TFP);
  1027. txdesc->buffer_length = 0;
  1028. if (i == 0) {
  1029. /* Tx descriptor address set */
  1030. sh_eth_write(ndev, mdp->tx_desc_dma, TDLAR);
  1031. if (sh_eth_is_gether(mdp))
  1032. sh_eth_write(ndev, mdp->tx_desc_dma, TDFAR);
  1033. }
  1034. }
  1035. txdesc->status |= cpu_to_edmac(mdp, TD_TDLE);
  1036. }
  1037. /* Get skb and descriptor buffer */
  1038. static int sh_eth_ring_init(struct net_device *ndev)
  1039. {
  1040. struct sh_eth_private *mdp = netdev_priv(ndev);
  1041. int rx_ringsize, tx_ringsize, ret = 0;
  1042. /*
  1043. * +26 gets the maximum ethernet encapsulation, +7 & ~7 because the
  1044. * card needs room to do 8 byte alignment, +2 so we can reserve
  1045. * the first 2 bytes, and +16 gets room for the status word from the
  1046. * card.
  1047. */
  1048. mdp->rx_buf_sz = (ndev->mtu <= 1492 ? PKT_BUF_SZ :
  1049. (((ndev->mtu + 26 + 7) & ~7) + 2 + 16));
  1050. if (mdp->cd->rpadir)
  1051. mdp->rx_buf_sz += NET_IP_ALIGN;
  1052. /* Allocate RX and TX skb rings */
  1053. mdp->rx_skbuff = kmalloc_array(mdp->num_rx_ring,
  1054. sizeof(*mdp->rx_skbuff), GFP_KERNEL);
  1055. if (!mdp->rx_skbuff) {
  1056. ret = -ENOMEM;
  1057. return ret;
  1058. }
  1059. mdp->tx_skbuff = kmalloc_array(mdp->num_tx_ring,
  1060. sizeof(*mdp->tx_skbuff), GFP_KERNEL);
  1061. if (!mdp->tx_skbuff) {
  1062. ret = -ENOMEM;
  1063. goto skb_ring_free;
  1064. }
  1065. /* Allocate all Rx descriptors. */
  1066. rx_ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
  1067. mdp->rx_ring = dma_alloc_coherent(NULL, rx_ringsize, &mdp->rx_desc_dma,
  1068. GFP_KERNEL);
  1069. if (!mdp->rx_ring) {
  1070. ret = -ENOMEM;
  1071. goto desc_ring_free;
  1072. }
  1073. mdp->dirty_rx = 0;
  1074. /* Allocate all Tx descriptors. */
  1075. tx_ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
  1076. mdp->tx_ring = dma_alloc_coherent(NULL, tx_ringsize, &mdp->tx_desc_dma,
  1077. GFP_KERNEL);
  1078. if (!mdp->tx_ring) {
  1079. ret = -ENOMEM;
  1080. goto desc_ring_free;
  1081. }
  1082. return ret;
  1083. desc_ring_free:
  1084. /* free DMA buffer */
  1085. dma_free_coherent(NULL, rx_ringsize, mdp->rx_ring, mdp->rx_desc_dma);
  1086. skb_ring_free:
  1087. /* Free Rx and Tx skb ring buffer */
  1088. sh_eth_ring_free(ndev);
  1089. mdp->tx_ring = NULL;
  1090. mdp->rx_ring = NULL;
  1091. return ret;
  1092. }
  1093. static void sh_eth_free_dma_buffer(struct sh_eth_private *mdp)
  1094. {
  1095. int ringsize;
  1096. if (mdp->rx_ring) {
  1097. ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
  1098. dma_free_coherent(NULL, ringsize, mdp->rx_ring,
  1099. mdp->rx_desc_dma);
  1100. mdp->rx_ring = NULL;
  1101. }
  1102. if (mdp->tx_ring) {
  1103. ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
  1104. dma_free_coherent(NULL, ringsize, mdp->tx_ring,
  1105. mdp->tx_desc_dma);
  1106. mdp->tx_ring = NULL;
  1107. }
  1108. }
  1109. static int sh_eth_dev_init(struct net_device *ndev, bool start)
  1110. {
  1111. int ret = 0;
  1112. struct sh_eth_private *mdp = netdev_priv(ndev);
  1113. u32 val;
  1114. /* Soft Reset */
  1115. ret = sh_eth_reset(ndev);
  1116. if (ret)
  1117. goto out;
  1118. /* Descriptor format */
  1119. sh_eth_ring_format(ndev);
  1120. if (mdp->cd->rpadir)
  1121. sh_eth_write(ndev, mdp->cd->rpadir_value, RPADIR);
  1122. /* all sh_eth int mask */
  1123. sh_eth_write(ndev, 0, EESIPR);
  1124. #if defined(__LITTLE_ENDIAN)
  1125. if (mdp->cd->hw_swap)
  1126. sh_eth_write(ndev, EDMR_EL, EDMR);
  1127. else
  1128. #endif
  1129. sh_eth_write(ndev, 0, EDMR);
  1130. /* FIFO size set */
  1131. sh_eth_write(ndev, mdp->cd->fdr_value, FDR);
  1132. sh_eth_write(ndev, 0, TFTR);
  1133. /* Frame recv control */
  1134. sh_eth_write(ndev, mdp->cd->rmcr_value, RMCR);
  1135. sh_eth_write(ndev, DESC_I_RINT8 | DESC_I_RINT5 | DESC_I_TINT2, TRSCER);
  1136. if (mdp->cd->bculr)
  1137. sh_eth_write(ndev, 0x800, BCULR); /* Burst sycle set */
  1138. sh_eth_write(ndev, mdp->cd->fcftr_value, FCFTR);
  1139. if (!mdp->cd->no_trimd)
  1140. sh_eth_write(ndev, 0, TRIMD);
  1141. /* Recv frame limit set register */
  1142. sh_eth_write(ndev, ndev->mtu + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN,
  1143. RFLR);
  1144. sh_eth_write(ndev, sh_eth_read(ndev, EESR), EESR);
  1145. if (start)
  1146. sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
  1147. /* PAUSE Prohibition */
  1148. val = (sh_eth_read(ndev, ECMR) & ECMR_DM) |
  1149. ECMR_ZPF | (mdp->duplex ? ECMR_DM : 0) | ECMR_TE | ECMR_RE;
  1150. sh_eth_write(ndev, val, ECMR);
  1151. if (mdp->cd->set_rate)
  1152. mdp->cd->set_rate(ndev);
  1153. /* E-MAC Status Register clear */
  1154. sh_eth_write(ndev, mdp->cd->ecsr_value, ECSR);
  1155. /* E-MAC Interrupt Enable register */
  1156. if (start)
  1157. sh_eth_write(ndev, mdp->cd->ecsipr_value, ECSIPR);
  1158. /* Set MAC address */
  1159. update_mac_address(ndev);
  1160. /* mask reset */
  1161. if (mdp->cd->apr)
  1162. sh_eth_write(ndev, APR_AP, APR);
  1163. if (mdp->cd->mpr)
  1164. sh_eth_write(ndev, MPR_MP, MPR);
  1165. if (mdp->cd->tpauser)
  1166. sh_eth_write(ndev, TPAUSER_UNLIMITED, TPAUSER);
  1167. if (start) {
  1168. /* Setting the Rx mode will start the Rx process. */
  1169. sh_eth_write(ndev, EDRRR_R, EDRRR);
  1170. netif_start_queue(ndev);
  1171. }
  1172. out:
  1173. return ret;
  1174. }
  1175. /* free Tx skb function */
  1176. static int sh_eth_txfree(struct net_device *ndev)
  1177. {
  1178. struct sh_eth_private *mdp = netdev_priv(ndev);
  1179. struct sh_eth_txdesc *txdesc;
  1180. int freeNum = 0;
  1181. int entry = 0;
  1182. for (; mdp->cur_tx - mdp->dirty_tx > 0; mdp->dirty_tx++) {
  1183. entry = mdp->dirty_tx % mdp->num_tx_ring;
  1184. txdesc = &mdp->tx_ring[entry];
  1185. if (txdesc->status & cpu_to_edmac(mdp, TD_TACT))
  1186. break;
  1187. /* Free the original skb. */
  1188. if (mdp->tx_skbuff[entry]) {
  1189. dma_unmap_single(&ndev->dev, txdesc->addr,
  1190. txdesc->buffer_length, DMA_TO_DEVICE);
  1191. dev_kfree_skb_irq(mdp->tx_skbuff[entry]);
  1192. mdp->tx_skbuff[entry] = NULL;
  1193. freeNum++;
  1194. }
  1195. txdesc->status = cpu_to_edmac(mdp, TD_TFP);
  1196. if (entry >= mdp->num_tx_ring - 1)
  1197. txdesc->status |= cpu_to_edmac(mdp, TD_TDLE);
  1198. ndev->stats.tx_packets++;
  1199. ndev->stats.tx_bytes += txdesc->buffer_length;
  1200. }
  1201. return freeNum;
  1202. }
  1203. /* Packet receive function */
  1204. static int sh_eth_rx(struct net_device *ndev, u32 intr_status)
  1205. {
  1206. struct sh_eth_private *mdp = netdev_priv(ndev);
  1207. struct sh_eth_rxdesc *rxdesc;
  1208. int entry = mdp->cur_rx % mdp->num_rx_ring;
  1209. int boguscnt = (mdp->dirty_rx + mdp->num_rx_ring) - mdp->cur_rx;
  1210. struct sk_buff *skb;
  1211. u16 pkt_len = 0;
  1212. u32 desc_status;
  1213. rxdesc = &mdp->rx_ring[entry];
  1214. while (!(rxdesc->status & cpu_to_edmac(mdp, RD_RACT))) {
  1215. desc_status = edmac_to_cpu(mdp, rxdesc->status);
  1216. pkt_len = rxdesc->frame_length;
  1217. if (--boguscnt < 0)
  1218. break;
  1219. if (!(desc_status & RDFEND))
  1220. ndev->stats.rx_length_errors++;
  1221. #if defined(CONFIG_ARCH_R8A7740)
  1222. /*
  1223. * In case of almost all GETHER/ETHERs, the Receive Frame State
  1224. * (RFS) bits in the Receive Descriptor 0 are from bit 9 to
  1225. * bit 0. However, in case of the R8A7740's GETHER, the RFS
  1226. * bits are from bit 25 to bit 16. So, the driver needs right
  1227. * shifting by 16.
  1228. */
  1229. desc_status >>= 16;
  1230. #endif
  1231. if (desc_status & (RD_RFS1 | RD_RFS2 | RD_RFS3 | RD_RFS4 |
  1232. RD_RFS5 | RD_RFS6 | RD_RFS10)) {
  1233. ndev->stats.rx_errors++;
  1234. if (desc_status & RD_RFS1)
  1235. ndev->stats.rx_crc_errors++;
  1236. if (desc_status & RD_RFS2)
  1237. ndev->stats.rx_frame_errors++;
  1238. if (desc_status & RD_RFS3)
  1239. ndev->stats.rx_length_errors++;
  1240. if (desc_status & RD_RFS4)
  1241. ndev->stats.rx_length_errors++;
  1242. if (desc_status & RD_RFS6)
  1243. ndev->stats.rx_missed_errors++;
  1244. if (desc_status & RD_RFS10)
  1245. ndev->stats.rx_over_errors++;
  1246. } else {
  1247. if (!mdp->cd->hw_swap)
  1248. sh_eth_soft_swap(
  1249. phys_to_virt(ALIGN(rxdesc->addr, 4)),
  1250. pkt_len + 2);
  1251. skb = mdp->rx_skbuff[entry];
  1252. mdp->rx_skbuff[entry] = NULL;
  1253. if (mdp->cd->rpadir)
  1254. skb_reserve(skb, NET_IP_ALIGN);
  1255. skb_put(skb, pkt_len);
  1256. skb->protocol = eth_type_trans(skb, ndev);
  1257. netif_rx(skb);
  1258. ndev->stats.rx_packets++;
  1259. ndev->stats.rx_bytes += pkt_len;
  1260. }
  1261. rxdesc->status |= cpu_to_edmac(mdp, RD_RACT);
  1262. entry = (++mdp->cur_rx) % mdp->num_rx_ring;
  1263. rxdesc = &mdp->rx_ring[entry];
  1264. }
  1265. /* Refill the Rx ring buffers. */
  1266. for (; mdp->cur_rx - mdp->dirty_rx > 0; mdp->dirty_rx++) {
  1267. entry = mdp->dirty_rx % mdp->num_rx_ring;
  1268. rxdesc = &mdp->rx_ring[entry];
  1269. /* The size of the buffer is 16 byte boundary. */
  1270. rxdesc->buffer_length = ALIGN(mdp->rx_buf_sz, 16);
  1271. if (mdp->rx_skbuff[entry] == NULL) {
  1272. skb = netdev_alloc_skb(ndev, mdp->rx_buf_sz);
  1273. mdp->rx_skbuff[entry] = skb;
  1274. if (skb == NULL)
  1275. break; /* Better luck next round. */
  1276. dma_map_single(&ndev->dev, skb->data, mdp->rx_buf_sz,
  1277. DMA_FROM_DEVICE);
  1278. sh_eth_set_receive_align(skb);
  1279. skb_checksum_none_assert(skb);
  1280. rxdesc->addr = virt_to_phys(PTR_ALIGN(skb->data, 4));
  1281. }
  1282. if (entry >= mdp->num_rx_ring - 1)
  1283. rxdesc->status |=
  1284. cpu_to_edmac(mdp, RD_RACT | RD_RFP | RD_RDEL);
  1285. else
  1286. rxdesc->status |=
  1287. cpu_to_edmac(mdp, RD_RACT | RD_RFP);
  1288. }
  1289. /* Restart Rx engine if stopped. */
  1290. /* If we don't need to check status, don't. -KDU */
  1291. if (!(sh_eth_read(ndev, EDRRR) & EDRRR_R)) {
  1292. /* fix the values for the next receiving if RDE is set */
  1293. if (intr_status & EESR_RDE)
  1294. mdp->cur_rx = mdp->dirty_rx =
  1295. (sh_eth_read(ndev, RDFAR) -
  1296. sh_eth_read(ndev, RDLAR)) >> 4;
  1297. sh_eth_write(ndev, EDRRR_R, EDRRR);
  1298. }
  1299. return 0;
  1300. }
  1301. static void sh_eth_rcv_snd_disable(struct net_device *ndev)
  1302. {
  1303. /* disable tx and rx */
  1304. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) &
  1305. ~(ECMR_RE | ECMR_TE), ECMR);
  1306. }
  1307. static void sh_eth_rcv_snd_enable(struct net_device *ndev)
  1308. {
  1309. /* enable tx and rx */
  1310. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) |
  1311. (ECMR_RE | ECMR_TE), ECMR);
  1312. }
  1313. /* error control function */
  1314. static void sh_eth_error(struct net_device *ndev, int intr_status)
  1315. {
  1316. struct sh_eth_private *mdp = netdev_priv(ndev);
  1317. u32 felic_stat;
  1318. u32 link_stat;
  1319. u32 mask;
  1320. if (intr_status & EESR_ECI) {
  1321. felic_stat = sh_eth_read(ndev, ECSR);
  1322. sh_eth_write(ndev, felic_stat, ECSR); /* clear int */
  1323. if (felic_stat & ECSR_ICD)
  1324. ndev->stats.tx_carrier_errors++;
  1325. if (felic_stat & ECSR_LCHNG) {
  1326. /* Link Changed */
  1327. if (mdp->cd->no_psr || mdp->no_ether_link) {
  1328. goto ignore_link;
  1329. } else {
  1330. link_stat = (sh_eth_read(ndev, PSR));
  1331. if (mdp->ether_link_active_low)
  1332. link_stat = ~link_stat;
  1333. }
  1334. if (!(link_stat & PHY_ST_LINK))
  1335. sh_eth_rcv_snd_disable(ndev);
  1336. else {
  1337. /* Link Up */
  1338. sh_eth_write(ndev, sh_eth_read(ndev, EESIPR) &
  1339. ~DMAC_M_ECI, EESIPR);
  1340. /*clear int */
  1341. sh_eth_write(ndev, sh_eth_read(ndev, ECSR),
  1342. ECSR);
  1343. sh_eth_write(ndev, sh_eth_read(ndev, EESIPR) |
  1344. DMAC_M_ECI, EESIPR);
  1345. /* enable tx and rx */
  1346. sh_eth_rcv_snd_enable(ndev);
  1347. }
  1348. }
  1349. }
  1350. ignore_link:
  1351. if (intr_status & EESR_TWB) {
  1352. /* Unused write back interrupt */
  1353. if (intr_status & EESR_TABT) { /* Transmit Abort int */
  1354. ndev->stats.tx_aborted_errors++;
  1355. if (netif_msg_tx_err(mdp))
  1356. dev_err(&ndev->dev, "Transmit Abort\n");
  1357. }
  1358. }
  1359. if (intr_status & EESR_RABT) {
  1360. /* Receive Abort int */
  1361. if (intr_status & EESR_RFRMER) {
  1362. /* Receive Frame Overflow int */
  1363. ndev->stats.rx_frame_errors++;
  1364. if (netif_msg_rx_err(mdp))
  1365. dev_err(&ndev->dev, "Receive Abort\n");
  1366. }
  1367. }
  1368. if (intr_status & EESR_TDE) {
  1369. /* Transmit Descriptor Empty int */
  1370. ndev->stats.tx_fifo_errors++;
  1371. if (netif_msg_tx_err(mdp))
  1372. dev_err(&ndev->dev, "Transmit Descriptor Empty\n");
  1373. }
  1374. if (intr_status & EESR_TFE) {
  1375. /* FIFO under flow */
  1376. ndev->stats.tx_fifo_errors++;
  1377. if (netif_msg_tx_err(mdp))
  1378. dev_err(&ndev->dev, "Transmit FIFO Under flow\n");
  1379. }
  1380. if (intr_status & EESR_RDE) {
  1381. /* Receive Descriptor Empty int */
  1382. ndev->stats.rx_over_errors++;
  1383. if (netif_msg_rx_err(mdp))
  1384. dev_err(&ndev->dev, "Receive Descriptor Empty\n");
  1385. }
  1386. if (intr_status & EESR_RFE) {
  1387. /* Receive FIFO Overflow int */
  1388. ndev->stats.rx_fifo_errors++;
  1389. if (netif_msg_rx_err(mdp))
  1390. dev_err(&ndev->dev, "Receive FIFO Overflow\n");
  1391. }
  1392. if (!mdp->cd->no_ade && (intr_status & EESR_ADE)) {
  1393. /* Address Error */
  1394. ndev->stats.tx_fifo_errors++;
  1395. if (netif_msg_tx_err(mdp))
  1396. dev_err(&ndev->dev, "Address Error\n");
  1397. }
  1398. mask = EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE;
  1399. if (mdp->cd->no_ade)
  1400. mask &= ~EESR_ADE;
  1401. if (intr_status & mask) {
  1402. /* Tx error */
  1403. u32 edtrr = sh_eth_read(ndev, EDTRR);
  1404. /* dmesg */
  1405. dev_err(&ndev->dev, "TX error. status=%8.8x cur_tx=%8.8x ",
  1406. intr_status, mdp->cur_tx);
  1407. dev_err(&ndev->dev, "dirty_tx=%8.8x state=%8.8x EDTRR=%8.8x.\n",
  1408. mdp->dirty_tx, (u32) ndev->state, edtrr);
  1409. /* dirty buffer free */
  1410. sh_eth_txfree(ndev);
  1411. /* SH7712 BUG */
  1412. if (edtrr ^ sh_eth_get_edtrr_trns(mdp)) {
  1413. /* tx dma start */
  1414. sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
  1415. }
  1416. /* wakeup */
  1417. netif_wake_queue(ndev);
  1418. }
  1419. }
  1420. static irqreturn_t sh_eth_interrupt(int irq, void *netdev)
  1421. {
  1422. struct net_device *ndev = netdev;
  1423. struct sh_eth_private *mdp = netdev_priv(ndev);
  1424. struct sh_eth_cpu_data *cd = mdp->cd;
  1425. irqreturn_t ret = IRQ_NONE;
  1426. unsigned long intr_status;
  1427. spin_lock(&mdp->lock);
  1428. /* Get interrupt status */
  1429. intr_status = sh_eth_read(ndev, EESR);
  1430. /* Mask it with the interrupt mask, forcing ECI interrupt to be always
  1431. * enabled since it's the one that comes thru regardless of the mask,
  1432. * and we need to fully handle it in sh_eth_error() in order to quench
  1433. * it as it doesn't get cleared by just writing 1 to the ECI bit...
  1434. */
  1435. intr_status &= sh_eth_read(ndev, EESIPR) | DMAC_M_ECI;
  1436. /* Clear interrupt */
  1437. if (intr_status & (EESR_FRC | EESR_RMAF | EESR_RRF |
  1438. EESR_RTLF | EESR_RTSF | EESR_PRE | EESR_CERF |
  1439. cd->tx_check | cd->eesr_err_check)) {
  1440. sh_eth_write(ndev, intr_status, EESR);
  1441. ret = IRQ_HANDLED;
  1442. } else
  1443. goto other_irq;
  1444. if (intr_status & (EESR_FRC | /* Frame recv*/
  1445. EESR_RMAF | /* Multi cast address recv*/
  1446. EESR_RRF | /* Bit frame recv */
  1447. EESR_RTLF | /* Long frame recv*/
  1448. EESR_RTSF | /* short frame recv */
  1449. EESR_PRE | /* PHY-LSI recv error */
  1450. EESR_CERF)){ /* recv frame CRC error */
  1451. sh_eth_rx(ndev, intr_status);
  1452. }
  1453. /* Tx Check */
  1454. if (intr_status & cd->tx_check) {
  1455. sh_eth_txfree(ndev);
  1456. netif_wake_queue(ndev);
  1457. }
  1458. if (intr_status & cd->eesr_err_check)
  1459. sh_eth_error(ndev, intr_status);
  1460. other_irq:
  1461. spin_unlock(&mdp->lock);
  1462. return ret;
  1463. }
  1464. /* PHY state control function */
  1465. static void sh_eth_adjust_link(struct net_device *ndev)
  1466. {
  1467. struct sh_eth_private *mdp = netdev_priv(ndev);
  1468. struct phy_device *phydev = mdp->phydev;
  1469. int new_state = 0;
  1470. if (phydev->link) {
  1471. if (phydev->duplex != mdp->duplex) {
  1472. new_state = 1;
  1473. mdp->duplex = phydev->duplex;
  1474. if (mdp->cd->set_duplex)
  1475. mdp->cd->set_duplex(ndev);
  1476. }
  1477. if (phydev->speed != mdp->speed) {
  1478. new_state = 1;
  1479. mdp->speed = phydev->speed;
  1480. if (mdp->cd->set_rate)
  1481. mdp->cd->set_rate(ndev);
  1482. }
  1483. if (!mdp->link) {
  1484. sh_eth_write(ndev,
  1485. (sh_eth_read(ndev, ECMR) & ~ECMR_TXF), ECMR);
  1486. new_state = 1;
  1487. mdp->link = phydev->link;
  1488. if (mdp->cd->no_psr || mdp->no_ether_link)
  1489. sh_eth_rcv_snd_enable(ndev);
  1490. }
  1491. } else if (mdp->link) {
  1492. new_state = 1;
  1493. mdp->link = 0;
  1494. mdp->speed = 0;
  1495. mdp->duplex = -1;
  1496. if (mdp->cd->no_psr || mdp->no_ether_link)
  1497. sh_eth_rcv_snd_disable(ndev);
  1498. }
  1499. if (new_state && netif_msg_link(mdp))
  1500. phy_print_status(phydev);
  1501. }
  1502. /* PHY init function */
  1503. static int sh_eth_phy_init(struct net_device *ndev)
  1504. {
  1505. struct sh_eth_private *mdp = netdev_priv(ndev);
  1506. char phy_id[MII_BUS_ID_SIZE + 3];
  1507. struct phy_device *phydev = NULL;
  1508. snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
  1509. mdp->mii_bus->id , mdp->phy_id);
  1510. mdp->link = 0;
  1511. mdp->speed = 0;
  1512. mdp->duplex = -1;
  1513. /* Try connect to PHY */
  1514. phydev = phy_connect(ndev, phy_id, sh_eth_adjust_link,
  1515. mdp->phy_interface);
  1516. if (IS_ERR(phydev)) {
  1517. dev_err(&ndev->dev, "phy_connect failed\n");
  1518. return PTR_ERR(phydev);
  1519. }
  1520. dev_info(&ndev->dev, "attached phy %i to driver %s\n",
  1521. phydev->addr, phydev->drv->name);
  1522. mdp->phydev = phydev;
  1523. return 0;
  1524. }
  1525. /* PHY control start function */
  1526. static int sh_eth_phy_start(struct net_device *ndev)
  1527. {
  1528. struct sh_eth_private *mdp = netdev_priv(ndev);
  1529. int ret;
  1530. ret = sh_eth_phy_init(ndev);
  1531. if (ret)
  1532. return ret;
  1533. /* reset phy - this also wakes it from PDOWN */
  1534. phy_write(mdp->phydev, MII_BMCR, BMCR_RESET);
  1535. phy_start(mdp->phydev);
  1536. return 0;
  1537. }
  1538. static int sh_eth_get_settings(struct net_device *ndev,
  1539. struct ethtool_cmd *ecmd)
  1540. {
  1541. struct sh_eth_private *mdp = netdev_priv(ndev);
  1542. unsigned long flags;
  1543. int ret;
  1544. spin_lock_irqsave(&mdp->lock, flags);
  1545. ret = phy_ethtool_gset(mdp->phydev, ecmd);
  1546. spin_unlock_irqrestore(&mdp->lock, flags);
  1547. return ret;
  1548. }
  1549. static int sh_eth_set_settings(struct net_device *ndev,
  1550. struct ethtool_cmd *ecmd)
  1551. {
  1552. struct sh_eth_private *mdp = netdev_priv(ndev);
  1553. unsigned long flags;
  1554. int ret;
  1555. spin_lock_irqsave(&mdp->lock, flags);
  1556. /* disable tx and rx */
  1557. sh_eth_rcv_snd_disable(ndev);
  1558. ret = phy_ethtool_sset(mdp->phydev, ecmd);
  1559. if (ret)
  1560. goto error_exit;
  1561. if (ecmd->duplex == DUPLEX_FULL)
  1562. mdp->duplex = 1;
  1563. else
  1564. mdp->duplex = 0;
  1565. if (mdp->cd->set_duplex)
  1566. mdp->cd->set_duplex(ndev);
  1567. error_exit:
  1568. mdelay(1);
  1569. /* enable tx and rx */
  1570. sh_eth_rcv_snd_enable(ndev);
  1571. spin_unlock_irqrestore(&mdp->lock, flags);
  1572. return ret;
  1573. }
  1574. static int sh_eth_nway_reset(struct net_device *ndev)
  1575. {
  1576. struct sh_eth_private *mdp = netdev_priv(ndev);
  1577. unsigned long flags;
  1578. int ret;
  1579. spin_lock_irqsave(&mdp->lock, flags);
  1580. ret = phy_start_aneg(mdp->phydev);
  1581. spin_unlock_irqrestore(&mdp->lock, flags);
  1582. return ret;
  1583. }
  1584. static u32 sh_eth_get_msglevel(struct net_device *ndev)
  1585. {
  1586. struct sh_eth_private *mdp = netdev_priv(ndev);
  1587. return mdp->msg_enable;
  1588. }
  1589. static void sh_eth_set_msglevel(struct net_device *ndev, u32 value)
  1590. {
  1591. struct sh_eth_private *mdp = netdev_priv(ndev);
  1592. mdp->msg_enable = value;
  1593. }
  1594. static const char sh_eth_gstrings_stats[][ETH_GSTRING_LEN] = {
  1595. "rx_current", "tx_current",
  1596. "rx_dirty", "tx_dirty",
  1597. };
  1598. #define SH_ETH_STATS_LEN ARRAY_SIZE(sh_eth_gstrings_stats)
  1599. static int sh_eth_get_sset_count(struct net_device *netdev, int sset)
  1600. {
  1601. switch (sset) {
  1602. case ETH_SS_STATS:
  1603. return SH_ETH_STATS_LEN;
  1604. default:
  1605. return -EOPNOTSUPP;
  1606. }
  1607. }
  1608. static void sh_eth_get_ethtool_stats(struct net_device *ndev,
  1609. struct ethtool_stats *stats, u64 *data)
  1610. {
  1611. struct sh_eth_private *mdp = netdev_priv(ndev);
  1612. int i = 0;
  1613. /* device-specific stats */
  1614. data[i++] = mdp->cur_rx;
  1615. data[i++] = mdp->cur_tx;
  1616. data[i++] = mdp->dirty_rx;
  1617. data[i++] = mdp->dirty_tx;
  1618. }
  1619. static void sh_eth_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
  1620. {
  1621. switch (stringset) {
  1622. case ETH_SS_STATS:
  1623. memcpy(data, *sh_eth_gstrings_stats,
  1624. sizeof(sh_eth_gstrings_stats));
  1625. break;
  1626. }
  1627. }
  1628. static void sh_eth_get_ringparam(struct net_device *ndev,
  1629. struct ethtool_ringparam *ring)
  1630. {
  1631. struct sh_eth_private *mdp = netdev_priv(ndev);
  1632. ring->rx_max_pending = RX_RING_MAX;
  1633. ring->tx_max_pending = TX_RING_MAX;
  1634. ring->rx_pending = mdp->num_rx_ring;
  1635. ring->tx_pending = mdp->num_tx_ring;
  1636. }
  1637. static int sh_eth_set_ringparam(struct net_device *ndev,
  1638. struct ethtool_ringparam *ring)
  1639. {
  1640. struct sh_eth_private *mdp = netdev_priv(ndev);
  1641. int ret;
  1642. if (ring->tx_pending > TX_RING_MAX ||
  1643. ring->rx_pending > RX_RING_MAX ||
  1644. ring->tx_pending < TX_RING_MIN ||
  1645. ring->rx_pending < RX_RING_MIN)
  1646. return -EINVAL;
  1647. if (ring->rx_mini_pending || ring->rx_jumbo_pending)
  1648. return -EINVAL;
  1649. if (netif_running(ndev)) {
  1650. netif_tx_disable(ndev);
  1651. /* Disable interrupts by clearing the interrupt mask. */
  1652. sh_eth_write(ndev, 0x0000, EESIPR);
  1653. /* Stop the chip's Tx and Rx processes. */
  1654. sh_eth_write(ndev, 0, EDTRR);
  1655. sh_eth_write(ndev, 0, EDRRR);
  1656. synchronize_irq(ndev->irq);
  1657. }
  1658. /* Free all the skbuffs in the Rx queue. */
  1659. sh_eth_ring_free(ndev);
  1660. /* Free DMA buffer */
  1661. sh_eth_free_dma_buffer(mdp);
  1662. /* Set new parameters */
  1663. mdp->num_rx_ring = ring->rx_pending;
  1664. mdp->num_tx_ring = ring->tx_pending;
  1665. ret = sh_eth_ring_init(ndev);
  1666. if (ret < 0) {
  1667. dev_err(&ndev->dev, "%s: sh_eth_ring_init failed.\n", __func__);
  1668. return ret;
  1669. }
  1670. ret = sh_eth_dev_init(ndev, false);
  1671. if (ret < 0) {
  1672. dev_err(&ndev->dev, "%s: sh_eth_dev_init failed.\n", __func__);
  1673. return ret;
  1674. }
  1675. if (netif_running(ndev)) {
  1676. sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
  1677. /* Setting the Rx mode will start the Rx process. */
  1678. sh_eth_write(ndev, EDRRR_R, EDRRR);
  1679. netif_wake_queue(ndev);
  1680. }
  1681. return 0;
  1682. }
  1683. static const struct ethtool_ops sh_eth_ethtool_ops = {
  1684. .get_settings = sh_eth_get_settings,
  1685. .set_settings = sh_eth_set_settings,
  1686. .nway_reset = sh_eth_nway_reset,
  1687. .get_msglevel = sh_eth_get_msglevel,
  1688. .set_msglevel = sh_eth_set_msglevel,
  1689. .get_link = ethtool_op_get_link,
  1690. .get_strings = sh_eth_get_strings,
  1691. .get_ethtool_stats = sh_eth_get_ethtool_stats,
  1692. .get_sset_count = sh_eth_get_sset_count,
  1693. .get_ringparam = sh_eth_get_ringparam,
  1694. .set_ringparam = sh_eth_set_ringparam,
  1695. };
  1696. /* network device open function */
  1697. static int sh_eth_open(struct net_device *ndev)
  1698. {
  1699. int ret = 0;
  1700. struct sh_eth_private *mdp = netdev_priv(ndev);
  1701. pm_runtime_get_sync(&mdp->pdev->dev);
  1702. ret = request_irq(ndev->irq, sh_eth_interrupt,
  1703. #if defined(CONFIG_CPU_SUBTYPE_SH7763) || \
  1704. defined(CONFIG_CPU_SUBTYPE_SH7764) || \
  1705. defined(CONFIG_CPU_SUBTYPE_SH7757)
  1706. IRQF_SHARED,
  1707. #else
  1708. 0,
  1709. #endif
  1710. ndev->name, ndev);
  1711. if (ret) {
  1712. dev_err(&ndev->dev, "Can not assign IRQ number\n");
  1713. return ret;
  1714. }
  1715. /* Descriptor set */
  1716. ret = sh_eth_ring_init(ndev);
  1717. if (ret)
  1718. goto out_free_irq;
  1719. /* device init */
  1720. ret = sh_eth_dev_init(ndev, true);
  1721. if (ret)
  1722. goto out_free_irq;
  1723. /* PHY control start*/
  1724. ret = sh_eth_phy_start(ndev);
  1725. if (ret)
  1726. goto out_free_irq;
  1727. return ret;
  1728. out_free_irq:
  1729. free_irq(ndev->irq, ndev);
  1730. pm_runtime_put_sync(&mdp->pdev->dev);
  1731. return ret;
  1732. }
  1733. /* Timeout function */
  1734. static void sh_eth_tx_timeout(struct net_device *ndev)
  1735. {
  1736. struct sh_eth_private *mdp = netdev_priv(ndev);
  1737. struct sh_eth_rxdesc *rxdesc;
  1738. int i;
  1739. netif_stop_queue(ndev);
  1740. if (netif_msg_timer(mdp))
  1741. dev_err(&ndev->dev, "%s: transmit timed out, status %8.8x,"
  1742. " resetting...\n", ndev->name, (int)sh_eth_read(ndev, EESR));
  1743. /* tx_errors count up */
  1744. ndev->stats.tx_errors++;
  1745. /* Free all the skbuffs in the Rx queue. */
  1746. for (i = 0; i < mdp->num_rx_ring; i++) {
  1747. rxdesc = &mdp->rx_ring[i];
  1748. rxdesc->status = 0;
  1749. rxdesc->addr = 0xBADF00D0;
  1750. if (mdp->rx_skbuff[i])
  1751. dev_kfree_skb(mdp->rx_skbuff[i]);
  1752. mdp->rx_skbuff[i] = NULL;
  1753. }
  1754. for (i = 0; i < mdp->num_tx_ring; i++) {
  1755. if (mdp->tx_skbuff[i])
  1756. dev_kfree_skb(mdp->tx_skbuff[i]);
  1757. mdp->tx_skbuff[i] = NULL;
  1758. }
  1759. /* device init */
  1760. sh_eth_dev_init(ndev, true);
  1761. }
  1762. /* Packet transmit function */
  1763. static int sh_eth_start_xmit(struct sk_buff *skb, struct net_device *ndev)
  1764. {
  1765. struct sh_eth_private *mdp = netdev_priv(ndev);
  1766. struct sh_eth_txdesc *txdesc;
  1767. u32 entry;
  1768. unsigned long flags;
  1769. spin_lock_irqsave(&mdp->lock, flags);
  1770. if ((mdp->cur_tx - mdp->dirty_tx) >= (mdp->num_tx_ring - 4)) {
  1771. if (!sh_eth_txfree(ndev)) {
  1772. if (netif_msg_tx_queued(mdp))
  1773. dev_warn(&ndev->dev, "TxFD exhausted.\n");
  1774. netif_stop_queue(ndev);
  1775. spin_unlock_irqrestore(&mdp->lock, flags);
  1776. return NETDEV_TX_BUSY;
  1777. }
  1778. }
  1779. spin_unlock_irqrestore(&mdp->lock, flags);
  1780. entry = mdp->cur_tx % mdp->num_tx_ring;
  1781. mdp->tx_skbuff[entry] = skb;
  1782. txdesc = &mdp->tx_ring[entry];
  1783. /* soft swap. */
  1784. if (!mdp->cd->hw_swap)
  1785. sh_eth_soft_swap(phys_to_virt(ALIGN(txdesc->addr, 4)),
  1786. skb->len + 2);
  1787. txdesc->addr = dma_map_single(&ndev->dev, skb->data, skb->len,
  1788. DMA_TO_DEVICE);
  1789. if (skb->len < ETHERSMALL)
  1790. txdesc->buffer_length = ETHERSMALL;
  1791. else
  1792. txdesc->buffer_length = skb->len;
  1793. if (entry >= mdp->num_tx_ring - 1)
  1794. txdesc->status |= cpu_to_edmac(mdp, TD_TACT | TD_TDLE);
  1795. else
  1796. txdesc->status |= cpu_to_edmac(mdp, TD_TACT);
  1797. mdp->cur_tx++;
  1798. if (!(sh_eth_read(ndev, EDTRR) & sh_eth_get_edtrr_trns(mdp)))
  1799. sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
  1800. return NETDEV_TX_OK;
  1801. }
  1802. /* device close function */
  1803. static int sh_eth_close(struct net_device *ndev)
  1804. {
  1805. struct sh_eth_private *mdp = netdev_priv(ndev);
  1806. netif_stop_queue(ndev);
  1807. /* Disable interrupts by clearing the interrupt mask. */
  1808. sh_eth_write(ndev, 0x0000, EESIPR);
  1809. /* Stop the chip's Tx and Rx processes. */
  1810. sh_eth_write(ndev, 0, EDTRR);
  1811. sh_eth_write(ndev, 0, EDRRR);
  1812. /* PHY Disconnect */
  1813. if (mdp->phydev) {
  1814. phy_stop(mdp->phydev);
  1815. phy_disconnect(mdp->phydev);
  1816. }
  1817. free_irq(ndev->irq, ndev);
  1818. /* Free all the skbuffs in the Rx queue. */
  1819. sh_eth_ring_free(ndev);
  1820. /* free DMA buffer */
  1821. sh_eth_free_dma_buffer(mdp);
  1822. pm_runtime_put_sync(&mdp->pdev->dev);
  1823. return 0;
  1824. }
  1825. static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev)
  1826. {
  1827. struct sh_eth_private *mdp = netdev_priv(ndev);
  1828. pm_runtime_get_sync(&mdp->pdev->dev);
  1829. ndev->stats.tx_dropped += sh_eth_read(ndev, TROCR);
  1830. sh_eth_write(ndev, 0, TROCR); /* (write clear) */
  1831. ndev->stats.collisions += sh_eth_read(ndev, CDCR);
  1832. sh_eth_write(ndev, 0, CDCR); /* (write clear) */
  1833. ndev->stats.tx_carrier_errors += sh_eth_read(ndev, LCCR);
  1834. sh_eth_write(ndev, 0, LCCR); /* (write clear) */
  1835. if (sh_eth_is_gether(mdp)) {
  1836. ndev->stats.tx_carrier_errors += sh_eth_read(ndev, CERCR);
  1837. sh_eth_write(ndev, 0, CERCR); /* (write clear) */
  1838. ndev->stats.tx_carrier_errors += sh_eth_read(ndev, CEECR);
  1839. sh_eth_write(ndev, 0, CEECR); /* (write clear) */
  1840. } else {
  1841. ndev->stats.tx_carrier_errors += sh_eth_read(ndev, CNDCR);
  1842. sh_eth_write(ndev, 0, CNDCR); /* (write clear) */
  1843. }
  1844. pm_runtime_put_sync(&mdp->pdev->dev);
  1845. return &ndev->stats;
  1846. }
  1847. /* ioctl to device function */
  1848. static int sh_eth_do_ioctl(struct net_device *ndev, struct ifreq *rq,
  1849. int cmd)
  1850. {
  1851. struct sh_eth_private *mdp = netdev_priv(ndev);
  1852. struct phy_device *phydev = mdp->phydev;
  1853. if (!netif_running(ndev))
  1854. return -EINVAL;
  1855. if (!phydev)
  1856. return -ENODEV;
  1857. return phy_mii_ioctl(phydev, rq, cmd);
  1858. }
  1859. #if defined(SH_ETH_HAS_TSU)
  1860. /* For TSU_POSTn. Please refer to the manual about this (strange) bitfields */
  1861. static void *sh_eth_tsu_get_post_reg_offset(struct sh_eth_private *mdp,
  1862. int entry)
  1863. {
  1864. return sh_eth_tsu_get_offset(mdp, TSU_POST1) + (entry / 8 * 4);
  1865. }
  1866. static u32 sh_eth_tsu_get_post_mask(int entry)
  1867. {
  1868. return 0x0f << (28 - ((entry % 8) * 4));
  1869. }
  1870. static u32 sh_eth_tsu_get_post_bit(struct sh_eth_private *mdp, int entry)
  1871. {
  1872. return (0x08 >> (mdp->port << 1)) << (28 - ((entry % 8) * 4));
  1873. }
  1874. static void sh_eth_tsu_enable_cam_entry_post(struct net_device *ndev,
  1875. int entry)
  1876. {
  1877. struct sh_eth_private *mdp = netdev_priv(ndev);
  1878. u32 tmp;
  1879. void *reg_offset;
  1880. reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
  1881. tmp = ioread32(reg_offset);
  1882. iowrite32(tmp | sh_eth_tsu_get_post_bit(mdp, entry), reg_offset);
  1883. }
  1884. static bool sh_eth_tsu_disable_cam_entry_post(struct net_device *ndev,
  1885. int entry)
  1886. {
  1887. struct sh_eth_private *mdp = netdev_priv(ndev);
  1888. u32 post_mask, ref_mask, tmp;
  1889. void *reg_offset;
  1890. reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
  1891. post_mask = sh_eth_tsu_get_post_mask(entry);
  1892. ref_mask = sh_eth_tsu_get_post_bit(mdp, entry) & ~post_mask;
  1893. tmp = ioread32(reg_offset);
  1894. iowrite32(tmp & ~post_mask, reg_offset);
  1895. /* If other port enables, the function returns "true" */
  1896. return tmp & ref_mask;
  1897. }
  1898. static int sh_eth_tsu_busy(struct net_device *ndev)
  1899. {
  1900. int timeout = SH_ETH_TSU_TIMEOUT_MS * 100;
  1901. struct sh_eth_private *mdp = netdev_priv(ndev);
  1902. while ((sh_eth_tsu_read(mdp, TSU_ADSBSY) & TSU_ADSBSY_0)) {
  1903. udelay(10);
  1904. timeout--;
  1905. if (timeout <= 0) {
  1906. dev_err(&ndev->dev, "%s: timeout\n", __func__);
  1907. return -ETIMEDOUT;
  1908. }
  1909. }
  1910. return 0;
  1911. }
  1912. static int sh_eth_tsu_write_entry(struct net_device *ndev, void *reg,
  1913. const u8 *addr)
  1914. {
  1915. u32 val;
  1916. val = addr[0] << 24 | addr[1] << 16 | addr[2] << 8 | addr[3];
  1917. iowrite32(val, reg);
  1918. if (sh_eth_tsu_busy(ndev) < 0)
  1919. return -EBUSY;
  1920. val = addr[4] << 8 | addr[5];
  1921. iowrite32(val, reg + 4);
  1922. if (sh_eth_tsu_busy(ndev) < 0)
  1923. return -EBUSY;
  1924. return 0;
  1925. }
  1926. static void sh_eth_tsu_read_entry(void *reg, u8 *addr)
  1927. {
  1928. u32 val;
  1929. val = ioread32(reg);
  1930. addr[0] = (val >> 24) & 0xff;
  1931. addr[1] = (val >> 16) & 0xff;
  1932. addr[2] = (val >> 8) & 0xff;
  1933. addr[3] = val & 0xff;
  1934. val = ioread32(reg + 4);
  1935. addr[4] = (val >> 8) & 0xff;
  1936. addr[5] = val & 0xff;
  1937. }
  1938. static int sh_eth_tsu_find_entry(struct net_device *ndev, const u8 *addr)
  1939. {
  1940. struct sh_eth_private *mdp = netdev_priv(ndev);
  1941. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  1942. int i;
  1943. u8 c_addr[ETH_ALEN];
  1944. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
  1945. sh_eth_tsu_read_entry(reg_offset, c_addr);
  1946. if (memcmp(addr, c_addr, ETH_ALEN) == 0)
  1947. return i;
  1948. }
  1949. return -ENOENT;
  1950. }
  1951. static int sh_eth_tsu_find_empty(struct net_device *ndev)
  1952. {
  1953. u8 blank[ETH_ALEN];
  1954. int entry;
  1955. memset(blank, 0, sizeof(blank));
  1956. entry = sh_eth_tsu_find_entry(ndev, blank);
  1957. return (entry < 0) ? -ENOMEM : entry;
  1958. }
  1959. static int sh_eth_tsu_disable_cam_entry_table(struct net_device *ndev,
  1960. int entry)
  1961. {
  1962. struct sh_eth_private *mdp = netdev_priv(ndev);
  1963. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  1964. int ret;
  1965. u8 blank[ETH_ALEN];
  1966. sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) &
  1967. ~(1 << (31 - entry)), TSU_TEN);
  1968. memset(blank, 0, sizeof(blank));
  1969. ret = sh_eth_tsu_write_entry(ndev, reg_offset + entry * 8, blank);
  1970. if (ret < 0)
  1971. return ret;
  1972. return 0;
  1973. }
  1974. static int sh_eth_tsu_add_entry(struct net_device *ndev, const u8 *addr)
  1975. {
  1976. struct sh_eth_private *mdp = netdev_priv(ndev);
  1977. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  1978. int i, ret;
  1979. if (!mdp->cd->tsu)
  1980. return 0;
  1981. i = sh_eth_tsu_find_entry(ndev, addr);
  1982. if (i < 0) {
  1983. /* No entry found, create one */
  1984. i = sh_eth_tsu_find_empty(ndev);
  1985. if (i < 0)
  1986. return -ENOMEM;
  1987. ret = sh_eth_tsu_write_entry(ndev, reg_offset + i * 8, addr);
  1988. if (ret < 0)
  1989. return ret;
  1990. /* Enable the entry */
  1991. sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) |
  1992. (1 << (31 - i)), TSU_TEN);
  1993. }
  1994. /* Entry found or created, enable POST */
  1995. sh_eth_tsu_enable_cam_entry_post(ndev, i);
  1996. return 0;
  1997. }
  1998. static int sh_eth_tsu_del_entry(struct net_device *ndev, const u8 *addr)
  1999. {
  2000. struct sh_eth_private *mdp = netdev_priv(ndev);
  2001. int i, ret;
  2002. if (!mdp->cd->tsu)
  2003. return 0;
  2004. i = sh_eth_tsu_find_entry(ndev, addr);
  2005. if (i) {
  2006. /* Entry found */
  2007. if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
  2008. goto done;
  2009. /* Disable the entry if both ports was disabled */
  2010. ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
  2011. if (ret < 0)
  2012. return ret;
  2013. }
  2014. done:
  2015. return 0;
  2016. }
  2017. static int sh_eth_tsu_purge_all(struct net_device *ndev)
  2018. {
  2019. struct sh_eth_private *mdp = netdev_priv(ndev);
  2020. int i, ret;
  2021. if (unlikely(!mdp->cd->tsu))
  2022. return 0;
  2023. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++) {
  2024. if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
  2025. continue;
  2026. /* Disable the entry if both ports was disabled */
  2027. ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
  2028. if (ret < 0)
  2029. return ret;
  2030. }
  2031. return 0;
  2032. }
  2033. static void sh_eth_tsu_purge_mcast(struct net_device *ndev)
  2034. {
  2035. struct sh_eth_private *mdp = netdev_priv(ndev);
  2036. u8 addr[ETH_ALEN];
  2037. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  2038. int i;
  2039. if (unlikely(!mdp->cd->tsu))
  2040. return;
  2041. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
  2042. sh_eth_tsu_read_entry(reg_offset, addr);
  2043. if (is_multicast_ether_addr(addr))
  2044. sh_eth_tsu_del_entry(ndev, addr);
  2045. }
  2046. }
  2047. /* Multicast reception directions set */
  2048. static void sh_eth_set_multicast_list(struct net_device *ndev)
  2049. {
  2050. struct sh_eth_private *mdp = netdev_priv(ndev);
  2051. u32 ecmr_bits;
  2052. int mcast_all = 0;
  2053. unsigned long flags;
  2054. spin_lock_irqsave(&mdp->lock, flags);
  2055. /*
  2056. * Initial condition is MCT = 1, PRM = 0.
  2057. * Depending on ndev->flags, set PRM or clear MCT
  2058. */
  2059. ecmr_bits = (sh_eth_read(ndev, ECMR) & ~ECMR_PRM) | ECMR_MCT;
  2060. if (!(ndev->flags & IFF_MULTICAST)) {
  2061. sh_eth_tsu_purge_mcast(ndev);
  2062. mcast_all = 1;
  2063. }
  2064. if (ndev->flags & IFF_ALLMULTI) {
  2065. sh_eth_tsu_purge_mcast(ndev);
  2066. ecmr_bits &= ~ECMR_MCT;
  2067. mcast_all = 1;
  2068. }
  2069. if (ndev->flags & IFF_PROMISC) {
  2070. sh_eth_tsu_purge_all(ndev);
  2071. ecmr_bits = (ecmr_bits & ~ECMR_MCT) | ECMR_PRM;
  2072. } else if (mdp->cd->tsu) {
  2073. struct netdev_hw_addr *ha;
  2074. netdev_for_each_mc_addr(ha, ndev) {
  2075. if (mcast_all && is_multicast_ether_addr(ha->addr))
  2076. continue;
  2077. if (sh_eth_tsu_add_entry(ndev, ha->addr) < 0) {
  2078. if (!mcast_all) {
  2079. sh_eth_tsu_purge_mcast(ndev);
  2080. ecmr_bits &= ~ECMR_MCT;
  2081. mcast_all = 1;
  2082. }
  2083. }
  2084. }
  2085. } else {
  2086. /* Normal, unicast/broadcast-only mode. */
  2087. ecmr_bits = (ecmr_bits & ~ECMR_PRM) | ECMR_MCT;
  2088. }
  2089. /* update the ethernet mode */
  2090. sh_eth_write(ndev, ecmr_bits, ECMR);
  2091. spin_unlock_irqrestore(&mdp->lock, flags);
  2092. }
  2093. static int sh_eth_get_vtag_index(struct sh_eth_private *mdp)
  2094. {
  2095. if (!mdp->port)
  2096. return TSU_VTAG0;
  2097. else
  2098. return TSU_VTAG1;
  2099. }
  2100. static int sh_eth_vlan_rx_add_vid(struct net_device *ndev,
  2101. __be16 proto, u16 vid)
  2102. {
  2103. struct sh_eth_private *mdp = netdev_priv(ndev);
  2104. int vtag_reg_index = sh_eth_get_vtag_index(mdp);
  2105. if (unlikely(!mdp->cd->tsu))
  2106. return -EPERM;
  2107. /* No filtering if vid = 0 */
  2108. if (!vid)
  2109. return 0;
  2110. mdp->vlan_num_ids++;
  2111. /*
  2112. * The controller has one VLAN tag HW filter. So, if the filter is
  2113. * already enabled, the driver disables it and the filte
  2114. */
  2115. if (mdp->vlan_num_ids > 1) {
  2116. /* disable VLAN filter */
  2117. sh_eth_tsu_write(mdp, 0, vtag_reg_index);
  2118. return 0;
  2119. }
  2120. sh_eth_tsu_write(mdp, TSU_VTAG_ENABLE | (vid & TSU_VTAG_VID_MASK),
  2121. vtag_reg_index);
  2122. return 0;
  2123. }
  2124. static int sh_eth_vlan_rx_kill_vid(struct net_device *ndev,
  2125. __be16 proto, u16 vid)
  2126. {
  2127. struct sh_eth_private *mdp = netdev_priv(ndev);
  2128. int vtag_reg_index = sh_eth_get_vtag_index(mdp);
  2129. if (unlikely(!mdp->cd->tsu))
  2130. return -EPERM;
  2131. /* No filtering if vid = 0 */
  2132. if (!vid)
  2133. return 0;
  2134. mdp->vlan_num_ids--;
  2135. sh_eth_tsu_write(mdp, 0, vtag_reg_index);
  2136. return 0;
  2137. }
  2138. #endif /* SH_ETH_HAS_TSU */
  2139. /* SuperH's TSU register init function */
  2140. static void sh_eth_tsu_init(struct sh_eth_private *mdp)
  2141. {
  2142. sh_eth_tsu_write(mdp, 0, TSU_FWEN0); /* Disable forward(0->1) */
  2143. sh_eth_tsu_write(mdp, 0, TSU_FWEN1); /* Disable forward(1->0) */
  2144. sh_eth_tsu_write(mdp, 0, TSU_FCM); /* forward fifo 3k-3k */
  2145. sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL0);
  2146. sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL1);
  2147. sh_eth_tsu_write(mdp, 0, TSU_PRISL0);
  2148. sh_eth_tsu_write(mdp, 0, TSU_PRISL1);
  2149. sh_eth_tsu_write(mdp, 0, TSU_FWSL0);
  2150. sh_eth_tsu_write(mdp, 0, TSU_FWSL1);
  2151. sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL, TSU_FWSLC);
  2152. if (sh_eth_is_gether(mdp)) {
  2153. sh_eth_tsu_write(mdp, 0, TSU_QTAG0); /* Disable QTAG(0->1) */
  2154. sh_eth_tsu_write(mdp, 0, TSU_QTAG1); /* Disable QTAG(1->0) */
  2155. } else {
  2156. sh_eth_tsu_write(mdp, 0, TSU_QTAGM0); /* Disable QTAG(0->1) */
  2157. sh_eth_tsu_write(mdp, 0, TSU_QTAGM1); /* Disable QTAG(1->0) */
  2158. }
  2159. sh_eth_tsu_write(mdp, 0, TSU_FWSR); /* all interrupt status clear */
  2160. sh_eth_tsu_write(mdp, 0, TSU_FWINMK); /* Disable all interrupt */
  2161. sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
  2162. sh_eth_tsu_write(mdp, 0, TSU_POST1); /* Disable CAM entry [ 0- 7] */
  2163. sh_eth_tsu_write(mdp, 0, TSU_POST2); /* Disable CAM entry [ 8-15] */
  2164. sh_eth_tsu_write(mdp, 0, TSU_POST3); /* Disable CAM entry [16-23] */
  2165. sh_eth_tsu_write(mdp, 0, TSU_POST4); /* Disable CAM entry [24-31] */
  2166. }
  2167. /* MDIO bus release function */
  2168. static int sh_mdio_release(struct net_device *ndev)
  2169. {
  2170. struct mii_bus *bus = dev_get_drvdata(&ndev->dev);
  2171. /* unregister mdio bus */
  2172. mdiobus_unregister(bus);
  2173. /* remove mdio bus info from net_device */
  2174. dev_set_drvdata(&ndev->dev, NULL);
  2175. /* free bitbang info */
  2176. free_mdio_bitbang(bus);
  2177. return 0;
  2178. }
  2179. /* MDIO bus init function */
  2180. static int sh_mdio_init(struct net_device *ndev, int id,
  2181. struct sh_eth_plat_data *pd)
  2182. {
  2183. int ret, i;
  2184. struct bb_info *bitbang;
  2185. struct sh_eth_private *mdp = netdev_priv(ndev);
  2186. /* create bit control struct for PHY */
  2187. bitbang = devm_kzalloc(&ndev->dev, sizeof(struct bb_info),
  2188. GFP_KERNEL);
  2189. if (!bitbang) {
  2190. ret = -ENOMEM;
  2191. goto out;
  2192. }
  2193. /* bitbang init */
  2194. bitbang->addr = mdp->addr + mdp->reg_offset[PIR];
  2195. bitbang->set_gate = pd->set_mdio_gate;
  2196. bitbang->mdi_msk = PIR_MDI;
  2197. bitbang->mdo_msk = PIR_MDO;
  2198. bitbang->mmd_msk = PIR_MMD;
  2199. bitbang->mdc_msk = PIR_MDC;
  2200. bitbang->ctrl.ops = &bb_ops;
  2201. /* MII controller setting */
  2202. mdp->mii_bus = alloc_mdio_bitbang(&bitbang->ctrl);
  2203. if (!mdp->mii_bus) {
  2204. ret = -ENOMEM;
  2205. goto out;
  2206. }
  2207. /* Hook up MII support for ethtool */
  2208. mdp->mii_bus->name = "sh_mii";
  2209. mdp->mii_bus->parent = &ndev->dev;
  2210. snprintf(mdp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
  2211. mdp->pdev->name, id);
  2212. /* PHY IRQ */
  2213. mdp->mii_bus->irq = devm_kzalloc(&ndev->dev,
  2214. sizeof(int) * PHY_MAX_ADDR,
  2215. GFP_KERNEL);
  2216. if (!mdp->mii_bus->irq) {
  2217. ret = -ENOMEM;
  2218. goto out_free_bus;
  2219. }
  2220. for (i = 0; i < PHY_MAX_ADDR; i++)
  2221. mdp->mii_bus->irq[i] = PHY_POLL;
  2222. /* register mdio bus */
  2223. ret = mdiobus_register(mdp->mii_bus);
  2224. if (ret)
  2225. goto out_free_bus;
  2226. dev_set_drvdata(&ndev->dev, mdp->mii_bus);
  2227. return 0;
  2228. out_free_bus:
  2229. free_mdio_bitbang(mdp->mii_bus);
  2230. out:
  2231. return ret;
  2232. }
  2233. static const u16 *sh_eth_get_register_offset(int register_type)
  2234. {
  2235. const u16 *reg_offset = NULL;
  2236. switch (register_type) {
  2237. case SH_ETH_REG_GIGABIT:
  2238. reg_offset = sh_eth_offset_gigabit;
  2239. break;
  2240. case SH_ETH_REG_FAST_RCAR:
  2241. reg_offset = sh_eth_offset_fast_rcar;
  2242. break;
  2243. case SH_ETH_REG_FAST_SH4:
  2244. reg_offset = sh_eth_offset_fast_sh4;
  2245. break;
  2246. case SH_ETH_REG_FAST_SH3_SH2:
  2247. reg_offset = sh_eth_offset_fast_sh3_sh2;
  2248. break;
  2249. default:
  2250. pr_err("Unknown register type (%d)\n", register_type);
  2251. break;
  2252. }
  2253. return reg_offset;
  2254. }
  2255. static const struct net_device_ops sh_eth_netdev_ops = {
  2256. .ndo_open = sh_eth_open,
  2257. .ndo_stop = sh_eth_close,
  2258. .ndo_start_xmit = sh_eth_start_xmit,
  2259. .ndo_get_stats = sh_eth_get_stats,
  2260. #if defined(SH_ETH_HAS_TSU)
  2261. .ndo_set_rx_mode = sh_eth_set_multicast_list,
  2262. .ndo_vlan_rx_add_vid = sh_eth_vlan_rx_add_vid,
  2263. .ndo_vlan_rx_kill_vid = sh_eth_vlan_rx_kill_vid,
  2264. #endif
  2265. .ndo_tx_timeout = sh_eth_tx_timeout,
  2266. .ndo_do_ioctl = sh_eth_do_ioctl,
  2267. .ndo_validate_addr = eth_validate_addr,
  2268. .ndo_set_mac_address = eth_mac_addr,
  2269. .ndo_change_mtu = eth_change_mtu,
  2270. };
  2271. static int sh_eth_drv_probe(struct platform_device *pdev)
  2272. {
  2273. int ret, devno = 0;
  2274. struct resource *res;
  2275. struct net_device *ndev = NULL;
  2276. struct sh_eth_private *mdp = NULL;
  2277. struct sh_eth_plat_data *pd = pdev->dev.platform_data;
  2278. /* get base addr */
  2279. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2280. if (unlikely(res == NULL)) {
  2281. dev_err(&pdev->dev, "invalid resource\n");
  2282. ret = -EINVAL;
  2283. goto out;
  2284. }
  2285. ndev = alloc_etherdev(sizeof(struct sh_eth_private));
  2286. if (!ndev) {
  2287. ret = -ENOMEM;
  2288. goto out;
  2289. }
  2290. /* The sh Ether-specific entries in the device structure. */
  2291. ndev->base_addr = res->start;
  2292. devno = pdev->id;
  2293. if (devno < 0)
  2294. devno = 0;
  2295. ndev->dma = -1;
  2296. ret = platform_get_irq(pdev, 0);
  2297. if (ret < 0) {
  2298. ret = -ENODEV;
  2299. goto out_release;
  2300. }
  2301. ndev->irq = ret;
  2302. SET_NETDEV_DEV(ndev, &pdev->dev);
  2303. /* Fill in the fields of the device structure with ethernet values. */
  2304. ether_setup(ndev);
  2305. mdp = netdev_priv(ndev);
  2306. mdp->num_tx_ring = TX_RING_SIZE;
  2307. mdp->num_rx_ring = RX_RING_SIZE;
  2308. mdp->addr = devm_ioremap_resource(&pdev->dev, res);
  2309. if (IS_ERR(mdp->addr)) {
  2310. ret = PTR_ERR(mdp->addr);
  2311. goto out_release;
  2312. }
  2313. spin_lock_init(&mdp->lock);
  2314. mdp->pdev = pdev;
  2315. pm_runtime_enable(&pdev->dev);
  2316. pm_runtime_resume(&pdev->dev);
  2317. /* get PHY ID */
  2318. mdp->phy_id = pd->phy;
  2319. mdp->phy_interface = pd->phy_interface;
  2320. /* EDMAC endian */
  2321. mdp->edmac_endian = pd->edmac_endian;
  2322. mdp->no_ether_link = pd->no_ether_link;
  2323. mdp->ether_link_active_low = pd->ether_link_active_low;
  2324. mdp->reg_offset = sh_eth_get_register_offset(pd->register_type);
  2325. /* set cpu data */
  2326. #if defined(SH_ETH_HAS_BOTH_MODULES)
  2327. mdp->cd = sh_eth_get_cpu_data(mdp);
  2328. #else
  2329. mdp->cd = &sh_eth_my_cpu_data;
  2330. #endif
  2331. sh_eth_set_default_cpu_data(mdp->cd);
  2332. /* set function */
  2333. ndev->netdev_ops = &sh_eth_netdev_ops;
  2334. SET_ETHTOOL_OPS(ndev, &sh_eth_ethtool_ops);
  2335. ndev->watchdog_timeo = TX_TIMEOUT;
  2336. /* debug message level */
  2337. mdp->msg_enable = SH_ETH_DEF_MSG_ENABLE;
  2338. /* read and set MAC address */
  2339. read_mac_address(ndev, pd->mac_addr);
  2340. if (!is_valid_ether_addr(ndev->dev_addr)) {
  2341. dev_warn(&pdev->dev,
  2342. "no valid MAC address supplied, using a random one.\n");
  2343. eth_hw_addr_random(ndev);
  2344. }
  2345. /* ioremap the TSU registers */
  2346. if (mdp->cd->tsu) {
  2347. struct resource *rtsu;
  2348. rtsu = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  2349. mdp->tsu_addr = devm_ioremap_resource(&pdev->dev, rtsu);
  2350. if (IS_ERR(mdp->tsu_addr)) {
  2351. ret = PTR_ERR(mdp->tsu_addr);
  2352. goto out_release;
  2353. }
  2354. mdp->port = devno % 2;
  2355. ndev->features = NETIF_F_HW_VLAN_CTAG_FILTER;
  2356. }
  2357. /* initialize first or needed device */
  2358. if (!devno || pd->needs_init) {
  2359. if (mdp->cd->chip_reset)
  2360. mdp->cd->chip_reset(ndev);
  2361. if (mdp->cd->tsu) {
  2362. /* TSU init (Init only)*/
  2363. sh_eth_tsu_init(mdp);
  2364. }
  2365. }
  2366. /* network device register */
  2367. ret = register_netdev(ndev);
  2368. if (ret)
  2369. goto out_release;
  2370. /* mdio bus init */
  2371. ret = sh_mdio_init(ndev, pdev->id, pd);
  2372. if (ret)
  2373. goto out_unregister;
  2374. /* print device information */
  2375. pr_info("Base address at 0x%x, %pM, IRQ %d.\n",
  2376. (u32)ndev->base_addr, ndev->dev_addr, ndev->irq);
  2377. platform_set_drvdata(pdev, ndev);
  2378. return ret;
  2379. out_unregister:
  2380. unregister_netdev(ndev);
  2381. out_release:
  2382. /* net_dev free */
  2383. if (ndev)
  2384. free_netdev(ndev);
  2385. out:
  2386. return ret;
  2387. }
  2388. static int sh_eth_drv_remove(struct platform_device *pdev)
  2389. {
  2390. struct net_device *ndev = platform_get_drvdata(pdev);
  2391. sh_mdio_release(ndev);
  2392. unregister_netdev(ndev);
  2393. pm_runtime_disable(&pdev->dev);
  2394. free_netdev(ndev);
  2395. platform_set_drvdata(pdev, NULL);
  2396. return 0;
  2397. }
  2398. static int sh_eth_runtime_nop(struct device *dev)
  2399. {
  2400. /*
  2401. * Runtime PM callback shared between ->runtime_suspend()
  2402. * and ->runtime_resume(). Simply returns success.
  2403. *
  2404. * This driver re-initializes all registers after
  2405. * pm_runtime_get_sync() anyway so there is no need
  2406. * to save and restore registers here.
  2407. */
  2408. return 0;
  2409. }
  2410. static struct dev_pm_ops sh_eth_dev_pm_ops = {
  2411. .runtime_suspend = sh_eth_runtime_nop,
  2412. .runtime_resume = sh_eth_runtime_nop,
  2413. };
  2414. static struct platform_driver sh_eth_driver = {
  2415. .probe = sh_eth_drv_probe,
  2416. .remove = sh_eth_drv_remove,
  2417. .driver = {
  2418. .name = CARDNAME,
  2419. .pm = &sh_eth_dev_pm_ops,
  2420. },
  2421. };
  2422. module_platform_driver(sh_eth_driver);
  2423. MODULE_AUTHOR("Nobuhiro Iwamatsu, Yoshihiro Shimoda");
  2424. MODULE_DESCRIPTION("Renesas SuperH Ethernet driver");
  2425. MODULE_LICENSE("GPL v2");