intel_display.c 178 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129
  1. /*
  2. * Copyright © 2006-2007 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. */
  26. #include <linux/module.h>
  27. #include <linux/input.h>
  28. #include <linux/i2c.h>
  29. #include <linux/kernel.h>
  30. #include <linux/slab.h>
  31. #include <linux/vgaarb.h>
  32. #include "drmP.h"
  33. #include "intel_drv.h"
  34. #include "i915_drm.h"
  35. #include "i915_drv.h"
  36. #include "i915_trace.h"
  37. #include "drm_dp_helper.h"
  38. #include "drm_crtc_helper.h"
  39. #define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
  40. bool intel_pipe_has_type (struct drm_crtc *crtc, int type);
  41. static void intel_update_watermarks(struct drm_device *dev);
  42. static void intel_increase_pllclock(struct drm_crtc *crtc, bool schedule);
  43. static void intel_crtc_update_cursor(struct drm_crtc *crtc);
  44. typedef struct {
  45. /* given values */
  46. int n;
  47. int m1, m2;
  48. int p1, p2;
  49. /* derived values */
  50. int dot;
  51. int vco;
  52. int m;
  53. int p;
  54. } intel_clock_t;
  55. typedef struct {
  56. int min, max;
  57. } intel_range_t;
  58. typedef struct {
  59. int dot_limit;
  60. int p2_slow, p2_fast;
  61. } intel_p2_t;
  62. #define INTEL_P2_NUM 2
  63. typedef struct intel_limit intel_limit_t;
  64. struct intel_limit {
  65. intel_range_t dot, vco, n, m, m1, m2, p, p1;
  66. intel_p2_t p2;
  67. bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
  68. int, int, intel_clock_t *);
  69. };
  70. #define I8XX_DOT_MIN 25000
  71. #define I8XX_DOT_MAX 350000
  72. #define I8XX_VCO_MIN 930000
  73. #define I8XX_VCO_MAX 1400000
  74. #define I8XX_N_MIN 3
  75. #define I8XX_N_MAX 16
  76. #define I8XX_M_MIN 96
  77. #define I8XX_M_MAX 140
  78. #define I8XX_M1_MIN 18
  79. #define I8XX_M1_MAX 26
  80. #define I8XX_M2_MIN 6
  81. #define I8XX_M2_MAX 16
  82. #define I8XX_P_MIN 4
  83. #define I8XX_P_MAX 128
  84. #define I8XX_P1_MIN 2
  85. #define I8XX_P1_MAX 33
  86. #define I8XX_P1_LVDS_MIN 1
  87. #define I8XX_P1_LVDS_MAX 6
  88. #define I8XX_P2_SLOW 4
  89. #define I8XX_P2_FAST 2
  90. #define I8XX_P2_LVDS_SLOW 14
  91. #define I8XX_P2_LVDS_FAST 7
  92. #define I8XX_P2_SLOW_LIMIT 165000
  93. #define I9XX_DOT_MIN 20000
  94. #define I9XX_DOT_MAX 400000
  95. #define I9XX_VCO_MIN 1400000
  96. #define I9XX_VCO_MAX 2800000
  97. #define PINEVIEW_VCO_MIN 1700000
  98. #define PINEVIEW_VCO_MAX 3500000
  99. #define I9XX_N_MIN 1
  100. #define I9XX_N_MAX 6
  101. /* Pineview's Ncounter is a ring counter */
  102. #define PINEVIEW_N_MIN 3
  103. #define PINEVIEW_N_MAX 6
  104. #define I9XX_M_MIN 70
  105. #define I9XX_M_MAX 120
  106. #define PINEVIEW_M_MIN 2
  107. #define PINEVIEW_M_MAX 256
  108. #define I9XX_M1_MIN 10
  109. #define I9XX_M1_MAX 22
  110. #define I9XX_M2_MIN 5
  111. #define I9XX_M2_MAX 9
  112. /* Pineview M1 is reserved, and must be 0 */
  113. #define PINEVIEW_M1_MIN 0
  114. #define PINEVIEW_M1_MAX 0
  115. #define PINEVIEW_M2_MIN 0
  116. #define PINEVIEW_M2_MAX 254
  117. #define I9XX_P_SDVO_DAC_MIN 5
  118. #define I9XX_P_SDVO_DAC_MAX 80
  119. #define I9XX_P_LVDS_MIN 7
  120. #define I9XX_P_LVDS_MAX 98
  121. #define PINEVIEW_P_LVDS_MIN 7
  122. #define PINEVIEW_P_LVDS_MAX 112
  123. #define I9XX_P1_MIN 1
  124. #define I9XX_P1_MAX 8
  125. #define I9XX_P2_SDVO_DAC_SLOW 10
  126. #define I9XX_P2_SDVO_DAC_FAST 5
  127. #define I9XX_P2_SDVO_DAC_SLOW_LIMIT 200000
  128. #define I9XX_P2_LVDS_SLOW 14
  129. #define I9XX_P2_LVDS_FAST 7
  130. #define I9XX_P2_LVDS_SLOW_LIMIT 112000
  131. /*The parameter is for SDVO on G4x platform*/
  132. #define G4X_DOT_SDVO_MIN 25000
  133. #define G4X_DOT_SDVO_MAX 270000
  134. #define G4X_VCO_MIN 1750000
  135. #define G4X_VCO_MAX 3500000
  136. #define G4X_N_SDVO_MIN 1
  137. #define G4X_N_SDVO_MAX 4
  138. #define G4X_M_SDVO_MIN 104
  139. #define G4X_M_SDVO_MAX 138
  140. #define G4X_M1_SDVO_MIN 17
  141. #define G4X_M1_SDVO_MAX 23
  142. #define G4X_M2_SDVO_MIN 5
  143. #define G4X_M2_SDVO_MAX 11
  144. #define G4X_P_SDVO_MIN 10
  145. #define G4X_P_SDVO_MAX 30
  146. #define G4X_P1_SDVO_MIN 1
  147. #define G4X_P1_SDVO_MAX 3
  148. #define G4X_P2_SDVO_SLOW 10
  149. #define G4X_P2_SDVO_FAST 10
  150. #define G4X_P2_SDVO_LIMIT 270000
  151. /*The parameter is for HDMI_DAC on G4x platform*/
  152. #define G4X_DOT_HDMI_DAC_MIN 22000
  153. #define G4X_DOT_HDMI_DAC_MAX 400000
  154. #define G4X_N_HDMI_DAC_MIN 1
  155. #define G4X_N_HDMI_DAC_MAX 4
  156. #define G4X_M_HDMI_DAC_MIN 104
  157. #define G4X_M_HDMI_DAC_MAX 138
  158. #define G4X_M1_HDMI_DAC_MIN 16
  159. #define G4X_M1_HDMI_DAC_MAX 23
  160. #define G4X_M2_HDMI_DAC_MIN 5
  161. #define G4X_M2_HDMI_DAC_MAX 11
  162. #define G4X_P_HDMI_DAC_MIN 5
  163. #define G4X_P_HDMI_DAC_MAX 80
  164. #define G4X_P1_HDMI_DAC_MIN 1
  165. #define G4X_P1_HDMI_DAC_MAX 8
  166. #define G4X_P2_HDMI_DAC_SLOW 10
  167. #define G4X_P2_HDMI_DAC_FAST 5
  168. #define G4X_P2_HDMI_DAC_LIMIT 165000
  169. /*The parameter is for SINGLE_CHANNEL_LVDS on G4x platform*/
  170. #define G4X_DOT_SINGLE_CHANNEL_LVDS_MIN 20000
  171. #define G4X_DOT_SINGLE_CHANNEL_LVDS_MAX 115000
  172. #define G4X_N_SINGLE_CHANNEL_LVDS_MIN 1
  173. #define G4X_N_SINGLE_CHANNEL_LVDS_MAX 3
  174. #define G4X_M_SINGLE_CHANNEL_LVDS_MIN 104
  175. #define G4X_M_SINGLE_CHANNEL_LVDS_MAX 138
  176. #define G4X_M1_SINGLE_CHANNEL_LVDS_MIN 17
  177. #define G4X_M1_SINGLE_CHANNEL_LVDS_MAX 23
  178. #define G4X_M2_SINGLE_CHANNEL_LVDS_MIN 5
  179. #define G4X_M2_SINGLE_CHANNEL_LVDS_MAX 11
  180. #define G4X_P_SINGLE_CHANNEL_LVDS_MIN 28
  181. #define G4X_P_SINGLE_CHANNEL_LVDS_MAX 112
  182. #define G4X_P1_SINGLE_CHANNEL_LVDS_MIN 2
  183. #define G4X_P1_SINGLE_CHANNEL_LVDS_MAX 8
  184. #define G4X_P2_SINGLE_CHANNEL_LVDS_SLOW 14
  185. #define G4X_P2_SINGLE_CHANNEL_LVDS_FAST 14
  186. #define G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT 0
  187. /*The parameter is for DUAL_CHANNEL_LVDS on G4x platform*/
  188. #define G4X_DOT_DUAL_CHANNEL_LVDS_MIN 80000
  189. #define G4X_DOT_DUAL_CHANNEL_LVDS_MAX 224000
  190. #define G4X_N_DUAL_CHANNEL_LVDS_MIN 1
  191. #define G4X_N_DUAL_CHANNEL_LVDS_MAX 3
  192. #define G4X_M_DUAL_CHANNEL_LVDS_MIN 104
  193. #define G4X_M_DUAL_CHANNEL_LVDS_MAX 138
  194. #define G4X_M1_DUAL_CHANNEL_LVDS_MIN 17
  195. #define G4X_M1_DUAL_CHANNEL_LVDS_MAX 23
  196. #define G4X_M2_DUAL_CHANNEL_LVDS_MIN 5
  197. #define G4X_M2_DUAL_CHANNEL_LVDS_MAX 11
  198. #define G4X_P_DUAL_CHANNEL_LVDS_MIN 14
  199. #define G4X_P_DUAL_CHANNEL_LVDS_MAX 42
  200. #define G4X_P1_DUAL_CHANNEL_LVDS_MIN 2
  201. #define G4X_P1_DUAL_CHANNEL_LVDS_MAX 6
  202. #define G4X_P2_DUAL_CHANNEL_LVDS_SLOW 7
  203. #define G4X_P2_DUAL_CHANNEL_LVDS_FAST 7
  204. #define G4X_P2_DUAL_CHANNEL_LVDS_LIMIT 0
  205. /*The parameter is for DISPLAY PORT on G4x platform*/
  206. #define G4X_DOT_DISPLAY_PORT_MIN 161670
  207. #define G4X_DOT_DISPLAY_PORT_MAX 227000
  208. #define G4X_N_DISPLAY_PORT_MIN 1
  209. #define G4X_N_DISPLAY_PORT_MAX 2
  210. #define G4X_M_DISPLAY_PORT_MIN 97
  211. #define G4X_M_DISPLAY_PORT_MAX 108
  212. #define G4X_M1_DISPLAY_PORT_MIN 0x10
  213. #define G4X_M1_DISPLAY_PORT_MAX 0x12
  214. #define G4X_M2_DISPLAY_PORT_MIN 0x05
  215. #define G4X_M2_DISPLAY_PORT_MAX 0x06
  216. #define G4X_P_DISPLAY_PORT_MIN 10
  217. #define G4X_P_DISPLAY_PORT_MAX 20
  218. #define G4X_P1_DISPLAY_PORT_MIN 1
  219. #define G4X_P1_DISPLAY_PORT_MAX 2
  220. #define G4X_P2_DISPLAY_PORT_SLOW 10
  221. #define G4X_P2_DISPLAY_PORT_FAST 10
  222. #define G4X_P2_DISPLAY_PORT_LIMIT 0
  223. /* Ironlake / Sandybridge */
  224. /* as we calculate clock using (register_value + 2) for
  225. N/M1/M2, so here the range value for them is (actual_value-2).
  226. */
  227. #define IRONLAKE_DOT_MIN 25000
  228. #define IRONLAKE_DOT_MAX 350000
  229. #define IRONLAKE_VCO_MIN 1760000
  230. #define IRONLAKE_VCO_MAX 3510000
  231. #define IRONLAKE_M1_MIN 12
  232. #define IRONLAKE_M1_MAX 22
  233. #define IRONLAKE_M2_MIN 5
  234. #define IRONLAKE_M2_MAX 9
  235. #define IRONLAKE_P2_DOT_LIMIT 225000 /* 225Mhz */
  236. /* We have parameter ranges for different type of outputs. */
  237. /* DAC & HDMI Refclk 120Mhz */
  238. #define IRONLAKE_DAC_N_MIN 1
  239. #define IRONLAKE_DAC_N_MAX 5
  240. #define IRONLAKE_DAC_M_MIN 79
  241. #define IRONLAKE_DAC_M_MAX 127
  242. #define IRONLAKE_DAC_P_MIN 5
  243. #define IRONLAKE_DAC_P_MAX 80
  244. #define IRONLAKE_DAC_P1_MIN 1
  245. #define IRONLAKE_DAC_P1_MAX 8
  246. #define IRONLAKE_DAC_P2_SLOW 10
  247. #define IRONLAKE_DAC_P2_FAST 5
  248. /* LVDS single-channel 120Mhz refclk */
  249. #define IRONLAKE_LVDS_S_N_MIN 1
  250. #define IRONLAKE_LVDS_S_N_MAX 3
  251. #define IRONLAKE_LVDS_S_M_MIN 79
  252. #define IRONLAKE_LVDS_S_M_MAX 118
  253. #define IRONLAKE_LVDS_S_P_MIN 28
  254. #define IRONLAKE_LVDS_S_P_MAX 112
  255. #define IRONLAKE_LVDS_S_P1_MIN 2
  256. #define IRONLAKE_LVDS_S_P1_MAX 8
  257. #define IRONLAKE_LVDS_S_P2_SLOW 14
  258. #define IRONLAKE_LVDS_S_P2_FAST 14
  259. /* LVDS dual-channel 120Mhz refclk */
  260. #define IRONLAKE_LVDS_D_N_MIN 1
  261. #define IRONLAKE_LVDS_D_N_MAX 3
  262. #define IRONLAKE_LVDS_D_M_MIN 79
  263. #define IRONLAKE_LVDS_D_M_MAX 127
  264. #define IRONLAKE_LVDS_D_P_MIN 14
  265. #define IRONLAKE_LVDS_D_P_MAX 56
  266. #define IRONLAKE_LVDS_D_P1_MIN 2
  267. #define IRONLAKE_LVDS_D_P1_MAX 8
  268. #define IRONLAKE_LVDS_D_P2_SLOW 7
  269. #define IRONLAKE_LVDS_D_P2_FAST 7
  270. /* LVDS single-channel 100Mhz refclk */
  271. #define IRONLAKE_LVDS_S_SSC_N_MIN 1
  272. #define IRONLAKE_LVDS_S_SSC_N_MAX 2
  273. #define IRONLAKE_LVDS_S_SSC_M_MIN 79
  274. #define IRONLAKE_LVDS_S_SSC_M_MAX 126
  275. #define IRONLAKE_LVDS_S_SSC_P_MIN 28
  276. #define IRONLAKE_LVDS_S_SSC_P_MAX 112
  277. #define IRONLAKE_LVDS_S_SSC_P1_MIN 2
  278. #define IRONLAKE_LVDS_S_SSC_P1_MAX 8
  279. #define IRONLAKE_LVDS_S_SSC_P2_SLOW 14
  280. #define IRONLAKE_LVDS_S_SSC_P2_FAST 14
  281. /* LVDS dual-channel 100Mhz refclk */
  282. #define IRONLAKE_LVDS_D_SSC_N_MIN 1
  283. #define IRONLAKE_LVDS_D_SSC_N_MAX 3
  284. #define IRONLAKE_LVDS_D_SSC_M_MIN 79
  285. #define IRONLAKE_LVDS_D_SSC_M_MAX 126
  286. #define IRONLAKE_LVDS_D_SSC_P_MIN 14
  287. #define IRONLAKE_LVDS_D_SSC_P_MAX 42
  288. #define IRONLAKE_LVDS_D_SSC_P1_MIN 2
  289. #define IRONLAKE_LVDS_D_SSC_P1_MAX 6
  290. #define IRONLAKE_LVDS_D_SSC_P2_SLOW 7
  291. #define IRONLAKE_LVDS_D_SSC_P2_FAST 7
  292. /* DisplayPort */
  293. #define IRONLAKE_DP_N_MIN 1
  294. #define IRONLAKE_DP_N_MAX 2
  295. #define IRONLAKE_DP_M_MIN 81
  296. #define IRONLAKE_DP_M_MAX 90
  297. #define IRONLAKE_DP_P_MIN 10
  298. #define IRONLAKE_DP_P_MAX 20
  299. #define IRONLAKE_DP_P2_FAST 10
  300. #define IRONLAKE_DP_P2_SLOW 10
  301. #define IRONLAKE_DP_P2_LIMIT 0
  302. #define IRONLAKE_DP_P1_MIN 1
  303. #define IRONLAKE_DP_P1_MAX 2
  304. /* FDI */
  305. #define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
  306. static bool
  307. intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
  308. int target, int refclk, intel_clock_t *best_clock);
  309. static bool
  310. intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
  311. int target, int refclk, intel_clock_t *best_clock);
  312. static bool
  313. intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
  314. int target, int refclk, intel_clock_t *best_clock);
  315. static bool
  316. intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
  317. int target, int refclk, intel_clock_t *best_clock);
  318. static const intel_limit_t intel_limits_i8xx_dvo = {
  319. .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
  320. .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
  321. .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
  322. .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
  323. .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
  324. .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
  325. .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
  326. .p1 = { .min = I8XX_P1_MIN, .max = I8XX_P1_MAX },
  327. .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
  328. .p2_slow = I8XX_P2_SLOW, .p2_fast = I8XX_P2_FAST },
  329. .find_pll = intel_find_best_PLL,
  330. };
  331. static const intel_limit_t intel_limits_i8xx_lvds = {
  332. .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
  333. .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
  334. .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
  335. .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
  336. .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
  337. .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
  338. .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
  339. .p1 = { .min = I8XX_P1_LVDS_MIN, .max = I8XX_P1_LVDS_MAX },
  340. .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
  341. .p2_slow = I8XX_P2_LVDS_SLOW, .p2_fast = I8XX_P2_LVDS_FAST },
  342. .find_pll = intel_find_best_PLL,
  343. };
  344. static const intel_limit_t intel_limits_i9xx_sdvo = {
  345. .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
  346. .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
  347. .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
  348. .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
  349. .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
  350. .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
  351. .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
  352. .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
  353. .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
  354. .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
  355. .find_pll = intel_find_best_PLL,
  356. };
  357. static const intel_limit_t intel_limits_i9xx_lvds = {
  358. .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
  359. .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
  360. .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
  361. .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
  362. .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
  363. .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
  364. .p = { .min = I9XX_P_LVDS_MIN, .max = I9XX_P_LVDS_MAX },
  365. .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
  366. /* The single-channel range is 25-112Mhz, and dual-channel
  367. * is 80-224Mhz. Prefer single channel as much as possible.
  368. */
  369. .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
  370. .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_FAST },
  371. .find_pll = intel_find_best_PLL,
  372. };
  373. /* below parameter and function is for G4X Chipset Family*/
  374. static const intel_limit_t intel_limits_g4x_sdvo = {
  375. .dot = { .min = G4X_DOT_SDVO_MIN, .max = G4X_DOT_SDVO_MAX },
  376. .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
  377. .n = { .min = G4X_N_SDVO_MIN, .max = G4X_N_SDVO_MAX },
  378. .m = { .min = G4X_M_SDVO_MIN, .max = G4X_M_SDVO_MAX },
  379. .m1 = { .min = G4X_M1_SDVO_MIN, .max = G4X_M1_SDVO_MAX },
  380. .m2 = { .min = G4X_M2_SDVO_MIN, .max = G4X_M2_SDVO_MAX },
  381. .p = { .min = G4X_P_SDVO_MIN, .max = G4X_P_SDVO_MAX },
  382. .p1 = { .min = G4X_P1_SDVO_MIN, .max = G4X_P1_SDVO_MAX},
  383. .p2 = { .dot_limit = G4X_P2_SDVO_LIMIT,
  384. .p2_slow = G4X_P2_SDVO_SLOW,
  385. .p2_fast = G4X_P2_SDVO_FAST
  386. },
  387. .find_pll = intel_g4x_find_best_PLL,
  388. };
  389. static const intel_limit_t intel_limits_g4x_hdmi = {
  390. .dot = { .min = G4X_DOT_HDMI_DAC_MIN, .max = G4X_DOT_HDMI_DAC_MAX },
  391. .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
  392. .n = { .min = G4X_N_HDMI_DAC_MIN, .max = G4X_N_HDMI_DAC_MAX },
  393. .m = { .min = G4X_M_HDMI_DAC_MIN, .max = G4X_M_HDMI_DAC_MAX },
  394. .m1 = { .min = G4X_M1_HDMI_DAC_MIN, .max = G4X_M1_HDMI_DAC_MAX },
  395. .m2 = { .min = G4X_M2_HDMI_DAC_MIN, .max = G4X_M2_HDMI_DAC_MAX },
  396. .p = { .min = G4X_P_HDMI_DAC_MIN, .max = G4X_P_HDMI_DAC_MAX },
  397. .p1 = { .min = G4X_P1_HDMI_DAC_MIN, .max = G4X_P1_HDMI_DAC_MAX},
  398. .p2 = { .dot_limit = G4X_P2_HDMI_DAC_LIMIT,
  399. .p2_slow = G4X_P2_HDMI_DAC_SLOW,
  400. .p2_fast = G4X_P2_HDMI_DAC_FAST
  401. },
  402. .find_pll = intel_g4x_find_best_PLL,
  403. };
  404. static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
  405. .dot = { .min = G4X_DOT_SINGLE_CHANNEL_LVDS_MIN,
  406. .max = G4X_DOT_SINGLE_CHANNEL_LVDS_MAX },
  407. .vco = { .min = G4X_VCO_MIN,
  408. .max = G4X_VCO_MAX },
  409. .n = { .min = G4X_N_SINGLE_CHANNEL_LVDS_MIN,
  410. .max = G4X_N_SINGLE_CHANNEL_LVDS_MAX },
  411. .m = { .min = G4X_M_SINGLE_CHANNEL_LVDS_MIN,
  412. .max = G4X_M_SINGLE_CHANNEL_LVDS_MAX },
  413. .m1 = { .min = G4X_M1_SINGLE_CHANNEL_LVDS_MIN,
  414. .max = G4X_M1_SINGLE_CHANNEL_LVDS_MAX },
  415. .m2 = { .min = G4X_M2_SINGLE_CHANNEL_LVDS_MIN,
  416. .max = G4X_M2_SINGLE_CHANNEL_LVDS_MAX },
  417. .p = { .min = G4X_P_SINGLE_CHANNEL_LVDS_MIN,
  418. .max = G4X_P_SINGLE_CHANNEL_LVDS_MAX },
  419. .p1 = { .min = G4X_P1_SINGLE_CHANNEL_LVDS_MIN,
  420. .max = G4X_P1_SINGLE_CHANNEL_LVDS_MAX },
  421. .p2 = { .dot_limit = G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT,
  422. .p2_slow = G4X_P2_SINGLE_CHANNEL_LVDS_SLOW,
  423. .p2_fast = G4X_P2_SINGLE_CHANNEL_LVDS_FAST
  424. },
  425. .find_pll = intel_g4x_find_best_PLL,
  426. };
  427. static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
  428. .dot = { .min = G4X_DOT_DUAL_CHANNEL_LVDS_MIN,
  429. .max = G4X_DOT_DUAL_CHANNEL_LVDS_MAX },
  430. .vco = { .min = G4X_VCO_MIN,
  431. .max = G4X_VCO_MAX },
  432. .n = { .min = G4X_N_DUAL_CHANNEL_LVDS_MIN,
  433. .max = G4X_N_DUAL_CHANNEL_LVDS_MAX },
  434. .m = { .min = G4X_M_DUAL_CHANNEL_LVDS_MIN,
  435. .max = G4X_M_DUAL_CHANNEL_LVDS_MAX },
  436. .m1 = { .min = G4X_M1_DUAL_CHANNEL_LVDS_MIN,
  437. .max = G4X_M1_DUAL_CHANNEL_LVDS_MAX },
  438. .m2 = { .min = G4X_M2_DUAL_CHANNEL_LVDS_MIN,
  439. .max = G4X_M2_DUAL_CHANNEL_LVDS_MAX },
  440. .p = { .min = G4X_P_DUAL_CHANNEL_LVDS_MIN,
  441. .max = G4X_P_DUAL_CHANNEL_LVDS_MAX },
  442. .p1 = { .min = G4X_P1_DUAL_CHANNEL_LVDS_MIN,
  443. .max = G4X_P1_DUAL_CHANNEL_LVDS_MAX },
  444. .p2 = { .dot_limit = G4X_P2_DUAL_CHANNEL_LVDS_LIMIT,
  445. .p2_slow = G4X_P2_DUAL_CHANNEL_LVDS_SLOW,
  446. .p2_fast = G4X_P2_DUAL_CHANNEL_LVDS_FAST
  447. },
  448. .find_pll = intel_g4x_find_best_PLL,
  449. };
  450. static const intel_limit_t intel_limits_g4x_display_port = {
  451. .dot = { .min = G4X_DOT_DISPLAY_PORT_MIN,
  452. .max = G4X_DOT_DISPLAY_PORT_MAX },
  453. .vco = { .min = G4X_VCO_MIN,
  454. .max = G4X_VCO_MAX},
  455. .n = { .min = G4X_N_DISPLAY_PORT_MIN,
  456. .max = G4X_N_DISPLAY_PORT_MAX },
  457. .m = { .min = G4X_M_DISPLAY_PORT_MIN,
  458. .max = G4X_M_DISPLAY_PORT_MAX },
  459. .m1 = { .min = G4X_M1_DISPLAY_PORT_MIN,
  460. .max = G4X_M1_DISPLAY_PORT_MAX },
  461. .m2 = { .min = G4X_M2_DISPLAY_PORT_MIN,
  462. .max = G4X_M2_DISPLAY_PORT_MAX },
  463. .p = { .min = G4X_P_DISPLAY_PORT_MIN,
  464. .max = G4X_P_DISPLAY_PORT_MAX },
  465. .p1 = { .min = G4X_P1_DISPLAY_PORT_MIN,
  466. .max = G4X_P1_DISPLAY_PORT_MAX},
  467. .p2 = { .dot_limit = G4X_P2_DISPLAY_PORT_LIMIT,
  468. .p2_slow = G4X_P2_DISPLAY_PORT_SLOW,
  469. .p2_fast = G4X_P2_DISPLAY_PORT_FAST },
  470. .find_pll = intel_find_pll_g4x_dp,
  471. };
  472. static const intel_limit_t intel_limits_pineview_sdvo = {
  473. .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX},
  474. .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
  475. .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
  476. .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
  477. .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
  478. .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
  479. .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
  480. .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
  481. .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
  482. .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
  483. .find_pll = intel_find_best_PLL,
  484. };
  485. static const intel_limit_t intel_limits_pineview_lvds = {
  486. .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
  487. .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
  488. .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
  489. .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
  490. .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
  491. .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
  492. .p = { .min = PINEVIEW_P_LVDS_MIN, .max = PINEVIEW_P_LVDS_MAX },
  493. .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
  494. /* Pineview only supports single-channel mode. */
  495. .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
  496. .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_SLOW },
  497. .find_pll = intel_find_best_PLL,
  498. };
  499. static const intel_limit_t intel_limits_ironlake_dac = {
  500. .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
  501. .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
  502. .n = { .min = IRONLAKE_DAC_N_MIN, .max = IRONLAKE_DAC_N_MAX },
  503. .m = { .min = IRONLAKE_DAC_M_MIN, .max = IRONLAKE_DAC_M_MAX },
  504. .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
  505. .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
  506. .p = { .min = IRONLAKE_DAC_P_MIN, .max = IRONLAKE_DAC_P_MAX },
  507. .p1 = { .min = IRONLAKE_DAC_P1_MIN, .max = IRONLAKE_DAC_P1_MAX },
  508. .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
  509. .p2_slow = IRONLAKE_DAC_P2_SLOW,
  510. .p2_fast = IRONLAKE_DAC_P2_FAST },
  511. .find_pll = intel_g4x_find_best_PLL,
  512. };
  513. static const intel_limit_t intel_limits_ironlake_single_lvds = {
  514. .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
  515. .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
  516. .n = { .min = IRONLAKE_LVDS_S_N_MIN, .max = IRONLAKE_LVDS_S_N_MAX },
  517. .m = { .min = IRONLAKE_LVDS_S_M_MIN, .max = IRONLAKE_LVDS_S_M_MAX },
  518. .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
  519. .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
  520. .p = { .min = IRONLAKE_LVDS_S_P_MIN, .max = IRONLAKE_LVDS_S_P_MAX },
  521. .p1 = { .min = IRONLAKE_LVDS_S_P1_MIN, .max = IRONLAKE_LVDS_S_P1_MAX },
  522. .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
  523. .p2_slow = IRONLAKE_LVDS_S_P2_SLOW,
  524. .p2_fast = IRONLAKE_LVDS_S_P2_FAST },
  525. .find_pll = intel_g4x_find_best_PLL,
  526. };
  527. static const intel_limit_t intel_limits_ironlake_dual_lvds = {
  528. .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
  529. .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
  530. .n = { .min = IRONLAKE_LVDS_D_N_MIN, .max = IRONLAKE_LVDS_D_N_MAX },
  531. .m = { .min = IRONLAKE_LVDS_D_M_MIN, .max = IRONLAKE_LVDS_D_M_MAX },
  532. .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
  533. .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
  534. .p = { .min = IRONLAKE_LVDS_D_P_MIN, .max = IRONLAKE_LVDS_D_P_MAX },
  535. .p1 = { .min = IRONLAKE_LVDS_D_P1_MIN, .max = IRONLAKE_LVDS_D_P1_MAX },
  536. .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
  537. .p2_slow = IRONLAKE_LVDS_D_P2_SLOW,
  538. .p2_fast = IRONLAKE_LVDS_D_P2_FAST },
  539. .find_pll = intel_g4x_find_best_PLL,
  540. };
  541. static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
  542. .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
  543. .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
  544. .n = { .min = IRONLAKE_LVDS_S_SSC_N_MIN, .max = IRONLAKE_LVDS_S_SSC_N_MAX },
  545. .m = { .min = IRONLAKE_LVDS_S_SSC_M_MIN, .max = IRONLAKE_LVDS_S_SSC_M_MAX },
  546. .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
  547. .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
  548. .p = { .min = IRONLAKE_LVDS_S_SSC_P_MIN, .max = IRONLAKE_LVDS_S_SSC_P_MAX },
  549. .p1 = { .min = IRONLAKE_LVDS_S_SSC_P1_MIN,.max = IRONLAKE_LVDS_S_SSC_P1_MAX },
  550. .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
  551. .p2_slow = IRONLAKE_LVDS_S_SSC_P2_SLOW,
  552. .p2_fast = IRONLAKE_LVDS_S_SSC_P2_FAST },
  553. .find_pll = intel_g4x_find_best_PLL,
  554. };
  555. static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
  556. .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
  557. .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
  558. .n = { .min = IRONLAKE_LVDS_D_SSC_N_MIN, .max = IRONLAKE_LVDS_D_SSC_N_MAX },
  559. .m = { .min = IRONLAKE_LVDS_D_SSC_M_MIN, .max = IRONLAKE_LVDS_D_SSC_M_MAX },
  560. .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
  561. .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
  562. .p = { .min = IRONLAKE_LVDS_D_SSC_P_MIN, .max = IRONLAKE_LVDS_D_SSC_P_MAX },
  563. .p1 = { .min = IRONLAKE_LVDS_D_SSC_P1_MIN,.max = IRONLAKE_LVDS_D_SSC_P1_MAX },
  564. .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
  565. .p2_slow = IRONLAKE_LVDS_D_SSC_P2_SLOW,
  566. .p2_fast = IRONLAKE_LVDS_D_SSC_P2_FAST },
  567. .find_pll = intel_g4x_find_best_PLL,
  568. };
  569. static const intel_limit_t intel_limits_ironlake_display_port = {
  570. .dot = { .min = IRONLAKE_DOT_MIN,
  571. .max = IRONLAKE_DOT_MAX },
  572. .vco = { .min = IRONLAKE_VCO_MIN,
  573. .max = IRONLAKE_VCO_MAX},
  574. .n = { .min = IRONLAKE_DP_N_MIN,
  575. .max = IRONLAKE_DP_N_MAX },
  576. .m = { .min = IRONLAKE_DP_M_MIN,
  577. .max = IRONLAKE_DP_M_MAX },
  578. .m1 = { .min = IRONLAKE_M1_MIN,
  579. .max = IRONLAKE_M1_MAX },
  580. .m2 = { .min = IRONLAKE_M2_MIN,
  581. .max = IRONLAKE_M2_MAX },
  582. .p = { .min = IRONLAKE_DP_P_MIN,
  583. .max = IRONLAKE_DP_P_MAX },
  584. .p1 = { .min = IRONLAKE_DP_P1_MIN,
  585. .max = IRONLAKE_DP_P1_MAX},
  586. .p2 = { .dot_limit = IRONLAKE_DP_P2_LIMIT,
  587. .p2_slow = IRONLAKE_DP_P2_SLOW,
  588. .p2_fast = IRONLAKE_DP_P2_FAST },
  589. .find_pll = intel_find_pll_ironlake_dp,
  590. };
  591. static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc)
  592. {
  593. struct drm_device *dev = crtc->dev;
  594. struct drm_i915_private *dev_priv = dev->dev_private;
  595. const intel_limit_t *limit;
  596. int refclk = 120;
  597. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  598. if (dev_priv->lvds_use_ssc && dev_priv->lvds_ssc_freq == 100)
  599. refclk = 100;
  600. if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
  601. LVDS_CLKB_POWER_UP) {
  602. /* LVDS dual channel */
  603. if (refclk == 100)
  604. limit = &intel_limits_ironlake_dual_lvds_100m;
  605. else
  606. limit = &intel_limits_ironlake_dual_lvds;
  607. } else {
  608. if (refclk == 100)
  609. limit = &intel_limits_ironlake_single_lvds_100m;
  610. else
  611. limit = &intel_limits_ironlake_single_lvds;
  612. }
  613. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
  614. HAS_eDP)
  615. limit = &intel_limits_ironlake_display_port;
  616. else
  617. limit = &intel_limits_ironlake_dac;
  618. return limit;
  619. }
  620. static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
  621. {
  622. struct drm_device *dev = crtc->dev;
  623. struct drm_i915_private *dev_priv = dev->dev_private;
  624. const intel_limit_t *limit;
  625. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  626. if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
  627. LVDS_CLKB_POWER_UP)
  628. /* LVDS with dual channel */
  629. limit = &intel_limits_g4x_dual_channel_lvds;
  630. else
  631. /* LVDS with dual channel */
  632. limit = &intel_limits_g4x_single_channel_lvds;
  633. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
  634. intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
  635. limit = &intel_limits_g4x_hdmi;
  636. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
  637. limit = &intel_limits_g4x_sdvo;
  638. } else if (intel_pipe_has_type (crtc, INTEL_OUTPUT_DISPLAYPORT)) {
  639. limit = &intel_limits_g4x_display_port;
  640. } else /* The option is for other outputs */
  641. limit = &intel_limits_i9xx_sdvo;
  642. return limit;
  643. }
  644. static const intel_limit_t *intel_limit(struct drm_crtc *crtc)
  645. {
  646. struct drm_device *dev = crtc->dev;
  647. const intel_limit_t *limit;
  648. if (HAS_PCH_SPLIT(dev))
  649. limit = intel_ironlake_limit(crtc);
  650. else if (IS_G4X(dev)) {
  651. limit = intel_g4x_limit(crtc);
  652. } else if (IS_I9XX(dev) && !IS_PINEVIEW(dev)) {
  653. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  654. limit = &intel_limits_i9xx_lvds;
  655. else
  656. limit = &intel_limits_i9xx_sdvo;
  657. } else if (IS_PINEVIEW(dev)) {
  658. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  659. limit = &intel_limits_pineview_lvds;
  660. else
  661. limit = &intel_limits_pineview_sdvo;
  662. } else {
  663. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  664. limit = &intel_limits_i8xx_lvds;
  665. else
  666. limit = &intel_limits_i8xx_dvo;
  667. }
  668. return limit;
  669. }
  670. /* m1 is reserved as 0 in Pineview, n is a ring counter */
  671. static void pineview_clock(int refclk, intel_clock_t *clock)
  672. {
  673. clock->m = clock->m2 + 2;
  674. clock->p = clock->p1 * clock->p2;
  675. clock->vco = refclk * clock->m / clock->n;
  676. clock->dot = clock->vco / clock->p;
  677. }
  678. static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
  679. {
  680. if (IS_PINEVIEW(dev)) {
  681. pineview_clock(refclk, clock);
  682. return;
  683. }
  684. clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
  685. clock->p = clock->p1 * clock->p2;
  686. clock->vco = refclk * clock->m / (clock->n + 2);
  687. clock->dot = clock->vco / clock->p;
  688. }
  689. /**
  690. * Returns whether any output on the specified pipe is of the specified type
  691. */
  692. bool intel_pipe_has_type (struct drm_crtc *crtc, int type)
  693. {
  694. struct drm_device *dev = crtc->dev;
  695. struct drm_mode_config *mode_config = &dev->mode_config;
  696. struct drm_encoder *l_entry;
  697. list_for_each_entry(l_entry, &mode_config->encoder_list, head) {
  698. if (l_entry && l_entry->crtc == crtc) {
  699. struct intel_encoder *intel_encoder = enc_to_intel_encoder(l_entry);
  700. if (intel_encoder->type == type)
  701. return true;
  702. }
  703. }
  704. return false;
  705. }
  706. #define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
  707. /**
  708. * Returns whether the given set of divisors are valid for a given refclk with
  709. * the given connectors.
  710. */
  711. static bool intel_PLL_is_valid(struct drm_crtc *crtc, intel_clock_t *clock)
  712. {
  713. const intel_limit_t *limit = intel_limit (crtc);
  714. struct drm_device *dev = crtc->dev;
  715. if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
  716. INTELPllInvalid ("p1 out of range\n");
  717. if (clock->p < limit->p.min || limit->p.max < clock->p)
  718. INTELPllInvalid ("p out of range\n");
  719. if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
  720. INTELPllInvalid ("m2 out of range\n");
  721. if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
  722. INTELPllInvalid ("m1 out of range\n");
  723. if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
  724. INTELPllInvalid ("m1 <= m2\n");
  725. if (clock->m < limit->m.min || limit->m.max < clock->m)
  726. INTELPllInvalid ("m out of range\n");
  727. if (clock->n < limit->n.min || limit->n.max < clock->n)
  728. INTELPllInvalid ("n out of range\n");
  729. if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
  730. INTELPllInvalid ("vco out of range\n");
  731. /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
  732. * connector, etc., rather than just a single range.
  733. */
  734. if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
  735. INTELPllInvalid ("dot out of range\n");
  736. return true;
  737. }
  738. static bool
  739. intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
  740. int target, int refclk, intel_clock_t *best_clock)
  741. {
  742. struct drm_device *dev = crtc->dev;
  743. struct drm_i915_private *dev_priv = dev->dev_private;
  744. intel_clock_t clock;
  745. int err = target;
  746. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
  747. (I915_READ(LVDS)) != 0) {
  748. /*
  749. * For LVDS, if the panel is on, just rely on its current
  750. * settings for dual-channel. We haven't figured out how to
  751. * reliably set up different single/dual channel state, if we
  752. * even can.
  753. */
  754. if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
  755. LVDS_CLKB_POWER_UP)
  756. clock.p2 = limit->p2.p2_fast;
  757. else
  758. clock.p2 = limit->p2.p2_slow;
  759. } else {
  760. if (target < limit->p2.dot_limit)
  761. clock.p2 = limit->p2.p2_slow;
  762. else
  763. clock.p2 = limit->p2.p2_fast;
  764. }
  765. memset (best_clock, 0, sizeof (*best_clock));
  766. for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
  767. clock.m1++) {
  768. for (clock.m2 = limit->m2.min;
  769. clock.m2 <= limit->m2.max; clock.m2++) {
  770. /* m1 is always 0 in Pineview */
  771. if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
  772. break;
  773. for (clock.n = limit->n.min;
  774. clock.n <= limit->n.max; clock.n++) {
  775. for (clock.p1 = limit->p1.min;
  776. clock.p1 <= limit->p1.max; clock.p1++) {
  777. int this_err;
  778. intel_clock(dev, refclk, &clock);
  779. if (!intel_PLL_is_valid(crtc, &clock))
  780. continue;
  781. this_err = abs(clock.dot - target);
  782. if (this_err < err) {
  783. *best_clock = clock;
  784. err = this_err;
  785. }
  786. }
  787. }
  788. }
  789. }
  790. return (err != target);
  791. }
  792. static bool
  793. intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
  794. int target, int refclk, intel_clock_t *best_clock)
  795. {
  796. struct drm_device *dev = crtc->dev;
  797. struct drm_i915_private *dev_priv = dev->dev_private;
  798. intel_clock_t clock;
  799. int max_n;
  800. bool found;
  801. /* approximately equals target * 0.00585 */
  802. int err_most = (target >> 8) + (target >> 9);
  803. found = false;
  804. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  805. int lvds_reg;
  806. if (HAS_PCH_SPLIT(dev))
  807. lvds_reg = PCH_LVDS;
  808. else
  809. lvds_reg = LVDS;
  810. if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
  811. LVDS_CLKB_POWER_UP)
  812. clock.p2 = limit->p2.p2_fast;
  813. else
  814. clock.p2 = limit->p2.p2_slow;
  815. } else {
  816. if (target < limit->p2.dot_limit)
  817. clock.p2 = limit->p2.p2_slow;
  818. else
  819. clock.p2 = limit->p2.p2_fast;
  820. }
  821. memset(best_clock, 0, sizeof(*best_clock));
  822. max_n = limit->n.max;
  823. /* based on hardware requirement, prefer smaller n to precision */
  824. for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
  825. /* based on hardware requirement, prefere larger m1,m2 */
  826. for (clock.m1 = limit->m1.max;
  827. clock.m1 >= limit->m1.min; clock.m1--) {
  828. for (clock.m2 = limit->m2.max;
  829. clock.m2 >= limit->m2.min; clock.m2--) {
  830. for (clock.p1 = limit->p1.max;
  831. clock.p1 >= limit->p1.min; clock.p1--) {
  832. int this_err;
  833. intel_clock(dev, refclk, &clock);
  834. if (!intel_PLL_is_valid(crtc, &clock))
  835. continue;
  836. this_err = abs(clock.dot - target) ;
  837. if (this_err < err_most) {
  838. *best_clock = clock;
  839. err_most = this_err;
  840. max_n = clock.n;
  841. found = true;
  842. }
  843. }
  844. }
  845. }
  846. }
  847. return found;
  848. }
  849. static bool
  850. intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
  851. int target, int refclk, intel_clock_t *best_clock)
  852. {
  853. struct drm_device *dev = crtc->dev;
  854. intel_clock_t clock;
  855. /* return directly when it is eDP */
  856. if (HAS_eDP)
  857. return true;
  858. if (target < 200000) {
  859. clock.n = 1;
  860. clock.p1 = 2;
  861. clock.p2 = 10;
  862. clock.m1 = 12;
  863. clock.m2 = 9;
  864. } else {
  865. clock.n = 2;
  866. clock.p1 = 1;
  867. clock.p2 = 10;
  868. clock.m1 = 14;
  869. clock.m2 = 8;
  870. }
  871. intel_clock(dev, refclk, &clock);
  872. memcpy(best_clock, &clock, sizeof(intel_clock_t));
  873. return true;
  874. }
  875. /* DisplayPort has only two frequencies, 162MHz and 270MHz */
  876. static bool
  877. intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
  878. int target, int refclk, intel_clock_t *best_clock)
  879. {
  880. intel_clock_t clock;
  881. if (target < 200000) {
  882. clock.p1 = 2;
  883. clock.p2 = 10;
  884. clock.n = 2;
  885. clock.m1 = 23;
  886. clock.m2 = 8;
  887. } else {
  888. clock.p1 = 1;
  889. clock.p2 = 10;
  890. clock.n = 1;
  891. clock.m1 = 14;
  892. clock.m2 = 2;
  893. }
  894. clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
  895. clock.p = (clock.p1 * clock.p2);
  896. clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
  897. clock.vco = 0;
  898. memcpy(best_clock, &clock, sizeof(intel_clock_t));
  899. return true;
  900. }
  901. /**
  902. * intel_wait_for_vblank - wait for vblank on a given pipe
  903. * @dev: drm device
  904. * @pipe: pipe to wait for
  905. *
  906. * Wait for vblank to occur on a given pipe. Needed for various bits of
  907. * mode setting code.
  908. */
  909. void intel_wait_for_vblank(struct drm_device *dev, int pipe)
  910. {
  911. struct drm_i915_private *dev_priv = dev->dev_private;
  912. int pipestat_reg = (pipe == 0 ? PIPEASTAT : PIPEBSTAT);
  913. /* Clear existing vblank status. Note this will clear any other
  914. * sticky status fields as well.
  915. *
  916. * This races with i915_driver_irq_handler() with the result
  917. * that either function could miss a vblank event. Here it is not
  918. * fatal, as we will either wait upon the next vblank interrupt or
  919. * timeout. Generally speaking intel_wait_for_vblank() is only
  920. * called during modeset at which time the GPU should be idle and
  921. * should *not* be performing page flips and thus not waiting on
  922. * vblanks...
  923. * Currently, the result of us stealing a vblank from the irq
  924. * handler is that a single frame will be skipped during swapbuffers.
  925. */
  926. I915_WRITE(pipestat_reg,
  927. I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
  928. /* Wait for vblank interrupt bit to set */
  929. if (wait_for((I915_READ(pipestat_reg) &
  930. PIPE_VBLANK_INTERRUPT_STATUS),
  931. 50, 0))
  932. DRM_DEBUG_KMS("vblank wait timed out\n");
  933. }
  934. /**
  935. * intel_wait_for_vblank_off - wait for vblank after disabling a pipe
  936. * @dev: drm device
  937. * @pipe: pipe to wait for
  938. *
  939. * After disabling a pipe, we can't wait for vblank in the usual way,
  940. * spinning on the vblank interrupt status bit, since we won't actually
  941. * see an interrupt when the pipe is disabled.
  942. *
  943. * So this function waits for the display line value to settle (it
  944. * usually ends up stopping at the start of the next frame).
  945. */
  946. void intel_wait_for_vblank_off(struct drm_device *dev, int pipe)
  947. {
  948. struct drm_i915_private *dev_priv = dev->dev_private;
  949. int pipedsl_reg = (pipe == 0 ? PIPEADSL : PIPEBDSL);
  950. unsigned long timeout = jiffies + msecs_to_jiffies(100);
  951. u32 last_line;
  952. /* Wait for the display line to settle */
  953. do {
  954. last_line = I915_READ(pipedsl_reg) & DSL_LINEMASK;
  955. mdelay(5);
  956. } while (((I915_READ(pipedsl_reg) & DSL_LINEMASK) != last_line) &&
  957. time_after(timeout, jiffies));
  958. if (time_after(jiffies, timeout))
  959. DRM_DEBUG_KMS("vblank wait timed out\n");
  960. }
  961. /* Parameters have changed, update FBC info */
  962. static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  963. {
  964. struct drm_device *dev = crtc->dev;
  965. struct drm_i915_private *dev_priv = dev->dev_private;
  966. struct drm_framebuffer *fb = crtc->fb;
  967. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  968. struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
  969. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  970. int plane, i;
  971. u32 fbc_ctl, fbc_ctl2;
  972. dev_priv->cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
  973. if (fb->pitch < dev_priv->cfb_pitch)
  974. dev_priv->cfb_pitch = fb->pitch;
  975. /* FBC_CTL wants 64B units */
  976. dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
  977. dev_priv->cfb_fence = obj_priv->fence_reg;
  978. dev_priv->cfb_plane = intel_crtc->plane;
  979. plane = dev_priv->cfb_plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
  980. /* Clear old tags */
  981. for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
  982. I915_WRITE(FBC_TAG + (i * 4), 0);
  983. /* Set it up... */
  984. fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | plane;
  985. if (obj_priv->tiling_mode != I915_TILING_NONE)
  986. fbc_ctl2 |= FBC_CTL_CPU_FENCE;
  987. I915_WRITE(FBC_CONTROL2, fbc_ctl2);
  988. I915_WRITE(FBC_FENCE_OFF, crtc->y);
  989. /* enable it... */
  990. fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
  991. if (IS_I945GM(dev))
  992. fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
  993. fbc_ctl |= (dev_priv->cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
  994. fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
  995. if (obj_priv->tiling_mode != I915_TILING_NONE)
  996. fbc_ctl |= dev_priv->cfb_fence;
  997. I915_WRITE(FBC_CONTROL, fbc_ctl);
  998. DRM_DEBUG_KMS("enabled FBC, pitch %ld, yoff %d, plane %d, ",
  999. dev_priv->cfb_pitch, crtc->y, dev_priv->cfb_plane);
  1000. }
  1001. void i8xx_disable_fbc(struct drm_device *dev)
  1002. {
  1003. struct drm_i915_private *dev_priv = dev->dev_private;
  1004. u32 fbc_ctl;
  1005. if (!I915_HAS_FBC(dev))
  1006. return;
  1007. if (!(I915_READ(FBC_CONTROL) & FBC_CTL_EN))
  1008. return; /* Already off, just return */
  1009. /* Disable compression */
  1010. fbc_ctl = I915_READ(FBC_CONTROL);
  1011. fbc_ctl &= ~FBC_CTL_EN;
  1012. I915_WRITE(FBC_CONTROL, fbc_ctl);
  1013. /* Wait for compressing bit to clear */
  1014. if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10, 0)) {
  1015. DRM_DEBUG_KMS("FBC idle timed out\n");
  1016. return;
  1017. }
  1018. DRM_DEBUG_KMS("disabled FBC\n");
  1019. }
  1020. static bool i8xx_fbc_enabled(struct drm_device *dev)
  1021. {
  1022. struct drm_i915_private *dev_priv = dev->dev_private;
  1023. return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
  1024. }
  1025. static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  1026. {
  1027. struct drm_device *dev = crtc->dev;
  1028. struct drm_i915_private *dev_priv = dev->dev_private;
  1029. struct drm_framebuffer *fb = crtc->fb;
  1030. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  1031. struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
  1032. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1033. int plane = (intel_crtc->plane == 0 ? DPFC_CTL_PLANEA :
  1034. DPFC_CTL_PLANEB);
  1035. unsigned long stall_watermark = 200;
  1036. u32 dpfc_ctl;
  1037. dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
  1038. dev_priv->cfb_fence = obj_priv->fence_reg;
  1039. dev_priv->cfb_plane = intel_crtc->plane;
  1040. dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
  1041. if (obj_priv->tiling_mode != I915_TILING_NONE) {
  1042. dpfc_ctl |= DPFC_CTL_FENCE_EN | dev_priv->cfb_fence;
  1043. I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
  1044. } else {
  1045. I915_WRITE(DPFC_CHICKEN, ~DPFC_HT_MODIFY);
  1046. }
  1047. I915_WRITE(DPFC_CONTROL, dpfc_ctl);
  1048. I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
  1049. (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
  1050. (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
  1051. I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
  1052. /* enable it... */
  1053. I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
  1054. DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
  1055. }
  1056. void g4x_disable_fbc(struct drm_device *dev)
  1057. {
  1058. struct drm_i915_private *dev_priv = dev->dev_private;
  1059. u32 dpfc_ctl;
  1060. /* Disable compression */
  1061. dpfc_ctl = I915_READ(DPFC_CONTROL);
  1062. dpfc_ctl &= ~DPFC_CTL_EN;
  1063. I915_WRITE(DPFC_CONTROL, dpfc_ctl);
  1064. DRM_DEBUG_KMS("disabled FBC\n");
  1065. }
  1066. static bool g4x_fbc_enabled(struct drm_device *dev)
  1067. {
  1068. struct drm_i915_private *dev_priv = dev->dev_private;
  1069. return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
  1070. }
  1071. static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  1072. {
  1073. struct drm_device *dev = crtc->dev;
  1074. struct drm_i915_private *dev_priv = dev->dev_private;
  1075. struct drm_framebuffer *fb = crtc->fb;
  1076. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  1077. struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
  1078. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1079. int plane = (intel_crtc->plane == 0) ? DPFC_CTL_PLANEA :
  1080. DPFC_CTL_PLANEB;
  1081. unsigned long stall_watermark = 200;
  1082. u32 dpfc_ctl;
  1083. dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
  1084. dev_priv->cfb_fence = obj_priv->fence_reg;
  1085. dev_priv->cfb_plane = intel_crtc->plane;
  1086. dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
  1087. dpfc_ctl &= DPFC_RESERVED;
  1088. dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
  1089. if (obj_priv->tiling_mode != I915_TILING_NONE) {
  1090. dpfc_ctl |= (DPFC_CTL_FENCE_EN | dev_priv->cfb_fence);
  1091. I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
  1092. } else {
  1093. I915_WRITE(ILK_DPFC_CHICKEN, ~DPFC_HT_MODIFY);
  1094. }
  1095. I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
  1096. I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
  1097. (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
  1098. (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
  1099. I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
  1100. I915_WRITE(ILK_FBC_RT_BASE, obj_priv->gtt_offset | ILK_FBC_RT_VALID);
  1101. /* enable it... */
  1102. I915_WRITE(ILK_DPFC_CONTROL, I915_READ(ILK_DPFC_CONTROL) |
  1103. DPFC_CTL_EN);
  1104. DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
  1105. }
  1106. void ironlake_disable_fbc(struct drm_device *dev)
  1107. {
  1108. struct drm_i915_private *dev_priv = dev->dev_private;
  1109. u32 dpfc_ctl;
  1110. /* Disable compression */
  1111. dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
  1112. dpfc_ctl &= ~DPFC_CTL_EN;
  1113. I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
  1114. DRM_DEBUG_KMS("disabled FBC\n");
  1115. }
  1116. static bool ironlake_fbc_enabled(struct drm_device *dev)
  1117. {
  1118. struct drm_i915_private *dev_priv = dev->dev_private;
  1119. return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
  1120. }
  1121. bool intel_fbc_enabled(struct drm_device *dev)
  1122. {
  1123. struct drm_i915_private *dev_priv = dev->dev_private;
  1124. if (!dev_priv->display.fbc_enabled)
  1125. return false;
  1126. return dev_priv->display.fbc_enabled(dev);
  1127. }
  1128. void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  1129. {
  1130. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  1131. if (!dev_priv->display.enable_fbc)
  1132. return;
  1133. dev_priv->display.enable_fbc(crtc, interval);
  1134. }
  1135. void intel_disable_fbc(struct drm_device *dev)
  1136. {
  1137. struct drm_i915_private *dev_priv = dev->dev_private;
  1138. if (!dev_priv->display.disable_fbc)
  1139. return;
  1140. dev_priv->display.disable_fbc(dev);
  1141. }
  1142. /**
  1143. * intel_update_fbc - enable/disable FBC as needed
  1144. * @crtc: CRTC to point the compressor at
  1145. * @mode: mode in use
  1146. *
  1147. * Set up the framebuffer compression hardware at mode set time. We
  1148. * enable it if possible:
  1149. * - plane A only (on pre-965)
  1150. * - no pixel mulitply/line duplication
  1151. * - no alpha buffer discard
  1152. * - no dual wide
  1153. * - framebuffer <= 2048 in width, 1536 in height
  1154. *
  1155. * We can't assume that any compression will take place (worst case),
  1156. * so the compressed buffer has to be the same size as the uncompressed
  1157. * one. It also must reside (along with the line length buffer) in
  1158. * stolen memory.
  1159. *
  1160. * We need to enable/disable FBC on a global basis.
  1161. */
  1162. static void intel_update_fbc(struct drm_crtc *crtc,
  1163. struct drm_display_mode *mode)
  1164. {
  1165. struct drm_device *dev = crtc->dev;
  1166. struct drm_i915_private *dev_priv = dev->dev_private;
  1167. struct drm_framebuffer *fb = crtc->fb;
  1168. struct intel_framebuffer *intel_fb;
  1169. struct drm_i915_gem_object *obj_priv;
  1170. struct drm_crtc *tmp_crtc;
  1171. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1172. int plane = intel_crtc->plane;
  1173. int crtcs_enabled = 0;
  1174. DRM_DEBUG_KMS("\n");
  1175. if (!i915_powersave)
  1176. return;
  1177. if (!I915_HAS_FBC(dev))
  1178. return;
  1179. if (!crtc->fb)
  1180. return;
  1181. intel_fb = to_intel_framebuffer(fb);
  1182. obj_priv = to_intel_bo(intel_fb->obj);
  1183. /*
  1184. * If FBC is already on, we just have to verify that we can
  1185. * keep it that way...
  1186. * Need to disable if:
  1187. * - more than one pipe is active
  1188. * - changing FBC params (stride, fence, mode)
  1189. * - new fb is too large to fit in compressed buffer
  1190. * - going to an unsupported config (interlace, pixel multiply, etc.)
  1191. */
  1192. list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
  1193. if (tmp_crtc->enabled)
  1194. crtcs_enabled++;
  1195. }
  1196. DRM_DEBUG_KMS("%d pipes active\n", crtcs_enabled);
  1197. if (crtcs_enabled > 1) {
  1198. DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
  1199. dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
  1200. goto out_disable;
  1201. }
  1202. if (intel_fb->obj->size > dev_priv->cfb_size) {
  1203. DRM_DEBUG_KMS("framebuffer too large, disabling "
  1204. "compression\n");
  1205. dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
  1206. goto out_disable;
  1207. }
  1208. if ((mode->flags & DRM_MODE_FLAG_INTERLACE) ||
  1209. (mode->flags & DRM_MODE_FLAG_DBLSCAN)) {
  1210. DRM_DEBUG_KMS("mode incompatible with compression, "
  1211. "disabling\n");
  1212. dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
  1213. goto out_disable;
  1214. }
  1215. if ((mode->hdisplay > 2048) ||
  1216. (mode->vdisplay > 1536)) {
  1217. DRM_DEBUG_KMS("mode too large for compression, disabling\n");
  1218. dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
  1219. goto out_disable;
  1220. }
  1221. if ((IS_I915GM(dev) || IS_I945GM(dev)) && plane != 0) {
  1222. DRM_DEBUG_KMS("plane not 0, disabling compression\n");
  1223. dev_priv->no_fbc_reason = FBC_BAD_PLANE;
  1224. goto out_disable;
  1225. }
  1226. if (obj_priv->tiling_mode != I915_TILING_X) {
  1227. DRM_DEBUG_KMS("framebuffer not tiled, disabling compression\n");
  1228. dev_priv->no_fbc_reason = FBC_NOT_TILED;
  1229. goto out_disable;
  1230. }
  1231. /* If the kernel debugger is active, always disable compression */
  1232. if (in_dbg_master())
  1233. goto out_disable;
  1234. if (intel_fbc_enabled(dev)) {
  1235. /* We can re-enable it in this case, but need to update pitch */
  1236. if ((fb->pitch > dev_priv->cfb_pitch) ||
  1237. (obj_priv->fence_reg != dev_priv->cfb_fence) ||
  1238. (plane != dev_priv->cfb_plane))
  1239. intel_disable_fbc(dev);
  1240. }
  1241. /* Now try to turn it back on if possible */
  1242. if (!intel_fbc_enabled(dev))
  1243. intel_enable_fbc(crtc, 500);
  1244. return;
  1245. out_disable:
  1246. /* Multiple disables should be harmless */
  1247. if (intel_fbc_enabled(dev)) {
  1248. DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
  1249. intel_disable_fbc(dev);
  1250. }
  1251. }
  1252. int
  1253. intel_pin_and_fence_fb_obj(struct drm_device *dev, struct drm_gem_object *obj)
  1254. {
  1255. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  1256. u32 alignment;
  1257. int ret;
  1258. switch (obj_priv->tiling_mode) {
  1259. case I915_TILING_NONE:
  1260. if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
  1261. alignment = 128 * 1024;
  1262. else if (IS_I965G(dev))
  1263. alignment = 4 * 1024;
  1264. else
  1265. alignment = 64 * 1024;
  1266. break;
  1267. case I915_TILING_X:
  1268. /* pin() will align the object as required by fence */
  1269. alignment = 0;
  1270. break;
  1271. case I915_TILING_Y:
  1272. /* FIXME: Is this true? */
  1273. DRM_ERROR("Y tiled not allowed for scan out buffers\n");
  1274. return -EINVAL;
  1275. default:
  1276. BUG();
  1277. }
  1278. ret = i915_gem_object_pin(obj, alignment);
  1279. if (ret != 0)
  1280. return ret;
  1281. /* Install a fence for tiled scan-out. Pre-i965 always needs a
  1282. * fence, whereas 965+ only requires a fence if using
  1283. * framebuffer compression. For simplicity, we always install
  1284. * a fence as the cost is not that onerous.
  1285. */
  1286. if (obj_priv->fence_reg == I915_FENCE_REG_NONE &&
  1287. obj_priv->tiling_mode != I915_TILING_NONE) {
  1288. ret = i915_gem_object_get_fence_reg(obj);
  1289. if (ret != 0) {
  1290. i915_gem_object_unpin(obj);
  1291. return ret;
  1292. }
  1293. }
  1294. return 0;
  1295. }
  1296. /* Assume fb object is pinned & idle & fenced and just update base pointers */
  1297. static int
  1298. intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1299. int x, int y)
  1300. {
  1301. struct drm_device *dev = crtc->dev;
  1302. struct drm_i915_private *dev_priv = dev->dev_private;
  1303. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1304. struct intel_framebuffer *intel_fb;
  1305. struct drm_i915_gem_object *obj_priv;
  1306. struct drm_gem_object *obj;
  1307. int plane = intel_crtc->plane;
  1308. unsigned long Start, Offset;
  1309. int dspbase = (plane == 0 ? DSPAADDR : DSPBADDR);
  1310. int dspsurf = (plane == 0 ? DSPASURF : DSPBSURF);
  1311. int dspstride = (plane == 0) ? DSPASTRIDE : DSPBSTRIDE;
  1312. int dsptileoff = (plane == 0 ? DSPATILEOFF : DSPBTILEOFF);
  1313. int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
  1314. u32 dspcntr;
  1315. switch (plane) {
  1316. case 0:
  1317. case 1:
  1318. break;
  1319. default:
  1320. DRM_ERROR("Can't update plane %d in SAREA\n", plane);
  1321. return -EINVAL;
  1322. }
  1323. intel_fb = to_intel_framebuffer(fb);
  1324. obj = intel_fb->obj;
  1325. obj_priv = to_intel_bo(obj);
  1326. dspcntr = I915_READ(dspcntr_reg);
  1327. /* Mask out pixel format bits in case we change it */
  1328. dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
  1329. switch (fb->bits_per_pixel) {
  1330. case 8:
  1331. dspcntr |= DISPPLANE_8BPP;
  1332. break;
  1333. case 16:
  1334. if (fb->depth == 15)
  1335. dspcntr |= DISPPLANE_15_16BPP;
  1336. else
  1337. dspcntr |= DISPPLANE_16BPP;
  1338. break;
  1339. case 24:
  1340. case 32:
  1341. dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
  1342. break;
  1343. default:
  1344. DRM_ERROR("Unknown color depth\n");
  1345. return -EINVAL;
  1346. }
  1347. if (IS_I965G(dev)) {
  1348. if (obj_priv->tiling_mode != I915_TILING_NONE)
  1349. dspcntr |= DISPPLANE_TILED;
  1350. else
  1351. dspcntr &= ~DISPPLANE_TILED;
  1352. }
  1353. if (HAS_PCH_SPLIT(dev))
  1354. /* must disable */
  1355. dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
  1356. I915_WRITE(dspcntr_reg, dspcntr);
  1357. Start = obj_priv->gtt_offset;
  1358. Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);
  1359. DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
  1360. Start, Offset, x, y, fb->pitch);
  1361. I915_WRITE(dspstride, fb->pitch);
  1362. if (IS_I965G(dev)) {
  1363. I915_WRITE(dspsurf, Start);
  1364. I915_WRITE(dsptileoff, (y << 16) | x);
  1365. I915_WRITE(dspbase, Offset);
  1366. } else {
  1367. I915_WRITE(dspbase, Start + Offset);
  1368. }
  1369. POSTING_READ(dspbase);
  1370. if (IS_I965G(dev) || plane == 0)
  1371. intel_update_fbc(crtc, &crtc->mode);
  1372. intel_wait_for_vblank(dev, intel_crtc->pipe);
  1373. intel_increase_pllclock(crtc, true);
  1374. return 0;
  1375. }
  1376. static int
  1377. intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
  1378. struct drm_framebuffer *old_fb)
  1379. {
  1380. struct drm_device *dev = crtc->dev;
  1381. struct drm_i915_master_private *master_priv;
  1382. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1383. struct intel_framebuffer *intel_fb;
  1384. struct drm_i915_gem_object *obj_priv;
  1385. struct drm_gem_object *obj;
  1386. int pipe = intel_crtc->pipe;
  1387. int plane = intel_crtc->plane;
  1388. int ret;
  1389. /* no fb bound */
  1390. if (!crtc->fb) {
  1391. DRM_DEBUG_KMS("No FB bound\n");
  1392. return 0;
  1393. }
  1394. switch (plane) {
  1395. case 0:
  1396. case 1:
  1397. break;
  1398. default:
  1399. DRM_ERROR("Can't update plane %d in SAREA\n", plane);
  1400. return -EINVAL;
  1401. }
  1402. intel_fb = to_intel_framebuffer(crtc->fb);
  1403. obj = intel_fb->obj;
  1404. obj_priv = to_intel_bo(obj);
  1405. mutex_lock(&dev->struct_mutex);
  1406. ret = intel_pin_and_fence_fb_obj(dev, obj);
  1407. if (ret != 0) {
  1408. mutex_unlock(&dev->struct_mutex);
  1409. return ret;
  1410. }
  1411. ret = i915_gem_object_set_to_display_plane(obj);
  1412. if (ret != 0) {
  1413. i915_gem_object_unpin(obj);
  1414. mutex_unlock(&dev->struct_mutex);
  1415. return ret;
  1416. }
  1417. ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y);
  1418. if (ret) {
  1419. i915_gem_object_unpin(obj);
  1420. mutex_unlock(&dev->struct_mutex);
  1421. return ret;
  1422. }
  1423. if (old_fb) {
  1424. intel_fb = to_intel_framebuffer(old_fb);
  1425. obj_priv = to_intel_bo(intel_fb->obj);
  1426. i915_gem_object_unpin(intel_fb->obj);
  1427. }
  1428. mutex_unlock(&dev->struct_mutex);
  1429. if (!dev->primary->master)
  1430. return 0;
  1431. master_priv = dev->primary->master->driver_priv;
  1432. if (!master_priv->sarea_priv)
  1433. return 0;
  1434. if (pipe) {
  1435. master_priv->sarea_priv->pipeB_x = x;
  1436. master_priv->sarea_priv->pipeB_y = y;
  1437. } else {
  1438. master_priv->sarea_priv->pipeA_x = x;
  1439. master_priv->sarea_priv->pipeA_y = y;
  1440. }
  1441. return 0;
  1442. }
  1443. static void ironlake_set_pll_edp (struct drm_crtc *crtc, int clock)
  1444. {
  1445. struct drm_device *dev = crtc->dev;
  1446. struct drm_i915_private *dev_priv = dev->dev_private;
  1447. u32 dpa_ctl;
  1448. DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
  1449. dpa_ctl = I915_READ(DP_A);
  1450. dpa_ctl &= ~DP_PLL_FREQ_MASK;
  1451. if (clock < 200000) {
  1452. u32 temp;
  1453. dpa_ctl |= DP_PLL_FREQ_160MHZ;
  1454. /* workaround for 160Mhz:
  1455. 1) program 0x4600c bits 15:0 = 0x8124
  1456. 2) program 0x46010 bit 0 = 1
  1457. 3) program 0x46034 bit 24 = 1
  1458. 4) program 0x64000 bit 14 = 1
  1459. */
  1460. temp = I915_READ(0x4600c);
  1461. temp &= 0xffff0000;
  1462. I915_WRITE(0x4600c, temp | 0x8124);
  1463. temp = I915_READ(0x46010);
  1464. I915_WRITE(0x46010, temp | 1);
  1465. temp = I915_READ(0x46034);
  1466. I915_WRITE(0x46034, temp | (1 << 24));
  1467. } else {
  1468. dpa_ctl |= DP_PLL_FREQ_270MHZ;
  1469. }
  1470. I915_WRITE(DP_A, dpa_ctl);
  1471. udelay(500);
  1472. }
  1473. /* The FDI link training functions for ILK/Ibexpeak. */
  1474. static void ironlake_fdi_link_train(struct drm_crtc *crtc)
  1475. {
  1476. struct drm_device *dev = crtc->dev;
  1477. struct drm_i915_private *dev_priv = dev->dev_private;
  1478. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1479. int pipe = intel_crtc->pipe;
  1480. int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
  1481. int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
  1482. int fdi_rx_iir_reg = (pipe == 0) ? FDI_RXA_IIR : FDI_RXB_IIR;
  1483. int fdi_rx_imr_reg = (pipe == 0) ? FDI_RXA_IMR : FDI_RXB_IMR;
  1484. u32 temp, tries = 0;
  1485. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  1486. for train result */
  1487. temp = I915_READ(fdi_rx_imr_reg);
  1488. temp &= ~FDI_RX_SYMBOL_LOCK;
  1489. temp &= ~FDI_RX_BIT_LOCK;
  1490. I915_WRITE(fdi_rx_imr_reg, temp);
  1491. I915_READ(fdi_rx_imr_reg);
  1492. udelay(150);
  1493. /* enable CPU FDI TX and PCH FDI RX */
  1494. temp = I915_READ(fdi_tx_reg);
  1495. temp |= FDI_TX_ENABLE;
  1496. temp &= ~(7 << 19);
  1497. temp |= (intel_crtc->fdi_lanes - 1) << 19;
  1498. temp &= ~FDI_LINK_TRAIN_NONE;
  1499. temp |= FDI_LINK_TRAIN_PATTERN_1;
  1500. I915_WRITE(fdi_tx_reg, temp);
  1501. I915_READ(fdi_tx_reg);
  1502. temp = I915_READ(fdi_rx_reg);
  1503. temp &= ~FDI_LINK_TRAIN_NONE;
  1504. temp |= FDI_LINK_TRAIN_PATTERN_1;
  1505. I915_WRITE(fdi_rx_reg, temp | FDI_RX_ENABLE);
  1506. I915_READ(fdi_rx_reg);
  1507. udelay(150);
  1508. for (tries = 0; tries < 5; tries++) {
  1509. temp = I915_READ(fdi_rx_iir_reg);
  1510. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  1511. if ((temp & FDI_RX_BIT_LOCK)) {
  1512. DRM_DEBUG_KMS("FDI train 1 done.\n");
  1513. I915_WRITE(fdi_rx_iir_reg,
  1514. temp | FDI_RX_BIT_LOCK);
  1515. break;
  1516. }
  1517. }
  1518. if (tries == 5)
  1519. DRM_DEBUG_KMS("FDI train 1 fail!\n");
  1520. /* Train 2 */
  1521. temp = I915_READ(fdi_tx_reg);
  1522. temp &= ~FDI_LINK_TRAIN_NONE;
  1523. temp |= FDI_LINK_TRAIN_PATTERN_2;
  1524. I915_WRITE(fdi_tx_reg, temp);
  1525. temp = I915_READ(fdi_rx_reg);
  1526. temp &= ~FDI_LINK_TRAIN_NONE;
  1527. temp |= FDI_LINK_TRAIN_PATTERN_2;
  1528. I915_WRITE(fdi_rx_reg, temp);
  1529. udelay(150);
  1530. tries = 0;
  1531. for (tries = 0; tries < 5; tries++) {
  1532. temp = I915_READ(fdi_rx_iir_reg);
  1533. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  1534. if (temp & FDI_RX_SYMBOL_LOCK) {
  1535. I915_WRITE(fdi_rx_iir_reg,
  1536. temp | FDI_RX_SYMBOL_LOCK);
  1537. DRM_DEBUG_KMS("FDI train 2 done.\n");
  1538. break;
  1539. }
  1540. }
  1541. if (tries == 5)
  1542. DRM_DEBUG_KMS("FDI train 2 fail!\n");
  1543. DRM_DEBUG_KMS("FDI train done\n");
  1544. }
  1545. static int snb_b_fdi_train_param [] = {
  1546. FDI_LINK_TRAIN_400MV_0DB_SNB_B,
  1547. FDI_LINK_TRAIN_400MV_6DB_SNB_B,
  1548. FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
  1549. FDI_LINK_TRAIN_800MV_0DB_SNB_B,
  1550. };
  1551. /* The FDI link training functions for SNB/Cougarpoint. */
  1552. static void gen6_fdi_link_train(struct drm_crtc *crtc)
  1553. {
  1554. struct drm_device *dev = crtc->dev;
  1555. struct drm_i915_private *dev_priv = dev->dev_private;
  1556. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1557. int pipe = intel_crtc->pipe;
  1558. int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
  1559. int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
  1560. int fdi_rx_iir_reg = (pipe == 0) ? FDI_RXA_IIR : FDI_RXB_IIR;
  1561. int fdi_rx_imr_reg = (pipe == 0) ? FDI_RXA_IMR : FDI_RXB_IMR;
  1562. u32 temp, i;
  1563. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  1564. for train result */
  1565. temp = I915_READ(fdi_rx_imr_reg);
  1566. temp &= ~FDI_RX_SYMBOL_LOCK;
  1567. temp &= ~FDI_RX_BIT_LOCK;
  1568. I915_WRITE(fdi_rx_imr_reg, temp);
  1569. I915_READ(fdi_rx_imr_reg);
  1570. udelay(150);
  1571. /* enable CPU FDI TX and PCH FDI RX */
  1572. temp = I915_READ(fdi_tx_reg);
  1573. temp |= FDI_TX_ENABLE;
  1574. temp &= ~(7 << 19);
  1575. temp |= (intel_crtc->fdi_lanes - 1) << 19;
  1576. temp &= ~FDI_LINK_TRAIN_NONE;
  1577. temp |= FDI_LINK_TRAIN_PATTERN_1;
  1578. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  1579. /* SNB-B */
  1580. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  1581. I915_WRITE(fdi_tx_reg, temp);
  1582. I915_READ(fdi_tx_reg);
  1583. temp = I915_READ(fdi_rx_reg);
  1584. if (HAS_PCH_CPT(dev)) {
  1585. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  1586. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  1587. } else {
  1588. temp &= ~FDI_LINK_TRAIN_NONE;
  1589. temp |= FDI_LINK_TRAIN_PATTERN_1;
  1590. }
  1591. I915_WRITE(fdi_rx_reg, temp | FDI_RX_ENABLE);
  1592. I915_READ(fdi_rx_reg);
  1593. udelay(150);
  1594. for (i = 0; i < 4; i++ ) {
  1595. temp = I915_READ(fdi_tx_reg);
  1596. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  1597. temp |= snb_b_fdi_train_param[i];
  1598. I915_WRITE(fdi_tx_reg, temp);
  1599. udelay(500);
  1600. temp = I915_READ(fdi_rx_iir_reg);
  1601. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  1602. if (temp & FDI_RX_BIT_LOCK) {
  1603. I915_WRITE(fdi_rx_iir_reg,
  1604. temp | FDI_RX_BIT_LOCK);
  1605. DRM_DEBUG_KMS("FDI train 1 done.\n");
  1606. break;
  1607. }
  1608. }
  1609. if (i == 4)
  1610. DRM_DEBUG_KMS("FDI train 1 fail!\n");
  1611. /* Train 2 */
  1612. temp = I915_READ(fdi_tx_reg);
  1613. temp &= ~FDI_LINK_TRAIN_NONE;
  1614. temp |= FDI_LINK_TRAIN_PATTERN_2;
  1615. if (IS_GEN6(dev)) {
  1616. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  1617. /* SNB-B */
  1618. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  1619. }
  1620. I915_WRITE(fdi_tx_reg, temp);
  1621. temp = I915_READ(fdi_rx_reg);
  1622. if (HAS_PCH_CPT(dev)) {
  1623. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  1624. temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
  1625. } else {
  1626. temp &= ~FDI_LINK_TRAIN_NONE;
  1627. temp |= FDI_LINK_TRAIN_PATTERN_2;
  1628. }
  1629. I915_WRITE(fdi_rx_reg, temp);
  1630. udelay(150);
  1631. for (i = 0; i < 4; i++ ) {
  1632. temp = I915_READ(fdi_tx_reg);
  1633. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  1634. temp |= snb_b_fdi_train_param[i];
  1635. I915_WRITE(fdi_tx_reg, temp);
  1636. udelay(500);
  1637. temp = I915_READ(fdi_rx_iir_reg);
  1638. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  1639. if (temp & FDI_RX_SYMBOL_LOCK) {
  1640. I915_WRITE(fdi_rx_iir_reg,
  1641. temp | FDI_RX_SYMBOL_LOCK);
  1642. DRM_DEBUG_KMS("FDI train 2 done.\n");
  1643. break;
  1644. }
  1645. }
  1646. if (i == 4)
  1647. DRM_DEBUG_KMS("FDI train 2 fail!\n");
  1648. DRM_DEBUG_KMS("FDI train done.\n");
  1649. }
  1650. static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
  1651. {
  1652. struct drm_device *dev = crtc->dev;
  1653. struct drm_i915_private *dev_priv = dev->dev_private;
  1654. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1655. int pipe = intel_crtc->pipe;
  1656. int plane = intel_crtc->plane;
  1657. int pch_dpll_reg = (pipe == 0) ? PCH_DPLL_A : PCH_DPLL_B;
  1658. int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
  1659. int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
  1660. int dspbase_reg = (plane == 0) ? DSPAADDR : DSPBADDR;
  1661. int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
  1662. int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
  1663. int transconf_reg = (pipe == 0) ? TRANSACONF : TRANSBCONF;
  1664. int cpu_htot_reg = (pipe == 0) ? HTOTAL_A : HTOTAL_B;
  1665. int cpu_hblank_reg = (pipe == 0) ? HBLANK_A : HBLANK_B;
  1666. int cpu_hsync_reg = (pipe == 0) ? HSYNC_A : HSYNC_B;
  1667. int cpu_vtot_reg = (pipe == 0) ? VTOTAL_A : VTOTAL_B;
  1668. int cpu_vblank_reg = (pipe == 0) ? VBLANK_A : VBLANK_B;
  1669. int cpu_vsync_reg = (pipe == 0) ? VSYNC_A : VSYNC_B;
  1670. int trans_htot_reg = (pipe == 0) ? TRANS_HTOTAL_A : TRANS_HTOTAL_B;
  1671. int trans_hblank_reg = (pipe == 0) ? TRANS_HBLANK_A : TRANS_HBLANK_B;
  1672. int trans_hsync_reg = (pipe == 0) ? TRANS_HSYNC_A : TRANS_HSYNC_B;
  1673. int trans_vtot_reg = (pipe == 0) ? TRANS_VTOTAL_A : TRANS_VTOTAL_B;
  1674. int trans_vblank_reg = (pipe == 0) ? TRANS_VBLANK_A : TRANS_VBLANK_B;
  1675. int trans_vsync_reg = (pipe == 0) ? TRANS_VSYNC_A : TRANS_VSYNC_B;
  1676. int trans_dpll_sel = (pipe == 0) ? 0 : 1;
  1677. u32 temp;
  1678. u32 pipe_bpc;
  1679. temp = I915_READ(pipeconf_reg);
  1680. pipe_bpc = temp & PIPE_BPC_MASK;
  1681. /* XXX: When our outputs are all unaware of DPMS modes other than off
  1682. * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
  1683. */
  1684. switch (mode) {
  1685. case DRM_MODE_DPMS_ON:
  1686. case DRM_MODE_DPMS_STANDBY:
  1687. case DRM_MODE_DPMS_SUSPEND:
  1688. DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
  1689. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  1690. temp = I915_READ(PCH_LVDS);
  1691. if ((temp & LVDS_PORT_EN) == 0) {
  1692. I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
  1693. POSTING_READ(PCH_LVDS);
  1694. }
  1695. }
  1696. if (!HAS_eDP) {
  1697. /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
  1698. temp = I915_READ(fdi_rx_reg);
  1699. /*
  1700. * make the BPC in FDI Rx be consistent with that in
  1701. * pipeconf reg.
  1702. */
  1703. temp &= ~(0x7 << 16);
  1704. temp |= (pipe_bpc << 11);
  1705. temp &= ~(7 << 19);
  1706. temp |= (intel_crtc->fdi_lanes - 1) << 19;
  1707. I915_WRITE(fdi_rx_reg, temp | FDI_RX_PLL_ENABLE);
  1708. I915_READ(fdi_rx_reg);
  1709. udelay(200);
  1710. /* Switch from Rawclk to PCDclk */
  1711. temp = I915_READ(fdi_rx_reg);
  1712. I915_WRITE(fdi_rx_reg, temp | FDI_SEL_PCDCLK);
  1713. I915_READ(fdi_rx_reg);
  1714. udelay(200);
  1715. /* Enable CPU FDI TX PLL, always on for Ironlake */
  1716. temp = I915_READ(fdi_tx_reg);
  1717. if ((temp & FDI_TX_PLL_ENABLE) == 0) {
  1718. I915_WRITE(fdi_tx_reg, temp | FDI_TX_PLL_ENABLE);
  1719. I915_READ(fdi_tx_reg);
  1720. udelay(100);
  1721. }
  1722. }
  1723. /* Enable panel fitting for LVDS */
  1724. if (dev_priv->pch_pf_size &&
  1725. (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)
  1726. || HAS_eDP || intel_pch_has_edp(crtc))) {
  1727. /* Force use of hard-coded filter coefficients
  1728. * as some pre-programmed values are broken,
  1729. * e.g. x201.
  1730. */
  1731. I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1,
  1732. PF_ENABLE | PF_FILTER_MED_3x3);
  1733. I915_WRITE(pipe ? PFB_WIN_POS : PFA_WIN_POS,
  1734. dev_priv->pch_pf_pos);
  1735. I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ,
  1736. dev_priv->pch_pf_size);
  1737. }
  1738. /* Enable CPU pipe */
  1739. temp = I915_READ(pipeconf_reg);
  1740. if ((temp & PIPEACONF_ENABLE) == 0) {
  1741. I915_WRITE(pipeconf_reg, temp | PIPEACONF_ENABLE);
  1742. I915_READ(pipeconf_reg);
  1743. udelay(100);
  1744. }
  1745. /* configure and enable CPU plane */
  1746. temp = I915_READ(dspcntr_reg);
  1747. if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
  1748. I915_WRITE(dspcntr_reg, temp | DISPLAY_PLANE_ENABLE);
  1749. /* Flush the plane changes */
  1750. I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
  1751. }
  1752. if (!HAS_eDP) {
  1753. /* For PCH output, training FDI link */
  1754. if (IS_GEN6(dev))
  1755. gen6_fdi_link_train(crtc);
  1756. else
  1757. ironlake_fdi_link_train(crtc);
  1758. /* enable PCH DPLL */
  1759. temp = I915_READ(pch_dpll_reg);
  1760. if ((temp & DPLL_VCO_ENABLE) == 0) {
  1761. I915_WRITE(pch_dpll_reg, temp | DPLL_VCO_ENABLE);
  1762. I915_READ(pch_dpll_reg);
  1763. }
  1764. udelay(200);
  1765. if (HAS_PCH_CPT(dev)) {
  1766. /* Be sure PCH DPLL SEL is set */
  1767. temp = I915_READ(PCH_DPLL_SEL);
  1768. if (trans_dpll_sel == 0 &&
  1769. (temp & TRANSA_DPLL_ENABLE) == 0)
  1770. temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
  1771. else if (trans_dpll_sel == 1 &&
  1772. (temp & TRANSB_DPLL_ENABLE) == 0)
  1773. temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
  1774. I915_WRITE(PCH_DPLL_SEL, temp);
  1775. I915_READ(PCH_DPLL_SEL);
  1776. }
  1777. /* set transcoder timing */
  1778. I915_WRITE(trans_htot_reg, I915_READ(cpu_htot_reg));
  1779. I915_WRITE(trans_hblank_reg, I915_READ(cpu_hblank_reg));
  1780. I915_WRITE(trans_hsync_reg, I915_READ(cpu_hsync_reg));
  1781. I915_WRITE(trans_vtot_reg, I915_READ(cpu_vtot_reg));
  1782. I915_WRITE(trans_vblank_reg, I915_READ(cpu_vblank_reg));
  1783. I915_WRITE(trans_vsync_reg, I915_READ(cpu_vsync_reg));
  1784. /* enable normal train */
  1785. temp = I915_READ(fdi_tx_reg);
  1786. temp &= ~FDI_LINK_TRAIN_NONE;
  1787. I915_WRITE(fdi_tx_reg, temp | FDI_LINK_TRAIN_NONE |
  1788. FDI_TX_ENHANCE_FRAME_ENABLE);
  1789. I915_READ(fdi_tx_reg);
  1790. temp = I915_READ(fdi_rx_reg);
  1791. if (HAS_PCH_CPT(dev)) {
  1792. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  1793. temp |= FDI_LINK_TRAIN_NORMAL_CPT;
  1794. } else {
  1795. temp &= ~FDI_LINK_TRAIN_NONE;
  1796. temp |= FDI_LINK_TRAIN_NONE;
  1797. }
  1798. I915_WRITE(fdi_rx_reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
  1799. I915_READ(fdi_rx_reg);
  1800. /* wait one idle pattern time */
  1801. udelay(100);
  1802. /* For PCH DP, enable TRANS_DP_CTL */
  1803. if (HAS_PCH_CPT(dev) &&
  1804. intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
  1805. int trans_dp_ctl = (pipe == 0) ? TRANS_DP_CTL_A : TRANS_DP_CTL_B;
  1806. int reg;
  1807. reg = I915_READ(trans_dp_ctl);
  1808. reg &= ~(TRANS_DP_PORT_SEL_MASK |
  1809. TRANS_DP_SYNC_MASK);
  1810. reg |= (TRANS_DP_OUTPUT_ENABLE |
  1811. TRANS_DP_ENH_FRAMING);
  1812. if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
  1813. reg |= TRANS_DP_HSYNC_ACTIVE_HIGH;
  1814. if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
  1815. reg |= TRANS_DP_VSYNC_ACTIVE_HIGH;
  1816. switch (intel_trans_dp_port_sel(crtc)) {
  1817. case PCH_DP_B:
  1818. reg |= TRANS_DP_PORT_SEL_B;
  1819. break;
  1820. case PCH_DP_C:
  1821. reg |= TRANS_DP_PORT_SEL_C;
  1822. break;
  1823. case PCH_DP_D:
  1824. reg |= TRANS_DP_PORT_SEL_D;
  1825. break;
  1826. default:
  1827. DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
  1828. reg |= TRANS_DP_PORT_SEL_B;
  1829. break;
  1830. }
  1831. I915_WRITE(trans_dp_ctl, reg);
  1832. POSTING_READ(trans_dp_ctl);
  1833. }
  1834. /* enable PCH transcoder */
  1835. temp = I915_READ(transconf_reg);
  1836. /*
  1837. * make the BPC in transcoder be consistent with
  1838. * that in pipeconf reg.
  1839. */
  1840. temp &= ~PIPE_BPC_MASK;
  1841. temp |= pipe_bpc;
  1842. I915_WRITE(transconf_reg, temp | TRANS_ENABLE);
  1843. I915_READ(transconf_reg);
  1844. if (wait_for(I915_READ(transconf_reg) & TRANS_STATE_ENABLE, 100, 1))
  1845. DRM_ERROR("failed to enable transcoder\n");
  1846. }
  1847. intel_crtc_load_lut(crtc);
  1848. intel_update_fbc(crtc, &crtc->mode);
  1849. break;
  1850. case DRM_MODE_DPMS_OFF:
  1851. DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
  1852. drm_vblank_off(dev, pipe);
  1853. /* Disable display plane */
  1854. temp = I915_READ(dspcntr_reg);
  1855. if ((temp & DISPLAY_PLANE_ENABLE) != 0) {
  1856. I915_WRITE(dspcntr_reg, temp & ~DISPLAY_PLANE_ENABLE);
  1857. /* Flush the plane changes */
  1858. I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
  1859. I915_READ(dspbase_reg);
  1860. }
  1861. if (dev_priv->cfb_plane == plane &&
  1862. dev_priv->display.disable_fbc)
  1863. dev_priv->display.disable_fbc(dev);
  1864. /* disable cpu pipe, disable after all planes disabled */
  1865. temp = I915_READ(pipeconf_reg);
  1866. if ((temp & PIPEACONF_ENABLE) != 0) {
  1867. I915_WRITE(pipeconf_reg, temp & ~PIPEACONF_ENABLE);
  1868. /* wait for cpu pipe off, pipe state */
  1869. if (wait_for((I915_READ(pipeconf_reg) & I965_PIPECONF_ACTIVE) == 0, 50, 1))
  1870. DRM_ERROR("failed to turn off cpu pipe\n");
  1871. } else
  1872. DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
  1873. udelay(100);
  1874. /* Disable PF */
  1875. I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1, 0);
  1876. I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ, 0);
  1877. /* disable CPU FDI tx and PCH FDI rx */
  1878. temp = I915_READ(fdi_tx_reg);
  1879. I915_WRITE(fdi_tx_reg, temp & ~FDI_TX_ENABLE);
  1880. I915_READ(fdi_tx_reg);
  1881. temp = I915_READ(fdi_rx_reg);
  1882. /* BPC in FDI rx is consistent with that in pipeconf */
  1883. temp &= ~(0x07 << 16);
  1884. temp |= (pipe_bpc << 11);
  1885. I915_WRITE(fdi_rx_reg, temp & ~FDI_RX_ENABLE);
  1886. I915_READ(fdi_rx_reg);
  1887. udelay(100);
  1888. /* still set train pattern 1 */
  1889. temp = I915_READ(fdi_tx_reg);
  1890. temp &= ~FDI_LINK_TRAIN_NONE;
  1891. temp |= FDI_LINK_TRAIN_PATTERN_1;
  1892. I915_WRITE(fdi_tx_reg, temp);
  1893. POSTING_READ(fdi_tx_reg);
  1894. temp = I915_READ(fdi_rx_reg);
  1895. if (HAS_PCH_CPT(dev)) {
  1896. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  1897. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  1898. } else {
  1899. temp &= ~FDI_LINK_TRAIN_NONE;
  1900. temp |= FDI_LINK_TRAIN_PATTERN_1;
  1901. }
  1902. I915_WRITE(fdi_rx_reg, temp);
  1903. POSTING_READ(fdi_rx_reg);
  1904. udelay(100);
  1905. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  1906. temp = I915_READ(PCH_LVDS);
  1907. I915_WRITE(PCH_LVDS, temp & ~LVDS_PORT_EN);
  1908. I915_READ(PCH_LVDS);
  1909. udelay(100);
  1910. }
  1911. /* disable PCH transcoder */
  1912. temp = I915_READ(transconf_reg);
  1913. if ((temp & TRANS_ENABLE) != 0) {
  1914. I915_WRITE(transconf_reg, temp & ~TRANS_ENABLE);
  1915. /* wait for PCH transcoder off, transcoder state */
  1916. if (wait_for((I915_READ(transconf_reg) & TRANS_STATE_ENABLE) == 0, 50, 1))
  1917. DRM_ERROR("failed to disable transcoder\n");
  1918. }
  1919. temp = I915_READ(transconf_reg);
  1920. /* BPC in transcoder is consistent with that in pipeconf */
  1921. temp &= ~PIPE_BPC_MASK;
  1922. temp |= pipe_bpc;
  1923. I915_WRITE(transconf_reg, temp);
  1924. I915_READ(transconf_reg);
  1925. udelay(100);
  1926. if (HAS_PCH_CPT(dev)) {
  1927. /* disable TRANS_DP_CTL */
  1928. int trans_dp_ctl = (pipe == 0) ? TRANS_DP_CTL_A : TRANS_DP_CTL_B;
  1929. int reg;
  1930. reg = I915_READ(trans_dp_ctl);
  1931. reg &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
  1932. I915_WRITE(trans_dp_ctl, reg);
  1933. POSTING_READ(trans_dp_ctl);
  1934. /* disable DPLL_SEL */
  1935. temp = I915_READ(PCH_DPLL_SEL);
  1936. if (trans_dpll_sel == 0)
  1937. temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
  1938. else
  1939. temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
  1940. I915_WRITE(PCH_DPLL_SEL, temp);
  1941. I915_READ(PCH_DPLL_SEL);
  1942. }
  1943. /* disable PCH DPLL */
  1944. temp = I915_READ(pch_dpll_reg);
  1945. I915_WRITE(pch_dpll_reg, temp & ~DPLL_VCO_ENABLE);
  1946. I915_READ(pch_dpll_reg);
  1947. /* Switch from PCDclk to Rawclk */
  1948. temp = I915_READ(fdi_rx_reg);
  1949. temp &= ~FDI_SEL_PCDCLK;
  1950. I915_WRITE(fdi_rx_reg, temp);
  1951. I915_READ(fdi_rx_reg);
  1952. /* Disable CPU FDI TX PLL */
  1953. temp = I915_READ(fdi_tx_reg);
  1954. I915_WRITE(fdi_tx_reg, temp & ~FDI_TX_PLL_ENABLE);
  1955. I915_READ(fdi_tx_reg);
  1956. udelay(100);
  1957. temp = I915_READ(fdi_rx_reg);
  1958. temp &= ~FDI_RX_PLL_ENABLE;
  1959. I915_WRITE(fdi_rx_reg, temp);
  1960. I915_READ(fdi_rx_reg);
  1961. /* Wait for the clocks to turn off. */
  1962. udelay(100);
  1963. break;
  1964. }
  1965. }
  1966. static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
  1967. {
  1968. struct intel_overlay *overlay;
  1969. int ret;
  1970. if (!enable && intel_crtc->overlay) {
  1971. overlay = intel_crtc->overlay;
  1972. mutex_lock(&overlay->dev->struct_mutex);
  1973. for (;;) {
  1974. ret = intel_overlay_switch_off(overlay);
  1975. if (ret == 0)
  1976. break;
  1977. ret = intel_overlay_recover_from_interrupt(overlay, 0);
  1978. if (ret != 0) {
  1979. /* overlay doesn't react anymore. Usually
  1980. * results in a black screen and an unkillable
  1981. * X server. */
  1982. BUG();
  1983. overlay->hw_wedged = HW_WEDGED;
  1984. break;
  1985. }
  1986. }
  1987. mutex_unlock(&overlay->dev->struct_mutex);
  1988. }
  1989. /* Let userspace switch the overlay on again. In most cases userspace
  1990. * has to recompute where to put it anyway. */
  1991. return;
  1992. }
  1993. static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
  1994. {
  1995. struct drm_device *dev = crtc->dev;
  1996. struct drm_i915_private *dev_priv = dev->dev_private;
  1997. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1998. int pipe = intel_crtc->pipe;
  1999. int plane = intel_crtc->plane;
  2000. int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
  2001. int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
  2002. int dspbase_reg = (plane == 0) ? DSPAADDR : DSPBADDR;
  2003. int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
  2004. u32 temp;
  2005. /* XXX: When our outputs are all unaware of DPMS modes other than off
  2006. * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
  2007. */
  2008. switch (mode) {
  2009. case DRM_MODE_DPMS_ON:
  2010. case DRM_MODE_DPMS_STANDBY:
  2011. case DRM_MODE_DPMS_SUSPEND:
  2012. /* Enable the DPLL */
  2013. temp = I915_READ(dpll_reg);
  2014. if ((temp & DPLL_VCO_ENABLE) == 0) {
  2015. I915_WRITE(dpll_reg, temp);
  2016. I915_READ(dpll_reg);
  2017. /* Wait for the clocks to stabilize. */
  2018. udelay(150);
  2019. I915_WRITE(dpll_reg, temp | DPLL_VCO_ENABLE);
  2020. I915_READ(dpll_reg);
  2021. /* Wait for the clocks to stabilize. */
  2022. udelay(150);
  2023. I915_WRITE(dpll_reg, temp | DPLL_VCO_ENABLE);
  2024. I915_READ(dpll_reg);
  2025. /* Wait for the clocks to stabilize. */
  2026. udelay(150);
  2027. }
  2028. /* Enable the pipe */
  2029. temp = I915_READ(pipeconf_reg);
  2030. if ((temp & PIPEACONF_ENABLE) == 0)
  2031. I915_WRITE(pipeconf_reg, temp | PIPEACONF_ENABLE);
  2032. /* Enable the plane */
  2033. temp = I915_READ(dspcntr_reg);
  2034. if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
  2035. I915_WRITE(dspcntr_reg, temp | DISPLAY_PLANE_ENABLE);
  2036. /* Flush the plane changes */
  2037. I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
  2038. }
  2039. intel_crtc_load_lut(crtc);
  2040. if ((IS_I965G(dev) || plane == 0))
  2041. intel_update_fbc(crtc, &crtc->mode);
  2042. /* Give the overlay scaler a chance to enable if it's on this pipe */
  2043. intel_crtc_dpms_overlay(intel_crtc, true);
  2044. break;
  2045. case DRM_MODE_DPMS_OFF:
  2046. /* Give the overlay scaler a chance to disable if it's on this pipe */
  2047. intel_crtc_dpms_overlay(intel_crtc, false);
  2048. drm_vblank_off(dev, pipe);
  2049. if (dev_priv->cfb_plane == plane &&
  2050. dev_priv->display.disable_fbc)
  2051. dev_priv->display.disable_fbc(dev);
  2052. /* Disable display plane */
  2053. temp = I915_READ(dspcntr_reg);
  2054. if ((temp & DISPLAY_PLANE_ENABLE) != 0) {
  2055. I915_WRITE(dspcntr_reg, temp & ~DISPLAY_PLANE_ENABLE);
  2056. /* Flush the plane changes */
  2057. I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
  2058. I915_READ(dspbase_reg);
  2059. }
  2060. /* Wait for vblank for the disable to take effect */
  2061. intel_wait_for_vblank_off(dev, pipe);
  2062. /* Don't disable pipe A or pipe A PLLs if needed */
  2063. if (pipeconf_reg == PIPEACONF &&
  2064. (dev_priv->quirks & QUIRK_PIPEA_FORCE))
  2065. goto skip_pipe_off;
  2066. /* Next, disable display pipes */
  2067. temp = I915_READ(pipeconf_reg);
  2068. if ((temp & PIPEACONF_ENABLE) != 0) {
  2069. I915_WRITE(pipeconf_reg, temp & ~PIPEACONF_ENABLE);
  2070. I915_READ(pipeconf_reg);
  2071. }
  2072. /* Wait for vblank for the disable to take effect. */
  2073. intel_wait_for_vblank_off(dev, pipe);
  2074. temp = I915_READ(dpll_reg);
  2075. if ((temp & DPLL_VCO_ENABLE) != 0) {
  2076. I915_WRITE(dpll_reg, temp & ~DPLL_VCO_ENABLE);
  2077. I915_READ(dpll_reg);
  2078. }
  2079. skip_pipe_off:
  2080. /* Wait for the clocks to turn off. */
  2081. udelay(150);
  2082. break;
  2083. }
  2084. }
  2085. /**
  2086. * Sets the power management mode of the pipe and plane.
  2087. */
  2088. static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
  2089. {
  2090. struct drm_device *dev = crtc->dev;
  2091. struct drm_i915_private *dev_priv = dev->dev_private;
  2092. struct drm_i915_master_private *master_priv;
  2093. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2094. int pipe = intel_crtc->pipe;
  2095. bool enabled;
  2096. if (intel_crtc->dpms_mode == mode)
  2097. return;
  2098. intel_crtc->dpms_mode = mode;
  2099. intel_crtc->cursor_on = mode == DRM_MODE_DPMS_ON;
  2100. /* When switching on the display, ensure that SR is disabled
  2101. * with multiple pipes prior to enabling to new pipe.
  2102. *
  2103. * When switching off the display, make sure the cursor is
  2104. * properly hidden prior to disabling the pipe.
  2105. */
  2106. if (mode == DRM_MODE_DPMS_ON)
  2107. intel_update_watermarks(dev);
  2108. else
  2109. intel_crtc_update_cursor(crtc);
  2110. dev_priv->display.dpms(crtc, mode);
  2111. if (mode == DRM_MODE_DPMS_ON)
  2112. intel_crtc_update_cursor(crtc);
  2113. else
  2114. intel_update_watermarks(dev);
  2115. if (!dev->primary->master)
  2116. return;
  2117. master_priv = dev->primary->master->driver_priv;
  2118. if (!master_priv->sarea_priv)
  2119. return;
  2120. enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
  2121. switch (pipe) {
  2122. case 0:
  2123. master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
  2124. master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
  2125. break;
  2126. case 1:
  2127. master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
  2128. master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
  2129. break;
  2130. default:
  2131. DRM_ERROR("Can't update pipe %d in SAREA\n", pipe);
  2132. break;
  2133. }
  2134. }
  2135. static void intel_crtc_prepare (struct drm_crtc *crtc)
  2136. {
  2137. struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
  2138. crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
  2139. }
  2140. static void intel_crtc_commit (struct drm_crtc *crtc)
  2141. {
  2142. struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
  2143. crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
  2144. }
  2145. void intel_encoder_prepare (struct drm_encoder *encoder)
  2146. {
  2147. struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
  2148. /* lvds has its own version of prepare see intel_lvds_prepare */
  2149. encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
  2150. }
  2151. void intel_encoder_commit (struct drm_encoder *encoder)
  2152. {
  2153. struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
  2154. /* lvds has its own version of commit see intel_lvds_commit */
  2155. encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
  2156. }
  2157. void intel_encoder_destroy(struct drm_encoder *encoder)
  2158. {
  2159. struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
  2160. if (intel_encoder->ddc_bus)
  2161. intel_i2c_destroy(intel_encoder->ddc_bus);
  2162. if (intel_encoder->i2c_bus)
  2163. intel_i2c_destroy(intel_encoder->i2c_bus);
  2164. drm_encoder_cleanup(encoder);
  2165. kfree(intel_encoder);
  2166. }
  2167. static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
  2168. struct drm_display_mode *mode,
  2169. struct drm_display_mode *adjusted_mode)
  2170. {
  2171. struct drm_device *dev = crtc->dev;
  2172. if (HAS_PCH_SPLIT(dev)) {
  2173. /* FDI link clock is fixed at 2.7G */
  2174. if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
  2175. return false;
  2176. }
  2177. return true;
  2178. }
  2179. static int i945_get_display_clock_speed(struct drm_device *dev)
  2180. {
  2181. return 400000;
  2182. }
  2183. static int i915_get_display_clock_speed(struct drm_device *dev)
  2184. {
  2185. return 333000;
  2186. }
  2187. static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
  2188. {
  2189. return 200000;
  2190. }
  2191. static int i915gm_get_display_clock_speed(struct drm_device *dev)
  2192. {
  2193. u16 gcfgc = 0;
  2194. pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
  2195. if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
  2196. return 133000;
  2197. else {
  2198. switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
  2199. case GC_DISPLAY_CLOCK_333_MHZ:
  2200. return 333000;
  2201. default:
  2202. case GC_DISPLAY_CLOCK_190_200_MHZ:
  2203. return 190000;
  2204. }
  2205. }
  2206. }
  2207. static int i865_get_display_clock_speed(struct drm_device *dev)
  2208. {
  2209. return 266000;
  2210. }
  2211. static int i855_get_display_clock_speed(struct drm_device *dev)
  2212. {
  2213. u16 hpllcc = 0;
  2214. /* Assume that the hardware is in the high speed state. This
  2215. * should be the default.
  2216. */
  2217. switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
  2218. case GC_CLOCK_133_200:
  2219. case GC_CLOCK_100_200:
  2220. return 200000;
  2221. case GC_CLOCK_166_250:
  2222. return 250000;
  2223. case GC_CLOCK_100_133:
  2224. return 133000;
  2225. }
  2226. /* Shouldn't happen */
  2227. return 0;
  2228. }
  2229. static int i830_get_display_clock_speed(struct drm_device *dev)
  2230. {
  2231. return 133000;
  2232. }
  2233. /**
  2234. * Return the pipe currently connected to the panel fitter,
  2235. * or -1 if the panel fitter is not present or not in use
  2236. */
  2237. int intel_panel_fitter_pipe (struct drm_device *dev)
  2238. {
  2239. struct drm_i915_private *dev_priv = dev->dev_private;
  2240. u32 pfit_control;
  2241. /* i830 doesn't have a panel fitter */
  2242. if (IS_I830(dev))
  2243. return -1;
  2244. pfit_control = I915_READ(PFIT_CONTROL);
  2245. /* See if the panel fitter is in use */
  2246. if ((pfit_control & PFIT_ENABLE) == 0)
  2247. return -1;
  2248. /* 965 can place panel fitter on either pipe */
  2249. if (IS_I965G(dev))
  2250. return (pfit_control >> 29) & 0x3;
  2251. /* older chips can only use pipe 1 */
  2252. return 1;
  2253. }
  2254. struct fdi_m_n {
  2255. u32 tu;
  2256. u32 gmch_m;
  2257. u32 gmch_n;
  2258. u32 link_m;
  2259. u32 link_n;
  2260. };
  2261. static void
  2262. fdi_reduce_ratio(u32 *num, u32 *den)
  2263. {
  2264. while (*num > 0xffffff || *den > 0xffffff) {
  2265. *num >>= 1;
  2266. *den >>= 1;
  2267. }
  2268. }
  2269. #define DATA_N 0x800000
  2270. #define LINK_N 0x80000
  2271. static void
  2272. ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
  2273. int link_clock, struct fdi_m_n *m_n)
  2274. {
  2275. u64 temp;
  2276. m_n->tu = 64; /* default size */
  2277. temp = (u64) DATA_N * pixel_clock;
  2278. temp = div_u64(temp, link_clock);
  2279. m_n->gmch_m = div_u64(temp * bits_per_pixel, nlanes);
  2280. m_n->gmch_m >>= 3; /* convert to bytes_per_pixel */
  2281. m_n->gmch_n = DATA_N;
  2282. fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
  2283. temp = (u64) LINK_N * pixel_clock;
  2284. m_n->link_m = div_u64(temp, link_clock);
  2285. m_n->link_n = LINK_N;
  2286. fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
  2287. }
  2288. struct intel_watermark_params {
  2289. unsigned long fifo_size;
  2290. unsigned long max_wm;
  2291. unsigned long default_wm;
  2292. unsigned long guard_size;
  2293. unsigned long cacheline_size;
  2294. };
  2295. /* Pineview has different values for various configs */
  2296. static struct intel_watermark_params pineview_display_wm = {
  2297. PINEVIEW_DISPLAY_FIFO,
  2298. PINEVIEW_MAX_WM,
  2299. PINEVIEW_DFT_WM,
  2300. PINEVIEW_GUARD_WM,
  2301. PINEVIEW_FIFO_LINE_SIZE
  2302. };
  2303. static struct intel_watermark_params pineview_display_hplloff_wm = {
  2304. PINEVIEW_DISPLAY_FIFO,
  2305. PINEVIEW_MAX_WM,
  2306. PINEVIEW_DFT_HPLLOFF_WM,
  2307. PINEVIEW_GUARD_WM,
  2308. PINEVIEW_FIFO_LINE_SIZE
  2309. };
  2310. static struct intel_watermark_params pineview_cursor_wm = {
  2311. PINEVIEW_CURSOR_FIFO,
  2312. PINEVIEW_CURSOR_MAX_WM,
  2313. PINEVIEW_CURSOR_DFT_WM,
  2314. PINEVIEW_CURSOR_GUARD_WM,
  2315. PINEVIEW_FIFO_LINE_SIZE,
  2316. };
  2317. static struct intel_watermark_params pineview_cursor_hplloff_wm = {
  2318. PINEVIEW_CURSOR_FIFO,
  2319. PINEVIEW_CURSOR_MAX_WM,
  2320. PINEVIEW_CURSOR_DFT_WM,
  2321. PINEVIEW_CURSOR_GUARD_WM,
  2322. PINEVIEW_FIFO_LINE_SIZE
  2323. };
  2324. static struct intel_watermark_params g4x_wm_info = {
  2325. G4X_FIFO_SIZE,
  2326. G4X_MAX_WM,
  2327. G4X_MAX_WM,
  2328. 2,
  2329. G4X_FIFO_LINE_SIZE,
  2330. };
  2331. static struct intel_watermark_params g4x_cursor_wm_info = {
  2332. I965_CURSOR_FIFO,
  2333. I965_CURSOR_MAX_WM,
  2334. I965_CURSOR_DFT_WM,
  2335. 2,
  2336. G4X_FIFO_LINE_SIZE,
  2337. };
  2338. static struct intel_watermark_params i965_cursor_wm_info = {
  2339. I965_CURSOR_FIFO,
  2340. I965_CURSOR_MAX_WM,
  2341. I965_CURSOR_DFT_WM,
  2342. 2,
  2343. I915_FIFO_LINE_SIZE,
  2344. };
  2345. static struct intel_watermark_params i945_wm_info = {
  2346. I945_FIFO_SIZE,
  2347. I915_MAX_WM,
  2348. 1,
  2349. 2,
  2350. I915_FIFO_LINE_SIZE
  2351. };
  2352. static struct intel_watermark_params i915_wm_info = {
  2353. I915_FIFO_SIZE,
  2354. I915_MAX_WM,
  2355. 1,
  2356. 2,
  2357. I915_FIFO_LINE_SIZE
  2358. };
  2359. static struct intel_watermark_params i855_wm_info = {
  2360. I855GM_FIFO_SIZE,
  2361. I915_MAX_WM,
  2362. 1,
  2363. 2,
  2364. I830_FIFO_LINE_SIZE
  2365. };
  2366. static struct intel_watermark_params i830_wm_info = {
  2367. I830_FIFO_SIZE,
  2368. I915_MAX_WM,
  2369. 1,
  2370. 2,
  2371. I830_FIFO_LINE_SIZE
  2372. };
  2373. static struct intel_watermark_params ironlake_display_wm_info = {
  2374. ILK_DISPLAY_FIFO,
  2375. ILK_DISPLAY_MAXWM,
  2376. ILK_DISPLAY_DFTWM,
  2377. 2,
  2378. ILK_FIFO_LINE_SIZE
  2379. };
  2380. static struct intel_watermark_params ironlake_cursor_wm_info = {
  2381. ILK_CURSOR_FIFO,
  2382. ILK_CURSOR_MAXWM,
  2383. ILK_CURSOR_DFTWM,
  2384. 2,
  2385. ILK_FIFO_LINE_SIZE
  2386. };
  2387. static struct intel_watermark_params ironlake_display_srwm_info = {
  2388. ILK_DISPLAY_SR_FIFO,
  2389. ILK_DISPLAY_MAX_SRWM,
  2390. ILK_DISPLAY_DFT_SRWM,
  2391. 2,
  2392. ILK_FIFO_LINE_SIZE
  2393. };
  2394. static struct intel_watermark_params ironlake_cursor_srwm_info = {
  2395. ILK_CURSOR_SR_FIFO,
  2396. ILK_CURSOR_MAX_SRWM,
  2397. ILK_CURSOR_DFT_SRWM,
  2398. 2,
  2399. ILK_FIFO_LINE_SIZE
  2400. };
  2401. /**
  2402. * intel_calculate_wm - calculate watermark level
  2403. * @clock_in_khz: pixel clock
  2404. * @wm: chip FIFO params
  2405. * @pixel_size: display pixel size
  2406. * @latency_ns: memory latency for the platform
  2407. *
  2408. * Calculate the watermark level (the level at which the display plane will
  2409. * start fetching from memory again). Each chip has a different display
  2410. * FIFO size and allocation, so the caller needs to figure that out and pass
  2411. * in the correct intel_watermark_params structure.
  2412. *
  2413. * As the pixel clock runs, the FIFO will be drained at a rate that depends
  2414. * on the pixel size. When it reaches the watermark level, it'll start
  2415. * fetching FIFO line sized based chunks from memory until the FIFO fills
  2416. * past the watermark point. If the FIFO drains completely, a FIFO underrun
  2417. * will occur, and a display engine hang could result.
  2418. */
  2419. static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
  2420. struct intel_watermark_params *wm,
  2421. int pixel_size,
  2422. unsigned long latency_ns)
  2423. {
  2424. long entries_required, wm_size;
  2425. /*
  2426. * Note: we need to make sure we don't overflow for various clock &
  2427. * latency values.
  2428. * clocks go from a few thousand to several hundred thousand.
  2429. * latency is usually a few thousand
  2430. */
  2431. entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
  2432. 1000;
  2433. entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
  2434. DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries_required);
  2435. wm_size = wm->fifo_size - (entries_required + wm->guard_size);
  2436. DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
  2437. /* Don't promote wm_size to unsigned... */
  2438. if (wm_size > (long)wm->max_wm)
  2439. wm_size = wm->max_wm;
  2440. if (wm_size <= 0) {
  2441. wm_size = wm->default_wm;
  2442. DRM_ERROR("Insufficient FIFO for plane, expect flickering:"
  2443. " entries required = %ld, available = %lu.\n",
  2444. entries_required + wm->guard_size,
  2445. wm->fifo_size);
  2446. }
  2447. return wm_size;
  2448. }
  2449. struct cxsr_latency {
  2450. int is_desktop;
  2451. int is_ddr3;
  2452. unsigned long fsb_freq;
  2453. unsigned long mem_freq;
  2454. unsigned long display_sr;
  2455. unsigned long display_hpll_disable;
  2456. unsigned long cursor_sr;
  2457. unsigned long cursor_hpll_disable;
  2458. };
  2459. static const struct cxsr_latency cxsr_latency_table[] = {
  2460. {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
  2461. {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
  2462. {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
  2463. {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
  2464. {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
  2465. {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
  2466. {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
  2467. {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
  2468. {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
  2469. {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
  2470. {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
  2471. {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
  2472. {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
  2473. {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
  2474. {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
  2475. {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
  2476. {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
  2477. {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
  2478. {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
  2479. {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
  2480. {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
  2481. {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
  2482. {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
  2483. {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
  2484. {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
  2485. {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
  2486. {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
  2487. {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
  2488. {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
  2489. {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
  2490. };
  2491. static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
  2492. int is_ddr3,
  2493. int fsb,
  2494. int mem)
  2495. {
  2496. const struct cxsr_latency *latency;
  2497. int i;
  2498. if (fsb == 0 || mem == 0)
  2499. return NULL;
  2500. for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
  2501. latency = &cxsr_latency_table[i];
  2502. if (is_desktop == latency->is_desktop &&
  2503. is_ddr3 == latency->is_ddr3 &&
  2504. fsb == latency->fsb_freq && mem == latency->mem_freq)
  2505. return latency;
  2506. }
  2507. DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
  2508. return NULL;
  2509. }
  2510. static void pineview_disable_cxsr(struct drm_device *dev)
  2511. {
  2512. struct drm_i915_private *dev_priv = dev->dev_private;
  2513. /* deactivate cxsr */
  2514. I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
  2515. }
  2516. /*
  2517. * Latency for FIFO fetches is dependent on several factors:
  2518. * - memory configuration (speed, channels)
  2519. * - chipset
  2520. * - current MCH state
  2521. * It can be fairly high in some situations, so here we assume a fairly
  2522. * pessimal value. It's a tradeoff between extra memory fetches (if we
  2523. * set this value too high, the FIFO will fetch frequently to stay full)
  2524. * and power consumption (set it too low to save power and we might see
  2525. * FIFO underruns and display "flicker").
  2526. *
  2527. * A value of 5us seems to be a good balance; safe for very low end
  2528. * platforms but not overly aggressive on lower latency configs.
  2529. */
  2530. static const int latency_ns = 5000;
  2531. static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
  2532. {
  2533. struct drm_i915_private *dev_priv = dev->dev_private;
  2534. uint32_t dsparb = I915_READ(DSPARB);
  2535. int size;
  2536. size = dsparb & 0x7f;
  2537. if (plane)
  2538. size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
  2539. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  2540. plane ? "B" : "A", size);
  2541. return size;
  2542. }
  2543. static int i85x_get_fifo_size(struct drm_device *dev, int plane)
  2544. {
  2545. struct drm_i915_private *dev_priv = dev->dev_private;
  2546. uint32_t dsparb = I915_READ(DSPARB);
  2547. int size;
  2548. size = dsparb & 0x1ff;
  2549. if (plane)
  2550. size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
  2551. size >>= 1; /* Convert to cachelines */
  2552. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  2553. plane ? "B" : "A", size);
  2554. return size;
  2555. }
  2556. static int i845_get_fifo_size(struct drm_device *dev, int plane)
  2557. {
  2558. struct drm_i915_private *dev_priv = dev->dev_private;
  2559. uint32_t dsparb = I915_READ(DSPARB);
  2560. int size;
  2561. size = dsparb & 0x7f;
  2562. size >>= 2; /* Convert to cachelines */
  2563. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  2564. plane ? "B" : "A",
  2565. size);
  2566. return size;
  2567. }
  2568. static int i830_get_fifo_size(struct drm_device *dev, int plane)
  2569. {
  2570. struct drm_i915_private *dev_priv = dev->dev_private;
  2571. uint32_t dsparb = I915_READ(DSPARB);
  2572. int size;
  2573. size = dsparb & 0x7f;
  2574. size >>= 1; /* Convert to cachelines */
  2575. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  2576. plane ? "B" : "A", size);
  2577. return size;
  2578. }
  2579. static void pineview_update_wm(struct drm_device *dev, int planea_clock,
  2580. int planeb_clock, int sr_hdisplay, int unused,
  2581. int pixel_size)
  2582. {
  2583. struct drm_i915_private *dev_priv = dev->dev_private;
  2584. const struct cxsr_latency *latency;
  2585. u32 reg;
  2586. unsigned long wm;
  2587. int sr_clock;
  2588. latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
  2589. dev_priv->fsb_freq, dev_priv->mem_freq);
  2590. if (!latency) {
  2591. DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
  2592. pineview_disable_cxsr(dev);
  2593. return;
  2594. }
  2595. if (!planea_clock || !planeb_clock) {
  2596. sr_clock = planea_clock ? planea_clock : planeb_clock;
  2597. /* Display SR */
  2598. wm = intel_calculate_wm(sr_clock, &pineview_display_wm,
  2599. pixel_size, latency->display_sr);
  2600. reg = I915_READ(DSPFW1);
  2601. reg &= ~DSPFW_SR_MASK;
  2602. reg |= wm << DSPFW_SR_SHIFT;
  2603. I915_WRITE(DSPFW1, reg);
  2604. DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
  2605. /* cursor SR */
  2606. wm = intel_calculate_wm(sr_clock, &pineview_cursor_wm,
  2607. pixel_size, latency->cursor_sr);
  2608. reg = I915_READ(DSPFW3);
  2609. reg &= ~DSPFW_CURSOR_SR_MASK;
  2610. reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
  2611. I915_WRITE(DSPFW3, reg);
  2612. /* Display HPLL off SR */
  2613. wm = intel_calculate_wm(sr_clock, &pineview_display_hplloff_wm,
  2614. pixel_size, latency->display_hpll_disable);
  2615. reg = I915_READ(DSPFW3);
  2616. reg &= ~DSPFW_HPLL_SR_MASK;
  2617. reg |= wm & DSPFW_HPLL_SR_MASK;
  2618. I915_WRITE(DSPFW3, reg);
  2619. /* cursor HPLL off SR */
  2620. wm = intel_calculate_wm(sr_clock, &pineview_cursor_hplloff_wm,
  2621. pixel_size, latency->cursor_hpll_disable);
  2622. reg = I915_READ(DSPFW3);
  2623. reg &= ~DSPFW_HPLL_CURSOR_MASK;
  2624. reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
  2625. I915_WRITE(DSPFW3, reg);
  2626. DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
  2627. /* activate cxsr */
  2628. I915_WRITE(DSPFW3,
  2629. I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
  2630. DRM_DEBUG_KMS("Self-refresh is enabled\n");
  2631. } else {
  2632. pineview_disable_cxsr(dev);
  2633. DRM_DEBUG_KMS("Self-refresh is disabled\n");
  2634. }
  2635. }
  2636. static void g4x_update_wm(struct drm_device *dev, int planea_clock,
  2637. int planeb_clock, int sr_hdisplay, int sr_htotal,
  2638. int pixel_size)
  2639. {
  2640. struct drm_i915_private *dev_priv = dev->dev_private;
  2641. int total_size, cacheline_size;
  2642. int planea_wm, planeb_wm, cursora_wm, cursorb_wm, cursor_sr;
  2643. struct intel_watermark_params planea_params, planeb_params;
  2644. unsigned long line_time_us;
  2645. int sr_clock, sr_entries = 0, entries_required;
  2646. /* Create copies of the base settings for each pipe */
  2647. planea_params = planeb_params = g4x_wm_info;
  2648. /* Grab a couple of global values before we overwrite them */
  2649. total_size = planea_params.fifo_size;
  2650. cacheline_size = planea_params.cacheline_size;
  2651. /*
  2652. * Note: we need to make sure we don't overflow for various clock &
  2653. * latency values.
  2654. * clocks go from a few thousand to several hundred thousand.
  2655. * latency is usually a few thousand
  2656. */
  2657. entries_required = ((planea_clock / 1000) * pixel_size * latency_ns) /
  2658. 1000;
  2659. entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
  2660. planea_wm = entries_required + planea_params.guard_size;
  2661. entries_required = ((planeb_clock / 1000) * pixel_size * latency_ns) /
  2662. 1000;
  2663. entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
  2664. planeb_wm = entries_required + planeb_params.guard_size;
  2665. cursora_wm = cursorb_wm = 16;
  2666. cursor_sr = 32;
  2667. DRM_DEBUG("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
  2668. /* Calc sr entries for one plane configs */
  2669. if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
  2670. /* self-refresh has much higher latency */
  2671. static const int sr_latency_ns = 12000;
  2672. sr_clock = planea_clock ? planea_clock : planeb_clock;
  2673. line_time_us = ((sr_htotal * 1000) / sr_clock);
  2674. /* Use ns/us then divide to preserve precision */
  2675. sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  2676. pixel_size * sr_hdisplay;
  2677. sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
  2678. entries_required = (((sr_latency_ns / line_time_us) +
  2679. 1000) / 1000) * pixel_size * 64;
  2680. entries_required = DIV_ROUND_UP(entries_required,
  2681. g4x_cursor_wm_info.cacheline_size);
  2682. cursor_sr = entries_required + g4x_cursor_wm_info.guard_size;
  2683. if (cursor_sr > g4x_cursor_wm_info.max_wm)
  2684. cursor_sr = g4x_cursor_wm_info.max_wm;
  2685. DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
  2686. "cursor %d\n", sr_entries, cursor_sr);
  2687. I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
  2688. } else {
  2689. /* Turn off self refresh if both pipes are enabled */
  2690. I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
  2691. & ~FW_BLC_SELF_EN);
  2692. }
  2693. DRM_DEBUG("Setting FIFO watermarks - A: %d, B: %d, SR %d\n",
  2694. planea_wm, planeb_wm, sr_entries);
  2695. planea_wm &= 0x3f;
  2696. planeb_wm &= 0x3f;
  2697. I915_WRITE(DSPFW1, (sr_entries << DSPFW_SR_SHIFT) |
  2698. (cursorb_wm << DSPFW_CURSORB_SHIFT) |
  2699. (planeb_wm << DSPFW_PLANEB_SHIFT) | planea_wm);
  2700. I915_WRITE(DSPFW2, (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
  2701. (cursora_wm << DSPFW_CURSORA_SHIFT));
  2702. /* HPLL off in SR has some issues on G4x... disable it */
  2703. I915_WRITE(DSPFW3, (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
  2704. (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
  2705. }
  2706. static void i965_update_wm(struct drm_device *dev, int planea_clock,
  2707. int planeb_clock, int sr_hdisplay, int sr_htotal,
  2708. int pixel_size)
  2709. {
  2710. struct drm_i915_private *dev_priv = dev->dev_private;
  2711. unsigned long line_time_us;
  2712. int sr_clock, sr_entries, srwm = 1;
  2713. int cursor_sr = 16;
  2714. /* Calc sr entries for one plane configs */
  2715. if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
  2716. /* self-refresh has much higher latency */
  2717. static const int sr_latency_ns = 12000;
  2718. sr_clock = planea_clock ? planea_clock : planeb_clock;
  2719. line_time_us = ((sr_htotal * 1000) / sr_clock);
  2720. /* Use ns/us then divide to preserve precision */
  2721. sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  2722. pixel_size * sr_hdisplay;
  2723. sr_entries = DIV_ROUND_UP(sr_entries, I915_FIFO_LINE_SIZE);
  2724. DRM_DEBUG("self-refresh entries: %d\n", sr_entries);
  2725. srwm = I965_FIFO_SIZE - sr_entries;
  2726. if (srwm < 0)
  2727. srwm = 1;
  2728. srwm &= 0x1ff;
  2729. sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  2730. pixel_size * 64;
  2731. sr_entries = DIV_ROUND_UP(sr_entries,
  2732. i965_cursor_wm_info.cacheline_size);
  2733. cursor_sr = i965_cursor_wm_info.fifo_size -
  2734. (sr_entries + i965_cursor_wm_info.guard_size);
  2735. if (cursor_sr > i965_cursor_wm_info.max_wm)
  2736. cursor_sr = i965_cursor_wm_info.max_wm;
  2737. DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
  2738. "cursor %d\n", srwm, cursor_sr);
  2739. if (IS_I965GM(dev))
  2740. I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
  2741. } else {
  2742. /* Turn off self refresh if both pipes are enabled */
  2743. if (IS_I965GM(dev))
  2744. I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
  2745. & ~FW_BLC_SELF_EN);
  2746. }
  2747. DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
  2748. srwm);
  2749. /* 965 has limitations... */
  2750. I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) | (8 << 16) | (8 << 8) |
  2751. (8 << 0));
  2752. I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
  2753. /* update cursor SR watermark */
  2754. I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
  2755. }
  2756. static void i9xx_update_wm(struct drm_device *dev, int planea_clock,
  2757. int planeb_clock, int sr_hdisplay, int sr_htotal,
  2758. int pixel_size)
  2759. {
  2760. struct drm_i915_private *dev_priv = dev->dev_private;
  2761. uint32_t fwater_lo;
  2762. uint32_t fwater_hi;
  2763. int total_size, cacheline_size, cwm, srwm = 1;
  2764. int planea_wm, planeb_wm;
  2765. struct intel_watermark_params planea_params, planeb_params;
  2766. unsigned long line_time_us;
  2767. int sr_clock, sr_entries = 0;
  2768. /* Create copies of the base settings for each pipe */
  2769. if (IS_I965GM(dev) || IS_I945GM(dev))
  2770. planea_params = planeb_params = i945_wm_info;
  2771. else if (IS_I9XX(dev))
  2772. planea_params = planeb_params = i915_wm_info;
  2773. else
  2774. planea_params = planeb_params = i855_wm_info;
  2775. /* Grab a couple of global values before we overwrite them */
  2776. total_size = planea_params.fifo_size;
  2777. cacheline_size = planea_params.cacheline_size;
  2778. /* Update per-plane FIFO sizes */
  2779. planea_params.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
  2780. planeb_params.fifo_size = dev_priv->display.get_fifo_size(dev, 1);
  2781. planea_wm = intel_calculate_wm(planea_clock, &planea_params,
  2782. pixel_size, latency_ns);
  2783. planeb_wm = intel_calculate_wm(planeb_clock, &planeb_params,
  2784. pixel_size, latency_ns);
  2785. DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
  2786. /*
  2787. * Overlay gets an aggressive default since video jitter is bad.
  2788. */
  2789. cwm = 2;
  2790. /* Calc sr entries for one plane configs */
  2791. if (HAS_FW_BLC(dev) && sr_hdisplay &&
  2792. (!planea_clock || !planeb_clock)) {
  2793. /* self-refresh has much higher latency */
  2794. static const int sr_latency_ns = 6000;
  2795. sr_clock = planea_clock ? planea_clock : planeb_clock;
  2796. line_time_us = ((sr_htotal * 1000) / sr_clock);
  2797. /* Use ns/us then divide to preserve precision */
  2798. sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  2799. pixel_size * sr_hdisplay;
  2800. sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
  2801. DRM_DEBUG_KMS("self-refresh entries: %d\n", sr_entries);
  2802. srwm = total_size - sr_entries;
  2803. if (srwm < 0)
  2804. srwm = 1;
  2805. if (IS_I945G(dev) || IS_I945GM(dev))
  2806. I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
  2807. else if (IS_I915GM(dev)) {
  2808. /* 915M has a smaller SRWM field */
  2809. I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
  2810. I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
  2811. }
  2812. } else {
  2813. /* Turn off self refresh if both pipes are enabled */
  2814. if (IS_I945G(dev) || IS_I945GM(dev)) {
  2815. I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
  2816. & ~FW_BLC_SELF_EN);
  2817. } else if (IS_I915GM(dev)) {
  2818. I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
  2819. }
  2820. }
  2821. DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
  2822. planea_wm, planeb_wm, cwm, srwm);
  2823. fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
  2824. fwater_hi = (cwm & 0x1f);
  2825. /* Set request length to 8 cachelines per fetch */
  2826. fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
  2827. fwater_hi = fwater_hi | (1 << 8);
  2828. I915_WRITE(FW_BLC, fwater_lo);
  2829. I915_WRITE(FW_BLC2, fwater_hi);
  2830. }
  2831. static void i830_update_wm(struct drm_device *dev, int planea_clock, int unused,
  2832. int unused2, int unused3, int pixel_size)
  2833. {
  2834. struct drm_i915_private *dev_priv = dev->dev_private;
  2835. uint32_t fwater_lo = I915_READ(FW_BLC) & ~0xfff;
  2836. int planea_wm;
  2837. i830_wm_info.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
  2838. planea_wm = intel_calculate_wm(planea_clock, &i830_wm_info,
  2839. pixel_size, latency_ns);
  2840. fwater_lo |= (3<<8) | planea_wm;
  2841. DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
  2842. I915_WRITE(FW_BLC, fwater_lo);
  2843. }
  2844. #define ILK_LP0_PLANE_LATENCY 700
  2845. #define ILK_LP0_CURSOR_LATENCY 1300
  2846. static void ironlake_update_wm(struct drm_device *dev, int planea_clock,
  2847. int planeb_clock, int sr_hdisplay, int sr_htotal,
  2848. int pixel_size)
  2849. {
  2850. struct drm_i915_private *dev_priv = dev->dev_private;
  2851. int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
  2852. int sr_wm, cursor_wm;
  2853. unsigned long line_time_us;
  2854. int sr_clock, entries_required;
  2855. u32 reg_value;
  2856. int line_count;
  2857. int planea_htotal = 0, planeb_htotal = 0;
  2858. struct drm_crtc *crtc;
  2859. /* Need htotal for all active display plane */
  2860. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2861. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2862. if (intel_crtc->dpms_mode == DRM_MODE_DPMS_ON) {
  2863. if (intel_crtc->plane == 0)
  2864. planea_htotal = crtc->mode.htotal;
  2865. else
  2866. planeb_htotal = crtc->mode.htotal;
  2867. }
  2868. }
  2869. /* Calculate and update the watermark for plane A */
  2870. if (planea_clock) {
  2871. entries_required = ((planea_clock / 1000) * pixel_size *
  2872. ILK_LP0_PLANE_LATENCY) / 1000;
  2873. entries_required = DIV_ROUND_UP(entries_required,
  2874. ironlake_display_wm_info.cacheline_size);
  2875. planea_wm = entries_required +
  2876. ironlake_display_wm_info.guard_size;
  2877. if (planea_wm > (int)ironlake_display_wm_info.max_wm)
  2878. planea_wm = ironlake_display_wm_info.max_wm;
  2879. /* Use the large buffer method to calculate cursor watermark */
  2880. line_time_us = (planea_htotal * 1000) / planea_clock;
  2881. /* Use ns/us then divide to preserve precision */
  2882. line_count = (ILK_LP0_CURSOR_LATENCY / line_time_us + 1000) / 1000;
  2883. /* calculate the cursor watermark for cursor A */
  2884. entries_required = line_count * 64 * pixel_size;
  2885. entries_required = DIV_ROUND_UP(entries_required,
  2886. ironlake_cursor_wm_info.cacheline_size);
  2887. cursora_wm = entries_required + ironlake_cursor_wm_info.guard_size;
  2888. if (cursora_wm > ironlake_cursor_wm_info.max_wm)
  2889. cursora_wm = ironlake_cursor_wm_info.max_wm;
  2890. reg_value = I915_READ(WM0_PIPEA_ILK);
  2891. reg_value &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
  2892. reg_value |= (planea_wm << WM0_PIPE_PLANE_SHIFT) |
  2893. (cursora_wm & WM0_PIPE_CURSOR_MASK);
  2894. I915_WRITE(WM0_PIPEA_ILK, reg_value);
  2895. DRM_DEBUG_KMS("FIFO watermarks For pipe A - plane %d, "
  2896. "cursor: %d\n", planea_wm, cursora_wm);
  2897. }
  2898. /* Calculate and update the watermark for plane B */
  2899. if (planeb_clock) {
  2900. entries_required = ((planeb_clock / 1000) * pixel_size *
  2901. ILK_LP0_PLANE_LATENCY) / 1000;
  2902. entries_required = DIV_ROUND_UP(entries_required,
  2903. ironlake_display_wm_info.cacheline_size);
  2904. planeb_wm = entries_required +
  2905. ironlake_display_wm_info.guard_size;
  2906. if (planeb_wm > (int)ironlake_display_wm_info.max_wm)
  2907. planeb_wm = ironlake_display_wm_info.max_wm;
  2908. /* Use the large buffer method to calculate cursor watermark */
  2909. line_time_us = (planeb_htotal * 1000) / planeb_clock;
  2910. /* Use ns/us then divide to preserve precision */
  2911. line_count = (ILK_LP0_CURSOR_LATENCY / line_time_us + 1000) / 1000;
  2912. /* calculate the cursor watermark for cursor B */
  2913. entries_required = line_count * 64 * pixel_size;
  2914. entries_required = DIV_ROUND_UP(entries_required,
  2915. ironlake_cursor_wm_info.cacheline_size);
  2916. cursorb_wm = entries_required + ironlake_cursor_wm_info.guard_size;
  2917. if (cursorb_wm > ironlake_cursor_wm_info.max_wm)
  2918. cursorb_wm = ironlake_cursor_wm_info.max_wm;
  2919. reg_value = I915_READ(WM0_PIPEB_ILK);
  2920. reg_value &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
  2921. reg_value |= (planeb_wm << WM0_PIPE_PLANE_SHIFT) |
  2922. (cursorb_wm & WM0_PIPE_CURSOR_MASK);
  2923. I915_WRITE(WM0_PIPEB_ILK, reg_value);
  2924. DRM_DEBUG_KMS("FIFO watermarks For pipe B - plane %d, "
  2925. "cursor: %d\n", planeb_wm, cursorb_wm);
  2926. }
  2927. /*
  2928. * Calculate and update the self-refresh watermark only when one
  2929. * display plane is used.
  2930. */
  2931. if (!planea_clock || !planeb_clock) {
  2932. /* Read the self-refresh latency. The unit is 0.5us */
  2933. int ilk_sr_latency = I915_READ(MLTR_ILK) & ILK_SRLT_MASK;
  2934. sr_clock = planea_clock ? planea_clock : planeb_clock;
  2935. line_time_us = ((sr_htotal * 1000) / sr_clock);
  2936. /* Use ns/us then divide to preserve precision */
  2937. line_count = ((ilk_sr_latency * 500) / line_time_us + 1000)
  2938. / 1000;
  2939. /* calculate the self-refresh watermark for display plane */
  2940. entries_required = line_count * sr_hdisplay * pixel_size;
  2941. entries_required = DIV_ROUND_UP(entries_required,
  2942. ironlake_display_srwm_info.cacheline_size);
  2943. sr_wm = entries_required +
  2944. ironlake_display_srwm_info.guard_size;
  2945. /* calculate the self-refresh watermark for display cursor */
  2946. entries_required = line_count * pixel_size * 64;
  2947. entries_required = DIV_ROUND_UP(entries_required,
  2948. ironlake_cursor_srwm_info.cacheline_size);
  2949. cursor_wm = entries_required +
  2950. ironlake_cursor_srwm_info.guard_size;
  2951. /* configure watermark and enable self-refresh */
  2952. reg_value = I915_READ(WM1_LP_ILK);
  2953. reg_value &= ~(WM1_LP_LATENCY_MASK | WM1_LP_SR_MASK |
  2954. WM1_LP_CURSOR_MASK);
  2955. reg_value |= WM1_LP_SR_EN |
  2956. (ilk_sr_latency << WM1_LP_LATENCY_SHIFT) |
  2957. (sr_wm << WM1_LP_SR_SHIFT) | cursor_wm;
  2958. I915_WRITE(WM1_LP_ILK, reg_value);
  2959. DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
  2960. "cursor %d\n", sr_wm, cursor_wm);
  2961. } else {
  2962. /* Turn off self refresh if both pipes are enabled */
  2963. I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
  2964. }
  2965. }
  2966. /**
  2967. * intel_update_watermarks - update FIFO watermark values based on current modes
  2968. *
  2969. * Calculate watermark values for the various WM regs based on current mode
  2970. * and plane configuration.
  2971. *
  2972. * There are several cases to deal with here:
  2973. * - normal (i.e. non-self-refresh)
  2974. * - self-refresh (SR) mode
  2975. * - lines are large relative to FIFO size (buffer can hold up to 2)
  2976. * - lines are small relative to FIFO size (buffer can hold more than 2
  2977. * lines), so need to account for TLB latency
  2978. *
  2979. * The normal calculation is:
  2980. * watermark = dotclock * bytes per pixel * latency
  2981. * where latency is platform & configuration dependent (we assume pessimal
  2982. * values here).
  2983. *
  2984. * The SR calculation is:
  2985. * watermark = (trunc(latency/line time)+1) * surface width *
  2986. * bytes per pixel
  2987. * where
  2988. * line time = htotal / dotclock
  2989. * surface width = hdisplay for normal plane and 64 for cursor
  2990. * and latency is assumed to be high, as above.
  2991. *
  2992. * The final value programmed to the register should always be rounded up,
  2993. * and include an extra 2 entries to account for clock crossings.
  2994. *
  2995. * We don't use the sprite, so we can ignore that. And on Crestline we have
  2996. * to set the non-SR watermarks to 8.
  2997. */
  2998. static void intel_update_watermarks(struct drm_device *dev)
  2999. {
  3000. struct drm_i915_private *dev_priv = dev->dev_private;
  3001. struct drm_crtc *crtc;
  3002. int sr_hdisplay = 0;
  3003. unsigned long planea_clock = 0, planeb_clock = 0, sr_clock = 0;
  3004. int enabled = 0, pixel_size = 0;
  3005. int sr_htotal = 0;
  3006. if (!dev_priv->display.update_wm)
  3007. return;
  3008. /* Get the clock config from both planes */
  3009. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  3010. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3011. if (intel_crtc->dpms_mode == DRM_MODE_DPMS_ON) {
  3012. enabled++;
  3013. if (intel_crtc->plane == 0) {
  3014. DRM_DEBUG_KMS("plane A (pipe %d) clock: %d\n",
  3015. intel_crtc->pipe, crtc->mode.clock);
  3016. planea_clock = crtc->mode.clock;
  3017. } else {
  3018. DRM_DEBUG_KMS("plane B (pipe %d) clock: %d\n",
  3019. intel_crtc->pipe, crtc->mode.clock);
  3020. planeb_clock = crtc->mode.clock;
  3021. }
  3022. sr_hdisplay = crtc->mode.hdisplay;
  3023. sr_clock = crtc->mode.clock;
  3024. sr_htotal = crtc->mode.htotal;
  3025. if (crtc->fb)
  3026. pixel_size = crtc->fb->bits_per_pixel / 8;
  3027. else
  3028. pixel_size = 4; /* by default */
  3029. }
  3030. }
  3031. if (enabled <= 0)
  3032. return;
  3033. dev_priv->display.update_wm(dev, planea_clock, planeb_clock,
  3034. sr_hdisplay, sr_htotal, pixel_size);
  3035. }
  3036. static int intel_crtc_mode_set(struct drm_crtc *crtc,
  3037. struct drm_display_mode *mode,
  3038. struct drm_display_mode *adjusted_mode,
  3039. int x, int y,
  3040. struct drm_framebuffer *old_fb)
  3041. {
  3042. struct drm_device *dev = crtc->dev;
  3043. struct drm_i915_private *dev_priv = dev->dev_private;
  3044. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3045. int pipe = intel_crtc->pipe;
  3046. int plane = intel_crtc->plane;
  3047. int fp_reg = (pipe == 0) ? FPA0 : FPB0;
  3048. int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
  3049. int dpll_md_reg = (intel_crtc->pipe == 0) ? DPLL_A_MD : DPLL_B_MD;
  3050. int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
  3051. int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
  3052. int htot_reg = (pipe == 0) ? HTOTAL_A : HTOTAL_B;
  3053. int hblank_reg = (pipe == 0) ? HBLANK_A : HBLANK_B;
  3054. int hsync_reg = (pipe == 0) ? HSYNC_A : HSYNC_B;
  3055. int vtot_reg = (pipe == 0) ? VTOTAL_A : VTOTAL_B;
  3056. int vblank_reg = (pipe == 0) ? VBLANK_A : VBLANK_B;
  3057. int vsync_reg = (pipe == 0) ? VSYNC_A : VSYNC_B;
  3058. int dspsize_reg = (plane == 0) ? DSPASIZE : DSPBSIZE;
  3059. int dsppos_reg = (plane == 0) ? DSPAPOS : DSPBPOS;
  3060. int pipesrc_reg = (pipe == 0) ? PIPEASRC : PIPEBSRC;
  3061. int refclk, num_connectors = 0;
  3062. intel_clock_t clock, reduced_clock;
  3063. u32 dpll = 0, fp = 0, fp2 = 0, dspcntr, pipeconf;
  3064. bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
  3065. bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
  3066. struct intel_encoder *has_edp_encoder = NULL;
  3067. struct drm_mode_config *mode_config = &dev->mode_config;
  3068. struct drm_encoder *encoder;
  3069. const intel_limit_t *limit;
  3070. int ret;
  3071. struct fdi_m_n m_n = {0};
  3072. int data_m1_reg = (pipe == 0) ? PIPEA_DATA_M1 : PIPEB_DATA_M1;
  3073. int data_n1_reg = (pipe == 0) ? PIPEA_DATA_N1 : PIPEB_DATA_N1;
  3074. int link_m1_reg = (pipe == 0) ? PIPEA_LINK_M1 : PIPEB_LINK_M1;
  3075. int link_n1_reg = (pipe == 0) ? PIPEA_LINK_N1 : PIPEB_LINK_N1;
  3076. int pch_fp_reg = (pipe == 0) ? PCH_FPA0 : PCH_FPB0;
  3077. int pch_dpll_reg = (pipe == 0) ? PCH_DPLL_A : PCH_DPLL_B;
  3078. int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
  3079. int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
  3080. int trans_dpll_sel = (pipe == 0) ? 0 : 1;
  3081. int lvds_reg = LVDS;
  3082. u32 temp;
  3083. int sdvo_pixel_multiply;
  3084. int target_clock;
  3085. drm_vblank_pre_modeset(dev, pipe);
  3086. list_for_each_entry(encoder, &mode_config->encoder_list, head) {
  3087. struct intel_encoder *intel_encoder;
  3088. if (encoder->crtc != crtc)
  3089. continue;
  3090. intel_encoder = enc_to_intel_encoder(encoder);
  3091. switch (intel_encoder->type) {
  3092. case INTEL_OUTPUT_LVDS:
  3093. is_lvds = true;
  3094. break;
  3095. case INTEL_OUTPUT_SDVO:
  3096. case INTEL_OUTPUT_HDMI:
  3097. is_sdvo = true;
  3098. if (intel_encoder->needs_tv_clock)
  3099. is_tv = true;
  3100. break;
  3101. case INTEL_OUTPUT_DVO:
  3102. is_dvo = true;
  3103. break;
  3104. case INTEL_OUTPUT_TVOUT:
  3105. is_tv = true;
  3106. break;
  3107. case INTEL_OUTPUT_ANALOG:
  3108. is_crt = true;
  3109. break;
  3110. case INTEL_OUTPUT_DISPLAYPORT:
  3111. is_dp = true;
  3112. break;
  3113. case INTEL_OUTPUT_EDP:
  3114. has_edp_encoder = intel_encoder;
  3115. break;
  3116. }
  3117. num_connectors++;
  3118. }
  3119. if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2) {
  3120. refclk = dev_priv->lvds_ssc_freq * 1000;
  3121. DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
  3122. refclk / 1000);
  3123. } else if (IS_I9XX(dev)) {
  3124. refclk = 96000;
  3125. if (HAS_PCH_SPLIT(dev))
  3126. refclk = 120000; /* 120Mhz refclk */
  3127. } else {
  3128. refclk = 48000;
  3129. }
  3130. /*
  3131. * Returns a set of divisors for the desired target clock with the given
  3132. * refclk, or FALSE. The returned values represent the clock equation:
  3133. * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
  3134. */
  3135. limit = intel_limit(crtc);
  3136. ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
  3137. if (!ok) {
  3138. DRM_ERROR("Couldn't find PLL settings for mode!\n");
  3139. drm_vblank_post_modeset(dev, pipe);
  3140. return -EINVAL;
  3141. }
  3142. /* Ensure that the cursor is valid for the new mode before changing... */
  3143. intel_crtc_update_cursor(crtc);
  3144. if (is_lvds && dev_priv->lvds_downclock_avail) {
  3145. has_reduced_clock = limit->find_pll(limit, crtc,
  3146. dev_priv->lvds_downclock,
  3147. refclk,
  3148. &reduced_clock);
  3149. if (has_reduced_clock && (clock.p != reduced_clock.p)) {
  3150. /*
  3151. * If the different P is found, it means that we can't
  3152. * switch the display clock by using the FP0/FP1.
  3153. * In such case we will disable the LVDS downclock
  3154. * feature.
  3155. */
  3156. DRM_DEBUG_KMS("Different P is found for "
  3157. "LVDS clock/downclock\n");
  3158. has_reduced_clock = 0;
  3159. }
  3160. }
  3161. /* SDVO TV has fixed PLL values depend on its clock range,
  3162. this mirrors vbios setting. */
  3163. if (is_sdvo && is_tv) {
  3164. if (adjusted_mode->clock >= 100000
  3165. && adjusted_mode->clock < 140500) {
  3166. clock.p1 = 2;
  3167. clock.p2 = 10;
  3168. clock.n = 3;
  3169. clock.m1 = 16;
  3170. clock.m2 = 8;
  3171. } else if (adjusted_mode->clock >= 140500
  3172. && adjusted_mode->clock <= 200000) {
  3173. clock.p1 = 1;
  3174. clock.p2 = 10;
  3175. clock.n = 6;
  3176. clock.m1 = 12;
  3177. clock.m2 = 8;
  3178. }
  3179. }
  3180. /* FDI link */
  3181. if (HAS_PCH_SPLIT(dev)) {
  3182. int lane = 0, link_bw, bpp;
  3183. /* eDP doesn't require FDI link, so just set DP M/N
  3184. according to current link config */
  3185. if (has_edp_encoder) {
  3186. target_clock = mode->clock;
  3187. intel_edp_link_config(has_edp_encoder,
  3188. &lane, &link_bw);
  3189. } else {
  3190. /* DP over FDI requires target mode clock
  3191. instead of link clock */
  3192. if (is_dp)
  3193. target_clock = mode->clock;
  3194. else
  3195. target_clock = adjusted_mode->clock;
  3196. link_bw = 270000;
  3197. }
  3198. /* determine panel color depth */
  3199. temp = I915_READ(pipeconf_reg);
  3200. temp &= ~PIPE_BPC_MASK;
  3201. if (is_lvds) {
  3202. int lvds_reg = I915_READ(PCH_LVDS);
  3203. /* the BPC will be 6 if it is 18-bit LVDS panel */
  3204. if ((lvds_reg & LVDS_A3_POWER_MASK) == LVDS_A3_POWER_UP)
  3205. temp |= PIPE_8BPC;
  3206. else
  3207. temp |= PIPE_6BPC;
  3208. } else if (has_edp_encoder || (is_dp && intel_pch_has_edp(crtc))) {
  3209. switch (dev_priv->edp_bpp/3) {
  3210. case 8:
  3211. temp |= PIPE_8BPC;
  3212. break;
  3213. case 10:
  3214. temp |= PIPE_10BPC;
  3215. break;
  3216. case 6:
  3217. temp |= PIPE_6BPC;
  3218. break;
  3219. case 12:
  3220. temp |= PIPE_12BPC;
  3221. break;
  3222. }
  3223. } else
  3224. temp |= PIPE_8BPC;
  3225. I915_WRITE(pipeconf_reg, temp);
  3226. I915_READ(pipeconf_reg);
  3227. switch (temp & PIPE_BPC_MASK) {
  3228. case PIPE_8BPC:
  3229. bpp = 24;
  3230. break;
  3231. case PIPE_10BPC:
  3232. bpp = 30;
  3233. break;
  3234. case PIPE_6BPC:
  3235. bpp = 18;
  3236. break;
  3237. case PIPE_12BPC:
  3238. bpp = 36;
  3239. break;
  3240. default:
  3241. DRM_ERROR("unknown pipe bpc value\n");
  3242. bpp = 24;
  3243. }
  3244. if (!lane) {
  3245. /*
  3246. * Account for spread spectrum to avoid
  3247. * oversubscribing the link. Max center spread
  3248. * is 2.5%; use 5% for safety's sake.
  3249. */
  3250. u32 bps = target_clock * bpp * 21 / 20;
  3251. lane = bps / (link_bw * 8) + 1;
  3252. }
  3253. intel_crtc->fdi_lanes = lane;
  3254. ironlake_compute_m_n(bpp, lane, target_clock, link_bw, &m_n);
  3255. }
  3256. /* Ironlake: try to setup display ref clock before DPLL
  3257. * enabling. This is only under driver's control after
  3258. * PCH B stepping, previous chipset stepping should be
  3259. * ignoring this setting.
  3260. */
  3261. if (HAS_PCH_SPLIT(dev)) {
  3262. temp = I915_READ(PCH_DREF_CONTROL);
  3263. /* Always enable nonspread source */
  3264. temp &= ~DREF_NONSPREAD_SOURCE_MASK;
  3265. temp |= DREF_NONSPREAD_SOURCE_ENABLE;
  3266. I915_WRITE(PCH_DREF_CONTROL, temp);
  3267. POSTING_READ(PCH_DREF_CONTROL);
  3268. temp &= ~DREF_SSC_SOURCE_MASK;
  3269. temp |= DREF_SSC_SOURCE_ENABLE;
  3270. I915_WRITE(PCH_DREF_CONTROL, temp);
  3271. POSTING_READ(PCH_DREF_CONTROL);
  3272. udelay(200);
  3273. if (has_edp_encoder) {
  3274. if (dev_priv->lvds_use_ssc) {
  3275. temp |= DREF_SSC1_ENABLE;
  3276. I915_WRITE(PCH_DREF_CONTROL, temp);
  3277. POSTING_READ(PCH_DREF_CONTROL);
  3278. udelay(200);
  3279. temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
  3280. temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
  3281. I915_WRITE(PCH_DREF_CONTROL, temp);
  3282. POSTING_READ(PCH_DREF_CONTROL);
  3283. } else {
  3284. temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
  3285. I915_WRITE(PCH_DREF_CONTROL, temp);
  3286. POSTING_READ(PCH_DREF_CONTROL);
  3287. }
  3288. }
  3289. }
  3290. if (IS_PINEVIEW(dev)) {
  3291. fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
  3292. if (has_reduced_clock)
  3293. fp2 = (1 << reduced_clock.n) << 16 |
  3294. reduced_clock.m1 << 8 | reduced_clock.m2;
  3295. } else {
  3296. fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
  3297. if (has_reduced_clock)
  3298. fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
  3299. reduced_clock.m2;
  3300. }
  3301. if (!HAS_PCH_SPLIT(dev))
  3302. dpll = DPLL_VGA_MODE_DIS;
  3303. if (IS_I9XX(dev)) {
  3304. if (is_lvds)
  3305. dpll |= DPLLB_MODE_LVDS;
  3306. else
  3307. dpll |= DPLLB_MODE_DAC_SERIAL;
  3308. if (is_sdvo) {
  3309. dpll |= DPLL_DVO_HIGH_SPEED;
  3310. sdvo_pixel_multiply = adjusted_mode->clock / mode->clock;
  3311. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  3312. dpll |= (sdvo_pixel_multiply - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
  3313. else if (HAS_PCH_SPLIT(dev))
  3314. dpll |= (sdvo_pixel_multiply - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
  3315. }
  3316. if (is_dp)
  3317. dpll |= DPLL_DVO_HIGH_SPEED;
  3318. /* compute bitmask from p1 value */
  3319. if (IS_PINEVIEW(dev))
  3320. dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
  3321. else {
  3322. dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  3323. /* also FPA1 */
  3324. if (HAS_PCH_SPLIT(dev))
  3325. dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
  3326. if (IS_G4X(dev) && has_reduced_clock)
  3327. dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
  3328. }
  3329. switch (clock.p2) {
  3330. case 5:
  3331. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
  3332. break;
  3333. case 7:
  3334. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
  3335. break;
  3336. case 10:
  3337. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
  3338. break;
  3339. case 14:
  3340. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
  3341. break;
  3342. }
  3343. if (IS_I965G(dev) && !HAS_PCH_SPLIT(dev))
  3344. dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
  3345. } else {
  3346. if (is_lvds) {
  3347. dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  3348. } else {
  3349. if (clock.p1 == 2)
  3350. dpll |= PLL_P1_DIVIDE_BY_TWO;
  3351. else
  3352. dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  3353. if (clock.p2 == 4)
  3354. dpll |= PLL_P2_DIVIDE_BY_4;
  3355. }
  3356. }
  3357. if (is_sdvo && is_tv)
  3358. dpll |= PLL_REF_INPUT_TVCLKINBC;
  3359. else if (is_tv)
  3360. /* XXX: just matching BIOS for now */
  3361. /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
  3362. dpll |= 3;
  3363. else if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2)
  3364. dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
  3365. else
  3366. dpll |= PLL_REF_INPUT_DREFCLK;
  3367. /* setup pipeconf */
  3368. pipeconf = I915_READ(pipeconf_reg);
  3369. /* Set up the display plane register */
  3370. dspcntr = DISPPLANE_GAMMA_ENABLE;
  3371. /* Ironlake's plane is forced to pipe, bit 24 is to
  3372. enable color space conversion */
  3373. if (!HAS_PCH_SPLIT(dev)) {
  3374. if (pipe == 0)
  3375. dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
  3376. else
  3377. dspcntr |= DISPPLANE_SEL_PIPE_B;
  3378. }
  3379. if (pipe == 0 && !IS_I965G(dev)) {
  3380. /* Enable pixel doubling when the dot clock is > 90% of the (display)
  3381. * core speed.
  3382. *
  3383. * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
  3384. * pipe == 0 check?
  3385. */
  3386. if (mode->clock >
  3387. dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
  3388. pipeconf |= PIPEACONF_DOUBLE_WIDE;
  3389. else
  3390. pipeconf &= ~PIPEACONF_DOUBLE_WIDE;
  3391. }
  3392. dspcntr |= DISPLAY_PLANE_ENABLE;
  3393. pipeconf |= PIPEACONF_ENABLE;
  3394. dpll |= DPLL_VCO_ENABLE;
  3395. /* Disable the panel fitter if it was on our pipe */
  3396. if (!HAS_PCH_SPLIT(dev) && intel_panel_fitter_pipe(dev) == pipe)
  3397. I915_WRITE(PFIT_CONTROL, 0);
  3398. DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
  3399. drm_mode_debug_printmodeline(mode);
  3400. /* assign to Ironlake registers */
  3401. if (HAS_PCH_SPLIT(dev)) {
  3402. fp_reg = pch_fp_reg;
  3403. dpll_reg = pch_dpll_reg;
  3404. }
  3405. if (!has_edp_encoder) {
  3406. I915_WRITE(fp_reg, fp);
  3407. I915_WRITE(dpll_reg, dpll & ~DPLL_VCO_ENABLE);
  3408. I915_READ(dpll_reg);
  3409. udelay(150);
  3410. }
  3411. /* enable transcoder DPLL */
  3412. if (HAS_PCH_CPT(dev)) {
  3413. temp = I915_READ(PCH_DPLL_SEL);
  3414. if (trans_dpll_sel == 0)
  3415. temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
  3416. else
  3417. temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
  3418. I915_WRITE(PCH_DPLL_SEL, temp);
  3419. I915_READ(PCH_DPLL_SEL);
  3420. udelay(150);
  3421. }
  3422. if (HAS_PCH_SPLIT(dev)) {
  3423. pipeconf &= ~PIPE_ENABLE_DITHER;
  3424. pipeconf &= ~PIPE_DITHER_TYPE_MASK;
  3425. }
  3426. /* The LVDS pin pair needs to be on before the DPLLs are enabled.
  3427. * This is an exception to the general rule that mode_set doesn't turn
  3428. * things on.
  3429. */
  3430. if (is_lvds) {
  3431. u32 lvds;
  3432. if (HAS_PCH_SPLIT(dev))
  3433. lvds_reg = PCH_LVDS;
  3434. lvds = I915_READ(lvds_reg);
  3435. lvds |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
  3436. if (pipe == 1) {
  3437. if (HAS_PCH_CPT(dev))
  3438. lvds |= PORT_TRANS_B_SEL_CPT;
  3439. else
  3440. lvds |= LVDS_PIPEB_SELECT;
  3441. } else {
  3442. if (HAS_PCH_CPT(dev))
  3443. lvds &= ~PORT_TRANS_SEL_MASK;
  3444. else
  3445. lvds &= ~LVDS_PIPEB_SELECT;
  3446. }
  3447. /* set the corresponsding LVDS_BORDER bit */
  3448. lvds |= dev_priv->lvds_border_bits;
  3449. /* Set the B0-B3 data pairs corresponding to whether we're going to
  3450. * set the DPLLs for dual-channel mode or not.
  3451. */
  3452. if (clock.p2 == 7)
  3453. lvds |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
  3454. else
  3455. lvds &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
  3456. /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
  3457. * appropriately here, but we need to look more thoroughly into how
  3458. * panels behave in the two modes.
  3459. */
  3460. /* set the dithering flag */
  3461. if (IS_I965G(dev)) {
  3462. if (dev_priv->lvds_dither) {
  3463. if (HAS_PCH_SPLIT(dev)) {
  3464. pipeconf |= PIPE_ENABLE_DITHER;
  3465. pipeconf |= PIPE_DITHER_TYPE_ST01;
  3466. } else
  3467. lvds |= LVDS_ENABLE_DITHER;
  3468. } else {
  3469. if (!HAS_PCH_SPLIT(dev)) {
  3470. lvds &= ~LVDS_ENABLE_DITHER;
  3471. }
  3472. }
  3473. }
  3474. I915_WRITE(lvds_reg, lvds);
  3475. I915_READ(lvds_reg);
  3476. }
  3477. if (is_dp)
  3478. intel_dp_set_m_n(crtc, mode, adjusted_mode);
  3479. else if (HAS_PCH_SPLIT(dev)) {
  3480. /* For non-DP output, clear any trans DP clock recovery setting.*/
  3481. if (pipe == 0) {
  3482. I915_WRITE(TRANSA_DATA_M1, 0);
  3483. I915_WRITE(TRANSA_DATA_N1, 0);
  3484. I915_WRITE(TRANSA_DP_LINK_M1, 0);
  3485. I915_WRITE(TRANSA_DP_LINK_N1, 0);
  3486. } else {
  3487. I915_WRITE(TRANSB_DATA_M1, 0);
  3488. I915_WRITE(TRANSB_DATA_N1, 0);
  3489. I915_WRITE(TRANSB_DP_LINK_M1, 0);
  3490. I915_WRITE(TRANSB_DP_LINK_N1, 0);
  3491. }
  3492. }
  3493. if (!has_edp_encoder) {
  3494. I915_WRITE(fp_reg, fp);
  3495. I915_WRITE(dpll_reg, dpll);
  3496. I915_READ(dpll_reg);
  3497. /* Wait for the clocks to stabilize. */
  3498. udelay(150);
  3499. if (IS_I965G(dev) && !HAS_PCH_SPLIT(dev)) {
  3500. if (is_sdvo) {
  3501. sdvo_pixel_multiply = adjusted_mode->clock / mode->clock;
  3502. I915_WRITE(dpll_md_reg, (0 << DPLL_MD_UDI_DIVIDER_SHIFT) |
  3503. ((sdvo_pixel_multiply - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT));
  3504. } else
  3505. I915_WRITE(dpll_md_reg, 0);
  3506. } else {
  3507. /* write it again -- the BIOS does, after all */
  3508. I915_WRITE(dpll_reg, dpll);
  3509. }
  3510. I915_READ(dpll_reg);
  3511. /* Wait for the clocks to stabilize. */
  3512. udelay(150);
  3513. }
  3514. if (is_lvds && has_reduced_clock && i915_powersave) {
  3515. I915_WRITE(fp_reg + 4, fp2);
  3516. intel_crtc->lowfreq_avail = true;
  3517. if (HAS_PIPE_CXSR(dev)) {
  3518. DRM_DEBUG_KMS("enabling CxSR downclocking\n");
  3519. pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
  3520. }
  3521. } else {
  3522. I915_WRITE(fp_reg + 4, fp);
  3523. intel_crtc->lowfreq_avail = false;
  3524. if (HAS_PIPE_CXSR(dev)) {
  3525. DRM_DEBUG_KMS("disabling CxSR downclocking\n");
  3526. pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
  3527. }
  3528. }
  3529. if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
  3530. pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
  3531. /* the chip adds 2 halflines automatically */
  3532. adjusted_mode->crtc_vdisplay -= 1;
  3533. adjusted_mode->crtc_vtotal -= 1;
  3534. adjusted_mode->crtc_vblank_start -= 1;
  3535. adjusted_mode->crtc_vblank_end -= 1;
  3536. adjusted_mode->crtc_vsync_end -= 1;
  3537. adjusted_mode->crtc_vsync_start -= 1;
  3538. } else
  3539. pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
  3540. I915_WRITE(htot_reg, (adjusted_mode->crtc_hdisplay - 1) |
  3541. ((adjusted_mode->crtc_htotal - 1) << 16));
  3542. I915_WRITE(hblank_reg, (adjusted_mode->crtc_hblank_start - 1) |
  3543. ((adjusted_mode->crtc_hblank_end - 1) << 16));
  3544. I915_WRITE(hsync_reg, (adjusted_mode->crtc_hsync_start - 1) |
  3545. ((adjusted_mode->crtc_hsync_end - 1) << 16));
  3546. I915_WRITE(vtot_reg, (adjusted_mode->crtc_vdisplay - 1) |
  3547. ((adjusted_mode->crtc_vtotal - 1) << 16));
  3548. I915_WRITE(vblank_reg, (adjusted_mode->crtc_vblank_start - 1) |
  3549. ((adjusted_mode->crtc_vblank_end - 1) << 16));
  3550. I915_WRITE(vsync_reg, (adjusted_mode->crtc_vsync_start - 1) |
  3551. ((adjusted_mode->crtc_vsync_end - 1) << 16));
  3552. /* pipesrc and dspsize control the size that is scaled from, which should
  3553. * always be the user's requested size.
  3554. */
  3555. if (!HAS_PCH_SPLIT(dev)) {
  3556. I915_WRITE(dspsize_reg, ((mode->vdisplay - 1) << 16) |
  3557. (mode->hdisplay - 1));
  3558. I915_WRITE(dsppos_reg, 0);
  3559. }
  3560. I915_WRITE(pipesrc_reg, ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
  3561. if (HAS_PCH_SPLIT(dev)) {
  3562. I915_WRITE(data_m1_reg, TU_SIZE(m_n.tu) | m_n.gmch_m);
  3563. I915_WRITE(data_n1_reg, TU_SIZE(m_n.tu) | m_n.gmch_n);
  3564. I915_WRITE(link_m1_reg, m_n.link_m);
  3565. I915_WRITE(link_n1_reg, m_n.link_n);
  3566. if (has_edp_encoder) {
  3567. ironlake_set_pll_edp(crtc, adjusted_mode->clock);
  3568. } else {
  3569. /* enable FDI RX PLL too */
  3570. temp = I915_READ(fdi_rx_reg);
  3571. I915_WRITE(fdi_rx_reg, temp | FDI_RX_PLL_ENABLE);
  3572. I915_READ(fdi_rx_reg);
  3573. udelay(200);
  3574. /* enable FDI TX PLL too */
  3575. temp = I915_READ(fdi_tx_reg);
  3576. I915_WRITE(fdi_tx_reg, temp | FDI_TX_PLL_ENABLE);
  3577. I915_READ(fdi_tx_reg);
  3578. /* enable FDI RX PCDCLK */
  3579. temp = I915_READ(fdi_rx_reg);
  3580. I915_WRITE(fdi_rx_reg, temp | FDI_SEL_PCDCLK);
  3581. I915_READ(fdi_rx_reg);
  3582. udelay(200);
  3583. }
  3584. }
  3585. I915_WRITE(pipeconf_reg, pipeconf);
  3586. I915_READ(pipeconf_reg);
  3587. intel_wait_for_vblank(dev, pipe);
  3588. if (IS_IRONLAKE(dev)) {
  3589. /* enable address swizzle for tiling buffer */
  3590. temp = I915_READ(DISP_ARB_CTL);
  3591. I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
  3592. }
  3593. I915_WRITE(dspcntr_reg, dspcntr);
  3594. /* Flush the plane changes */
  3595. ret = intel_pipe_set_base(crtc, x, y, old_fb);
  3596. intel_update_watermarks(dev);
  3597. drm_vblank_post_modeset(dev, pipe);
  3598. return ret;
  3599. }
  3600. /** Loads the palette/gamma unit for the CRTC with the prepared values */
  3601. void intel_crtc_load_lut(struct drm_crtc *crtc)
  3602. {
  3603. struct drm_device *dev = crtc->dev;
  3604. struct drm_i915_private *dev_priv = dev->dev_private;
  3605. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3606. int palreg = (intel_crtc->pipe == 0) ? PALETTE_A : PALETTE_B;
  3607. int i;
  3608. /* The clocks have to be on to load the palette. */
  3609. if (!crtc->enabled)
  3610. return;
  3611. /* use legacy palette for Ironlake */
  3612. if (HAS_PCH_SPLIT(dev))
  3613. palreg = (intel_crtc->pipe == 0) ? LGC_PALETTE_A :
  3614. LGC_PALETTE_B;
  3615. for (i = 0; i < 256; i++) {
  3616. I915_WRITE(palreg + 4 * i,
  3617. (intel_crtc->lut_r[i] << 16) |
  3618. (intel_crtc->lut_g[i] << 8) |
  3619. intel_crtc->lut_b[i]);
  3620. }
  3621. }
  3622. static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
  3623. {
  3624. struct drm_device *dev = crtc->dev;
  3625. struct drm_i915_private *dev_priv = dev->dev_private;
  3626. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3627. bool visible = base != 0;
  3628. u32 cntl;
  3629. if (intel_crtc->cursor_visible == visible)
  3630. return;
  3631. cntl = I915_READ(CURACNTR);
  3632. if (visible) {
  3633. /* On these chipsets we can only modify the base whilst
  3634. * the cursor is disabled.
  3635. */
  3636. I915_WRITE(CURABASE, base);
  3637. cntl &= ~(CURSOR_FORMAT_MASK);
  3638. /* XXX width must be 64, stride 256 => 0x00 << 28 */
  3639. cntl |= CURSOR_ENABLE |
  3640. CURSOR_GAMMA_ENABLE |
  3641. CURSOR_FORMAT_ARGB;
  3642. } else
  3643. cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
  3644. I915_WRITE(CURACNTR, cntl);
  3645. intel_crtc->cursor_visible = visible;
  3646. }
  3647. static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
  3648. {
  3649. struct drm_device *dev = crtc->dev;
  3650. struct drm_i915_private *dev_priv = dev->dev_private;
  3651. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3652. int pipe = intel_crtc->pipe;
  3653. bool visible = base != 0;
  3654. if (intel_crtc->cursor_visible != visible) {
  3655. uint32_t cntl = I915_READ(pipe == 0 ? CURACNTR : CURBCNTR);
  3656. if (base) {
  3657. cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
  3658. cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
  3659. cntl |= pipe << 28; /* Connect to correct pipe */
  3660. } else {
  3661. cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
  3662. cntl |= CURSOR_MODE_DISABLE;
  3663. }
  3664. I915_WRITE(pipe == 0 ? CURACNTR : CURBCNTR, cntl);
  3665. intel_crtc->cursor_visible = visible;
  3666. }
  3667. /* and commit changes on next vblank */
  3668. I915_WRITE(pipe == 0 ? CURABASE : CURBBASE, base);
  3669. }
  3670. /* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
  3671. static void intel_crtc_update_cursor(struct drm_crtc *crtc)
  3672. {
  3673. struct drm_device *dev = crtc->dev;
  3674. struct drm_i915_private *dev_priv = dev->dev_private;
  3675. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3676. int pipe = intel_crtc->pipe;
  3677. int x = intel_crtc->cursor_x;
  3678. int y = intel_crtc->cursor_y;
  3679. u32 base, pos;
  3680. bool visible;
  3681. pos = 0;
  3682. if (intel_crtc->cursor_on && crtc->fb) {
  3683. base = intel_crtc->cursor_addr;
  3684. if (x > (int) crtc->fb->width)
  3685. base = 0;
  3686. if (y > (int) crtc->fb->height)
  3687. base = 0;
  3688. } else
  3689. base = 0;
  3690. if (x < 0) {
  3691. if (x + intel_crtc->cursor_width < 0)
  3692. base = 0;
  3693. pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
  3694. x = -x;
  3695. }
  3696. pos |= x << CURSOR_X_SHIFT;
  3697. if (y < 0) {
  3698. if (y + intel_crtc->cursor_height < 0)
  3699. base = 0;
  3700. pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
  3701. y = -y;
  3702. }
  3703. pos |= y << CURSOR_Y_SHIFT;
  3704. visible = base != 0;
  3705. if (!visible && !intel_crtc->cursor_visible)
  3706. return;
  3707. I915_WRITE(pipe == 0 ? CURAPOS : CURBPOS, pos);
  3708. if (IS_845G(dev) || IS_I865G(dev))
  3709. i845_update_cursor(crtc, base);
  3710. else
  3711. i9xx_update_cursor(crtc, base);
  3712. if (visible)
  3713. intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
  3714. }
  3715. static int intel_crtc_cursor_set(struct drm_crtc *crtc,
  3716. struct drm_file *file_priv,
  3717. uint32_t handle,
  3718. uint32_t width, uint32_t height)
  3719. {
  3720. struct drm_device *dev = crtc->dev;
  3721. struct drm_i915_private *dev_priv = dev->dev_private;
  3722. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3723. struct drm_gem_object *bo;
  3724. struct drm_i915_gem_object *obj_priv;
  3725. uint32_t addr;
  3726. int ret;
  3727. DRM_DEBUG_KMS("\n");
  3728. /* if we want to turn off the cursor ignore width and height */
  3729. if (!handle) {
  3730. DRM_DEBUG_KMS("cursor off\n");
  3731. addr = 0;
  3732. bo = NULL;
  3733. mutex_lock(&dev->struct_mutex);
  3734. goto finish;
  3735. }
  3736. /* Currently we only support 64x64 cursors */
  3737. if (width != 64 || height != 64) {
  3738. DRM_ERROR("we currently only support 64x64 cursors\n");
  3739. return -EINVAL;
  3740. }
  3741. bo = drm_gem_object_lookup(dev, file_priv, handle);
  3742. if (!bo)
  3743. return -ENOENT;
  3744. obj_priv = to_intel_bo(bo);
  3745. if (bo->size < width * height * 4) {
  3746. DRM_ERROR("buffer is to small\n");
  3747. ret = -ENOMEM;
  3748. goto fail;
  3749. }
  3750. /* we only need to pin inside GTT if cursor is non-phy */
  3751. mutex_lock(&dev->struct_mutex);
  3752. if (!dev_priv->info->cursor_needs_physical) {
  3753. ret = i915_gem_object_pin(bo, PAGE_SIZE);
  3754. if (ret) {
  3755. DRM_ERROR("failed to pin cursor bo\n");
  3756. goto fail_locked;
  3757. }
  3758. ret = i915_gem_object_set_to_gtt_domain(bo, 0);
  3759. if (ret) {
  3760. DRM_ERROR("failed to move cursor bo into the GTT\n");
  3761. goto fail_unpin;
  3762. }
  3763. addr = obj_priv->gtt_offset;
  3764. } else {
  3765. int align = IS_I830(dev) ? 16 * 1024 : 256;
  3766. ret = i915_gem_attach_phys_object(dev, bo,
  3767. (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
  3768. align);
  3769. if (ret) {
  3770. DRM_ERROR("failed to attach phys object\n");
  3771. goto fail_locked;
  3772. }
  3773. addr = obj_priv->phys_obj->handle->busaddr;
  3774. }
  3775. if (!IS_I9XX(dev))
  3776. I915_WRITE(CURSIZE, (height << 12) | width);
  3777. finish:
  3778. if (intel_crtc->cursor_bo) {
  3779. if (dev_priv->info->cursor_needs_physical) {
  3780. if (intel_crtc->cursor_bo != bo)
  3781. i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
  3782. } else
  3783. i915_gem_object_unpin(intel_crtc->cursor_bo);
  3784. drm_gem_object_unreference(intel_crtc->cursor_bo);
  3785. }
  3786. mutex_unlock(&dev->struct_mutex);
  3787. intel_crtc->cursor_addr = addr;
  3788. intel_crtc->cursor_bo = bo;
  3789. intel_crtc->cursor_width = width;
  3790. intel_crtc->cursor_height = height;
  3791. intel_crtc_update_cursor(crtc);
  3792. return 0;
  3793. fail_unpin:
  3794. i915_gem_object_unpin(bo);
  3795. fail_locked:
  3796. mutex_unlock(&dev->struct_mutex);
  3797. fail:
  3798. drm_gem_object_unreference_unlocked(bo);
  3799. return ret;
  3800. }
  3801. static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
  3802. {
  3803. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3804. intel_crtc->cursor_x = x;
  3805. intel_crtc->cursor_y = y;
  3806. intel_crtc_update_cursor(crtc);
  3807. return 0;
  3808. }
  3809. /** Sets the color ramps on behalf of RandR */
  3810. void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
  3811. u16 blue, int regno)
  3812. {
  3813. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3814. intel_crtc->lut_r[regno] = red >> 8;
  3815. intel_crtc->lut_g[regno] = green >> 8;
  3816. intel_crtc->lut_b[regno] = blue >> 8;
  3817. }
  3818. void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
  3819. u16 *blue, int regno)
  3820. {
  3821. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3822. *red = intel_crtc->lut_r[regno] << 8;
  3823. *green = intel_crtc->lut_g[regno] << 8;
  3824. *blue = intel_crtc->lut_b[regno] << 8;
  3825. }
  3826. static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  3827. u16 *blue, uint32_t start, uint32_t size)
  3828. {
  3829. int end = (start + size > 256) ? 256 : start + size, i;
  3830. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3831. for (i = start; i < end; i++) {
  3832. intel_crtc->lut_r[i] = red[i] >> 8;
  3833. intel_crtc->lut_g[i] = green[i] >> 8;
  3834. intel_crtc->lut_b[i] = blue[i] >> 8;
  3835. }
  3836. intel_crtc_load_lut(crtc);
  3837. }
  3838. /**
  3839. * Get a pipe with a simple mode set on it for doing load-based monitor
  3840. * detection.
  3841. *
  3842. * It will be up to the load-detect code to adjust the pipe as appropriate for
  3843. * its requirements. The pipe will be connected to no other encoders.
  3844. *
  3845. * Currently this code will only succeed if there is a pipe with no encoders
  3846. * configured for it. In the future, it could choose to temporarily disable
  3847. * some outputs to free up a pipe for its use.
  3848. *
  3849. * \return crtc, or NULL if no pipes are available.
  3850. */
  3851. /* VESA 640x480x72Hz mode to set on the pipe */
  3852. static struct drm_display_mode load_detect_mode = {
  3853. DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
  3854. 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  3855. };
  3856. struct drm_crtc *intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
  3857. struct drm_connector *connector,
  3858. struct drm_display_mode *mode,
  3859. int *dpms_mode)
  3860. {
  3861. struct intel_crtc *intel_crtc;
  3862. struct drm_crtc *possible_crtc;
  3863. struct drm_crtc *supported_crtc =NULL;
  3864. struct drm_encoder *encoder = &intel_encoder->enc;
  3865. struct drm_crtc *crtc = NULL;
  3866. struct drm_device *dev = encoder->dev;
  3867. struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
  3868. struct drm_crtc_helper_funcs *crtc_funcs;
  3869. int i = -1;
  3870. /*
  3871. * Algorithm gets a little messy:
  3872. * - if the connector already has an assigned crtc, use it (but make
  3873. * sure it's on first)
  3874. * - try to find the first unused crtc that can drive this connector,
  3875. * and use that if we find one
  3876. * - if there are no unused crtcs available, try to use the first
  3877. * one we found that supports the connector
  3878. */
  3879. /* See if we already have a CRTC for this connector */
  3880. if (encoder->crtc) {
  3881. crtc = encoder->crtc;
  3882. /* Make sure the crtc and connector are running */
  3883. intel_crtc = to_intel_crtc(crtc);
  3884. *dpms_mode = intel_crtc->dpms_mode;
  3885. if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
  3886. crtc_funcs = crtc->helper_private;
  3887. crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
  3888. encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
  3889. }
  3890. return crtc;
  3891. }
  3892. /* Find an unused one (if possible) */
  3893. list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
  3894. i++;
  3895. if (!(encoder->possible_crtcs & (1 << i)))
  3896. continue;
  3897. if (!possible_crtc->enabled) {
  3898. crtc = possible_crtc;
  3899. break;
  3900. }
  3901. if (!supported_crtc)
  3902. supported_crtc = possible_crtc;
  3903. }
  3904. /*
  3905. * If we didn't find an unused CRTC, don't use any.
  3906. */
  3907. if (!crtc) {
  3908. return NULL;
  3909. }
  3910. encoder->crtc = crtc;
  3911. connector->encoder = encoder;
  3912. intel_encoder->load_detect_temp = true;
  3913. intel_crtc = to_intel_crtc(crtc);
  3914. *dpms_mode = intel_crtc->dpms_mode;
  3915. if (!crtc->enabled) {
  3916. if (!mode)
  3917. mode = &load_detect_mode;
  3918. drm_crtc_helper_set_mode(crtc, mode, 0, 0, crtc->fb);
  3919. } else {
  3920. if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
  3921. crtc_funcs = crtc->helper_private;
  3922. crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
  3923. }
  3924. /* Add this connector to the crtc */
  3925. encoder_funcs->mode_set(encoder, &crtc->mode, &crtc->mode);
  3926. encoder_funcs->commit(encoder);
  3927. }
  3928. /* let the connector get through one full cycle before testing */
  3929. intel_wait_for_vblank(dev, intel_crtc->pipe);
  3930. return crtc;
  3931. }
  3932. void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
  3933. struct drm_connector *connector, int dpms_mode)
  3934. {
  3935. struct drm_encoder *encoder = &intel_encoder->enc;
  3936. struct drm_device *dev = encoder->dev;
  3937. struct drm_crtc *crtc = encoder->crtc;
  3938. struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
  3939. struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
  3940. if (intel_encoder->load_detect_temp) {
  3941. encoder->crtc = NULL;
  3942. connector->encoder = NULL;
  3943. intel_encoder->load_detect_temp = false;
  3944. crtc->enabled = drm_helper_crtc_in_use(crtc);
  3945. drm_helper_disable_unused_functions(dev);
  3946. }
  3947. /* Switch crtc and encoder back off if necessary */
  3948. if (crtc->enabled && dpms_mode != DRM_MODE_DPMS_ON) {
  3949. if (encoder->crtc == crtc)
  3950. encoder_funcs->dpms(encoder, dpms_mode);
  3951. crtc_funcs->dpms(crtc, dpms_mode);
  3952. }
  3953. }
  3954. /* Returns the clock of the currently programmed mode of the given pipe. */
  3955. static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
  3956. {
  3957. struct drm_i915_private *dev_priv = dev->dev_private;
  3958. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3959. int pipe = intel_crtc->pipe;
  3960. u32 dpll = I915_READ((pipe == 0) ? DPLL_A : DPLL_B);
  3961. u32 fp;
  3962. intel_clock_t clock;
  3963. if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
  3964. fp = I915_READ((pipe == 0) ? FPA0 : FPB0);
  3965. else
  3966. fp = I915_READ((pipe == 0) ? FPA1 : FPB1);
  3967. clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
  3968. if (IS_PINEVIEW(dev)) {
  3969. clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
  3970. clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
  3971. } else {
  3972. clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
  3973. clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
  3974. }
  3975. if (IS_I9XX(dev)) {
  3976. if (IS_PINEVIEW(dev))
  3977. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
  3978. DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
  3979. else
  3980. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
  3981. DPLL_FPA01_P1_POST_DIV_SHIFT);
  3982. switch (dpll & DPLL_MODE_MASK) {
  3983. case DPLLB_MODE_DAC_SERIAL:
  3984. clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
  3985. 5 : 10;
  3986. break;
  3987. case DPLLB_MODE_LVDS:
  3988. clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
  3989. 7 : 14;
  3990. break;
  3991. default:
  3992. DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
  3993. "mode\n", (int)(dpll & DPLL_MODE_MASK));
  3994. return 0;
  3995. }
  3996. /* XXX: Handle the 100Mhz refclk */
  3997. intel_clock(dev, 96000, &clock);
  3998. } else {
  3999. bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
  4000. if (is_lvds) {
  4001. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
  4002. DPLL_FPA01_P1_POST_DIV_SHIFT);
  4003. clock.p2 = 14;
  4004. if ((dpll & PLL_REF_INPUT_MASK) ==
  4005. PLLB_REF_INPUT_SPREADSPECTRUMIN) {
  4006. /* XXX: might not be 66MHz */
  4007. intel_clock(dev, 66000, &clock);
  4008. } else
  4009. intel_clock(dev, 48000, &clock);
  4010. } else {
  4011. if (dpll & PLL_P1_DIVIDE_BY_TWO)
  4012. clock.p1 = 2;
  4013. else {
  4014. clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
  4015. DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
  4016. }
  4017. if (dpll & PLL_P2_DIVIDE_BY_4)
  4018. clock.p2 = 4;
  4019. else
  4020. clock.p2 = 2;
  4021. intel_clock(dev, 48000, &clock);
  4022. }
  4023. }
  4024. /* XXX: It would be nice to validate the clocks, but we can't reuse
  4025. * i830PllIsValid() because it relies on the xf86_config connector
  4026. * configuration being accurate, which it isn't necessarily.
  4027. */
  4028. return clock.dot;
  4029. }
  4030. /** Returns the currently programmed mode of the given pipe. */
  4031. struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
  4032. struct drm_crtc *crtc)
  4033. {
  4034. struct drm_i915_private *dev_priv = dev->dev_private;
  4035. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4036. int pipe = intel_crtc->pipe;
  4037. struct drm_display_mode *mode;
  4038. int htot = I915_READ((pipe == 0) ? HTOTAL_A : HTOTAL_B);
  4039. int hsync = I915_READ((pipe == 0) ? HSYNC_A : HSYNC_B);
  4040. int vtot = I915_READ((pipe == 0) ? VTOTAL_A : VTOTAL_B);
  4041. int vsync = I915_READ((pipe == 0) ? VSYNC_A : VSYNC_B);
  4042. mode = kzalloc(sizeof(*mode), GFP_KERNEL);
  4043. if (!mode)
  4044. return NULL;
  4045. mode->clock = intel_crtc_clock_get(dev, crtc);
  4046. mode->hdisplay = (htot & 0xffff) + 1;
  4047. mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
  4048. mode->hsync_start = (hsync & 0xffff) + 1;
  4049. mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
  4050. mode->vdisplay = (vtot & 0xffff) + 1;
  4051. mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
  4052. mode->vsync_start = (vsync & 0xffff) + 1;
  4053. mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
  4054. drm_mode_set_name(mode);
  4055. drm_mode_set_crtcinfo(mode, 0);
  4056. return mode;
  4057. }
  4058. #define GPU_IDLE_TIMEOUT 500 /* ms */
  4059. /* When this timer fires, we've been idle for awhile */
  4060. static void intel_gpu_idle_timer(unsigned long arg)
  4061. {
  4062. struct drm_device *dev = (struct drm_device *)arg;
  4063. drm_i915_private_t *dev_priv = dev->dev_private;
  4064. DRM_DEBUG_DRIVER("idle timer fired, downclocking\n");
  4065. dev_priv->busy = false;
  4066. queue_work(dev_priv->wq, &dev_priv->idle_work);
  4067. }
  4068. #define CRTC_IDLE_TIMEOUT 1000 /* ms */
  4069. static void intel_crtc_idle_timer(unsigned long arg)
  4070. {
  4071. struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
  4072. struct drm_crtc *crtc = &intel_crtc->base;
  4073. drm_i915_private_t *dev_priv = crtc->dev->dev_private;
  4074. DRM_DEBUG_DRIVER("idle timer fired, downclocking\n");
  4075. intel_crtc->busy = false;
  4076. queue_work(dev_priv->wq, &dev_priv->idle_work);
  4077. }
  4078. static void intel_increase_pllclock(struct drm_crtc *crtc, bool schedule)
  4079. {
  4080. struct drm_device *dev = crtc->dev;
  4081. drm_i915_private_t *dev_priv = dev->dev_private;
  4082. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4083. int pipe = intel_crtc->pipe;
  4084. int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
  4085. int dpll = I915_READ(dpll_reg);
  4086. if (HAS_PCH_SPLIT(dev))
  4087. return;
  4088. if (!dev_priv->lvds_downclock_avail)
  4089. return;
  4090. if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
  4091. DRM_DEBUG_DRIVER("upclocking LVDS\n");
  4092. /* Unlock panel regs */
  4093. I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
  4094. PANEL_UNLOCK_REGS);
  4095. dpll &= ~DISPLAY_RATE_SELECT_FPA1;
  4096. I915_WRITE(dpll_reg, dpll);
  4097. dpll = I915_READ(dpll_reg);
  4098. intel_wait_for_vblank(dev, pipe);
  4099. dpll = I915_READ(dpll_reg);
  4100. if (dpll & DISPLAY_RATE_SELECT_FPA1)
  4101. DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
  4102. /* ...and lock them again */
  4103. I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
  4104. }
  4105. /* Schedule downclock */
  4106. if (schedule)
  4107. mod_timer(&intel_crtc->idle_timer, jiffies +
  4108. msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
  4109. }
  4110. static void intel_decrease_pllclock(struct drm_crtc *crtc)
  4111. {
  4112. struct drm_device *dev = crtc->dev;
  4113. drm_i915_private_t *dev_priv = dev->dev_private;
  4114. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4115. int pipe = intel_crtc->pipe;
  4116. int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
  4117. int dpll = I915_READ(dpll_reg);
  4118. if (HAS_PCH_SPLIT(dev))
  4119. return;
  4120. if (!dev_priv->lvds_downclock_avail)
  4121. return;
  4122. /*
  4123. * Since this is called by a timer, we should never get here in
  4124. * the manual case.
  4125. */
  4126. if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
  4127. DRM_DEBUG_DRIVER("downclocking LVDS\n");
  4128. /* Unlock panel regs */
  4129. I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
  4130. PANEL_UNLOCK_REGS);
  4131. dpll |= DISPLAY_RATE_SELECT_FPA1;
  4132. I915_WRITE(dpll_reg, dpll);
  4133. dpll = I915_READ(dpll_reg);
  4134. intel_wait_for_vblank(dev, pipe);
  4135. dpll = I915_READ(dpll_reg);
  4136. if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
  4137. DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
  4138. /* ...and lock them again */
  4139. I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
  4140. }
  4141. }
  4142. /**
  4143. * intel_idle_update - adjust clocks for idleness
  4144. * @work: work struct
  4145. *
  4146. * Either the GPU or display (or both) went idle. Check the busy status
  4147. * here and adjust the CRTC and GPU clocks as necessary.
  4148. */
  4149. static void intel_idle_update(struct work_struct *work)
  4150. {
  4151. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  4152. idle_work);
  4153. struct drm_device *dev = dev_priv->dev;
  4154. struct drm_crtc *crtc;
  4155. struct intel_crtc *intel_crtc;
  4156. int enabled = 0;
  4157. if (!i915_powersave)
  4158. return;
  4159. mutex_lock(&dev->struct_mutex);
  4160. i915_update_gfx_val(dev_priv);
  4161. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  4162. /* Skip inactive CRTCs */
  4163. if (!crtc->fb)
  4164. continue;
  4165. enabled++;
  4166. intel_crtc = to_intel_crtc(crtc);
  4167. if (!intel_crtc->busy)
  4168. intel_decrease_pllclock(crtc);
  4169. }
  4170. if ((enabled == 1) && (IS_I945G(dev) || IS_I945GM(dev))) {
  4171. DRM_DEBUG_DRIVER("enable memory self refresh on 945\n");
  4172. I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
  4173. }
  4174. mutex_unlock(&dev->struct_mutex);
  4175. }
  4176. /**
  4177. * intel_mark_busy - mark the GPU and possibly the display busy
  4178. * @dev: drm device
  4179. * @obj: object we're operating on
  4180. *
  4181. * Callers can use this function to indicate that the GPU is busy processing
  4182. * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
  4183. * buffer), we'll also mark the display as busy, so we know to increase its
  4184. * clock frequency.
  4185. */
  4186. void intel_mark_busy(struct drm_device *dev, struct drm_gem_object *obj)
  4187. {
  4188. drm_i915_private_t *dev_priv = dev->dev_private;
  4189. struct drm_crtc *crtc = NULL;
  4190. struct intel_framebuffer *intel_fb;
  4191. struct intel_crtc *intel_crtc;
  4192. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  4193. return;
  4194. if (!dev_priv->busy) {
  4195. if (IS_I945G(dev) || IS_I945GM(dev)) {
  4196. u32 fw_blc_self;
  4197. DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
  4198. fw_blc_self = I915_READ(FW_BLC_SELF);
  4199. fw_blc_self &= ~FW_BLC_SELF_EN;
  4200. I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
  4201. }
  4202. dev_priv->busy = true;
  4203. } else
  4204. mod_timer(&dev_priv->idle_timer, jiffies +
  4205. msecs_to_jiffies(GPU_IDLE_TIMEOUT));
  4206. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  4207. if (!crtc->fb)
  4208. continue;
  4209. intel_crtc = to_intel_crtc(crtc);
  4210. intel_fb = to_intel_framebuffer(crtc->fb);
  4211. if (intel_fb->obj == obj) {
  4212. if (!intel_crtc->busy) {
  4213. if (IS_I945G(dev) || IS_I945GM(dev)) {
  4214. u32 fw_blc_self;
  4215. DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
  4216. fw_blc_self = I915_READ(FW_BLC_SELF);
  4217. fw_blc_self &= ~FW_BLC_SELF_EN;
  4218. I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
  4219. }
  4220. /* Non-busy -> busy, upclock */
  4221. intel_increase_pllclock(crtc, true);
  4222. intel_crtc->busy = true;
  4223. } else {
  4224. /* Busy -> busy, put off timer */
  4225. mod_timer(&intel_crtc->idle_timer, jiffies +
  4226. msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
  4227. }
  4228. }
  4229. }
  4230. }
  4231. static void intel_crtc_destroy(struct drm_crtc *crtc)
  4232. {
  4233. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4234. drm_crtc_cleanup(crtc);
  4235. kfree(intel_crtc);
  4236. }
  4237. static void intel_unpin_work_fn(struct work_struct *__work)
  4238. {
  4239. struct intel_unpin_work *work =
  4240. container_of(__work, struct intel_unpin_work, work);
  4241. mutex_lock(&work->dev->struct_mutex);
  4242. i915_gem_object_unpin(work->old_fb_obj);
  4243. drm_gem_object_unreference(work->pending_flip_obj);
  4244. drm_gem_object_unreference(work->old_fb_obj);
  4245. mutex_unlock(&work->dev->struct_mutex);
  4246. kfree(work);
  4247. }
  4248. static void do_intel_finish_page_flip(struct drm_device *dev,
  4249. struct drm_crtc *crtc)
  4250. {
  4251. drm_i915_private_t *dev_priv = dev->dev_private;
  4252. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4253. struct intel_unpin_work *work;
  4254. struct drm_i915_gem_object *obj_priv;
  4255. struct drm_pending_vblank_event *e;
  4256. struct timeval now;
  4257. unsigned long flags;
  4258. /* Ignore early vblank irqs */
  4259. if (intel_crtc == NULL)
  4260. return;
  4261. spin_lock_irqsave(&dev->event_lock, flags);
  4262. work = intel_crtc->unpin_work;
  4263. if (work == NULL || !work->pending) {
  4264. spin_unlock_irqrestore(&dev->event_lock, flags);
  4265. return;
  4266. }
  4267. intel_crtc->unpin_work = NULL;
  4268. drm_vblank_put(dev, intel_crtc->pipe);
  4269. if (work->event) {
  4270. e = work->event;
  4271. do_gettimeofday(&now);
  4272. e->event.sequence = drm_vblank_count(dev, intel_crtc->pipe);
  4273. e->event.tv_sec = now.tv_sec;
  4274. e->event.tv_usec = now.tv_usec;
  4275. list_add_tail(&e->base.link,
  4276. &e->base.file_priv->event_list);
  4277. wake_up_interruptible(&e->base.file_priv->event_wait);
  4278. }
  4279. spin_unlock_irqrestore(&dev->event_lock, flags);
  4280. obj_priv = to_intel_bo(work->pending_flip_obj);
  4281. /* Initial scanout buffer will have a 0 pending flip count */
  4282. if ((atomic_read(&obj_priv->pending_flip) == 0) ||
  4283. atomic_dec_and_test(&obj_priv->pending_flip))
  4284. DRM_WAKEUP(&dev_priv->pending_flip_queue);
  4285. schedule_work(&work->work);
  4286. trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
  4287. }
  4288. void intel_finish_page_flip(struct drm_device *dev, int pipe)
  4289. {
  4290. drm_i915_private_t *dev_priv = dev->dev_private;
  4291. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  4292. do_intel_finish_page_flip(dev, crtc);
  4293. }
  4294. void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
  4295. {
  4296. drm_i915_private_t *dev_priv = dev->dev_private;
  4297. struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
  4298. do_intel_finish_page_flip(dev, crtc);
  4299. }
  4300. void intel_prepare_page_flip(struct drm_device *dev, int plane)
  4301. {
  4302. drm_i915_private_t *dev_priv = dev->dev_private;
  4303. struct intel_crtc *intel_crtc =
  4304. to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
  4305. unsigned long flags;
  4306. spin_lock_irqsave(&dev->event_lock, flags);
  4307. if (intel_crtc->unpin_work) {
  4308. if ((++intel_crtc->unpin_work->pending) > 1)
  4309. DRM_ERROR("Prepared flip multiple times\n");
  4310. } else {
  4311. DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
  4312. }
  4313. spin_unlock_irqrestore(&dev->event_lock, flags);
  4314. }
  4315. static int intel_crtc_page_flip(struct drm_crtc *crtc,
  4316. struct drm_framebuffer *fb,
  4317. struct drm_pending_vblank_event *event)
  4318. {
  4319. struct drm_device *dev = crtc->dev;
  4320. struct drm_i915_private *dev_priv = dev->dev_private;
  4321. struct intel_framebuffer *intel_fb;
  4322. struct drm_i915_gem_object *obj_priv;
  4323. struct drm_gem_object *obj;
  4324. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4325. struct intel_unpin_work *work;
  4326. unsigned long flags, offset;
  4327. int pipe = intel_crtc->pipe;
  4328. u32 pf, pipesrc;
  4329. int ret;
  4330. work = kzalloc(sizeof *work, GFP_KERNEL);
  4331. if (work == NULL)
  4332. return -ENOMEM;
  4333. work->event = event;
  4334. work->dev = crtc->dev;
  4335. intel_fb = to_intel_framebuffer(crtc->fb);
  4336. work->old_fb_obj = intel_fb->obj;
  4337. INIT_WORK(&work->work, intel_unpin_work_fn);
  4338. /* We borrow the event spin lock for protecting unpin_work */
  4339. spin_lock_irqsave(&dev->event_lock, flags);
  4340. if (intel_crtc->unpin_work) {
  4341. spin_unlock_irqrestore(&dev->event_lock, flags);
  4342. kfree(work);
  4343. DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
  4344. return -EBUSY;
  4345. }
  4346. intel_crtc->unpin_work = work;
  4347. spin_unlock_irqrestore(&dev->event_lock, flags);
  4348. intel_fb = to_intel_framebuffer(fb);
  4349. obj = intel_fb->obj;
  4350. mutex_lock(&dev->struct_mutex);
  4351. ret = intel_pin_and_fence_fb_obj(dev, obj);
  4352. if (ret)
  4353. goto cleanup_work;
  4354. /* Reference the objects for the scheduled work. */
  4355. drm_gem_object_reference(work->old_fb_obj);
  4356. drm_gem_object_reference(obj);
  4357. crtc->fb = fb;
  4358. ret = i915_gem_object_flush_write_domain(obj);
  4359. if (ret)
  4360. goto cleanup_objs;
  4361. ret = drm_vblank_get(dev, intel_crtc->pipe);
  4362. if (ret)
  4363. goto cleanup_objs;
  4364. obj_priv = to_intel_bo(obj);
  4365. atomic_inc(&obj_priv->pending_flip);
  4366. work->pending_flip_obj = obj;
  4367. if (IS_GEN3(dev) || IS_GEN2(dev)) {
  4368. u32 flip_mask;
  4369. if (intel_crtc->plane)
  4370. flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
  4371. else
  4372. flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
  4373. BEGIN_LP_RING(2);
  4374. OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
  4375. OUT_RING(0);
  4376. ADVANCE_LP_RING();
  4377. }
  4378. work->enable_stall_check = true;
  4379. /* Offset into the new buffer for cases of shared fbs between CRTCs */
  4380. offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
  4381. BEGIN_LP_RING(4);
  4382. switch(INTEL_INFO(dev)->gen) {
  4383. case 2:
  4384. OUT_RING(MI_DISPLAY_FLIP |
  4385. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  4386. OUT_RING(fb->pitch);
  4387. OUT_RING(obj_priv->gtt_offset + offset);
  4388. OUT_RING(MI_NOOP);
  4389. break;
  4390. case 3:
  4391. OUT_RING(MI_DISPLAY_FLIP_I915 |
  4392. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  4393. OUT_RING(fb->pitch);
  4394. OUT_RING(obj_priv->gtt_offset + offset);
  4395. OUT_RING(MI_NOOP);
  4396. break;
  4397. case 4:
  4398. case 5:
  4399. /* i965+ uses the linear or tiled offsets from the
  4400. * Display Registers (which do not change across a page-flip)
  4401. * so we need only reprogram the base address.
  4402. */
  4403. OUT_RING(MI_DISPLAY_FLIP |
  4404. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  4405. OUT_RING(fb->pitch);
  4406. OUT_RING(obj_priv->gtt_offset | obj_priv->tiling_mode);
  4407. /* XXX Enabling the panel-fitter across page-flip is so far
  4408. * untested on non-native modes, so ignore it for now.
  4409. * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
  4410. */
  4411. pf = 0;
  4412. pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
  4413. OUT_RING(pf | pipesrc);
  4414. break;
  4415. case 6:
  4416. OUT_RING(MI_DISPLAY_FLIP |
  4417. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  4418. OUT_RING(fb->pitch | obj_priv->tiling_mode);
  4419. OUT_RING(obj_priv->gtt_offset);
  4420. pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
  4421. pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
  4422. OUT_RING(pf | pipesrc);
  4423. break;
  4424. }
  4425. ADVANCE_LP_RING();
  4426. mutex_unlock(&dev->struct_mutex);
  4427. trace_i915_flip_request(intel_crtc->plane, obj);
  4428. return 0;
  4429. cleanup_objs:
  4430. drm_gem_object_unreference(work->old_fb_obj);
  4431. drm_gem_object_unreference(obj);
  4432. cleanup_work:
  4433. mutex_unlock(&dev->struct_mutex);
  4434. spin_lock_irqsave(&dev->event_lock, flags);
  4435. intel_crtc->unpin_work = NULL;
  4436. spin_unlock_irqrestore(&dev->event_lock, flags);
  4437. kfree(work);
  4438. return ret;
  4439. }
  4440. static const struct drm_crtc_helper_funcs intel_helper_funcs = {
  4441. .dpms = intel_crtc_dpms,
  4442. .mode_fixup = intel_crtc_mode_fixup,
  4443. .mode_set = intel_crtc_mode_set,
  4444. .mode_set_base = intel_pipe_set_base,
  4445. .mode_set_base_atomic = intel_pipe_set_base_atomic,
  4446. .prepare = intel_crtc_prepare,
  4447. .commit = intel_crtc_commit,
  4448. .load_lut = intel_crtc_load_lut,
  4449. };
  4450. static const struct drm_crtc_funcs intel_crtc_funcs = {
  4451. .cursor_set = intel_crtc_cursor_set,
  4452. .cursor_move = intel_crtc_cursor_move,
  4453. .gamma_set = intel_crtc_gamma_set,
  4454. .set_config = drm_crtc_helper_set_config,
  4455. .destroy = intel_crtc_destroy,
  4456. .page_flip = intel_crtc_page_flip,
  4457. };
  4458. static void intel_crtc_init(struct drm_device *dev, int pipe)
  4459. {
  4460. drm_i915_private_t *dev_priv = dev->dev_private;
  4461. struct intel_crtc *intel_crtc;
  4462. int i;
  4463. intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  4464. if (intel_crtc == NULL)
  4465. return;
  4466. drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
  4467. drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
  4468. intel_crtc->pipe = pipe;
  4469. intel_crtc->plane = pipe;
  4470. for (i = 0; i < 256; i++) {
  4471. intel_crtc->lut_r[i] = i;
  4472. intel_crtc->lut_g[i] = i;
  4473. intel_crtc->lut_b[i] = i;
  4474. }
  4475. /* Swap pipes & planes for FBC on pre-965 */
  4476. intel_crtc->pipe = pipe;
  4477. intel_crtc->plane = pipe;
  4478. if (IS_MOBILE(dev) && (IS_I9XX(dev) && !IS_I965G(dev))) {
  4479. DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
  4480. intel_crtc->plane = ((pipe == 0) ? 1 : 0);
  4481. }
  4482. BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
  4483. dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
  4484. dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
  4485. dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
  4486. intel_crtc->cursor_addr = 0;
  4487. intel_crtc->dpms_mode = -1;
  4488. drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
  4489. intel_crtc->busy = false;
  4490. setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
  4491. (unsigned long)intel_crtc);
  4492. }
  4493. int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
  4494. struct drm_file *file_priv)
  4495. {
  4496. drm_i915_private_t *dev_priv = dev->dev_private;
  4497. struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
  4498. struct drm_mode_object *drmmode_obj;
  4499. struct intel_crtc *crtc;
  4500. if (!dev_priv) {
  4501. DRM_ERROR("called with no initialization\n");
  4502. return -EINVAL;
  4503. }
  4504. drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
  4505. DRM_MODE_OBJECT_CRTC);
  4506. if (!drmmode_obj) {
  4507. DRM_ERROR("no such CRTC id\n");
  4508. return -EINVAL;
  4509. }
  4510. crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
  4511. pipe_from_crtc_id->pipe = crtc->pipe;
  4512. return 0;
  4513. }
  4514. struct drm_crtc *intel_get_crtc_from_pipe(struct drm_device *dev, int pipe)
  4515. {
  4516. struct drm_crtc *crtc = NULL;
  4517. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  4518. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4519. if (intel_crtc->pipe == pipe)
  4520. break;
  4521. }
  4522. return crtc;
  4523. }
  4524. static int intel_encoder_clones(struct drm_device *dev, int type_mask)
  4525. {
  4526. int index_mask = 0;
  4527. struct drm_encoder *encoder;
  4528. int entry = 0;
  4529. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  4530. struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
  4531. if (type_mask & intel_encoder->clone_mask)
  4532. index_mask |= (1 << entry);
  4533. entry++;
  4534. }
  4535. return index_mask;
  4536. }
  4537. static void intel_setup_outputs(struct drm_device *dev)
  4538. {
  4539. struct drm_i915_private *dev_priv = dev->dev_private;
  4540. struct drm_encoder *encoder;
  4541. bool dpd_is_edp = false;
  4542. if (IS_MOBILE(dev) && !IS_I830(dev))
  4543. intel_lvds_init(dev);
  4544. if (HAS_PCH_SPLIT(dev)) {
  4545. dpd_is_edp = intel_dpd_is_edp(dev);
  4546. if (IS_MOBILE(dev) && (I915_READ(DP_A) & DP_DETECTED))
  4547. intel_dp_init(dev, DP_A);
  4548. if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
  4549. intel_dp_init(dev, PCH_DP_D);
  4550. }
  4551. intel_crt_init(dev);
  4552. if (HAS_PCH_SPLIT(dev)) {
  4553. int found;
  4554. if (I915_READ(HDMIB) & PORT_DETECTED) {
  4555. /* PCH SDVOB multiplex with HDMIB */
  4556. found = intel_sdvo_init(dev, PCH_SDVOB);
  4557. if (!found)
  4558. intel_hdmi_init(dev, HDMIB);
  4559. if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
  4560. intel_dp_init(dev, PCH_DP_B);
  4561. }
  4562. if (I915_READ(HDMIC) & PORT_DETECTED)
  4563. intel_hdmi_init(dev, HDMIC);
  4564. if (I915_READ(HDMID) & PORT_DETECTED)
  4565. intel_hdmi_init(dev, HDMID);
  4566. if (I915_READ(PCH_DP_C) & DP_DETECTED)
  4567. intel_dp_init(dev, PCH_DP_C);
  4568. if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
  4569. intel_dp_init(dev, PCH_DP_D);
  4570. } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
  4571. bool found = false;
  4572. if (I915_READ(SDVOB) & SDVO_DETECTED) {
  4573. DRM_DEBUG_KMS("probing SDVOB\n");
  4574. found = intel_sdvo_init(dev, SDVOB);
  4575. if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
  4576. DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
  4577. intel_hdmi_init(dev, SDVOB);
  4578. }
  4579. if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
  4580. DRM_DEBUG_KMS("probing DP_B\n");
  4581. intel_dp_init(dev, DP_B);
  4582. }
  4583. }
  4584. /* Before G4X SDVOC doesn't have its own detect register */
  4585. if (I915_READ(SDVOB) & SDVO_DETECTED) {
  4586. DRM_DEBUG_KMS("probing SDVOC\n");
  4587. found = intel_sdvo_init(dev, SDVOC);
  4588. }
  4589. if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
  4590. if (SUPPORTS_INTEGRATED_HDMI(dev)) {
  4591. DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
  4592. intel_hdmi_init(dev, SDVOC);
  4593. }
  4594. if (SUPPORTS_INTEGRATED_DP(dev)) {
  4595. DRM_DEBUG_KMS("probing DP_C\n");
  4596. intel_dp_init(dev, DP_C);
  4597. }
  4598. }
  4599. if (SUPPORTS_INTEGRATED_DP(dev) &&
  4600. (I915_READ(DP_D) & DP_DETECTED)) {
  4601. DRM_DEBUG_KMS("probing DP_D\n");
  4602. intel_dp_init(dev, DP_D);
  4603. }
  4604. } else if (IS_GEN2(dev))
  4605. intel_dvo_init(dev);
  4606. if (SUPPORTS_TV(dev))
  4607. intel_tv_init(dev);
  4608. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  4609. struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
  4610. encoder->possible_crtcs = intel_encoder->crtc_mask;
  4611. encoder->possible_clones = intel_encoder_clones(dev,
  4612. intel_encoder->clone_mask);
  4613. }
  4614. }
  4615. static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
  4616. {
  4617. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  4618. drm_framebuffer_cleanup(fb);
  4619. drm_gem_object_unreference_unlocked(intel_fb->obj);
  4620. kfree(intel_fb);
  4621. }
  4622. static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
  4623. struct drm_file *file_priv,
  4624. unsigned int *handle)
  4625. {
  4626. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  4627. struct drm_gem_object *object = intel_fb->obj;
  4628. return drm_gem_handle_create(file_priv, object, handle);
  4629. }
  4630. static const struct drm_framebuffer_funcs intel_fb_funcs = {
  4631. .destroy = intel_user_framebuffer_destroy,
  4632. .create_handle = intel_user_framebuffer_create_handle,
  4633. };
  4634. int intel_framebuffer_init(struct drm_device *dev,
  4635. struct intel_framebuffer *intel_fb,
  4636. struct drm_mode_fb_cmd *mode_cmd,
  4637. struct drm_gem_object *obj)
  4638. {
  4639. int ret;
  4640. ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
  4641. if (ret) {
  4642. DRM_ERROR("framebuffer init failed %d\n", ret);
  4643. return ret;
  4644. }
  4645. drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
  4646. intel_fb->obj = obj;
  4647. return 0;
  4648. }
  4649. static struct drm_framebuffer *
  4650. intel_user_framebuffer_create(struct drm_device *dev,
  4651. struct drm_file *filp,
  4652. struct drm_mode_fb_cmd *mode_cmd)
  4653. {
  4654. struct drm_gem_object *obj;
  4655. struct intel_framebuffer *intel_fb;
  4656. int ret;
  4657. obj = drm_gem_object_lookup(dev, filp, mode_cmd->handle);
  4658. if (!obj)
  4659. return ERR_PTR(-ENOENT);
  4660. intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
  4661. if (!intel_fb)
  4662. return ERR_PTR(-ENOMEM);
  4663. ret = intel_framebuffer_init(dev, intel_fb,
  4664. mode_cmd, obj);
  4665. if (ret) {
  4666. drm_gem_object_unreference_unlocked(obj);
  4667. kfree(intel_fb);
  4668. return ERR_PTR(ret);
  4669. }
  4670. return &intel_fb->base;
  4671. }
  4672. static const struct drm_mode_config_funcs intel_mode_funcs = {
  4673. .fb_create = intel_user_framebuffer_create,
  4674. .output_poll_changed = intel_fb_output_poll_changed,
  4675. };
  4676. static struct drm_gem_object *
  4677. intel_alloc_context_page(struct drm_device *dev)
  4678. {
  4679. struct drm_gem_object *ctx;
  4680. int ret;
  4681. ctx = i915_gem_alloc_object(dev, 4096);
  4682. if (!ctx) {
  4683. DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
  4684. return NULL;
  4685. }
  4686. mutex_lock(&dev->struct_mutex);
  4687. ret = i915_gem_object_pin(ctx, 4096);
  4688. if (ret) {
  4689. DRM_ERROR("failed to pin power context: %d\n", ret);
  4690. goto err_unref;
  4691. }
  4692. ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
  4693. if (ret) {
  4694. DRM_ERROR("failed to set-domain on power context: %d\n", ret);
  4695. goto err_unpin;
  4696. }
  4697. mutex_unlock(&dev->struct_mutex);
  4698. return ctx;
  4699. err_unpin:
  4700. i915_gem_object_unpin(ctx);
  4701. err_unref:
  4702. drm_gem_object_unreference(ctx);
  4703. mutex_unlock(&dev->struct_mutex);
  4704. return NULL;
  4705. }
  4706. bool ironlake_set_drps(struct drm_device *dev, u8 val)
  4707. {
  4708. struct drm_i915_private *dev_priv = dev->dev_private;
  4709. u16 rgvswctl;
  4710. rgvswctl = I915_READ16(MEMSWCTL);
  4711. if (rgvswctl & MEMCTL_CMD_STS) {
  4712. DRM_DEBUG("gpu busy, RCS change rejected\n");
  4713. return false; /* still busy with another command */
  4714. }
  4715. rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
  4716. (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
  4717. I915_WRITE16(MEMSWCTL, rgvswctl);
  4718. POSTING_READ16(MEMSWCTL);
  4719. rgvswctl |= MEMCTL_CMD_STS;
  4720. I915_WRITE16(MEMSWCTL, rgvswctl);
  4721. return true;
  4722. }
  4723. void ironlake_enable_drps(struct drm_device *dev)
  4724. {
  4725. struct drm_i915_private *dev_priv = dev->dev_private;
  4726. u32 rgvmodectl = I915_READ(MEMMODECTL);
  4727. u8 fmax, fmin, fstart, vstart;
  4728. /* 100ms RC evaluation intervals */
  4729. I915_WRITE(RCUPEI, 100000);
  4730. I915_WRITE(RCDNEI, 100000);
  4731. /* Set max/min thresholds to 90ms and 80ms respectively */
  4732. I915_WRITE(RCBMAXAVG, 90000);
  4733. I915_WRITE(RCBMINAVG, 80000);
  4734. I915_WRITE(MEMIHYST, 1);
  4735. /* Set up min, max, and cur for interrupt handling */
  4736. fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
  4737. fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
  4738. fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
  4739. MEMMODE_FSTART_SHIFT;
  4740. fstart = fmax;
  4741. vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
  4742. PXVFREQ_PX_SHIFT;
  4743. dev_priv->fmax = fstart; /* IPS callback will increase this */
  4744. dev_priv->fstart = fstart;
  4745. dev_priv->max_delay = fmax;
  4746. dev_priv->min_delay = fmin;
  4747. dev_priv->cur_delay = fstart;
  4748. DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n", fmax, fmin,
  4749. fstart);
  4750. I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
  4751. /*
  4752. * Interrupts will be enabled in ironlake_irq_postinstall
  4753. */
  4754. I915_WRITE(VIDSTART, vstart);
  4755. POSTING_READ(VIDSTART);
  4756. rgvmodectl |= MEMMODE_SWMODE_EN;
  4757. I915_WRITE(MEMMODECTL, rgvmodectl);
  4758. if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 1, 0))
  4759. DRM_ERROR("stuck trying to change perf mode\n");
  4760. msleep(1);
  4761. ironlake_set_drps(dev, fstart);
  4762. dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
  4763. I915_READ(0x112e0);
  4764. dev_priv->last_time1 = jiffies_to_msecs(jiffies);
  4765. dev_priv->last_count2 = I915_READ(0x112f4);
  4766. getrawmonotonic(&dev_priv->last_time2);
  4767. }
  4768. void ironlake_disable_drps(struct drm_device *dev)
  4769. {
  4770. struct drm_i915_private *dev_priv = dev->dev_private;
  4771. u16 rgvswctl = I915_READ16(MEMSWCTL);
  4772. /* Ack interrupts, disable EFC interrupt */
  4773. I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
  4774. I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
  4775. I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
  4776. I915_WRITE(DEIIR, DE_PCU_EVENT);
  4777. I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
  4778. /* Go back to the starting frequency */
  4779. ironlake_set_drps(dev, dev_priv->fstart);
  4780. msleep(1);
  4781. rgvswctl |= MEMCTL_CMD_STS;
  4782. I915_WRITE(MEMSWCTL, rgvswctl);
  4783. msleep(1);
  4784. }
  4785. static unsigned long intel_pxfreq(u32 vidfreq)
  4786. {
  4787. unsigned long freq;
  4788. int div = (vidfreq & 0x3f0000) >> 16;
  4789. int post = (vidfreq & 0x3000) >> 12;
  4790. int pre = (vidfreq & 0x7);
  4791. if (!pre)
  4792. return 0;
  4793. freq = ((div * 133333) / ((1<<post) * pre));
  4794. return freq;
  4795. }
  4796. void intel_init_emon(struct drm_device *dev)
  4797. {
  4798. struct drm_i915_private *dev_priv = dev->dev_private;
  4799. u32 lcfuse;
  4800. u8 pxw[16];
  4801. int i;
  4802. /* Disable to program */
  4803. I915_WRITE(ECR, 0);
  4804. POSTING_READ(ECR);
  4805. /* Program energy weights for various events */
  4806. I915_WRITE(SDEW, 0x15040d00);
  4807. I915_WRITE(CSIEW0, 0x007f0000);
  4808. I915_WRITE(CSIEW1, 0x1e220004);
  4809. I915_WRITE(CSIEW2, 0x04000004);
  4810. for (i = 0; i < 5; i++)
  4811. I915_WRITE(PEW + (i * 4), 0);
  4812. for (i = 0; i < 3; i++)
  4813. I915_WRITE(DEW + (i * 4), 0);
  4814. /* Program P-state weights to account for frequency power adjustment */
  4815. for (i = 0; i < 16; i++) {
  4816. u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
  4817. unsigned long freq = intel_pxfreq(pxvidfreq);
  4818. unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
  4819. PXVFREQ_PX_SHIFT;
  4820. unsigned long val;
  4821. val = vid * vid;
  4822. val *= (freq / 1000);
  4823. val *= 255;
  4824. val /= (127*127*900);
  4825. if (val > 0xff)
  4826. DRM_ERROR("bad pxval: %ld\n", val);
  4827. pxw[i] = val;
  4828. }
  4829. /* Render standby states get 0 weight */
  4830. pxw[14] = 0;
  4831. pxw[15] = 0;
  4832. for (i = 0; i < 4; i++) {
  4833. u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
  4834. (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
  4835. I915_WRITE(PXW + (i * 4), val);
  4836. }
  4837. /* Adjust magic regs to magic values (more experimental results) */
  4838. I915_WRITE(OGW0, 0);
  4839. I915_WRITE(OGW1, 0);
  4840. I915_WRITE(EG0, 0x00007f00);
  4841. I915_WRITE(EG1, 0x0000000e);
  4842. I915_WRITE(EG2, 0x000e0000);
  4843. I915_WRITE(EG3, 0x68000300);
  4844. I915_WRITE(EG4, 0x42000000);
  4845. I915_WRITE(EG5, 0x00140031);
  4846. I915_WRITE(EG6, 0);
  4847. I915_WRITE(EG7, 0);
  4848. for (i = 0; i < 8; i++)
  4849. I915_WRITE(PXWL + (i * 4), 0);
  4850. /* Enable PMON + select events */
  4851. I915_WRITE(ECR, 0x80000019);
  4852. lcfuse = I915_READ(LCFUSE02);
  4853. dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
  4854. }
  4855. void intel_init_clock_gating(struct drm_device *dev)
  4856. {
  4857. struct drm_i915_private *dev_priv = dev->dev_private;
  4858. /*
  4859. * Disable clock gating reported to work incorrectly according to the
  4860. * specs, but enable as much else as we can.
  4861. */
  4862. if (HAS_PCH_SPLIT(dev)) {
  4863. uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
  4864. if (IS_IRONLAKE(dev)) {
  4865. /* Required for FBC */
  4866. dspclk_gate |= DPFDUNIT_CLOCK_GATE_DISABLE;
  4867. /* Required for CxSR */
  4868. dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
  4869. I915_WRITE(PCH_3DCGDIS0,
  4870. MARIUNIT_CLOCK_GATE_DISABLE |
  4871. SVSMUNIT_CLOCK_GATE_DISABLE);
  4872. }
  4873. I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
  4874. /*
  4875. * According to the spec the following bits should be set in
  4876. * order to enable memory self-refresh
  4877. * The bit 22/21 of 0x42004
  4878. * The bit 5 of 0x42020
  4879. * The bit 15 of 0x45000
  4880. */
  4881. if (IS_IRONLAKE(dev)) {
  4882. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  4883. (I915_READ(ILK_DISPLAY_CHICKEN2) |
  4884. ILK_DPARB_GATE | ILK_VSDPFD_FULL));
  4885. I915_WRITE(ILK_DSPCLK_GATE,
  4886. (I915_READ(ILK_DSPCLK_GATE) |
  4887. ILK_DPARB_CLK_GATE));
  4888. I915_WRITE(DISP_ARB_CTL,
  4889. (I915_READ(DISP_ARB_CTL) |
  4890. DISP_FBC_WM_DIS));
  4891. }
  4892. /*
  4893. * Based on the document from hardware guys the following bits
  4894. * should be set unconditionally in order to enable FBC.
  4895. * The bit 22 of 0x42000
  4896. * The bit 22 of 0x42004
  4897. * The bit 7,8,9 of 0x42020.
  4898. */
  4899. if (IS_IRONLAKE_M(dev)) {
  4900. I915_WRITE(ILK_DISPLAY_CHICKEN1,
  4901. I915_READ(ILK_DISPLAY_CHICKEN1) |
  4902. ILK_FBCQ_DIS);
  4903. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  4904. I915_READ(ILK_DISPLAY_CHICKEN2) |
  4905. ILK_DPARB_GATE);
  4906. I915_WRITE(ILK_DSPCLK_GATE,
  4907. I915_READ(ILK_DSPCLK_GATE) |
  4908. ILK_DPFC_DIS1 |
  4909. ILK_DPFC_DIS2 |
  4910. ILK_CLK_FBC);
  4911. }
  4912. if (IS_GEN6(dev))
  4913. return;
  4914. } else if (IS_G4X(dev)) {
  4915. uint32_t dspclk_gate;
  4916. I915_WRITE(RENCLK_GATE_D1, 0);
  4917. I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
  4918. GS_UNIT_CLOCK_GATE_DISABLE |
  4919. CL_UNIT_CLOCK_GATE_DISABLE);
  4920. I915_WRITE(RAMCLK_GATE_D, 0);
  4921. dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
  4922. OVRUNIT_CLOCK_GATE_DISABLE |
  4923. OVCUNIT_CLOCK_GATE_DISABLE;
  4924. if (IS_GM45(dev))
  4925. dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
  4926. I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
  4927. } else if (IS_I965GM(dev)) {
  4928. I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
  4929. I915_WRITE(RENCLK_GATE_D2, 0);
  4930. I915_WRITE(DSPCLK_GATE_D, 0);
  4931. I915_WRITE(RAMCLK_GATE_D, 0);
  4932. I915_WRITE16(DEUC, 0);
  4933. } else if (IS_I965G(dev)) {
  4934. I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
  4935. I965_RCC_CLOCK_GATE_DISABLE |
  4936. I965_RCPB_CLOCK_GATE_DISABLE |
  4937. I965_ISC_CLOCK_GATE_DISABLE |
  4938. I965_FBC_CLOCK_GATE_DISABLE);
  4939. I915_WRITE(RENCLK_GATE_D2, 0);
  4940. } else if (IS_I9XX(dev)) {
  4941. u32 dstate = I915_READ(D_STATE);
  4942. dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
  4943. DSTATE_DOT_CLOCK_GATING;
  4944. I915_WRITE(D_STATE, dstate);
  4945. } else if (IS_I85X(dev) || IS_I865G(dev)) {
  4946. I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
  4947. } else if (IS_I830(dev)) {
  4948. I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
  4949. }
  4950. /*
  4951. * GPU can automatically power down the render unit if given a page
  4952. * to save state.
  4953. */
  4954. if (IS_IRONLAKE_M(dev)) {
  4955. if (dev_priv->renderctx == NULL)
  4956. dev_priv->renderctx = intel_alloc_context_page(dev);
  4957. if (dev_priv->renderctx) {
  4958. struct drm_i915_gem_object *obj_priv;
  4959. obj_priv = to_intel_bo(dev_priv->renderctx);
  4960. if (obj_priv) {
  4961. BEGIN_LP_RING(4);
  4962. OUT_RING(MI_SET_CONTEXT);
  4963. OUT_RING(obj_priv->gtt_offset |
  4964. MI_MM_SPACE_GTT |
  4965. MI_SAVE_EXT_STATE_EN |
  4966. MI_RESTORE_EXT_STATE_EN |
  4967. MI_RESTORE_INHIBIT);
  4968. OUT_RING(MI_NOOP);
  4969. OUT_RING(MI_FLUSH);
  4970. ADVANCE_LP_RING();
  4971. }
  4972. } else {
  4973. DRM_DEBUG_KMS("Failed to allocate render context."
  4974. "Disable RC6\n");
  4975. return;
  4976. }
  4977. }
  4978. if (I915_HAS_RC6(dev) && drm_core_check_feature(dev, DRIVER_MODESET)) {
  4979. struct drm_i915_gem_object *obj_priv = NULL;
  4980. if (dev_priv->pwrctx) {
  4981. obj_priv = to_intel_bo(dev_priv->pwrctx);
  4982. } else {
  4983. struct drm_gem_object *pwrctx;
  4984. pwrctx = intel_alloc_context_page(dev);
  4985. if (pwrctx) {
  4986. dev_priv->pwrctx = pwrctx;
  4987. obj_priv = to_intel_bo(pwrctx);
  4988. }
  4989. }
  4990. if (obj_priv) {
  4991. I915_WRITE(PWRCTXA, obj_priv->gtt_offset | PWRCTX_EN);
  4992. I915_WRITE(MCHBAR_RENDER_STANDBY,
  4993. I915_READ(MCHBAR_RENDER_STANDBY) & ~RCX_SW_EXIT);
  4994. }
  4995. }
  4996. }
  4997. /* Set up chip specific display functions */
  4998. static void intel_init_display(struct drm_device *dev)
  4999. {
  5000. struct drm_i915_private *dev_priv = dev->dev_private;
  5001. /* We always want a DPMS function */
  5002. if (HAS_PCH_SPLIT(dev))
  5003. dev_priv->display.dpms = ironlake_crtc_dpms;
  5004. else
  5005. dev_priv->display.dpms = i9xx_crtc_dpms;
  5006. if (I915_HAS_FBC(dev)) {
  5007. if (IS_IRONLAKE_M(dev)) {
  5008. dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
  5009. dev_priv->display.enable_fbc = ironlake_enable_fbc;
  5010. dev_priv->display.disable_fbc = ironlake_disable_fbc;
  5011. } else if (IS_GM45(dev)) {
  5012. dev_priv->display.fbc_enabled = g4x_fbc_enabled;
  5013. dev_priv->display.enable_fbc = g4x_enable_fbc;
  5014. dev_priv->display.disable_fbc = g4x_disable_fbc;
  5015. } else if (IS_I965GM(dev)) {
  5016. dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
  5017. dev_priv->display.enable_fbc = i8xx_enable_fbc;
  5018. dev_priv->display.disable_fbc = i8xx_disable_fbc;
  5019. }
  5020. /* 855GM needs testing */
  5021. }
  5022. /* Returns the core display clock speed */
  5023. if (IS_I945G(dev) || (IS_G33(dev) && ! IS_PINEVIEW_M(dev)))
  5024. dev_priv->display.get_display_clock_speed =
  5025. i945_get_display_clock_speed;
  5026. else if (IS_I915G(dev))
  5027. dev_priv->display.get_display_clock_speed =
  5028. i915_get_display_clock_speed;
  5029. else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
  5030. dev_priv->display.get_display_clock_speed =
  5031. i9xx_misc_get_display_clock_speed;
  5032. else if (IS_I915GM(dev))
  5033. dev_priv->display.get_display_clock_speed =
  5034. i915gm_get_display_clock_speed;
  5035. else if (IS_I865G(dev))
  5036. dev_priv->display.get_display_clock_speed =
  5037. i865_get_display_clock_speed;
  5038. else if (IS_I85X(dev))
  5039. dev_priv->display.get_display_clock_speed =
  5040. i855_get_display_clock_speed;
  5041. else /* 852, 830 */
  5042. dev_priv->display.get_display_clock_speed =
  5043. i830_get_display_clock_speed;
  5044. /* For FIFO watermark updates */
  5045. if (HAS_PCH_SPLIT(dev)) {
  5046. if (IS_IRONLAKE(dev)) {
  5047. if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
  5048. dev_priv->display.update_wm = ironlake_update_wm;
  5049. else {
  5050. DRM_DEBUG_KMS("Failed to get proper latency. "
  5051. "Disable CxSR\n");
  5052. dev_priv->display.update_wm = NULL;
  5053. }
  5054. } else
  5055. dev_priv->display.update_wm = NULL;
  5056. } else if (IS_PINEVIEW(dev)) {
  5057. if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
  5058. dev_priv->is_ddr3,
  5059. dev_priv->fsb_freq,
  5060. dev_priv->mem_freq)) {
  5061. DRM_INFO("failed to find known CxSR latency "
  5062. "(found ddr%s fsb freq %d, mem freq %d), "
  5063. "disabling CxSR\n",
  5064. (dev_priv->is_ddr3 == 1) ? "3": "2",
  5065. dev_priv->fsb_freq, dev_priv->mem_freq);
  5066. /* Disable CxSR and never update its watermark again */
  5067. pineview_disable_cxsr(dev);
  5068. dev_priv->display.update_wm = NULL;
  5069. } else
  5070. dev_priv->display.update_wm = pineview_update_wm;
  5071. } else if (IS_G4X(dev))
  5072. dev_priv->display.update_wm = g4x_update_wm;
  5073. else if (IS_I965G(dev))
  5074. dev_priv->display.update_wm = i965_update_wm;
  5075. else if (IS_I9XX(dev)) {
  5076. dev_priv->display.update_wm = i9xx_update_wm;
  5077. dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
  5078. } else if (IS_I85X(dev)) {
  5079. dev_priv->display.update_wm = i9xx_update_wm;
  5080. dev_priv->display.get_fifo_size = i85x_get_fifo_size;
  5081. } else {
  5082. dev_priv->display.update_wm = i830_update_wm;
  5083. if (IS_845G(dev))
  5084. dev_priv->display.get_fifo_size = i845_get_fifo_size;
  5085. else
  5086. dev_priv->display.get_fifo_size = i830_get_fifo_size;
  5087. }
  5088. }
  5089. /*
  5090. * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
  5091. * resume, or other times. This quirk makes sure that's the case for
  5092. * affected systems.
  5093. */
  5094. static void quirk_pipea_force (struct drm_device *dev)
  5095. {
  5096. struct drm_i915_private *dev_priv = dev->dev_private;
  5097. dev_priv->quirks |= QUIRK_PIPEA_FORCE;
  5098. DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
  5099. }
  5100. struct intel_quirk {
  5101. int device;
  5102. int subsystem_vendor;
  5103. int subsystem_device;
  5104. void (*hook)(struct drm_device *dev);
  5105. };
  5106. struct intel_quirk intel_quirks[] = {
  5107. /* HP Compaq 2730p needs pipe A force quirk (LP: #291555) */
  5108. { 0x2a42, 0x103c, 0x30eb, quirk_pipea_force },
  5109. /* HP Mini needs pipe A force quirk (LP: #322104) */
  5110. { 0x27ae,0x103c, 0x361a, quirk_pipea_force },
  5111. /* Thinkpad R31 needs pipe A force quirk */
  5112. { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
  5113. /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
  5114. { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
  5115. /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
  5116. { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
  5117. /* ThinkPad X40 needs pipe A force quirk */
  5118. /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
  5119. { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
  5120. /* 855 & before need to leave pipe A & dpll A up */
  5121. { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
  5122. { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
  5123. };
  5124. static void intel_init_quirks(struct drm_device *dev)
  5125. {
  5126. struct pci_dev *d = dev->pdev;
  5127. int i;
  5128. for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
  5129. struct intel_quirk *q = &intel_quirks[i];
  5130. if (d->device == q->device &&
  5131. (d->subsystem_vendor == q->subsystem_vendor ||
  5132. q->subsystem_vendor == PCI_ANY_ID) &&
  5133. (d->subsystem_device == q->subsystem_device ||
  5134. q->subsystem_device == PCI_ANY_ID))
  5135. q->hook(dev);
  5136. }
  5137. }
  5138. /* Disable the VGA plane that we never use */
  5139. static void i915_disable_vga(struct drm_device *dev)
  5140. {
  5141. struct drm_i915_private *dev_priv = dev->dev_private;
  5142. u8 sr1;
  5143. u32 vga_reg;
  5144. if (HAS_PCH_SPLIT(dev))
  5145. vga_reg = CPU_VGACNTRL;
  5146. else
  5147. vga_reg = VGACNTRL;
  5148. vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
  5149. outb(1, VGA_SR_INDEX);
  5150. sr1 = inb(VGA_SR_DATA);
  5151. outb(sr1 | 1<<5, VGA_SR_DATA);
  5152. vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
  5153. udelay(300);
  5154. I915_WRITE(vga_reg, VGA_DISP_DISABLE);
  5155. POSTING_READ(vga_reg);
  5156. }
  5157. void intel_modeset_init(struct drm_device *dev)
  5158. {
  5159. struct drm_i915_private *dev_priv = dev->dev_private;
  5160. int i;
  5161. drm_mode_config_init(dev);
  5162. dev->mode_config.min_width = 0;
  5163. dev->mode_config.min_height = 0;
  5164. dev->mode_config.funcs = (void *)&intel_mode_funcs;
  5165. intel_init_quirks(dev);
  5166. intel_init_display(dev);
  5167. if (IS_I965G(dev)) {
  5168. dev->mode_config.max_width = 8192;
  5169. dev->mode_config.max_height = 8192;
  5170. } else if (IS_I9XX(dev)) {
  5171. dev->mode_config.max_width = 4096;
  5172. dev->mode_config.max_height = 4096;
  5173. } else {
  5174. dev->mode_config.max_width = 2048;
  5175. dev->mode_config.max_height = 2048;
  5176. }
  5177. /* set memory base */
  5178. if (IS_I9XX(dev))
  5179. dev->mode_config.fb_base = pci_resource_start(dev->pdev, 2);
  5180. else
  5181. dev->mode_config.fb_base = pci_resource_start(dev->pdev, 0);
  5182. if (IS_MOBILE(dev) || IS_I9XX(dev))
  5183. dev_priv->num_pipe = 2;
  5184. else
  5185. dev_priv->num_pipe = 1;
  5186. DRM_DEBUG_KMS("%d display pipe%s available.\n",
  5187. dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
  5188. for (i = 0; i < dev_priv->num_pipe; i++) {
  5189. intel_crtc_init(dev, i);
  5190. }
  5191. intel_setup_outputs(dev);
  5192. intel_init_clock_gating(dev);
  5193. /* Just disable it once at startup */
  5194. i915_disable_vga(dev);
  5195. if (IS_IRONLAKE_M(dev)) {
  5196. ironlake_enable_drps(dev);
  5197. intel_init_emon(dev);
  5198. }
  5199. INIT_WORK(&dev_priv->idle_work, intel_idle_update);
  5200. setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
  5201. (unsigned long)dev);
  5202. intel_setup_overlay(dev);
  5203. }
  5204. void intel_modeset_cleanup(struct drm_device *dev)
  5205. {
  5206. struct drm_i915_private *dev_priv = dev->dev_private;
  5207. struct drm_crtc *crtc;
  5208. struct intel_crtc *intel_crtc;
  5209. mutex_lock(&dev->struct_mutex);
  5210. drm_kms_helper_poll_fini(dev);
  5211. intel_fbdev_fini(dev);
  5212. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  5213. /* Skip inactive CRTCs */
  5214. if (!crtc->fb)
  5215. continue;
  5216. intel_crtc = to_intel_crtc(crtc);
  5217. intel_increase_pllclock(crtc, false);
  5218. del_timer_sync(&intel_crtc->idle_timer);
  5219. }
  5220. del_timer_sync(&dev_priv->idle_timer);
  5221. if (dev_priv->display.disable_fbc)
  5222. dev_priv->display.disable_fbc(dev);
  5223. if (dev_priv->renderctx) {
  5224. struct drm_i915_gem_object *obj_priv;
  5225. obj_priv = to_intel_bo(dev_priv->renderctx);
  5226. I915_WRITE(CCID, obj_priv->gtt_offset &~ CCID_EN);
  5227. I915_READ(CCID);
  5228. i915_gem_object_unpin(dev_priv->renderctx);
  5229. drm_gem_object_unreference(dev_priv->renderctx);
  5230. }
  5231. if (dev_priv->pwrctx) {
  5232. struct drm_i915_gem_object *obj_priv;
  5233. obj_priv = to_intel_bo(dev_priv->pwrctx);
  5234. I915_WRITE(PWRCTXA, obj_priv->gtt_offset &~ PWRCTX_EN);
  5235. I915_READ(PWRCTXA);
  5236. i915_gem_object_unpin(dev_priv->pwrctx);
  5237. drm_gem_object_unreference(dev_priv->pwrctx);
  5238. }
  5239. if (IS_IRONLAKE_M(dev))
  5240. ironlake_disable_drps(dev);
  5241. mutex_unlock(&dev->struct_mutex);
  5242. drm_mode_config_cleanup(dev);
  5243. }
  5244. /*
  5245. * Return which encoder is currently attached for connector.
  5246. */
  5247. struct drm_encoder *intel_attached_encoder (struct drm_connector *connector)
  5248. {
  5249. struct drm_mode_object *obj;
  5250. struct drm_encoder *encoder;
  5251. int i;
  5252. for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
  5253. if (connector->encoder_ids[i] == 0)
  5254. break;
  5255. obj = drm_mode_object_find(connector->dev,
  5256. connector->encoder_ids[i],
  5257. DRM_MODE_OBJECT_ENCODER);
  5258. if (!obj)
  5259. continue;
  5260. encoder = obj_to_encoder(obj);
  5261. return encoder;
  5262. }
  5263. return NULL;
  5264. }
  5265. /*
  5266. * set vga decode state - true == enable VGA decode
  5267. */
  5268. int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
  5269. {
  5270. struct drm_i915_private *dev_priv = dev->dev_private;
  5271. u16 gmch_ctrl;
  5272. pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
  5273. if (state)
  5274. gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
  5275. else
  5276. gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
  5277. pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
  5278. return 0;
  5279. }