forcedeth.c 80 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710
  1. /*
  2. * forcedeth: Ethernet driver for NVIDIA nForce media access controllers.
  3. *
  4. * Note: This driver is a cleanroom reimplementation based on reverse
  5. * engineered documentation written by Carl-Daniel Hailfinger
  6. * and Andrew de Quincey. It's neither supported nor endorsed
  7. * by NVIDIA Corp. Use at your own risk.
  8. *
  9. * NVIDIA, nForce and other NVIDIA marks are trademarks or registered
  10. * trademarks of NVIDIA Corporation in the United States and other
  11. * countries.
  12. *
  13. * Copyright (C) 2003,4 Manfred Spraul
  14. * Copyright (C) 2004 Andrew de Quincey (wol support)
  15. * Copyright (C) 2004 Carl-Daniel Hailfinger (invalid MAC handling, insane
  16. * IRQ rate fixes, bigendian fixes, cleanups, verification)
  17. * Copyright (c) 2004 NVIDIA Corporation
  18. *
  19. * This program is free software; you can redistribute it and/or modify
  20. * it under the terms of the GNU General Public License as published by
  21. * the Free Software Foundation; either version 2 of the License, or
  22. * (at your option) any later version.
  23. *
  24. * This program is distributed in the hope that it will be useful,
  25. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  26. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  27. * GNU General Public License for more details.
  28. *
  29. * You should have received a copy of the GNU General Public License
  30. * along with this program; if not, write to the Free Software
  31. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  32. *
  33. * Changelog:
  34. * 0.01: 05 Oct 2003: First release that compiles without warnings.
  35. * 0.02: 05 Oct 2003: Fix bug for nv_drain_tx: do not try to free NULL skbs.
  36. * Check all PCI BARs for the register window.
  37. * udelay added to mii_rw.
  38. * 0.03: 06 Oct 2003: Initialize dev->irq.
  39. * 0.04: 07 Oct 2003: Initialize np->lock, reduce handled irqs, add printks.
  40. * 0.05: 09 Oct 2003: printk removed again, irq status print tx_timeout.
  41. * 0.06: 10 Oct 2003: MAC Address read updated, pff flag generation updated,
  42. * irq mask updated
  43. * 0.07: 14 Oct 2003: Further irq mask updates.
  44. * 0.08: 20 Oct 2003: rx_desc.Length initialization added, nv_alloc_rx refill
  45. * added into irq handler, NULL check for drain_ring.
  46. * 0.09: 20 Oct 2003: Basic link speed irq implementation. Only handle the
  47. * requested interrupt sources.
  48. * 0.10: 20 Oct 2003: First cleanup for release.
  49. * 0.11: 21 Oct 2003: hexdump for tx added, rx buffer sizes increased.
  50. * MAC Address init fix, set_multicast cleanup.
  51. * 0.12: 23 Oct 2003: Cleanups for release.
  52. * 0.13: 25 Oct 2003: Limit for concurrent tx packets increased to 10.
  53. * Set link speed correctly. start rx before starting
  54. * tx (nv_start_rx sets the link speed).
  55. * 0.14: 25 Oct 2003: Nic dependant irq mask.
  56. * 0.15: 08 Nov 2003: fix smp deadlock with set_multicast_list during
  57. * open.
  58. * 0.16: 15 Nov 2003: include file cleanup for ppc64, rx buffer size
  59. * increased to 1628 bytes.
  60. * 0.17: 16 Nov 2003: undo rx buffer size increase. Substract 1 from
  61. * the tx length.
  62. * 0.18: 17 Nov 2003: fix oops due to late initialization of dev_stats
  63. * 0.19: 29 Nov 2003: Handle RxNoBuf, detect & handle invalid mac
  64. * addresses, really stop rx if already running
  65. * in nv_start_rx, clean up a bit.
  66. * 0.20: 07 Dec 2003: alloc fixes
  67. * 0.21: 12 Jan 2004: additional alloc fix, nic polling fix.
  68. * 0.22: 19 Jan 2004: reprogram timer to a sane rate, avoid lockup
  69. * on close.
  70. * 0.23: 26 Jan 2004: various small cleanups
  71. * 0.24: 27 Feb 2004: make driver even less anonymous in backtraces
  72. * 0.25: 09 Mar 2004: wol support
  73. * 0.26: 03 Jun 2004: netdriver specific annotation, sparse-related fixes
  74. * 0.27: 19 Jun 2004: Gigabit support, new descriptor rings,
  75. * added CK804/MCP04 device IDs, code fixes
  76. * for registers, link status and other minor fixes.
  77. * 0.28: 21 Jun 2004: Big cleanup, making driver mostly endian safe
  78. * 0.29: 31 Aug 2004: Add backup timer for link change notification.
  79. * 0.30: 25 Sep 2004: rx checksum support for nf 250 Gb. Add rx reset
  80. * into nv_close, otherwise reenabling for wol can
  81. * cause DMA to kfree'd memory.
  82. * 0.31: 14 Nov 2004: ethtool support for getting/setting link
  83. * capabilities.
  84. * 0.32: 16 Apr 2005: RX_ERROR4 handling added.
  85. * 0.33: 16 May 2005: Support for MCP51 added.
  86. * 0.34: 18 Jun 2005: Add DEV_NEED_LINKTIMER to all nForce nics.
  87. * 0.35: 26 Jun 2005: Support for MCP55 added.
  88. * 0.36: 28 Jun 2005: Add jumbo frame support.
  89. * 0.37: 10 Jul 2005: Additional ethtool support, cleanup of pci id list
  90. * 0.38: 16 Jul 2005: tx irq rewrite: Use global flags instead of
  91. * per-packet flags.
  92. * 0.39: 18 Jul 2005: Add 64bit descriptor support.
  93. * 0.40: 19 Jul 2005: Add support for mac address change.
  94. * 0.41: 30 Jul 2005: Write back original MAC in nv_close instead
  95. * of nv_remove
  96. * 0.42: 06 Aug 2005: Fix lack of link speed initialization
  97. * in the second (and later) nv_open call
  98. * 0.43: 10 Aug 2005: Add support for tx checksum.
  99. * 0.44: 20 Aug 2005: Add support for scatter gather and segmentation.
  100. * 0.45: 18 Sep 2005: Remove nv_stop/start_rx from every link check
  101. *
  102. * Known bugs:
  103. * We suspect that on some hardware no TX done interrupts are generated.
  104. * This means recovery from netif_stop_queue only happens if the hw timer
  105. * interrupt fires (100 times/second, configurable with NVREG_POLL_DEFAULT)
  106. * and the timer is active in the IRQMask, or if a rx packet arrives by chance.
  107. * If your hardware reliably generates tx done interrupts, then you can remove
  108. * DEV_NEED_TIMERIRQ from the driver_data flags.
  109. * DEV_NEED_TIMERIRQ will not harm you on sane hardware, only generating a few
  110. * superfluous timer interrupts from the nic.
  111. */
  112. #define FORCEDETH_VERSION "0.45"
  113. #define DRV_NAME "forcedeth"
  114. #include <linux/module.h>
  115. #include <linux/types.h>
  116. #include <linux/pci.h>
  117. #include <linux/interrupt.h>
  118. #include <linux/netdevice.h>
  119. #include <linux/etherdevice.h>
  120. #include <linux/delay.h>
  121. #include <linux/spinlock.h>
  122. #include <linux/ethtool.h>
  123. #include <linux/timer.h>
  124. #include <linux/skbuff.h>
  125. #include <linux/mii.h>
  126. #include <linux/random.h>
  127. #include <linux/init.h>
  128. #include <linux/if_vlan.h>
  129. #include <asm/irq.h>
  130. #include <asm/io.h>
  131. #include <asm/uaccess.h>
  132. #include <asm/system.h>
  133. #if 0
  134. #define dprintk printk
  135. #else
  136. #define dprintk(x...) do { } while (0)
  137. #endif
  138. /*
  139. * Hardware access:
  140. */
  141. #define DEV_NEED_TIMERIRQ 0x0001 /* set the timer irq flag in the irq mask */
  142. #define DEV_NEED_LINKTIMER 0x0002 /* poll link settings. Relies on the timer irq */
  143. #define DEV_HAS_LARGEDESC 0x0004 /* device supports jumbo frames and needs packet format 2 */
  144. #define DEV_HAS_HIGH_DMA 0x0008 /* device supports 64bit dma */
  145. #define DEV_HAS_CHECKSUM 0x0010 /* device supports tx and rx checksum offloads */
  146. enum {
  147. NvRegIrqStatus = 0x000,
  148. #define NVREG_IRQSTAT_MIIEVENT 0x040
  149. #define NVREG_IRQSTAT_MASK 0x1ff
  150. NvRegIrqMask = 0x004,
  151. #define NVREG_IRQ_RX_ERROR 0x0001
  152. #define NVREG_IRQ_RX 0x0002
  153. #define NVREG_IRQ_RX_NOBUF 0x0004
  154. #define NVREG_IRQ_TX_ERR 0x0008
  155. #define NVREG_IRQ_TX_OK 0x0010
  156. #define NVREG_IRQ_TIMER 0x0020
  157. #define NVREG_IRQ_LINK 0x0040
  158. #define NVREG_IRQ_TX_ERROR 0x0080
  159. #define NVREG_IRQ_TX1 0x0100
  160. #define NVREG_IRQMASK_WANTED 0x00df
  161. #define NVREG_IRQ_UNKNOWN (~(NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_TX_ERR| \
  162. NVREG_IRQ_TX_OK|NVREG_IRQ_TIMER|NVREG_IRQ_LINK|NVREG_IRQ_TX_ERROR| \
  163. NVREG_IRQ_TX1))
  164. NvRegUnknownSetupReg6 = 0x008,
  165. #define NVREG_UNKSETUP6_VAL 3
  166. /*
  167. * NVREG_POLL_DEFAULT is the interval length of the timer source on the nic
  168. * NVREG_POLL_DEFAULT=97 would result in an interval length of 1 ms
  169. */
  170. NvRegPollingInterval = 0x00c,
  171. #define NVREG_POLL_DEFAULT 970
  172. NvRegMisc1 = 0x080,
  173. #define NVREG_MISC1_HD 0x02
  174. #define NVREG_MISC1_FORCE 0x3b0f3c
  175. NvRegTransmitterControl = 0x084,
  176. #define NVREG_XMITCTL_START 0x01
  177. NvRegTransmitterStatus = 0x088,
  178. #define NVREG_XMITSTAT_BUSY 0x01
  179. NvRegPacketFilterFlags = 0x8c,
  180. #define NVREG_PFF_ALWAYS 0x7F0008
  181. #define NVREG_PFF_PROMISC 0x80
  182. #define NVREG_PFF_MYADDR 0x20
  183. NvRegOffloadConfig = 0x90,
  184. #define NVREG_OFFLOAD_HOMEPHY 0x601
  185. #define NVREG_OFFLOAD_NORMAL RX_NIC_BUFSIZE
  186. NvRegReceiverControl = 0x094,
  187. #define NVREG_RCVCTL_START 0x01
  188. NvRegReceiverStatus = 0x98,
  189. #define NVREG_RCVSTAT_BUSY 0x01
  190. NvRegRandomSeed = 0x9c,
  191. #define NVREG_RNDSEED_MASK 0x00ff
  192. #define NVREG_RNDSEED_FORCE 0x7f00
  193. #define NVREG_RNDSEED_FORCE2 0x2d00
  194. #define NVREG_RNDSEED_FORCE3 0x7400
  195. NvRegUnknownSetupReg1 = 0xA0,
  196. #define NVREG_UNKSETUP1_VAL 0x16070f
  197. NvRegUnknownSetupReg2 = 0xA4,
  198. #define NVREG_UNKSETUP2_VAL 0x16
  199. NvRegMacAddrA = 0xA8,
  200. NvRegMacAddrB = 0xAC,
  201. NvRegMulticastAddrA = 0xB0,
  202. #define NVREG_MCASTADDRA_FORCE 0x01
  203. NvRegMulticastAddrB = 0xB4,
  204. NvRegMulticastMaskA = 0xB8,
  205. NvRegMulticastMaskB = 0xBC,
  206. NvRegPhyInterface = 0xC0,
  207. #define PHY_RGMII 0x10000000
  208. NvRegTxRingPhysAddr = 0x100,
  209. NvRegRxRingPhysAddr = 0x104,
  210. NvRegRingSizes = 0x108,
  211. #define NVREG_RINGSZ_TXSHIFT 0
  212. #define NVREG_RINGSZ_RXSHIFT 16
  213. NvRegUnknownTransmitterReg = 0x10c,
  214. NvRegLinkSpeed = 0x110,
  215. #define NVREG_LINKSPEED_FORCE 0x10000
  216. #define NVREG_LINKSPEED_10 1000
  217. #define NVREG_LINKSPEED_100 100
  218. #define NVREG_LINKSPEED_1000 50
  219. #define NVREG_LINKSPEED_MASK (0xFFF)
  220. NvRegUnknownSetupReg5 = 0x130,
  221. #define NVREG_UNKSETUP5_BIT31 (1<<31)
  222. NvRegUnknownSetupReg3 = 0x13c,
  223. #define NVREG_UNKSETUP3_VAL1 0x200010
  224. NvRegTxRxControl = 0x144,
  225. #define NVREG_TXRXCTL_KICK 0x0001
  226. #define NVREG_TXRXCTL_BIT1 0x0002
  227. #define NVREG_TXRXCTL_BIT2 0x0004
  228. #define NVREG_TXRXCTL_IDLE 0x0008
  229. #define NVREG_TXRXCTL_RESET 0x0010
  230. #define NVREG_TXRXCTL_RXCHECK 0x0400
  231. #define NVREG_TXRXCTL_DESC_1 0
  232. #define NVREG_TXRXCTL_DESC_2 0x02100
  233. #define NVREG_TXRXCTL_DESC_3 0x02200
  234. NvRegMIIStatus = 0x180,
  235. #define NVREG_MIISTAT_ERROR 0x0001
  236. #define NVREG_MIISTAT_LINKCHANGE 0x0008
  237. #define NVREG_MIISTAT_MASK 0x000f
  238. #define NVREG_MIISTAT_MASK2 0x000f
  239. NvRegUnknownSetupReg4 = 0x184,
  240. #define NVREG_UNKSETUP4_VAL 8
  241. NvRegAdapterControl = 0x188,
  242. #define NVREG_ADAPTCTL_START 0x02
  243. #define NVREG_ADAPTCTL_LINKUP 0x04
  244. #define NVREG_ADAPTCTL_PHYVALID 0x40000
  245. #define NVREG_ADAPTCTL_RUNNING 0x100000
  246. #define NVREG_ADAPTCTL_PHYSHIFT 24
  247. NvRegMIISpeed = 0x18c,
  248. #define NVREG_MIISPEED_BIT8 (1<<8)
  249. #define NVREG_MIIDELAY 5
  250. NvRegMIIControl = 0x190,
  251. #define NVREG_MIICTL_INUSE 0x08000
  252. #define NVREG_MIICTL_WRITE 0x00400
  253. #define NVREG_MIICTL_ADDRSHIFT 5
  254. NvRegMIIData = 0x194,
  255. NvRegWakeUpFlags = 0x200,
  256. #define NVREG_WAKEUPFLAGS_VAL 0x7770
  257. #define NVREG_WAKEUPFLAGS_BUSYSHIFT 24
  258. #define NVREG_WAKEUPFLAGS_ENABLESHIFT 16
  259. #define NVREG_WAKEUPFLAGS_D3SHIFT 12
  260. #define NVREG_WAKEUPFLAGS_D2SHIFT 8
  261. #define NVREG_WAKEUPFLAGS_D1SHIFT 4
  262. #define NVREG_WAKEUPFLAGS_D0SHIFT 0
  263. #define NVREG_WAKEUPFLAGS_ACCEPT_MAGPAT 0x01
  264. #define NVREG_WAKEUPFLAGS_ACCEPT_WAKEUPPAT 0x02
  265. #define NVREG_WAKEUPFLAGS_ACCEPT_LINKCHANGE 0x04
  266. #define NVREG_WAKEUPFLAGS_ENABLE 0x1111
  267. NvRegPatternCRC = 0x204,
  268. NvRegPatternMask = 0x208,
  269. NvRegPowerCap = 0x268,
  270. #define NVREG_POWERCAP_D3SUPP (1<<30)
  271. #define NVREG_POWERCAP_D2SUPP (1<<26)
  272. #define NVREG_POWERCAP_D1SUPP (1<<25)
  273. NvRegPowerState = 0x26c,
  274. #define NVREG_POWERSTATE_POWEREDUP 0x8000
  275. #define NVREG_POWERSTATE_VALID 0x0100
  276. #define NVREG_POWERSTATE_MASK 0x0003
  277. #define NVREG_POWERSTATE_D0 0x0000
  278. #define NVREG_POWERSTATE_D1 0x0001
  279. #define NVREG_POWERSTATE_D2 0x0002
  280. #define NVREG_POWERSTATE_D3 0x0003
  281. };
  282. /* Big endian: should work, but is untested */
  283. struct ring_desc {
  284. u32 PacketBuffer;
  285. u32 FlagLen;
  286. };
  287. struct ring_desc_ex {
  288. u32 PacketBufferHigh;
  289. u32 PacketBufferLow;
  290. u32 Reserved;
  291. u32 FlagLen;
  292. };
  293. typedef union _ring_type {
  294. struct ring_desc* orig;
  295. struct ring_desc_ex* ex;
  296. } ring_type;
  297. #define FLAG_MASK_V1 0xffff0000
  298. #define FLAG_MASK_V2 0xffffc000
  299. #define LEN_MASK_V1 (0xffffffff ^ FLAG_MASK_V1)
  300. #define LEN_MASK_V2 (0xffffffff ^ FLAG_MASK_V2)
  301. #define NV_TX_LASTPACKET (1<<16)
  302. #define NV_TX_RETRYERROR (1<<19)
  303. #define NV_TX_FORCED_INTERRUPT (1<<24)
  304. #define NV_TX_DEFERRED (1<<26)
  305. #define NV_TX_CARRIERLOST (1<<27)
  306. #define NV_TX_LATECOLLISION (1<<28)
  307. #define NV_TX_UNDERFLOW (1<<29)
  308. #define NV_TX_ERROR (1<<30)
  309. #define NV_TX_VALID (1<<31)
  310. #define NV_TX2_LASTPACKET (1<<29)
  311. #define NV_TX2_RETRYERROR (1<<18)
  312. #define NV_TX2_FORCED_INTERRUPT (1<<30)
  313. #define NV_TX2_DEFERRED (1<<25)
  314. #define NV_TX2_CARRIERLOST (1<<26)
  315. #define NV_TX2_LATECOLLISION (1<<27)
  316. #define NV_TX2_UNDERFLOW (1<<28)
  317. /* error and valid are the same for both */
  318. #define NV_TX2_ERROR (1<<30)
  319. #define NV_TX2_VALID (1<<31)
  320. #define NV_TX2_TSO (1<<28)
  321. #define NV_TX2_TSO_SHIFT 14
  322. #define NV_TX2_CHECKSUM_L3 (1<<27)
  323. #define NV_TX2_CHECKSUM_L4 (1<<26)
  324. #define NV_RX_DESCRIPTORVALID (1<<16)
  325. #define NV_RX_MISSEDFRAME (1<<17)
  326. #define NV_RX_SUBSTRACT1 (1<<18)
  327. #define NV_RX_ERROR1 (1<<23)
  328. #define NV_RX_ERROR2 (1<<24)
  329. #define NV_RX_ERROR3 (1<<25)
  330. #define NV_RX_ERROR4 (1<<26)
  331. #define NV_RX_CRCERR (1<<27)
  332. #define NV_RX_OVERFLOW (1<<28)
  333. #define NV_RX_FRAMINGERR (1<<29)
  334. #define NV_RX_ERROR (1<<30)
  335. #define NV_RX_AVAIL (1<<31)
  336. #define NV_RX2_CHECKSUMMASK (0x1C000000)
  337. #define NV_RX2_CHECKSUMOK1 (0x10000000)
  338. #define NV_RX2_CHECKSUMOK2 (0x14000000)
  339. #define NV_RX2_CHECKSUMOK3 (0x18000000)
  340. #define NV_RX2_DESCRIPTORVALID (1<<29)
  341. #define NV_RX2_SUBSTRACT1 (1<<25)
  342. #define NV_RX2_ERROR1 (1<<18)
  343. #define NV_RX2_ERROR2 (1<<19)
  344. #define NV_RX2_ERROR3 (1<<20)
  345. #define NV_RX2_ERROR4 (1<<21)
  346. #define NV_RX2_CRCERR (1<<22)
  347. #define NV_RX2_OVERFLOW (1<<23)
  348. #define NV_RX2_FRAMINGERR (1<<24)
  349. /* error and avail are the same for both */
  350. #define NV_RX2_ERROR (1<<30)
  351. #define NV_RX2_AVAIL (1<<31)
  352. /* Miscelaneous hardware related defines: */
  353. #define NV_PCI_REGSZ 0x270
  354. /* various timeout delays: all in usec */
  355. #define NV_TXRX_RESET_DELAY 4
  356. #define NV_TXSTOP_DELAY1 10
  357. #define NV_TXSTOP_DELAY1MAX 500000
  358. #define NV_TXSTOP_DELAY2 100
  359. #define NV_RXSTOP_DELAY1 10
  360. #define NV_RXSTOP_DELAY1MAX 500000
  361. #define NV_RXSTOP_DELAY2 100
  362. #define NV_SETUP5_DELAY 5
  363. #define NV_SETUP5_DELAYMAX 50000
  364. #define NV_POWERUP_DELAY 5
  365. #define NV_POWERUP_DELAYMAX 5000
  366. #define NV_MIIBUSY_DELAY 50
  367. #define NV_MIIPHY_DELAY 10
  368. #define NV_MIIPHY_DELAYMAX 10000
  369. #define NV_WAKEUPPATTERNS 5
  370. #define NV_WAKEUPMASKENTRIES 4
  371. /* General driver defaults */
  372. #define NV_WATCHDOG_TIMEO (5*HZ)
  373. #define RX_RING 128
  374. #define TX_RING 64
  375. /*
  376. * If your nic mysteriously hangs then try to reduce the limits
  377. * to 1/0: It might be required to set NV_TX_LASTPACKET in the
  378. * last valid ring entry. But this would be impossible to
  379. * implement - probably a disassembly error.
  380. */
  381. #define TX_LIMIT_STOP 63
  382. #define TX_LIMIT_START 62
  383. /* rx/tx mac addr + type + vlan + align + slack*/
  384. #define NV_RX_HEADERS (64)
  385. /* even more slack. */
  386. #define NV_RX_ALLOC_PAD (64)
  387. /* maximum mtu size */
  388. #define NV_PKTLIMIT_1 ETH_DATA_LEN /* hard limit not known */
  389. #define NV_PKTLIMIT_2 9100 /* Actual limit according to NVidia: 9202 */
  390. #define OOM_REFILL (1+HZ/20)
  391. #define POLL_WAIT (1+HZ/100)
  392. #define LINK_TIMEOUT (3*HZ)
  393. /*
  394. * desc_ver values:
  395. * The nic supports three different descriptor types:
  396. * - DESC_VER_1: Original
  397. * - DESC_VER_2: support for jumbo frames.
  398. * - DESC_VER_3: 64-bit format.
  399. */
  400. #define DESC_VER_1 1
  401. #define DESC_VER_2 2
  402. #define DESC_VER_3 3
  403. /* PHY defines */
  404. #define PHY_OUI_MARVELL 0x5043
  405. #define PHY_OUI_CICADA 0x03f1
  406. #define PHYID1_OUI_MASK 0x03ff
  407. #define PHYID1_OUI_SHFT 6
  408. #define PHYID2_OUI_MASK 0xfc00
  409. #define PHYID2_OUI_SHFT 10
  410. #define PHY_INIT1 0x0f000
  411. #define PHY_INIT2 0x0e00
  412. #define PHY_INIT3 0x01000
  413. #define PHY_INIT4 0x0200
  414. #define PHY_INIT5 0x0004
  415. #define PHY_INIT6 0x02000
  416. #define PHY_GIGABIT 0x0100
  417. #define PHY_TIMEOUT 0x1
  418. #define PHY_ERROR 0x2
  419. #define PHY_100 0x1
  420. #define PHY_1000 0x2
  421. #define PHY_HALF 0x100
  422. /* FIXME: MII defines that should be added to <linux/mii.h> */
  423. #define MII_1000BT_CR 0x09
  424. #define MII_1000BT_SR 0x0a
  425. #define ADVERTISE_1000FULL 0x0200
  426. #define ADVERTISE_1000HALF 0x0100
  427. #define LPA_1000FULL 0x0800
  428. #define LPA_1000HALF 0x0400
  429. /*
  430. * SMP locking:
  431. * All hardware access under dev->priv->lock, except the performance
  432. * critical parts:
  433. * - rx is (pseudo-) lockless: it relies on the single-threading provided
  434. * by the arch code for interrupts.
  435. * - tx setup is lockless: it relies on dev->xmit_lock. Actual submission
  436. * needs dev->priv->lock :-(
  437. * - set_multicast_list: preparation lockless, relies on dev->xmit_lock.
  438. */
  439. /* in dev: base, irq */
  440. struct fe_priv {
  441. spinlock_t lock;
  442. /* General data:
  443. * Locking: spin_lock(&np->lock); */
  444. struct net_device_stats stats;
  445. int in_shutdown;
  446. u32 linkspeed;
  447. int duplex;
  448. int autoneg;
  449. int fixed_mode;
  450. int phyaddr;
  451. int wolenabled;
  452. unsigned int phy_oui;
  453. u16 gigabit;
  454. /* General data: RO fields */
  455. dma_addr_t ring_addr;
  456. struct pci_dev *pci_dev;
  457. u32 orig_mac[2];
  458. u32 irqmask;
  459. u32 desc_ver;
  460. u32 txrxctl_bits;
  461. void __iomem *base;
  462. /* rx specific fields.
  463. * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
  464. */
  465. ring_type rx_ring;
  466. unsigned int cur_rx, refill_rx;
  467. struct sk_buff *rx_skbuff[RX_RING];
  468. dma_addr_t rx_dma[RX_RING];
  469. unsigned int rx_buf_sz;
  470. unsigned int pkt_limit;
  471. struct timer_list oom_kick;
  472. struct timer_list nic_poll;
  473. /* media detection workaround.
  474. * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
  475. */
  476. int need_linktimer;
  477. unsigned long link_timeout;
  478. /*
  479. * tx specific fields.
  480. */
  481. ring_type tx_ring;
  482. unsigned int next_tx, nic_tx;
  483. struct sk_buff *tx_skbuff[TX_RING];
  484. dma_addr_t tx_dma[TX_RING];
  485. u32 tx_flags;
  486. };
  487. /*
  488. * Maximum number of loops until we assume that a bit in the irq mask
  489. * is stuck. Overridable with module param.
  490. */
  491. static int max_interrupt_work = 5;
  492. static inline struct fe_priv *get_nvpriv(struct net_device *dev)
  493. {
  494. return netdev_priv(dev);
  495. }
  496. static inline u8 __iomem *get_hwbase(struct net_device *dev)
  497. {
  498. return ((struct fe_priv *)netdev_priv(dev))->base;
  499. }
  500. static inline void pci_push(u8 __iomem *base)
  501. {
  502. /* force out pending posted writes */
  503. readl(base);
  504. }
  505. static inline u32 nv_descr_getlength(struct ring_desc *prd, u32 v)
  506. {
  507. return le32_to_cpu(prd->FlagLen)
  508. & ((v == DESC_VER_1) ? LEN_MASK_V1 : LEN_MASK_V2);
  509. }
  510. static inline u32 nv_descr_getlength_ex(struct ring_desc_ex *prd, u32 v)
  511. {
  512. return le32_to_cpu(prd->FlagLen) & LEN_MASK_V2;
  513. }
  514. static int reg_delay(struct net_device *dev, int offset, u32 mask, u32 target,
  515. int delay, int delaymax, const char *msg)
  516. {
  517. u8 __iomem *base = get_hwbase(dev);
  518. pci_push(base);
  519. do {
  520. udelay(delay);
  521. delaymax -= delay;
  522. if (delaymax < 0) {
  523. if (msg)
  524. printk(msg);
  525. return 1;
  526. }
  527. } while ((readl(base + offset) & mask) != target);
  528. return 0;
  529. }
  530. #define MII_READ (-1)
  531. /* mii_rw: read/write a register on the PHY.
  532. *
  533. * Caller must guarantee serialization
  534. */
  535. static int mii_rw(struct net_device *dev, int addr, int miireg, int value)
  536. {
  537. u8 __iomem *base = get_hwbase(dev);
  538. u32 reg;
  539. int retval;
  540. writel(NVREG_MIISTAT_MASK, base + NvRegMIIStatus);
  541. reg = readl(base + NvRegMIIControl);
  542. if (reg & NVREG_MIICTL_INUSE) {
  543. writel(NVREG_MIICTL_INUSE, base + NvRegMIIControl);
  544. udelay(NV_MIIBUSY_DELAY);
  545. }
  546. reg = (addr << NVREG_MIICTL_ADDRSHIFT) | miireg;
  547. if (value != MII_READ) {
  548. writel(value, base + NvRegMIIData);
  549. reg |= NVREG_MIICTL_WRITE;
  550. }
  551. writel(reg, base + NvRegMIIControl);
  552. if (reg_delay(dev, NvRegMIIControl, NVREG_MIICTL_INUSE, 0,
  553. NV_MIIPHY_DELAY, NV_MIIPHY_DELAYMAX, NULL)) {
  554. dprintk(KERN_DEBUG "%s: mii_rw of reg %d at PHY %d timed out.\n",
  555. dev->name, miireg, addr);
  556. retval = -1;
  557. } else if (value != MII_READ) {
  558. /* it was a write operation - fewer failures are detectable */
  559. dprintk(KERN_DEBUG "%s: mii_rw wrote 0x%x to reg %d at PHY %d\n",
  560. dev->name, value, miireg, addr);
  561. retval = 0;
  562. } else if (readl(base + NvRegMIIStatus) & NVREG_MIISTAT_ERROR) {
  563. dprintk(KERN_DEBUG "%s: mii_rw of reg %d at PHY %d failed.\n",
  564. dev->name, miireg, addr);
  565. retval = -1;
  566. } else {
  567. retval = readl(base + NvRegMIIData);
  568. dprintk(KERN_DEBUG "%s: mii_rw read from reg %d at PHY %d: 0x%x.\n",
  569. dev->name, miireg, addr, retval);
  570. }
  571. return retval;
  572. }
  573. static int phy_reset(struct net_device *dev)
  574. {
  575. struct fe_priv *np = netdev_priv(dev);
  576. u32 miicontrol;
  577. unsigned int tries = 0;
  578. miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  579. miicontrol |= BMCR_RESET;
  580. if (mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol)) {
  581. return -1;
  582. }
  583. /* wait for 500ms */
  584. msleep(500);
  585. /* must wait till reset is deasserted */
  586. while (miicontrol & BMCR_RESET) {
  587. msleep(10);
  588. miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  589. /* FIXME: 100 tries seem excessive */
  590. if (tries++ > 100)
  591. return -1;
  592. }
  593. return 0;
  594. }
  595. static int phy_init(struct net_device *dev)
  596. {
  597. struct fe_priv *np = get_nvpriv(dev);
  598. u8 __iomem *base = get_hwbase(dev);
  599. u32 phyinterface, phy_reserved, mii_status, mii_control, mii_control_1000,reg;
  600. /* set advertise register */
  601. reg = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  602. reg |= (ADVERTISE_10HALF|ADVERTISE_10FULL|ADVERTISE_100HALF|ADVERTISE_100FULL|0x800|0x400);
  603. if (mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg)) {
  604. printk(KERN_INFO "%s: phy write to advertise failed.\n", pci_name(np->pci_dev));
  605. return PHY_ERROR;
  606. }
  607. /* get phy interface type */
  608. phyinterface = readl(base + NvRegPhyInterface);
  609. /* see if gigabit phy */
  610. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  611. if (mii_status & PHY_GIGABIT) {
  612. np->gigabit = PHY_GIGABIT;
  613. mii_control_1000 = mii_rw(dev, np->phyaddr, MII_1000BT_CR, MII_READ);
  614. mii_control_1000 &= ~ADVERTISE_1000HALF;
  615. if (phyinterface & PHY_RGMII)
  616. mii_control_1000 |= ADVERTISE_1000FULL;
  617. else
  618. mii_control_1000 &= ~ADVERTISE_1000FULL;
  619. if (mii_rw(dev, np->phyaddr, MII_1000BT_CR, mii_control_1000)) {
  620. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  621. return PHY_ERROR;
  622. }
  623. }
  624. else
  625. np->gigabit = 0;
  626. /* reset the phy */
  627. if (phy_reset(dev)) {
  628. printk(KERN_INFO "%s: phy reset failed\n", pci_name(np->pci_dev));
  629. return PHY_ERROR;
  630. }
  631. /* phy vendor specific configuration */
  632. if ((np->phy_oui == PHY_OUI_CICADA) && (phyinterface & PHY_RGMII) ) {
  633. phy_reserved = mii_rw(dev, np->phyaddr, MII_RESV1, MII_READ);
  634. phy_reserved &= ~(PHY_INIT1 | PHY_INIT2);
  635. phy_reserved |= (PHY_INIT3 | PHY_INIT4);
  636. if (mii_rw(dev, np->phyaddr, MII_RESV1, phy_reserved)) {
  637. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  638. return PHY_ERROR;
  639. }
  640. phy_reserved = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
  641. phy_reserved |= PHY_INIT5;
  642. if (mii_rw(dev, np->phyaddr, MII_NCONFIG, phy_reserved)) {
  643. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  644. return PHY_ERROR;
  645. }
  646. }
  647. if (np->phy_oui == PHY_OUI_CICADA) {
  648. phy_reserved = mii_rw(dev, np->phyaddr, MII_SREVISION, MII_READ);
  649. phy_reserved |= PHY_INIT6;
  650. if (mii_rw(dev, np->phyaddr, MII_SREVISION, phy_reserved)) {
  651. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  652. return PHY_ERROR;
  653. }
  654. }
  655. /* restart auto negotiation */
  656. mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  657. mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
  658. if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control)) {
  659. return PHY_ERROR;
  660. }
  661. return 0;
  662. }
  663. static void nv_start_rx(struct net_device *dev)
  664. {
  665. struct fe_priv *np = netdev_priv(dev);
  666. u8 __iomem *base = get_hwbase(dev);
  667. dprintk(KERN_DEBUG "%s: nv_start_rx\n", dev->name);
  668. /* Already running? Stop it. */
  669. if (readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) {
  670. writel(0, base + NvRegReceiverControl);
  671. pci_push(base);
  672. }
  673. writel(np->linkspeed, base + NvRegLinkSpeed);
  674. pci_push(base);
  675. writel(NVREG_RCVCTL_START, base + NvRegReceiverControl);
  676. dprintk(KERN_DEBUG "%s: nv_start_rx to duplex %d, speed 0x%08x.\n",
  677. dev->name, np->duplex, np->linkspeed);
  678. pci_push(base);
  679. }
  680. static void nv_stop_rx(struct net_device *dev)
  681. {
  682. u8 __iomem *base = get_hwbase(dev);
  683. dprintk(KERN_DEBUG "%s: nv_stop_rx\n", dev->name);
  684. writel(0, base + NvRegReceiverControl);
  685. reg_delay(dev, NvRegReceiverStatus, NVREG_RCVSTAT_BUSY, 0,
  686. NV_RXSTOP_DELAY1, NV_RXSTOP_DELAY1MAX,
  687. KERN_INFO "nv_stop_rx: ReceiverStatus remained busy");
  688. udelay(NV_RXSTOP_DELAY2);
  689. writel(0, base + NvRegLinkSpeed);
  690. }
  691. static void nv_start_tx(struct net_device *dev)
  692. {
  693. u8 __iomem *base = get_hwbase(dev);
  694. dprintk(KERN_DEBUG "%s: nv_start_tx\n", dev->name);
  695. writel(NVREG_XMITCTL_START, base + NvRegTransmitterControl);
  696. pci_push(base);
  697. }
  698. static void nv_stop_tx(struct net_device *dev)
  699. {
  700. u8 __iomem *base = get_hwbase(dev);
  701. dprintk(KERN_DEBUG "%s: nv_stop_tx\n", dev->name);
  702. writel(0, base + NvRegTransmitterControl);
  703. reg_delay(dev, NvRegTransmitterStatus, NVREG_XMITSTAT_BUSY, 0,
  704. NV_TXSTOP_DELAY1, NV_TXSTOP_DELAY1MAX,
  705. KERN_INFO "nv_stop_tx: TransmitterStatus remained busy");
  706. udelay(NV_TXSTOP_DELAY2);
  707. writel(0, base + NvRegUnknownTransmitterReg);
  708. }
  709. static void nv_txrx_reset(struct net_device *dev)
  710. {
  711. struct fe_priv *np = netdev_priv(dev);
  712. u8 __iomem *base = get_hwbase(dev);
  713. dprintk(KERN_DEBUG "%s: nv_txrx_reset\n", dev->name);
  714. writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
  715. pci_push(base);
  716. udelay(NV_TXRX_RESET_DELAY);
  717. writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
  718. pci_push(base);
  719. }
  720. /*
  721. * nv_get_stats: dev->get_stats function
  722. * Get latest stats value from the nic.
  723. * Called with read_lock(&dev_base_lock) held for read -
  724. * only synchronized against unregister_netdevice.
  725. */
  726. static struct net_device_stats *nv_get_stats(struct net_device *dev)
  727. {
  728. struct fe_priv *np = netdev_priv(dev);
  729. /* It seems that the nic always generates interrupts and doesn't
  730. * accumulate errors internally. Thus the current values in np->stats
  731. * are already up to date.
  732. */
  733. return &np->stats;
  734. }
  735. /*
  736. * nv_alloc_rx: fill rx ring entries.
  737. * Return 1 if the allocations for the skbs failed and the
  738. * rx engine is without Available descriptors
  739. */
  740. static int nv_alloc_rx(struct net_device *dev)
  741. {
  742. struct fe_priv *np = netdev_priv(dev);
  743. unsigned int refill_rx = np->refill_rx;
  744. int nr;
  745. while (np->cur_rx != refill_rx) {
  746. struct sk_buff *skb;
  747. nr = refill_rx % RX_RING;
  748. if (np->rx_skbuff[nr] == NULL) {
  749. skb = dev_alloc_skb(np->rx_buf_sz + NV_RX_ALLOC_PAD);
  750. if (!skb)
  751. break;
  752. skb->dev = dev;
  753. np->rx_skbuff[nr] = skb;
  754. } else {
  755. skb = np->rx_skbuff[nr];
  756. }
  757. np->rx_dma[nr] = pci_map_single(np->pci_dev, skb->data, skb->len,
  758. PCI_DMA_FROMDEVICE);
  759. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
  760. np->rx_ring.orig[nr].PacketBuffer = cpu_to_le32(np->rx_dma[nr]);
  761. wmb();
  762. np->rx_ring.orig[nr].FlagLen = cpu_to_le32(np->rx_buf_sz | NV_RX_AVAIL);
  763. } else {
  764. np->rx_ring.ex[nr].PacketBufferHigh = cpu_to_le64(np->rx_dma[nr]) >> 32;
  765. np->rx_ring.ex[nr].PacketBufferLow = cpu_to_le64(np->rx_dma[nr]) & 0x0FFFFFFFF;
  766. wmb();
  767. np->rx_ring.ex[nr].FlagLen = cpu_to_le32(np->rx_buf_sz | NV_RX2_AVAIL);
  768. }
  769. dprintk(KERN_DEBUG "%s: nv_alloc_rx: Packet %d marked as Available\n",
  770. dev->name, refill_rx);
  771. refill_rx++;
  772. }
  773. np->refill_rx = refill_rx;
  774. if (np->cur_rx - refill_rx == RX_RING)
  775. return 1;
  776. return 0;
  777. }
  778. static void nv_do_rx_refill(unsigned long data)
  779. {
  780. struct net_device *dev = (struct net_device *) data;
  781. struct fe_priv *np = netdev_priv(dev);
  782. disable_irq(dev->irq);
  783. if (nv_alloc_rx(dev)) {
  784. spin_lock(&np->lock);
  785. if (!np->in_shutdown)
  786. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  787. spin_unlock(&np->lock);
  788. }
  789. enable_irq(dev->irq);
  790. }
  791. static void nv_init_rx(struct net_device *dev)
  792. {
  793. struct fe_priv *np = netdev_priv(dev);
  794. int i;
  795. np->cur_rx = RX_RING;
  796. np->refill_rx = 0;
  797. for (i = 0; i < RX_RING; i++)
  798. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  799. np->rx_ring.orig[i].FlagLen = 0;
  800. else
  801. np->rx_ring.ex[i].FlagLen = 0;
  802. }
  803. static void nv_init_tx(struct net_device *dev)
  804. {
  805. struct fe_priv *np = netdev_priv(dev);
  806. int i;
  807. np->next_tx = np->nic_tx = 0;
  808. for (i = 0; i < TX_RING; i++) {
  809. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  810. np->tx_ring.orig[i].FlagLen = 0;
  811. else
  812. np->tx_ring.ex[i].FlagLen = 0;
  813. np->tx_skbuff[i] = NULL;
  814. }
  815. }
  816. static int nv_init_ring(struct net_device *dev)
  817. {
  818. nv_init_tx(dev);
  819. nv_init_rx(dev);
  820. return nv_alloc_rx(dev);
  821. }
  822. static void nv_release_txskb(struct net_device *dev, unsigned int skbnr)
  823. {
  824. struct fe_priv *np = netdev_priv(dev);
  825. struct sk_buff *skb = np->tx_skbuff[skbnr];
  826. unsigned int j, entry, fragments;
  827. dprintk(KERN_INFO "%s: nv_release_txskb for skbnr %d, skb %p\n",
  828. dev->name, skbnr, np->tx_skbuff[skbnr]);
  829. entry = skbnr;
  830. if ((fragments = skb_shinfo(skb)->nr_frags) != 0) {
  831. for (j = fragments; j >= 1; j--) {
  832. skb_frag_t *frag = &skb_shinfo(skb)->frags[j-1];
  833. pci_unmap_page(np->pci_dev, np->tx_dma[entry],
  834. frag->size,
  835. PCI_DMA_TODEVICE);
  836. entry = (entry - 1) % TX_RING;
  837. }
  838. }
  839. pci_unmap_single(np->pci_dev, np->tx_dma[entry],
  840. skb->len - skb->data_len,
  841. PCI_DMA_TODEVICE);
  842. dev_kfree_skb_irq(skb);
  843. np->tx_skbuff[skbnr] = NULL;
  844. }
  845. static void nv_drain_tx(struct net_device *dev)
  846. {
  847. struct fe_priv *np = netdev_priv(dev);
  848. unsigned int i;
  849. for (i = 0; i < TX_RING; i++) {
  850. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  851. np->tx_ring.orig[i].FlagLen = 0;
  852. else
  853. np->tx_ring.ex[i].FlagLen = 0;
  854. if (np->tx_skbuff[i]) {
  855. nv_release_txskb(dev, i);
  856. np->stats.tx_dropped++;
  857. }
  858. }
  859. }
  860. static void nv_drain_rx(struct net_device *dev)
  861. {
  862. struct fe_priv *np = netdev_priv(dev);
  863. int i;
  864. for (i = 0; i < RX_RING; i++) {
  865. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  866. np->rx_ring.orig[i].FlagLen = 0;
  867. else
  868. np->rx_ring.ex[i].FlagLen = 0;
  869. wmb();
  870. if (np->rx_skbuff[i]) {
  871. pci_unmap_single(np->pci_dev, np->rx_dma[i],
  872. np->rx_skbuff[i]->len,
  873. PCI_DMA_FROMDEVICE);
  874. dev_kfree_skb(np->rx_skbuff[i]);
  875. np->rx_skbuff[i] = NULL;
  876. }
  877. }
  878. }
  879. static void drain_ring(struct net_device *dev)
  880. {
  881. nv_drain_tx(dev);
  882. nv_drain_rx(dev);
  883. }
  884. /*
  885. * nv_start_xmit: dev->hard_start_xmit function
  886. * Called with dev->xmit_lock held.
  887. */
  888. static int nv_start_xmit(struct sk_buff *skb, struct net_device *dev)
  889. {
  890. struct fe_priv *np = netdev_priv(dev);
  891. u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
  892. unsigned int fragments = skb_shinfo(skb)->nr_frags;
  893. unsigned int nr = (np->next_tx + fragments) % TX_RING;
  894. unsigned int i;
  895. spin_lock_irq(&np->lock);
  896. if ((np->next_tx - np->nic_tx + fragments) > TX_LIMIT_STOP) {
  897. spin_unlock_irq(&np->lock);
  898. netif_stop_queue(dev);
  899. return NETDEV_TX_BUSY;
  900. }
  901. np->tx_skbuff[nr] = skb;
  902. if (fragments) {
  903. dprintk(KERN_DEBUG "%s: nv_start_xmit: buffer contains %d fragments\n", dev->name, fragments);
  904. /* setup descriptors in reverse order */
  905. for (i = fragments; i >= 1; i--) {
  906. skb_frag_t *frag = &skb_shinfo(skb)->frags[i-1];
  907. np->tx_dma[nr] = pci_map_page(np->pci_dev, frag->page, frag->page_offset, frag->size,
  908. PCI_DMA_TODEVICE);
  909. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
  910. np->tx_ring.orig[nr].PacketBuffer = cpu_to_le32(np->tx_dma[nr]);
  911. np->tx_ring.orig[nr].FlagLen = cpu_to_le32( (frag->size-1) | np->tx_flags | tx_flags_extra);
  912. } else {
  913. np->tx_ring.ex[nr].PacketBufferHigh = cpu_to_le64(np->tx_dma[nr]) >> 32;
  914. np->tx_ring.ex[nr].PacketBufferLow = cpu_to_le64(np->tx_dma[nr]) & 0x0FFFFFFFF;
  915. np->tx_ring.ex[nr].FlagLen = cpu_to_le32( (frag->size-1) | np->tx_flags | tx_flags_extra);
  916. }
  917. nr = (nr - 1) % TX_RING;
  918. if (np->desc_ver == DESC_VER_1)
  919. tx_flags_extra &= ~NV_TX_LASTPACKET;
  920. else
  921. tx_flags_extra &= ~NV_TX2_LASTPACKET;
  922. }
  923. }
  924. #ifdef NETIF_F_TSO
  925. if (skb_shinfo(skb)->tso_size)
  926. tx_flags_extra |= NV_TX2_TSO | (skb_shinfo(skb)->tso_size << NV_TX2_TSO_SHIFT);
  927. else
  928. #endif
  929. tx_flags_extra |= (skb->ip_summed == CHECKSUM_HW ? (NV_TX2_CHECKSUM_L3|NV_TX2_CHECKSUM_L4) : 0);
  930. np->tx_dma[nr] = pci_map_single(np->pci_dev, skb->data, skb->len-skb->data_len,
  931. PCI_DMA_TODEVICE);
  932. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
  933. np->tx_ring.orig[nr].PacketBuffer = cpu_to_le32(np->tx_dma[nr]);
  934. np->tx_ring.orig[nr].FlagLen = cpu_to_le32( (skb->len-skb->data_len-1) | np->tx_flags | tx_flags_extra);
  935. } else {
  936. np->tx_ring.ex[nr].PacketBufferHigh = cpu_to_le64(np->tx_dma[nr]) >> 32;
  937. np->tx_ring.ex[nr].PacketBufferLow = cpu_to_le64(np->tx_dma[nr]) & 0x0FFFFFFFF;
  938. np->tx_ring.ex[nr].FlagLen = cpu_to_le32( (skb->len-skb->data_len-1) | np->tx_flags | tx_flags_extra);
  939. }
  940. dprintk(KERN_DEBUG "%s: nv_start_xmit: packet packet %d queued for transmission. tx_flags_extra: %x\n",
  941. dev->name, np->next_tx, tx_flags_extra);
  942. {
  943. int j;
  944. for (j=0; j<64; j++) {
  945. if ((j%16) == 0)
  946. dprintk("\n%03x:", j);
  947. dprintk(" %02x", ((unsigned char*)skb->data)[j]);
  948. }
  949. dprintk("\n");
  950. }
  951. np->next_tx += 1 + fragments;
  952. dev->trans_start = jiffies;
  953. spin_unlock_irq(&np->lock);
  954. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  955. pci_push(get_hwbase(dev));
  956. return NETDEV_TX_OK;
  957. }
  958. /*
  959. * nv_tx_done: check for completed packets, release the skbs.
  960. *
  961. * Caller must own np->lock.
  962. */
  963. static void nv_tx_done(struct net_device *dev)
  964. {
  965. struct fe_priv *np = netdev_priv(dev);
  966. u32 Flags;
  967. unsigned int i;
  968. struct sk_buff *skb;
  969. while (np->nic_tx != np->next_tx) {
  970. i = np->nic_tx % TX_RING;
  971. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  972. Flags = le32_to_cpu(np->tx_ring.orig[i].FlagLen);
  973. else
  974. Flags = le32_to_cpu(np->tx_ring.ex[i].FlagLen);
  975. dprintk(KERN_DEBUG "%s: nv_tx_done: looking at packet %d, Flags 0x%x.\n",
  976. dev->name, np->nic_tx, Flags);
  977. if (Flags & NV_TX_VALID)
  978. break;
  979. if (np->desc_ver == DESC_VER_1) {
  980. if (Flags & NV_TX_LASTPACKET) {
  981. skb = np->tx_skbuff[i];
  982. if (Flags & (NV_TX_RETRYERROR|NV_TX_CARRIERLOST|NV_TX_LATECOLLISION|
  983. NV_TX_UNDERFLOW|NV_TX_ERROR)) {
  984. if (Flags & NV_TX_UNDERFLOW)
  985. np->stats.tx_fifo_errors++;
  986. if (Flags & NV_TX_CARRIERLOST)
  987. np->stats.tx_carrier_errors++;
  988. np->stats.tx_errors++;
  989. } else {
  990. np->stats.tx_packets++;
  991. np->stats.tx_bytes += skb->len;
  992. }
  993. nv_release_txskb(dev, i);
  994. }
  995. } else {
  996. if (Flags & NV_TX2_LASTPACKET) {
  997. skb = np->tx_skbuff[i];
  998. if (Flags & (NV_TX2_RETRYERROR|NV_TX2_CARRIERLOST|NV_TX2_LATECOLLISION|
  999. NV_TX2_UNDERFLOW|NV_TX2_ERROR)) {
  1000. if (Flags & NV_TX2_UNDERFLOW)
  1001. np->stats.tx_fifo_errors++;
  1002. if (Flags & NV_TX2_CARRIERLOST)
  1003. np->stats.tx_carrier_errors++;
  1004. np->stats.tx_errors++;
  1005. } else {
  1006. np->stats.tx_packets++;
  1007. np->stats.tx_bytes += skb->len;
  1008. }
  1009. nv_release_txskb(dev, i);
  1010. }
  1011. }
  1012. np->nic_tx++;
  1013. }
  1014. if (np->next_tx - np->nic_tx < TX_LIMIT_START)
  1015. netif_wake_queue(dev);
  1016. }
  1017. /*
  1018. * nv_tx_timeout: dev->tx_timeout function
  1019. * Called with dev->xmit_lock held.
  1020. */
  1021. static void nv_tx_timeout(struct net_device *dev)
  1022. {
  1023. struct fe_priv *np = netdev_priv(dev);
  1024. u8 __iomem *base = get_hwbase(dev);
  1025. printk(KERN_INFO "%s: Got tx_timeout. irq: %08x\n", dev->name,
  1026. readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK);
  1027. {
  1028. int i;
  1029. printk(KERN_INFO "%s: Ring at %lx: next %d nic %d\n",
  1030. dev->name, (unsigned long)np->ring_addr,
  1031. np->next_tx, np->nic_tx);
  1032. printk(KERN_INFO "%s: Dumping tx registers\n", dev->name);
  1033. for (i=0;i<0x400;i+= 32) {
  1034. printk(KERN_INFO "%3x: %08x %08x %08x %08x %08x %08x %08x %08x\n",
  1035. i,
  1036. readl(base + i + 0), readl(base + i + 4),
  1037. readl(base + i + 8), readl(base + i + 12),
  1038. readl(base + i + 16), readl(base + i + 20),
  1039. readl(base + i + 24), readl(base + i + 28));
  1040. }
  1041. printk(KERN_INFO "%s: Dumping tx ring\n", dev->name);
  1042. for (i=0;i<TX_RING;i+= 4) {
  1043. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
  1044. printk(KERN_INFO "%03x: %08x %08x // %08x %08x // %08x %08x // %08x %08x\n",
  1045. i,
  1046. le32_to_cpu(np->tx_ring.orig[i].PacketBuffer),
  1047. le32_to_cpu(np->tx_ring.orig[i].FlagLen),
  1048. le32_to_cpu(np->tx_ring.orig[i+1].PacketBuffer),
  1049. le32_to_cpu(np->tx_ring.orig[i+1].FlagLen),
  1050. le32_to_cpu(np->tx_ring.orig[i+2].PacketBuffer),
  1051. le32_to_cpu(np->tx_ring.orig[i+2].FlagLen),
  1052. le32_to_cpu(np->tx_ring.orig[i+3].PacketBuffer),
  1053. le32_to_cpu(np->tx_ring.orig[i+3].FlagLen));
  1054. } else {
  1055. printk(KERN_INFO "%03x: %08x %08x %08x // %08x %08x %08x // %08x %08x %08x // %08x %08x %08x\n",
  1056. i,
  1057. le32_to_cpu(np->tx_ring.ex[i].PacketBufferHigh),
  1058. le32_to_cpu(np->tx_ring.ex[i].PacketBufferLow),
  1059. le32_to_cpu(np->tx_ring.ex[i].FlagLen),
  1060. le32_to_cpu(np->tx_ring.ex[i+1].PacketBufferHigh),
  1061. le32_to_cpu(np->tx_ring.ex[i+1].PacketBufferLow),
  1062. le32_to_cpu(np->tx_ring.ex[i+1].FlagLen),
  1063. le32_to_cpu(np->tx_ring.ex[i+2].PacketBufferHigh),
  1064. le32_to_cpu(np->tx_ring.ex[i+2].PacketBufferLow),
  1065. le32_to_cpu(np->tx_ring.ex[i+2].FlagLen),
  1066. le32_to_cpu(np->tx_ring.ex[i+3].PacketBufferHigh),
  1067. le32_to_cpu(np->tx_ring.ex[i+3].PacketBufferLow),
  1068. le32_to_cpu(np->tx_ring.ex[i+3].FlagLen));
  1069. }
  1070. }
  1071. }
  1072. spin_lock_irq(&np->lock);
  1073. /* 1) stop tx engine */
  1074. nv_stop_tx(dev);
  1075. /* 2) check that the packets were not sent already: */
  1076. nv_tx_done(dev);
  1077. /* 3) if there are dead entries: clear everything */
  1078. if (np->next_tx != np->nic_tx) {
  1079. printk(KERN_DEBUG "%s: tx_timeout: dead entries!\n", dev->name);
  1080. nv_drain_tx(dev);
  1081. np->next_tx = np->nic_tx = 0;
  1082. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  1083. writel((u32) (np->ring_addr + RX_RING*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
  1084. else
  1085. writel((u32) (np->ring_addr + RX_RING*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddr);
  1086. netif_wake_queue(dev);
  1087. }
  1088. /* 4) restart tx engine */
  1089. nv_start_tx(dev);
  1090. spin_unlock_irq(&np->lock);
  1091. }
  1092. /*
  1093. * Called when the nic notices a mismatch between the actual data len on the
  1094. * wire and the len indicated in the 802 header
  1095. */
  1096. static int nv_getlen(struct net_device *dev, void *packet, int datalen)
  1097. {
  1098. int hdrlen; /* length of the 802 header */
  1099. int protolen; /* length as stored in the proto field */
  1100. /* 1) calculate len according to header */
  1101. if ( ((struct vlan_ethhdr *)packet)->h_vlan_proto == __constant_htons(ETH_P_8021Q)) {
  1102. protolen = ntohs( ((struct vlan_ethhdr *)packet)->h_vlan_encapsulated_proto );
  1103. hdrlen = VLAN_HLEN;
  1104. } else {
  1105. protolen = ntohs( ((struct ethhdr *)packet)->h_proto);
  1106. hdrlen = ETH_HLEN;
  1107. }
  1108. dprintk(KERN_DEBUG "%s: nv_getlen: datalen %d, protolen %d, hdrlen %d\n",
  1109. dev->name, datalen, protolen, hdrlen);
  1110. if (protolen > ETH_DATA_LEN)
  1111. return datalen; /* Value in proto field not a len, no checks possible */
  1112. protolen += hdrlen;
  1113. /* consistency checks: */
  1114. if (datalen > ETH_ZLEN) {
  1115. if (datalen >= protolen) {
  1116. /* more data on wire than in 802 header, trim of
  1117. * additional data.
  1118. */
  1119. dprintk(KERN_DEBUG "%s: nv_getlen: accepting %d bytes.\n",
  1120. dev->name, protolen);
  1121. return protolen;
  1122. } else {
  1123. /* less data on wire than mentioned in header.
  1124. * Discard the packet.
  1125. */
  1126. dprintk(KERN_DEBUG "%s: nv_getlen: discarding long packet.\n",
  1127. dev->name);
  1128. return -1;
  1129. }
  1130. } else {
  1131. /* short packet. Accept only if 802 values are also short */
  1132. if (protolen > ETH_ZLEN) {
  1133. dprintk(KERN_DEBUG "%s: nv_getlen: discarding short packet.\n",
  1134. dev->name);
  1135. return -1;
  1136. }
  1137. dprintk(KERN_DEBUG "%s: nv_getlen: accepting %d bytes.\n",
  1138. dev->name, datalen);
  1139. return datalen;
  1140. }
  1141. }
  1142. static void nv_rx_process(struct net_device *dev)
  1143. {
  1144. struct fe_priv *np = netdev_priv(dev);
  1145. u32 Flags;
  1146. for (;;) {
  1147. struct sk_buff *skb;
  1148. int len;
  1149. int i;
  1150. if (np->cur_rx - np->refill_rx >= RX_RING)
  1151. break; /* we scanned the whole ring - do not continue */
  1152. i = np->cur_rx % RX_RING;
  1153. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
  1154. Flags = le32_to_cpu(np->rx_ring.orig[i].FlagLen);
  1155. len = nv_descr_getlength(&np->rx_ring.orig[i], np->desc_ver);
  1156. } else {
  1157. Flags = le32_to_cpu(np->rx_ring.ex[i].FlagLen);
  1158. len = nv_descr_getlength_ex(&np->rx_ring.ex[i], np->desc_ver);
  1159. }
  1160. dprintk(KERN_DEBUG "%s: nv_rx_process: looking at packet %d, Flags 0x%x.\n",
  1161. dev->name, np->cur_rx, Flags);
  1162. if (Flags & NV_RX_AVAIL)
  1163. break; /* still owned by hardware, */
  1164. /*
  1165. * the packet is for us - immediately tear down the pci mapping.
  1166. * TODO: check if a prefetch of the first cacheline improves
  1167. * the performance.
  1168. */
  1169. pci_unmap_single(np->pci_dev, np->rx_dma[i],
  1170. np->rx_skbuff[i]->len,
  1171. PCI_DMA_FROMDEVICE);
  1172. {
  1173. int j;
  1174. dprintk(KERN_DEBUG "Dumping packet (flags 0x%x).",Flags);
  1175. for (j=0; j<64; j++) {
  1176. if ((j%16) == 0)
  1177. dprintk("\n%03x:", j);
  1178. dprintk(" %02x", ((unsigned char*)np->rx_skbuff[i]->data)[j]);
  1179. }
  1180. dprintk("\n");
  1181. }
  1182. /* look at what we actually got: */
  1183. if (np->desc_ver == DESC_VER_1) {
  1184. if (!(Flags & NV_RX_DESCRIPTORVALID))
  1185. goto next_pkt;
  1186. if (Flags & NV_RX_MISSEDFRAME) {
  1187. np->stats.rx_missed_errors++;
  1188. np->stats.rx_errors++;
  1189. goto next_pkt;
  1190. }
  1191. if (Flags & (NV_RX_ERROR1|NV_RX_ERROR2|NV_RX_ERROR3)) {
  1192. np->stats.rx_errors++;
  1193. goto next_pkt;
  1194. }
  1195. if (Flags & NV_RX_CRCERR) {
  1196. np->stats.rx_crc_errors++;
  1197. np->stats.rx_errors++;
  1198. goto next_pkt;
  1199. }
  1200. if (Flags & NV_RX_OVERFLOW) {
  1201. np->stats.rx_over_errors++;
  1202. np->stats.rx_errors++;
  1203. goto next_pkt;
  1204. }
  1205. if (Flags & NV_RX_ERROR4) {
  1206. len = nv_getlen(dev, np->rx_skbuff[i]->data, len);
  1207. if (len < 0) {
  1208. np->stats.rx_errors++;
  1209. goto next_pkt;
  1210. }
  1211. }
  1212. /* framing errors are soft errors. */
  1213. if (Flags & NV_RX_FRAMINGERR) {
  1214. if (Flags & NV_RX_SUBSTRACT1) {
  1215. len--;
  1216. }
  1217. }
  1218. } else {
  1219. if (!(Flags & NV_RX2_DESCRIPTORVALID))
  1220. goto next_pkt;
  1221. if (Flags & (NV_RX2_ERROR1|NV_RX2_ERROR2|NV_RX2_ERROR3)) {
  1222. np->stats.rx_errors++;
  1223. goto next_pkt;
  1224. }
  1225. if (Flags & NV_RX2_CRCERR) {
  1226. np->stats.rx_crc_errors++;
  1227. np->stats.rx_errors++;
  1228. goto next_pkt;
  1229. }
  1230. if (Flags & NV_RX2_OVERFLOW) {
  1231. np->stats.rx_over_errors++;
  1232. np->stats.rx_errors++;
  1233. goto next_pkt;
  1234. }
  1235. if (Flags & NV_RX2_ERROR4) {
  1236. len = nv_getlen(dev, np->rx_skbuff[i]->data, len);
  1237. if (len < 0) {
  1238. np->stats.rx_errors++;
  1239. goto next_pkt;
  1240. }
  1241. }
  1242. /* framing errors are soft errors */
  1243. if (Flags & NV_RX2_FRAMINGERR) {
  1244. if (Flags & NV_RX2_SUBSTRACT1) {
  1245. len--;
  1246. }
  1247. }
  1248. Flags &= NV_RX2_CHECKSUMMASK;
  1249. if (Flags == NV_RX2_CHECKSUMOK1 ||
  1250. Flags == NV_RX2_CHECKSUMOK2 ||
  1251. Flags == NV_RX2_CHECKSUMOK3) {
  1252. dprintk(KERN_DEBUG "%s: hw checksum hit!.\n", dev->name);
  1253. np->rx_skbuff[i]->ip_summed = CHECKSUM_UNNECESSARY;
  1254. } else {
  1255. dprintk(KERN_DEBUG "%s: hwchecksum miss!.\n", dev->name);
  1256. }
  1257. }
  1258. /* got a valid packet - forward it to the network core */
  1259. skb = np->rx_skbuff[i];
  1260. np->rx_skbuff[i] = NULL;
  1261. skb_put(skb, len);
  1262. skb->protocol = eth_type_trans(skb, dev);
  1263. dprintk(KERN_DEBUG "%s: nv_rx_process: packet %d with %d bytes, proto %d accepted.\n",
  1264. dev->name, np->cur_rx, len, skb->protocol);
  1265. netif_rx(skb);
  1266. dev->last_rx = jiffies;
  1267. np->stats.rx_packets++;
  1268. np->stats.rx_bytes += len;
  1269. next_pkt:
  1270. np->cur_rx++;
  1271. }
  1272. }
  1273. static void set_bufsize(struct net_device *dev)
  1274. {
  1275. struct fe_priv *np = netdev_priv(dev);
  1276. if (dev->mtu <= ETH_DATA_LEN)
  1277. np->rx_buf_sz = ETH_DATA_LEN + NV_RX_HEADERS;
  1278. else
  1279. np->rx_buf_sz = dev->mtu + NV_RX_HEADERS;
  1280. }
  1281. /*
  1282. * nv_change_mtu: dev->change_mtu function
  1283. * Called with dev_base_lock held for read.
  1284. */
  1285. static int nv_change_mtu(struct net_device *dev, int new_mtu)
  1286. {
  1287. struct fe_priv *np = netdev_priv(dev);
  1288. int old_mtu;
  1289. if (new_mtu < 64 || new_mtu > np->pkt_limit)
  1290. return -EINVAL;
  1291. old_mtu = dev->mtu;
  1292. dev->mtu = new_mtu;
  1293. /* return early if the buffer sizes will not change */
  1294. if (old_mtu <= ETH_DATA_LEN && new_mtu <= ETH_DATA_LEN)
  1295. return 0;
  1296. if (old_mtu == new_mtu)
  1297. return 0;
  1298. /* synchronized against open : rtnl_lock() held by caller */
  1299. if (netif_running(dev)) {
  1300. u8 __iomem *base = get_hwbase(dev);
  1301. /*
  1302. * It seems that the nic preloads valid ring entries into an
  1303. * internal buffer. The procedure for flushing everything is
  1304. * guessed, there is probably a simpler approach.
  1305. * Changing the MTU is a rare event, it shouldn't matter.
  1306. */
  1307. disable_irq(dev->irq);
  1308. spin_lock_bh(&dev->xmit_lock);
  1309. spin_lock(&np->lock);
  1310. /* stop engines */
  1311. nv_stop_rx(dev);
  1312. nv_stop_tx(dev);
  1313. nv_txrx_reset(dev);
  1314. /* drain rx queue */
  1315. nv_drain_rx(dev);
  1316. nv_drain_tx(dev);
  1317. /* reinit driver view of the rx queue */
  1318. nv_init_rx(dev);
  1319. nv_init_tx(dev);
  1320. /* alloc new rx buffers */
  1321. set_bufsize(dev);
  1322. if (nv_alloc_rx(dev)) {
  1323. if (!np->in_shutdown)
  1324. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  1325. }
  1326. /* reinit nic view of the rx queue */
  1327. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  1328. writel((u32) np->ring_addr, base + NvRegRxRingPhysAddr);
  1329. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  1330. writel((u32) (np->ring_addr + RX_RING*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
  1331. else
  1332. writel((u32) (np->ring_addr + RX_RING*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddr);
  1333. writel( ((RX_RING-1) << NVREG_RINGSZ_RXSHIFT) + ((TX_RING-1) << NVREG_RINGSZ_TXSHIFT),
  1334. base + NvRegRingSizes);
  1335. pci_push(base);
  1336. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  1337. pci_push(base);
  1338. /* restart rx engine */
  1339. nv_start_rx(dev);
  1340. nv_start_tx(dev);
  1341. spin_unlock(&np->lock);
  1342. spin_unlock_bh(&dev->xmit_lock);
  1343. enable_irq(dev->irq);
  1344. }
  1345. return 0;
  1346. }
  1347. static void nv_copy_mac_to_hw(struct net_device *dev)
  1348. {
  1349. u8 __iomem *base = get_hwbase(dev);
  1350. u32 mac[2];
  1351. mac[0] = (dev->dev_addr[0] << 0) + (dev->dev_addr[1] << 8) +
  1352. (dev->dev_addr[2] << 16) + (dev->dev_addr[3] << 24);
  1353. mac[1] = (dev->dev_addr[4] << 0) + (dev->dev_addr[5] << 8);
  1354. writel(mac[0], base + NvRegMacAddrA);
  1355. writel(mac[1], base + NvRegMacAddrB);
  1356. }
  1357. /*
  1358. * nv_set_mac_address: dev->set_mac_address function
  1359. * Called with rtnl_lock() held.
  1360. */
  1361. static int nv_set_mac_address(struct net_device *dev, void *addr)
  1362. {
  1363. struct fe_priv *np = netdev_priv(dev);
  1364. struct sockaddr *macaddr = (struct sockaddr*)addr;
  1365. if(!is_valid_ether_addr(macaddr->sa_data))
  1366. return -EADDRNOTAVAIL;
  1367. /* synchronized against open : rtnl_lock() held by caller */
  1368. memcpy(dev->dev_addr, macaddr->sa_data, ETH_ALEN);
  1369. if (netif_running(dev)) {
  1370. spin_lock_bh(&dev->xmit_lock);
  1371. spin_lock_irq(&np->lock);
  1372. /* stop rx engine */
  1373. nv_stop_rx(dev);
  1374. /* set mac address */
  1375. nv_copy_mac_to_hw(dev);
  1376. /* restart rx engine */
  1377. nv_start_rx(dev);
  1378. spin_unlock_irq(&np->lock);
  1379. spin_unlock_bh(&dev->xmit_lock);
  1380. } else {
  1381. nv_copy_mac_to_hw(dev);
  1382. }
  1383. return 0;
  1384. }
  1385. /*
  1386. * nv_set_multicast: dev->set_multicast function
  1387. * Called with dev->xmit_lock held.
  1388. */
  1389. static void nv_set_multicast(struct net_device *dev)
  1390. {
  1391. struct fe_priv *np = netdev_priv(dev);
  1392. u8 __iomem *base = get_hwbase(dev);
  1393. u32 addr[2];
  1394. u32 mask[2];
  1395. u32 pff;
  1396. memset(addr, 0, sizeof(addr));
  1397. memset(mask, 0, sizeof(mask));
  1398. if (dev->flags & IFF_PROMISC) {
  1399. printk(KERN_NOTICE "%s: Promiscuous mode enabled.\n", dev->name);
  1400. pff = NVREG_PFF_PROMISC;
  1401. } else {
  1402. pff = NVREG_PFF_MYADDR;
  1403. if (dev->flags & IFF_ALLMULTI || dev->mc_list) {
  1404. u32 alwaysOff[2];
  1405. u32 alwaysOn[2];
  1406. alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0xffffffff;
  1407. if (dev->flags & IFF_ALLMULTI) {
  1408. alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0;
  1409. } else {
  1410. struct dev_mc_list *walk;
  1411. walk = dev->mc_list;
  1412. while (walk != NULL) {
  1413. u32 a, b;
  1414. a = le32_to_cpu(*(u32 *) walk->dmi_addr);
  1415. b = le16_to_cpu(*(u16 *) (&walk->dmi_addr[4]));
  1416. alwaysOn[0] &= a;
  1417. alwaysOff[0] &= ~a;
  1418. alwaysOn[1] &= b;
  1419. alwaysOff[1] &= ~b;
  1420. walk = walk->next;
  1421. }
  1422. }
  1423. addr[0] = alwaysOn[0];
  1424. addr[1] = alwaysOn[1];
  1425. mask[0] = alwaysOn[0] | alwaysOff[0];
  1426. mask[1] = alwaysOn[1] | alwaysOff[1];
  1427. }
  1428. }
  1429. addr[0] |= NVREG_MCASTADDRA_FORCE;
  1430. pff |= NVREG_PFF_ALWAYS;
  1431. spin_lock_irq(&np->lock);
  1432. nv_stop_rx(dev);
  1433. writel(addr[0], base + NvRegMulticastAddrA);
  1434. writel(addr[1], base + NvRegMulticastAddrB);
  1435. writel(mask[0], base + NvRegMulticastMaskA);
  1436. writel(mask[1], base + NvRegMulticastMaskB);
  1437. writel(pff, base + NvRegPacketFilterFlags);
  1438. dprintk(KERN_INFO "%s: reconfiguration for multicast lists.\n",
  1439. dev->name);
  1440. nv_start_rx(dev);
  1441. spin_unlock_irq(&np->lock);
  1442. }
  1443. /**
  1444. * nv_update_linkspeed: Setup the MAC according to the link partner
  1445. * @dev: Network device to be configured
  1446. *
  1447. * The function queries the PHY and checks if there is a link partner.
  1448. * If yes, then it sets up the MAC accordingly. Otherwise, the MAC is
  1449. * set to 10 MBit HD.
  1450. *
  1451. * The function returns 0 if there is no link partner and 1 if there is
  1452. * a good link partner.
  1453. */
  1454. static int nv_update_linkspeed(struct net_device *dev)
  1455. {
  1456. struct fe_priv *np = netdev_priv(dev);
  1457. u8 __iomem *base = get_hwbase(dev);
  1458. int adv, lpa;
  1459. int newls = np->linkspeed;
  1460. int newdup = np->duplex;
  1461. int mii_status;
  1462. int retval = 0;
  1463. u32 control_1000, status_1000, phyreg;
  1464. /* BMSR_LSTATUS is latched, read it twice:
  1465. * we want the current value.
  1466. */
  1467. mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  1468. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  1469. if (!(mii_status & BMSR_LSTATUS)) {
  1470. dprintk(KERN_DEBUG "%s: no link detected by phy - falling back to 10HD.\n",
  1471. dev->name);
  1472. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1473. newdup = 0;
  1474. retval = 0;
  1475. goto set_speed;
  1476. }
  1477. if (np->autoneg == 0) {
  1478. dprintk(KERN_DEBUG "%s: nv_update_linkspeed: autoneg off, PHY set to 0x%04x.\n",
  1479. dev->name, np->fixed_mode);
  1480. if (np->fixed_mode & LPA_100FULL) {
  1481. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  1482. newdup = 1;
  1483. } else if (np->fixed_mode & LPA_100HALF) {
  1484. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  1485. newdup = 0;
  1486. } else if (np->fixed_mode & LPA_10FULL) {
  1487. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1488. newdup = 1;
  1489. } else {
  1490. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1491. newdup = 0;
  1492. }
  1493. retval = 1;
  1494. goto set_speed;
  1495. }
  1496. /* check auto negotiation is complete */
  1497. if (!(mii_status & BMSR_ANEGCOMPLETE)) {
  1498. /* still in autonegotiation - configure nic for 10 MBit HD and wait. */
  1499. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1500. newdup = 0;
  1501. retval = 0;
  1502. dprintk(KERN_DEBUG "%s: autoneg not completed - falling back to 10HD.\n", dev->name);
  1503. goto set_speed;
  1504. }
  1505. retval = 1;
  1506. if (np->gigabit == PHY_GIGABIT) {
  1507. control_1000 = mii_rw(dev, np->phyaddr, MII_1000BT_CR, MII_READ);
  1508. status_1000 = mii_rw(dev, np->phyaddr, MII_1000BT_SR, MII_READ);
  1509. if ((control_1000 & ADVERTISE_1000FULL) &&
  1510. (status_1000 & LPA_1000FULL)) {
  1511. dprintk(KERN_DEBUG "%s: nv_update_linkspeed: GBit ethernet detected.\n",
  1512. dev->name);
  1513. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_1000;
  1514. newdup = 1;
  1515. goto set_speed;
  1516. }
  1517. }
  1518. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  1519. lpa = mii_rw(dev, np->phyaddr, MII_LPA, MII_READ);
  1520. dprintk(KERN_DEBUG "%s: nv_update_linkspeed: PHY advertises 0x%04x, lpa 0x%04x.\n",
  1521. dev->name, adv, lpa);
  1522. /* FIXME: handle parallel detection properly */
  1523. lpa = lpa & adv;
  1524. if (lpa & LPA_100FULL) {
  1525. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  1526. newdup = 1;
  1527. } else if (lpa & LPA_100HALF) {
  1528. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  1529. newdup = 0;
  1530. } else if (lpa & LPA_10FULL) {
  1531. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1532. newdup = 1;
  1533. } else if (lpa & LPA_10HALF) {
  1534. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1535. newdup = 0;
  1536. } else {
  1537. dprintk(KERN_DEBUG "%s: bad ability %04x - falling back to 10HD.\n", dev->name, lpa);
  1538. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1539. newdup = 0;
  1540. }
  1541. set_speed:
  1542. if (np->duplex == newdup && np->linkspeed == newls)
  1543. return retval;
  1544. dprintk(KERN_INFO "%s: changing link setting from %d/%d to %d/%d.\n",
  1545. dev->name, np->linkspeed, np->duplex, newls, newdup);
  1546. np->duplex = newdup;
  1547. np->linkspeed = newls;
  1548. if (np->gigabit == PHY_GIGABIT) {
  1549. phyreg = readl(base + NvRegRandomSeed);
  1550. phyreg &= ~(0x3FF00);
  1551. if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10)
  1552. phyreg |= NVREG_RNDSEED_FORCE3;
  1553. else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100)
  1554. phyreg |= NVREG_RNDSEED_FORCE2;
  1555. else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
  1556. phyreg |= NVREG_RNDSEED_FORCE;
  1557. writel(phyreg, base + NvRegRandomSeed);
  1558. }
  1559. phyreg = readl(base + NvRegPhyInterface);
  1560. phyreg &= ~(PHY_HALF|PHY_100|PHY_1000);
  1561. if (np->duplex == 0)
  1562. phyreg |= PHY_HALF;
  1563. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100)
  1564. phyreg |= PHY_100;
  1565. else if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
  1566. phyreg |= PHY_1000;
  1567. writel(phyreg, base + NvRegPhyInterface);
  1568. writel(NVREG_MISC1_FORCE | ( np->duplex ? 0 : NVREG_MISC1_HD),
  1569. base + NvRegMisc1);
  1570. pci_push(base);
  1571. writel(np->linkspeed, base + NvRegLinkSpeed);
  1572. pci_push(base);
  1573. return retval;
  1574. }
  1575. static void nv_linkchange(struct net_device *dev)
  1576. {
  1577. if (nv_update_linkspeed(dev)) {
  1578. if (!netif_carrier_ok(dev)) {
  1579. netif_carrier_on(dev);
  1580. printk(KERN_INFO "%s: link up.\n", dev->name);
  1581. nv_start_rx(dev);
  1582. }
  1583. } else {
  1584. if (netif_carrier_ok(dev)) {
  1585. netif_carrier_off(dev);
  1586. printk(KERN_INFO "%s: link down.\n", dev->name);
  1587. nv_stop_rx(dev);
  1588. }
  1589. }
  1590. }
  1591. static void nv_link_irq(struct net_device *dev)
  1592. {
  1593. u8 __iomem *base = get_hwbase(dev);
  1594. u32 miistat;
  1595. miistat = readl(base + NvRegMIIStatus);
  1596. writel(NVREG_MIISTAT_MASK, base + NvRegMIIStatus);
  1597. dprintk(KERN_INFO "%s: link change irq, status 0x%x.\n", dev->name, miistat);
  1598. if (miistat & (NVREG_MIISTAT_LINKCHANGE))
  1599. nv_linkchange(dev);
  1600. dprintk(KERN_DEBUG "%s: link change notification done.\n", dev->name);
  1601. }
  1602. static irqreturn_t nv_nic_irq(int foo, void *data, struct pt_regs *regs)
  1603. {
  1604. struct net_device *dev = (struct net_device *) data;
  1605. struct fe_priv *np = netdev_priv(dev);
  1606. u8 __iomem *base = get_hwbase(dev);
  1607. u32 events;
  1608. int i;
  1609. dprintk(KERN_DEBUG "%s: nv_nic_irq\n", dev->name);
  1610. for (i=0; ; i++) {
  1611. events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
  1612. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  1613. pci_push(base);
  1614. dprintk(KERN_DEBUG "%s: irq: %08x\n", dev->name, events);
  1615. if (!(events & np->irqmask))
  1616. break;
  1617. if (events & (NVREG_IRQ_TX1|NVREG_IRQ_TX_OK|NVREG_IRQ_TX_ERROR|NVREG_IRQ_TX_ERR)) {
  1618. spin_lock(&np->lock);
  1619. nv_tx_done(dev);
  1620. spin_unlock(&np->lock);
  1621. }
  1622. if (events & (NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF)) {
  1623. nv_rx_process(dev);
  1624. if (nv_alloc_rx(dev)) {
  1625. spin_lock(&np->lock);
  1626. if (!np->in_shutdown)
  1627. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  1628. spin_unlock(&np->lock);
  1629. }
  1630. }
  1631. if (events & NVREG_IRQ_LINK) {
  1632. spin_lock(&np->lock);
  1633. nv_link_irq(dev);
  1634. spin_unlock(&np->lock);
  1635. }
  1636. if (np->need_linktimer && time_after(jiffies, np->link_timeout)) {
  1637. spin_lock(&np->lock);
  1638. nv_linkchange(dev);
  1639. spin_unlock(&np->lock);
  1640. np->link_timeout = jiffies + LINK_TIMEOUT;
  1641. }
  1642. if (events & (NVREG_IRQ_TX_ERR)) {
  1643. dprintk(KERN_DEBUG "%s: received irq with events 0x%x. Probably TX fail.\n",
  1644. dev->name, events);
  1645. }
  1646. if (events & (NVREG_IRQ_UNKNOWN)) {
  1647. printk(KERN_DEBUG "%s: received irq with unknown events 0x%x. Please report\n",
  1648. dev->name, events);
  1649. }
  1650. if (i > max_interrupt_work) {
  1651. spin_lock(&np->lock);
  1652. /* disable interrupts on the nic */
  1653. writel(0, base + NvRegIrqMask);
  1654. pci_push(base);
  1655. if (!np->in_shutdown)
  1656. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  1657. printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq.\n", dev->name, i);
  1658. spin_unlock(&np->lock);
  1659. break;
  1660. }
  1661. }
  1662. dprintk(KERN_DEBUG "%s: nv_nic_irq completed\n", dev->name);
  1663. return IRQ_RETVAL(i);
  1664. }
  1665. static void nv_do_nic_poll(unsigned long data)
  1666. {
  1667. struct net_device *dev = (struct net_device *) data;
  1668. struct fe_priv *np = netdev_priv(dev);
  1669. u8 __iomem *base = get_hwbase(dev);
  1670. disable_irq(dev->irq);
  1671. /* FIXME: Do we need synchronize_irq(dev->irq) here? */
  1672. /*
  1673. * reenable interrupts on the nic, we have to do this before calling
  1674. * nv_nic_irq because that may decide to do otherwise
  1675. */
  1676. writel(np->irqmask, base + NvRegIrqMask);
  1677. pci_push(base);
  1678. nv_nic_irq((int) 0, (void *) data, (struct pt_regs *) NULL);
  1679. enable_irq(dev->irq);
  1680. }
  1681. #ifdef CONFIG_NET_POLL_CONTROLLER
  1682. static void nv_poll_controller(struct net_device *dev)
  1683. {
  1684. nv_do_nic_poll((unsigned long) dev);
  1685. }
  1686. #endif
  1687. static void nv_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  1688. {
  1689. struct fe_priv *np = netdev_priv(dev);
  1690. strcpy(info->driver, "forcedeth");
  1691. strcpy(info->version, FORCEDETH_VERSION);
  1692. strcpy(info->bus_info, pci_name(np->pci_dev));
  1693. }
  1694. static void nv_get_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
  1695. {
  1696. struct fe_priv *np = netdev_priv(dev);
  1697. wolinfo->supported = WAKE_MAGIC;
  1698. spin_lock_irq(&np->lock);
  1699. if (np->wolenabled)
  1700. wolinfo->wolopts = WAKE_MAGIC;
  1701. spin_unlock_irq(&np->lock);
  1702. }
  1703. static int nv_set_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
  1704. {
  1705. struct fe_priv *np = netdev_priv(dev);
  1706. u8 __iomem *base = get_hwbase(dev);
  1707. spin_lock_irq(&np->lock);
  1708. if (wolinfo->wolopts == 0) {
  1709. writel(0, base + NvRegWakeUpFlags);
  1710. np->wolenabled = 0;
  1711. }
  1712. if (wolinfo->wolopts & WAKE_MAGIC) {
  1713. writel(NVREG_WAKEUPFLAGS_ENABLE, base + NvRegWakeUpFlags);
  1714. np->wolenabled = 1;
  1715. }
  1716. spin_unlock_irq(&np->lock);
  1717. return 0;
  1718. }
  1719. static int nv_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  1720. {
  1721. struct fe_priv *np = netdev_priv(dev);
  1722. int adv;
  1723. spin_lock_irq(&np->lock);
  1724. ecmd->port = PORT_MII;
  1725. if (!netif_running(dev)) {
  1726. /* We do not track link speed / duplex setting if the
  1727. * interface is disabled. Force a link check */
  1728. nv_update_linkspeed(dev);
  1729. }
  1730. switch(np->linkspeed & (NVREG_LINKSPEED_MASK)) {
  1731. case NVREG_LINKSPEED_10:
  1732. ecmd->speed = SPEED_10;
  1733. break;
  1734. case NVREG_LINKSPEED_100:
  1735. ecmd->speed = SPEED_100;
  1736. break;
  1737. case NVREG_LINKSPEED_1000:
  1738. ecmd->speed = SPEED_1000;
  1739. break;
  1740. }
  1741. ecmd->duplex = DUPLEX_HALF;
  1742. if (np->duplex)
  1743. ecmd->duplex = DUPLEX_FULL;
  1744. ecmd->autoneg = np->autoneg;
  1745. ecmd->advertising = ADVERTISED_MII;
  1746. if (np->autoneg) {
  1747. ecmd->advertising |= ADVERTISED_Autoneg;
  1748. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  1749. } else {
  1750. adv = np->fixed_mode;
  1751. }
  1752. if (adv & ADVERTISE_10HALF)
  1753. ecmd->advertising |= ADVERTISED_10baseT_Half;
  1754. if (adv & ADVERTISE_10FULL)
  1755. ecmd->advertising |= ADVERTISED_10baseT_Full;
  1756. if (adv & ADVERTISE_100HALF)
  1757. ecmd->advertising |= ADVERTISED_100baseT_Half;
  1758. if (adv & ADVERTISE_100FULL)
  1759. ecmd->advertising |= ADVERTISED_100baseT_Full;
  1760. if (np->autoneg && np->gigabit == PHY_GIGABIT) {
  1761. adv = mii_rw(dev, np->phyaddr, MII_1000BT_CR, MII_READ);
  1762. if (adv & ADVERTISE_1000FULL)
  1763. ecmd->advertising |= ADVERTISED_1000baseT_Full;
  1764. }
  1765. ecmd->supported = (SUPPORTED_Autoneg |
  1766. SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full |
  1767. SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full |
  1768. SUPPORTED_MII);
  1769. if (np->gigabit == PHY_GIGABIT)
  1770. ecmd->supported |= SUPPORTED_1000baseT_Full;
  1771. ecmd->phy_address = np->phyaddr;
  1772. ecmd->transceiver = XCVR_EXTERNAL;
  1773. /* ignore maxtxpkt, maxrxpkt for now */
  1774. spin_unlock_irq(&np->lock);
  1775. return 0;
  1776. }
  1777. static int nv_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  1778. {
  1779. struct fe_priv *np = netdev_priv(dev);
  1780. if (ecmd->port != PORT_MII)
  1781. return -EINVAL;
  1782. if (ecmd->transceiver != XCVR_EXTERNAL)
  1783. return -EINVAL;
  1784. if (ecmd->phy_address != np->phyaddr) {
  1785. /* TODO: support switching between multiple phys. Should be
  1786. * trivial, but not enabled due to lack of test hardware. */
  1787. return -EINVAL;
  1788. }
  1789. if (ecmd->autoneg == AUTONEG_ENABLE) {
  1790. u32 mask;
  1791. mask = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  1792. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
  1793. if (np->gigabit == PHY_GIGABIT)
  1794. mask |= ADVERTISED_1000baseT_Full;
  1795. if ((ecmd->advertising & mask) == 0)
  1796. return -EINVAL;
  1797. } else if (ecmd->autoneg == AUTONEG_DISABLE) {
  1798. /* Note: autonegotiation disable, speed 1000 intentionally
  1799. * forbidden - noone should need that. */
  1800. if (ecmd->speed != SPEED_10 && ecmd->speed != SPEED_100)
  1801. return -EINVAL;
  1802. if (ecmd->duplex != DUPLEX_HALF && ecmd->duplex != DUPLEX_FULL)
  1803. return -EINVAL;
  1804. } else {
  1805. return -EINVAL;
  1806. }
  1807. spin_lock_irq(&np->lock);
  1808. if (ecmd->autoneg == AUTONEG_ENABLE) {
  1809. int adv, bmcr;
  1810. np->autoneg = 1;
  1811. /* advertise only what has been requested */
  1812. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  1813. adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4);
  1814. if (ecmd->advertising & ADVERTISED_10baseT_Half)
  1815. adv |= ADVERTISE_10HALF;
  1816. if (ecmd->advertising & ADVERTISED_10baseT_Full)
  1817. adv |= ADVERTISE_10FULL;
  1818. if (ecmd->advertising & ADVERTISED_100baseT_Half)
  1819. adv |= ADVERTISE_100HALF;
  1820. if (ecmd->advertising & ADVERTISED_100baseT_Full)
  1821. adv |= ADVERTISE_100FULL;
  1822. mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
  1823. if (np->gigabit == PHY_GIGABIT) {
  1824. adv = mii_rw(dev, np->phyaddr, MII_1000BT_CR, MII_READ);
  1825. adv &= ~ADVERTISE_1000FULL;
  1826. if (ecmd->advertising & ADVERTISED_1000baseT_Full)
  1827. adv |= ADVERTISE_1000FULL;
  1828. mii_rw(dev, np->phyaddr, MII_1000BT_CR, adv);
  1829. }
  1830. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1831. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  1832. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  1833. } else {
  1834. int adv, bmcr;
  1835. np->autoneg = 0;
  1836. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  1837. adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4);
  1838. if (ecmd->speed == SPEED_10 && ecmd->duplex == DUPLEX_HALF)
  1839. adv |= ADVERTISE_10HALF;
  1840. if (ecmd->speed == SPEED_10 && ecmd->duplex == DUPLEX_FULL)
  1841. adv |= ADVERTISE_10FULL;
  1842. if (ecmd->speed == SPEED_100 && ecmd->duplex == DUPLEX_HALF)
  1843. adv |= ADVERTISE_100HALF;
  1844. if (ecmd->speed == SPEED_100 && ecmd->duplex == DUPLEX_FULL)
  1845. adv |= ADVERTISE_100FULL;
  1846. mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
  1847. np->fixed_mode = adv;
  1848. if (np->gigabit == PHY_GIGABIT) {
  1849. adv = mii_rw(dev, np->phyaddr, MII_1000BT_CR, MII_READ);
  1850. adv &= ~ADVERTISE_1000FULL;
  1851. mii_rw(dev, np->phyaddr, MII_1000BT_CR, adv);
  1852. }
  1853. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1854. bmcr |= ~(BMCR_ANENABLE|BMCR_SPEED100|BMCR_FULLDPLX);
  1855. if (adv & (ADVERTISE_10FULL|ADVERTISE_100FULL))
  1856. bmcr |= BMCR_FULLDPLX;
  1857. if (adv & (ADVERTISE_100HALF|ADVERTISE_100FULL))
  1858. bmcr |= BMCR_SPEED100;
  1859. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  1860. if (netif_running(dev)) {
  1861. /* Wait a bit and then reconfigure the nic. */
  1862. udelay(10);
  1863. nv_linkchange(dev);
  1864. }
  1865. }
  1866. spin_unlock_irq(&np->lock);
  1867. return 0;
  1868. }
  1869. #define FORCEDETH_REGS_VER 1
  1870. #define FORCEDETH_REGS_SIZE 0x400 /* 256 32-bit registers */
  1871. static int nv_get_regs_len(struct net_device *dev)
  1872. {
  1873. return FORCEDETH_REGS_SIZE;
  1874. }
  1875. static void nv_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *buf)
  1876. {
  1877. struct fe_priv *np = netdev_priv(dev);
  1878. u8 __iomem *base = get_hwbase(dev);
  1879. u32 *rbuf = buf;
  1880. int i;
  1881. regs->version = FORCEDETH_REGS_VER;
  1882. spin_lock_irq(&np->lock);
  1883. for (i=0;i<FORCEDETH_REGS_SIZE/sizeof(u32);i++)
  1884. rbuf[i] = readl(base + i*sizeof(u32));
  1885. spin_unlock_irq(&np->lock);
  1886. }
  1887. static int nv_nway_reset(struct net_device *dev)
  1888. {
  1889. struct fe_priv *np = netdev_priv(dev);
  1890. int ret;
  1891. spin_lock_irq(&np->lock);
  1892. if (np->autoneg) {
  1893. int bmcr;
  1894. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1895. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  1896. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  1897. ret = 0;
  1898. } else {
  1899. ret = -EINVAL;
  1900. }
  1901. spin_unlock_irq(&np->lock);
  1902. return ret;
  1903. }
  1904. static struct ethtool_ops ops = {
  1905. .get_drvinfo = nv_get_drvinfo,
  1906. .get_link = ethtool_op_get_link,
  1907. .get_wol = nv_get_wol,
  1908. .set_wol = nv_set_wol,
  1909. .get_settings = nv_get_settings,
  1910. .set_settings = nv_set_settings,
  1911. .get_regs_len = nv_get_regs_len,
  1912. .get_regs = nv_get_regs,
  1913. .nway_reset = nv_nway_reset,
  1914. .get_perm_addr = ethtool_op_get_perm_addr,
  1915. };
  1916. static int nv_open(struct net_device *dev)
  1917. {
  1918. struct fe_priv *np = netdev_priv(dev);
  1919. u8 __iomem *base = get_hwbase(dev);
  1920. int ret, oom, i;
  1921. dprintk(KERN_DEBUG "nv_open: begin\n");
  1922. /* 1) erase previous misconfiguration */
  1923. /* 4.1-1: stop adapter: ignored, 4.3 seems to be overkill */
  1924. writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
  1925. writel(0, base + NvRegMulticastAddrB);
  1926. writel(0, base + NvRegMulticastMaskA);
  1927. writel(0, base + NvRegMulticastMaskB);
  1928. writel(0, base + NvRegPacketFilterFlags);
  1929. writel(0, base + NvRegTransmitterControl);
  1930. writel(0, base + NvRegReceiverControl);
  1931. writel(0, base + NvRegAdapterControl);
  1932. /* 2) initialize descriptor rings */
  1933. set_bufsize(dev);
  1934. oom = nv_init_ring(dev);
  1935. writel(0, base + NvRegLinkSpeed);
  1936. writel(0, base + NvRegUnknownTransmitterReg);
  1937. nv_txrx_reset(dev);
  1938. writel(0, base + NvRegUnknownSetupReg6);
  1939. np->in_shutdown = 0;
  1940. /* 3) set mac address */
  1941. nv_copy_mac_to_hw(dev);
  1942. /* 4) give hw rings */
  1943. writel((u32) np->ring_addr, base + NvRegRxRingPhysAddr);
  1944. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  1945. writel((u32) (np->ring_addr + RX_RING*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
  1946. else
  1947. writel((u32) (np->ring_addr + RX_RING*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddr);
  1948. writel( ((RX_RING-1) << NVREG_RINGSZ_RXSHIFT) + ((TX_RING-1) << NVREG_RINGSZ_TXSHIFT),
  1949. base + NvRegRingSizes);
  1950. /* 5) continue setup */
  1951. writel(np->linkspeed, base + NvRegLinkSpeed);
  1952. writel(NVREG_UNKSETUP3_VAL1, base + NvRegUnknownSetupReg3);
  1953. writel(np->txrxctl_bits, base + NvRegTxRxControl);
  1954. pci_push(base);
  1955. writel(NVREG_TXRXCTL_BIT1|np->txrxctl_bits, base + NvRegTxRxControl);
  1956. reg_delay(dev, NvRegUnknownSetupReg5, NVREG_UNKSETUP5_BIT31, NVREG_UNKSETUP5_BIT31,
  1957. NV_SETUP5_DELAY, NV_SETUP5_DELAYMAX,
  1958. KERN_INFO "open: SetupReg5, Bit 31 remained off\n");
  1959. writel(0, base + NvRegUnknownSetupReg4);
  1960. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  1961. writel(NVREG_MIISTAT_MASK2, base + NvRegMIIStatus);
  1962. /* 6) continue setup */
  1963. writel(NVREG_MISC1_FORCE | NVREG_MISC1_HD, base + NvRegMisc1);
  1964. writel(readl(base + NvRegTransmitterStatus), base + NvRegTransmitterStatus);
  1965. writel(NVREG_PFF_ALWAYS, base + NvRegPacketFilterFlags);
  1966. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  1967. writel(readl(base + NvRegReceiverStatus), base + NvRegReceiverStatus);
  1968. get_random_bytes(&i, sizeof(i));
  1969. writel(NVREG_RNDSEED_FORCE | (i&NVREG_RNDSEED_MASK), base + NvRegRandomSeed);
  1970. writel(NVREG_UNKSETUP1_VAL, base + NvRegUnknownSetupReg1);
  1971. writel(NVREG_UNKSETUP2_VAL, base + NvRegUnknownSetupReg2);
  1972. writel(NVREG_POLL_DEFAULT, base + NvRegPollingInterval);
  1973. writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
  1974. writel((np->phyaddr << NVREG_ADAPTCTL_PHYSHIFT)|NVREG_ADAPTCTL_PHYVALID|NVREG_ADAPTCTL_RUNNING,
  1975. base + NvRegAdapterControl);
  1976. writel(NVREG_MIISPEED_BIT8|NVREG_MIIDELAY, base + NvRegMIISpeed);
  1977. writel(NVREG_UNKSETUP4_VAL, base + NvRegUnknownSetupReg4);
  1978. writel(NVREG_WAKEUPFLAGS_VAL, base + NvRegWakeUpFlags);
  1979. i = readl(base + NvRegPowerState);
  1980. if ( (i & NVREG_POWERSTATE_POWEREDUP) == 0)
  1981. writel(NVREG_POWERSTATE_POWEREDUP|i, base + NvRegPowerState);
  1982. pci_push(base);
  1983. udelay(10);
  1984. writel(readl(base + NvRegPowerState) | NVREG_POWERSTATE_VALID, base + NvRegPowerState);
  1985. writel(0, base + NvRegIrqMask);
  1986. pci_push(base);
  1987. writel(NVREG_MIISTAT_MASK2, base + NvRegMIIStatus);
  1988. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  1989. pci_push(base);
  1990. ret = request_irq(dev->irq, &nv_nic_irq, SA_SHIRQ, dev->name, dev);
  1991. if (ret)
  1992. goto out_drain;
  1993. /* ask for interrupts */
  1994. writel(np->irqmask, base + NvRegIrqMask);
  1995. spin_lock_irq(&np->lock);
  1996. writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
  1997. writel(0, base + NvRegMulticastAddrB);
  1998. writel(0, base + NvRegMulticastMaskA);
  1999. writel(0, base + NvRegMulticastMaskB);
  2000. writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
  2001. /* One manual link speed update: Interrupts are enabled, future link
  2002. * speed changes cause interrupts and are handled by nv_link_irq().
  2003. */
  2004. {
  2005. u32 miistat;
  2006. miistat = readl(base + NvRegMIIStatus);
  2007. writel(NVREG_MIISTAT_MASK, base + NvRegMIIStatus);
  2008. dprintk(KERN_INFO "startup: got 0x%08x.\n", miistat);
  2009. }
  2010. /* set linkspeed to invalid value, thus force nv_update_linkspeed
  2011. * to init hw */
  2012. np->linkspeed = 0;
  2013. ret = nv_update_linkspeed(dev);
  2014. nv_start_rx(dev);
  2015. nv_start_tx(dev);
  2016. netif_start_queue(dev);
  2017. if (ret) {
  2018. netif_carrier_on(dev);
  2019. } else {
  2020. printk("%s: no link during initialization.\n", dev->name);
  2021. netif_carrier_off(dev);
  2022. }
  2023. if (oom)
  2024. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  2025. spin_unlock_irq(&np->lock);
  2026. return 0;
  2027. out_drain:
  2028. drain_ring(dev);
  2029. return ret;
  2030. }
  2031. static int nv_close(struct net_device *dev)
  2032. {
  2033. struct fe_priv *np = netdev_priv(dev);
  2034. u8 __iomem *base;
  2035. spin_lock_irq(&np->lock);
  2036. np->in_shutdown = 1;
  2037. spin_unlock_irq(&np->lock);
  2038. synchronize_irq(dev->irq);
  2039. del_timer_sync(&np->oom_kick);
  2040. del_timer_sync(&np->nic_poll);
  2041. netif_stop_queue(dev);
  2042. spin_lock_irq(&np->lock);
  2043. nv_stop_tx(dev);
  2044. nv_stop_rx(dev);
  2045. nv_txrx_reset(dev);
  2046. /* disable interrupts on the nic or we will lock up */
  2047. base = get_hwbase(dev);
  2048. writel(0, base + NvRegIrqMask);
  2049. pci_push(base);
  2050. dprintk(KERN_INFO "%s: Irqmask is zero again\n", dev->name);
  2051. spin_unlock_irq(&np->lock);
  2052. free_irq(dev->irq, dev);
  2053. drain_ring(dev);
  2054. if (np->wolenabled)
  2055. nv_start_rx(dev);
  2056. /* special op: write back the misordered MAC address - otherwise
  2057. * the next nv_probe would see a wrong address.
  2058. */
  2059. writel(np->orig_mac[0], base + NvRegMacAddrA);
  2060. writel(np->orig_mac[1], base + NvRegMacAddrB);
  2061. /* FIXME: power down nic */
  2062. return 0;
  2063. }
  2064. static int __devinit nv_probe(struct pci_dev *pci_dev, const struct pci_device_id *id)
  2065. {
  2066. struct net_device *dev;
  2067. struct fe_priv *np;
  2068. unsigned long addr;
  2069. u8 __iomem *base;
  2070. int err, i;
  2071. dev = alloc_etherdev(sizeof(struct fe_priv));
  2072. err = -ENOMEM;
  2073. if (!dev)
  2074. goto out;
  2075. np = netdev_priv(dev);
  2076. np->pci_dev = pci_dev;
  2077. spin_lock_init(&np->lock);
  2078. SET_MODULE_OWNER(dev);
  2079. SET_NETDEV_DEV(dev, &pci_dev->dev);
  2080. init_timer(&np->oom_kick);
  2081. np->oom_kick.data = (unsigned long) dev;
  2082. np->oom_kick.function = &nv_do_rx_refill; /* timer handler */
  2083. init_timer(&np->nic_poll);
  2084. np->nic_poll.data = (unsigned long) dev;
  2085. np->nic_poll.function = &nv_do_nic_poll; /* timer handler */
  2086. err = pci_enable_device(pci_dev);
  2087. if (err) {
  2088. printk(KERN_INFO "forcedeth: pci_enable_dev failed (%d) for device %s\n",
  2089. err, pci_name(pci_dev));
  2090. goto out_free;
  2091. }
  2092. pci_set_master(pci_dev);
  2093. err = pci_request_regions(pci_dev, DRV_NAME);
  2094. if (err < 0)
  2095. goto out_disable;
  2096. err = -EINVAL;
  2097. addr = 0;
  2098. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  2099. dprintk(KERN_DEBUG "%s: resource %d start %p len %ld flags 0x%08lx.\n",
  2100. pci_name(pci_dev), i, (void*)pci_resource_start(pci_dev, i),
  2101. pci_resource_len(pci_dev, i),
  2102. pci_resource_flags(pci_dev, i));
  2103. if (pci_resource_flags(pci_dev, i) & IORESOURCE_MEM &&
  2104. pci_resource_len(pci_dev, i) >= NV_PCI_REGSZ) {
  2105. addr = pci_resource_start(pci_dev, i);
  2106. break;
  2107. }
  2108. }
  2109. if (i == DEVICE_COUNT_RESOURCE) {
  2110. printk(KERN_INFO "forcedeth: Couldn't find register window for device %s.\n",
  2111. pci_name(pci_dev));
  2112. goto out_relreg;
  2113. }
  2114. /* handle different descriptor versions */
  2115. if (id->driver_data & DEV_HAS_HIGH_DMA) {
  2116. /* packet format 3: supports 40-bit addressing */
  2117. np->desc_ver = DESC_VER_3;
  2118. if (pci_set_dma_mask(pci_dev, 0x0000007fffffffffULL)) {
  2119. printk(KERN_INFO "forcedeth: 64-bit DMA failed, using 32-bit addressing for device %s.\n",
  2120. pci_name(pci_dev));
  2121. } else {
  2122. dev->features |= NETIF_F_HIGHDMA;
  2123. }
  2124. np->txrxctl_bits = NVREG_TXRXCTL_DESC_3;
  2125. } else if (id->driver_data & DEV_HAS_LARGEDESC) {
  2126. /* packet format 2: supports jumbo frames */
  2127. np->desc_ver = DESC_VER_2;
  2128. np->txrxctl_bits = NVREG_TXRXCTL_DESC_2;
  2129. } else {
  2130. /* original packet format */
  2131. np->desc_ver = DESC_VER_1;
  2132. np->txrxctl_bits = NVREG_TXRXCTL_DESC_1;
  2133. }
  2134. np->pkt_limit = NV_PKTLIMIT_1;
  2135. if (id->driver_data & DEV_HAS_LARGEDESC)
  2136. np->pkt_limit = NV_PKTLIMIT_2;
  2137. if (id->driver_data & DEV_HAS_CHECKSUM) {
  2138. np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
  2139. dev->features |= NETIF_F_HW_CSUM | NETIF_F_SG;
  2140. #ifdef NETIF_F_TSO
  2141. dev->features |= NETIF_F_TSO;
  2142. #endif
  2143. }
  2144. err = -ENOMEM;
  2145. np->base = ioremap(addr, NV_PCI_REGSZ);
  2146. if (!np->base)
  2147. goto out_relreg;
  2148. dev->base_addr = (unsigned long)np->base;
  2149. dev->irq = pci_dev->irq;
  2150. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
  2151. np->rx_ring.orig = pci_alloc_consistent(pci_dev,
  2152. sizeof(struct ring_desc) * (RX_RING + TX_RING),
  2153. &np->ring_addr);
  2154. if (!np->rx_ring.orig)
  2155. goto out_unmap;
  2156. np->tx_ring.orig = &np->rx_ring.orig[RX_RING];
  2157. } else {
  2158. np->rx_ring.ex = pci_alloc_consistent(pci_dev,
  2159. sizeof(struct ring_desc_ex) * (RX_RING + TX_RING),
  2160. &np->ring_addr);
  2161. if (!np->rx_ring.ex)
  2162. goto out_unmap;
  2163. np->tx_ring.ex = &np->rx_ring.ex[RX_RING];
  2164. }
  2165. dev->open = nv_open;
  2166. dev->stop = nv_close;
  2167. dev->hard_start_xmit = nv_start_xmit;
  2168. dev->get_stats = nv_get_stats;
  2169. dev->change_mtu = nv_change_mtu;
  2170. dev->set_mac_address = nv_set_mac_address;
  2171. dev->set_multicast_list = nv_set_multicast;
  2172. #ifdef CONFIG_NET_POLL_CONTROLLER
  2173. dev->poll_controller = nv_poll_controller;
  2174. #endif
  2175. SET_ETHTOOL_OPS(dev, &ops);
  2176. dev->tx_timeout = nv_tx_timeout;
  2177. dev->watchdog_timeo = NV_WATCHDOG_TIMEO;
  2178. pci_set_drvdata(pci_dev, dev);
  2179. /* read the mac address */
  2180. base = get_hwbase(dev);
  2181. np->orig_mac[0] = readl(base + NvRegMacAddrA);
  2182. np->orig_mac[1] = readl(base + NvRegMacAddrB);
  2183. dev->dev_addr[0] = (np->orig_mac[1] >> 8) & 0xff;
  2184. dev->dev_addr[1] = (np->orig_mac[1] >> 0) & 0xff;
  2185. dev->dev_addr[2] = (np->orig_mac[0] >> 24) & 0xff;
  2186. dev->dev_addr[3] = (np->orig_mac[0] >> 16) & 0xff;
  2187. dev->dev_addr[4] = (np->orig_mac[0] >> 8) & 0xff;
  2188. dev->dev_addr[5] = (np->orig_mac[0] >> 0) & 0xff;
  2189. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  2190. if (!is_valid_ether_addr(dev->perm_addr)) {
  2191. /*
  2192. * Bad mac address. At least one bios sets the mac address
  2193. * to 01:23:45:67:89:ab
  2194. */
  2195. printk(KERN_ERR "%s: Invalid Mac address detected: %02x:%02x:%02x:%02x:%02x:%02x\n",
  2196. pci_name(pci_dev),
  2197. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  2198. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  2199. printk(KERN_ERR "Please complain to your hardware vendor. Switching to a random MAC.\n");
  2200. dev->dev_addr[0] = 0x00;
  2201. dev->dev_addr[1] = 0x00;
  2202. dev->dev_addr[2] = 0x6c;
  2203. get_random_bytes(&dev->dev_addr[3], 3);
  2204. }
  2205. dprintk(KERN_DEBUG "%s: MAC Address %02x:%02x:%02x:%02x:%02x:%02x\n", pci_name(pci_dev),
  2206. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  2207. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  2208. /* disable WOL */
  2209. writel(0, base + NvRegWakeUpFlags);
  2210. np->wolenabled = 0;
  2211. if (np->desc_ver == DESC_VER_1) {
  2212. np->tx_flags = NV_TX_VALID;
  2213. } else {
  2214. np->tx_flags = NV_TX2_VALID;
  2215. }
  2216. np->irqmask = NVREG_IRQMASK_WANTED;
  2217. if (id->driver_data & DEV_NEED_TIMERIRQ)
  2218. np->irqmask |= NVREG_IRQ_TIMER;
  2219. if (id->driver_data & DEV_NEED_LINKTIMER) {
  2220. dprintk(KERN_INFO "%s: link timer on.\n", pci_name(pci_dev));
  2221. np->need_linktimer = 1;
  2222. np->link_timeout = jiffies + LINK_TIMEOUT;
  2223. } else {
  2224. dprintk(KERN_INFO "%s: link timer off.\n", pci_name(pci_dev));
  2225. np->need_linktimer = 0;
  2226. }
  2227. /* find a suitable phy */
  2228. for (i = 1; i < 32; i++) {
  2229. int id1, id2;
  2230. spin_lock_irq(&np->lock);
  2231. id1 = mii_rw(dev, i, MII_PHYSID1, MII_READ);
  2232. spin_unlock_irq(&np->lock);
  2233. if (id1 < 0 || id1 == 0xffff)
  2234. continue;
  2235. spin_lock_irq(&np->lock);
  2236. id2 = mii_rw(dev, i, MII_PHYSID2, MII_READ);
  2237. spin_unlock_irq(&np->lock);
  2238. if (id2 < 0 || id2 == 0xffff)
  2239. continue;
  2240. id1 = (id1 & PHYID1_OUI_MASK) << PHYID1_OUI_SHFT;
  2241. id2 = (id2 & PHYID2_OUI_MASK) >> PHYID2_OUI_SHFT;
  2242. dprintk(KERN_DEBUG "%s: open: Found PHY %04x:%04x at address %d.\n",
  2243. pci_name(pci_dev), id1, id2, i);
  2244. np->phyaddr = i;
  2245. np->phy_oui = id1 | id2;
  2246. break;
  2247. }
  2248. if (i == 32) {
  2249. /* PHY in isolate mode? No phy attached and user wants to
  2250. * test loopback? Very odd, but can be correct.
  2251. */
  2252. printk(KERN_INFO "%s: open: Could not find a valid PHY.\n",
  2253. pci_name(pci_dev));
  2254. }
  2255. if (i != 32) {
  2256. /* reset it */
  2257. phy_init(dev);
  2258. }
  2259. /* set default link speed settings */
  2260. np->linkspeed = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2261. np->duplex = 0;
  2262. np->autoneg = 1;
  2263. err = register_netdev(dev);
  2264. if (err) {
  2265. printk(KERN_INFO "forcedeth: unable to register netdev: %d\n", err);
  2266. goto out_freering;
  2267. }
  2268. printk(KERN_INFO "%s: forcedeth.c: subsystem: %05x:%04x bound to %s\n",
  2269. dev->name, pci_dev->subsystem_vendor, pci_dev->subsystem_device,
  2270. pci_name(pci_dev));
  2271. return 0;
  2272. out_freering:
  2273. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  2274. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (RX_RING + TX_RING),
  2275. np->rx_ring.orig, np->ring_addr);
  2276. else
  2277. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (RX_RING + TX_RING),
  2278. np->rx_ring.ex, np->ring_addr);
  2279. pci_set_drvdata(pci_dev, NULL);
  2280. out_unmap:
  2281. iounmap(get_hwbase(dev));
  2282. out_relreg:
  2283. pci_release_regions(pci_dev);
  2284. out_disable:
  2285. pci_disable_device(pci_dev);
  2286. out_free:
  2287. free_netdev(dev);
  2288. out:
  2289. return err;
  2290. }
  2291. static void __devexit nv_remove(struct pci_dev *pci_dev)
  2292. {
  2293. struct net_device *dev = pci_get_drvdata(pci_dev);
  2294. struct fe_priv *np = netdev_priv(dev);
  2295. unregister_netdev(dev);
  2296. /* free all structures */
  2297. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  2298. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (RX_RING + TX_RING), np->rx_ring.orig, np->ring_addr);
  2299. else
  2300. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (RX_RING + TX_RING), np->rx_ring.ex, np->ring_addr);
  2301. iounmap(get_hwbase(dev));
  2302. pci_release_regions(pci_dev);
  2303. pci_disable_device(pci_dev);
  2304. free_netdev(dev);
  2305. pci_set_drvdata(pci_dev, NULL);
  2306. }
  2307. static struct pci_device_id pci_tbl[] = {
  2308. { /* nForce Ethernet Controller */
  2309. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_1),
  2310. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  2311. },
  2312. { /* nForce2 Ethernet Controller */
  2313. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_2),
  2314. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  2315. },
  2316. { /* nForce3 Ethernet Controller */
  2317. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_3),
  2318. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  2319. },
  2320. { /* nForce3 Ethernet Controller */
  2321. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_4),
  2322. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  2323. },
  2324. { /* nForce3 Ethernet Controller */
  2325. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_5),
  2326. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  2327. },
  2328. { /* nForce3 Ethernet Controller */
  2329. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_6),
  2330. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  2331. },
  2332. { /* nForce3 Ethernet Controller */
  2333. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_7),
  2334. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  2335. },
  2336. { /* CK804 Ethernet Controller */
  2337. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_8),
  2338. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA,
  2339. },
  2340. { /* CK804 Ethernet Controller */
  2341. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_9),
  2342. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA,
  2343. },
  2344. { /* MCP04 Ethernet Controller */
  2345. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_10),
  2346. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA,
  2347. },
  2348. { /* MCP04 Ethernet Controller */
  2349. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_11),
  2350. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA,
  2351. },
  2352. { /* MCP51 Ethernet Controller */
  2353. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_12),
  2354. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA,
  2355. },
  2356. { /* MCP51 Ethernet Controller */
  2357. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_13),
  2358. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA,
  2359. },
  2360. { /* MCP55 Ethernet Controller */
  2361. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_14),
  2362. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA,
  2363. },
  2364. { /* MCP55 Ethernet Controller */
  2365. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_15),
  2366. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA,
  2367. },
  2368. {0,},
  2369. };
  2370. static struct pci_driver driver = {
  2371. .name = "forcedeth",
  2372. .id_table = pci_tbl,
  2373. .probe = nv_probe,
  2374. .remove = __devexit_p(nv_remove),
  2375. };
  2376. static int __init init_nic(void)
  2377. {
  2378. printk(KERN_INFO "forcedeth.c: Reverse Engineered nForce ethernet driver. Version %s.\n", FORCEDETH_VERSION);
  2379. return pci_module_init(&driver);
  2380. }
  2381. static void __exit exit_nic(void)
  2382. {
  2383. pci_unregister_driver(&driver);
  2384. }
  2385. module_param(max_interrupt_work, int, 0);
  2386. MODULE_PARM_DESC(max_interrupt_work, "forcedeth maximum events handled per interrupt");
  2387. MODULE_AUTHOR("Manfred Spraul <manfred@colorfullife.com>");
  2388. MODULE_DESCRIPTION("Reverse Engineered nForce ethernet driver");
  2389. MODULE_LICENSE("GPL");
  2390. MODULE_DEVICE_TABLE(pci, pci_tbl);
  2391. module_init(init_nic);
  2392. module_exit(exit_nic);