nouveau_state.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173
  1. /*
  2. * Copyright 2005 Stephane Marchesin
  3. * Copyright 2008 Stuart Bennett
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  21. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  22. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. */
  25. #include <linux/swab.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "drm.h"
  29. #include "drm_sarea.h"
  30. #include "drm_crtc_helper.h"
  31. #include <linux/vgaarb.h>
  32. #include <linux/vga_switcheroo.h>
  33. #include "nouveau_drv.h"
  34. #include "nouveau_drm.h"
  35. #include "nouveau_fbcon.h"
  36. #include "nouveau_ramht.h"
  37. #include "nouveau_pm.h"
  38. #include "nv50_display.h"
  39. static void nouveau_stub_takedown(struct drm_device *dev) {}
  40. static int nouveau_stub_init(struct drm_device *dev) { return 0; }
  41. static int nouveau_init_engine_ptrs(struct drm_device *dev)
  42. {
  43. struct drm_nouveau_private *dev_priv = dev->dev_private;
  44. struct nouveau_engine *engine = &dev_priv->engine;
  45. switch (dev_priv->chipset & 0xf0) {
  46. case 0x00:
  47. engine->instmem.init = nv04_instmem_init;
  48. engine->instmem.takedown = nv04_instmem_takedown;
  49. engine->instmem.suspend = nv04_instmem_suspend;
  50. engine->instmem.resume = nv04_instmem_resume;
  51. engine->instmem.get = nv04_instmem_get;
  52. engine->instmem.put = nv04_instmem_put;
  53. engine->instmem.map = nv04_instmem_map;
  54. engine->instmem.unmap = nv04_instmem_unmap;
  55. engine->instmem.flush = nv04_instmem_flush;
  56. engine->mc.init = nv04_mc_init;
  57. engine->mc.takedown = nv04_mc_takedown;
  58. engine->timer.init = nv04_timer_init;
  59. engine->timer.read = nv04_timer_read;
  60. engine->timer.takedown = nv04_timer_takedown;
  61. engine->fb.init = nv04_fb_init;
  62. engine->fb.takedown = nv04_fb_takedown;
  63. engine->graph.init = nv04_graph_init;
  64. engine->graph.takedown = nv04_graph_takedown;
  65. engine->graph.fifo_access = nv04_graph_fifo_access;
  66. engine->graph.channel = nv04_graph_channel;
  67. engine->graph.create_context = nv04_graph_create_context;
  68. engine->graph.destroy_context = nv04_graph_destroy_context;
  69. engine->graph.load_context = nv04_graph_load_context;
  70. engine->graph.unload_context = nv04_graph_unload_context;
  71. engine->graph.object_new = nv04_graph_object_new;
  72. engine->fifo.channels = 16;
  73. engine->fifo.init = nv04_fifo_init;
  74. engine->fifo.takedown = nv04_fifo_fini;
  75. engine->fifo.disable = nv04_fifo_disable;
  76. engine->fifo.enable = nv04_fifo_enable;
  77. engine->fifo.reassign = nv04_fifo_reassign;
  78. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  79. engine->fifo.channel_id = nv04_fifo_channel_id;
  80. engine->fifo.create_context = nv04_fifo_create_context;
  81. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  82. engine->fifo.load_context = nv04_fifo_load_context;
  83. engine->fifo.unload_context = nv04_fifo_unload_context;
  84. engine->display.early_init = nv04_display_early_init;
  85. engine->display.late_takedown = nv04_display_late_takedown;
  86. engine->display.create = nv04_display_create;
  87. engine->display.init = nv04_display_init;
  88. engine->display.destroy = nv04_display_destroy;
  89. engine->gpio.init = nouveau_stub_init;
  90. engine->gpio.takedown = nouveau_stub_takedown;
  91. engine->gpio.get = NULL;
  92. engine->gpio.set = NULL;
  93. engine->gpio.irq_enable = NULL;
  94. engine->pm.clock_get = nv04_pm_clock_get;
  95. engine->pm.clock_pre = nv04_pm_clock_pre;
  96. engine->pm.clock_set = nv04_pm_clock_set;
  97. engine->crypt.init = nouveau_stub_init;
  98. engine->crypt.takedown = nouveau_stub_takedown;
  99. engine->vram.init = nouveau_mem_detect;
  100. engine->vram.flags_valid = nouveau_mem_flags_valid;
  101. break;
  102. case 0x10:
  103. engine->instmem.init = nv04_instmem_init;
  104. engine->instmem.takedown = nv04_instmem_takedown;
  105. engine->instmem.suspend = nv04_instmem_suspend;
  106. engine->instmem.resume = nv04_instmem_resume;
  107. engine->instmem.get = nv04_instmem_get;
  108. engine->instmem.put = nv04_instmem_put;
  109. engine->instmem.map = nv04_instmem_map;
  110. engine->instmem.unmap = nv04_instmem_unmap;
  111. engine->instmem.flush = nv04_instmem_flush;
  112. engine->mc.init = nv04_mc_init;
  113. engine->mc.takedown = nv04_mc_takedown;
  114. engine->timer.init = nv04_timer_init;
  115. engine->timer.read = nv04_timer_read;
  116. engine->timer.takedown = nv04_timer_takedown;
  117. engine->fb.init = nv10_fb_init;
  118. engine->fb.takedown = nv10_fb_takedown;
  119. engine->fb.init_tile_region = nv10_fb_init_tile_region;
  120. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  121. engine->fb.free_tile_region = nv10_fb_free_tile_region;
  122. engine->graph.init = nv10_graph_init;
  123. engine->graph.takedown = nv10_graph_takedown;
  124. engine->graph.channel = nv10_graph_channel;
  125. engine->graph.create_context = nv10_graph_create_context;
  126. engine->graph.destroy_context = nv10_graph_destroy_context;
  127. engine->graph.fifo_access = nv04_graph_fifo_access;
  128. engine->graph.load_context = nv10_graph_load_context;
  129. engine->graph.unload_context = nv10_graph_unload_context;
  130. engine->graph.object_new = nv04_graph_object_new;
  131. engine->graph.set_tile_region = nv10_graph_set_tile_region;
  132. engine->fifo.channels = 32;
  133. engine->fifo.init = nv10_fifo_init;
  134. engine->fifo.takedown = nv04_fifo_fini;
  135. engine->fifo.disable = nv04_fifo_disable;
  136. engine->fifo.enable = nv04_fifo_enable;
  137. engine->fifo.reassign = nv04_fifo_reassign;
  138. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  139. engine->fifo.channel_id = nv10_fifo_channel_id;
  140. engine->fifo.create_context = nv10_fifo_create_context;
  141. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  142. engine->fifo.load_context = nv10_fifo_load_context;
  143. engine->fifo.unload_context = nv10_fifo_unload_context;
  144. engine->display.early_init = nv04_display_early_init;
  145. engine->display.late_takedown = nv04_display_late_takedown;
  146. engine->display.create = nv04_display_create;
  147. engine->display.init = nv04_display_init;
  148. engine->display.destroy = nv04_display_destroy;
  149. engine->gpio.init = nouveau_stub_init;
  150. engine->gpio.takedown = nouveau_stub_takedown;
  151. engine->gpio.get = nv10_gpio_get;
  152. engine->gpio.set = nv10_gpio_set;
  153. engine->gpio.irq_enable = NULL;
  154. engine->pm.clock_get = nv04_pm_clock_get;
  155. engine->pm.clock_pre = nv04_pm_clock_pre;
  156. engine->pm.clock_set = nv04_pm_clock_set;
  157. engine->crypt.init = nouveau_stub_init;
  158. engine->crypt.takedown = nouveau_stub_takedown;
  159. engine->vram.init = nouveau_mem_detect;
  160. engine->vram.flags_valid = nouveau_mem_flags_valid;
  161. break;
  162. case 0x20:
  163. engine->instmem.init = nv04_instmem_init;
  164. engine->instmem.takedown = nv04_instmem_takedown;
  165. engine->instmem.suspend = nv04_instmem_suspend;
  166. engine->instmem.resume = nv04_instmem_resume;
  167. engine->instmem.get = nv04_instmem_get;
  168. engine->instmem.put = nv04_instmem_put;
  169. engine->instmem.map = nv04_instmem_map;
  170. engine->instmem.unmap = nv04_instmem_unmap;
  171. engine->instmem.flush = nv04_instmem_flush;
  172. engine->mc.init = nv04_mc_init;
  173. engine->mc.takedown = nv04_mc_takedown;
  174. engine->timer.init = nv04_timer_init;
  175. engine->timer.read = nv04_timer_read;
  176. engine->timer.takedown = nv04_timer_takedown;
  177. engine->fb.init = nv10_fb_init;
  178. engine->fb.takedown = nv10_fb_takedown;
  179. engine->fb.init_tile_region = nv10_fb_init_tile_region;
  180. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  181. engine->fb.free_tile_region = nv10_fb_free_tile_region;
  182. engine->graph.init = nv20_graph_init;
  183. engine->graph.takedown = nv20_graph_takedown;
  184. engine->graph.channel = nv10_graph_channel;
  185. engine->graph.create_context = nv20_graph_create_context;
  186. engine->graph.destroy_context = nv20_graph_destroy_context;
  187. engine->graph.fifo_access = nv04_graph_fifo_access;
  188. engine->graph.load_context = nv20_graph_load_context;
  189. engine->graph.unload_context = nv20_graph_unload_context;
  190. engine->graph.object_new = nv04_graph_object_new;
  191. engine->graph.set_tile_region = nv20_graph_set_tile_region;
  192. engine->fifo.channels = 32;
  193. engine->fifo.init = nv10_fifo_init;
  194. engine->fifo.takedown = nv04_fifo_fini;
  195. engine->fifo.disable = nv04_fifo_disable;
  196. engine->fifo.enable = nv04_fifo_enable;
  197. engine->fifo.reassign = nv04_fifo_reassign;
  198. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  199. engine->fifo.channel_id = nv10_fifo_channel_id;
  200. engine->fifo.create_context = nv10_fifo_create_context;
  201. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  202. engine->fifo.load_context = nv10_fifo_load_context;
  203. engine->fifo.unload_context = nv10_fifo_unload_context;
  204. engine->display.early_init = nv04_display_early_init;
  205. engine->display.late_takedown = nv04_display_late_takedown;
  206. engine->display.create = nv04_display_create;
  207. engine->display.init = nv04_display_init;
  208. engine->display.destroy = nv04_display_destroy;
  209. engine->gpio.init = nouveau_stub_init;
  210. engine->gpio.takedown = nouveau_stub_takedown;
  211. engine->gpio.get = nv10_gpio_get;
  212. engine->gpio.set = nv10_gpio_set;
  213. engine->gpio.irq_enable = NULL;
  214. engine->pm.clock_get = nv04_pm_clock_get;
  215. engine->pm.clock_pre = nv04_pm_clock_pre;
  216. engine->pm.clock_set = nv04_pm_clock_set;
  217. engine->crypt.init = nouveau_stub_init;
  218. engine->crypt.takedown = nouveau_stub_takedown;
  219. engine->vram.init = nouveau_mem_detect;
  220. engine->vram.flags_valid = nouveau_mem_flags_valid;
  221. break;
  222. case 0x30:
  223. engine->instmem.init = nv04_instmem_init;
  224. engine->instmem.takedown = nv04_instmem_takedown;
  225. engine->instmem.suspend = nv04_instmem_suspend;
  226. engine->instmem.resume = nv04_instmem_resume;
  227. engine->instmem.get = nv04_instmem_get;
  228. engine->instmem.put = nv04_instmem_put;
  229. engine->instmem.map = nv04_instmem_map;
  230. engine->instmem.unmap = nv04_instmem_unmap;
  231. engine->instmem.flush = nv04_instmem_flush;
  232. engine->mc.init = nv04_mc_init;
  233. engine->mc.takedown = nv04_mc_takedown;
  234. engine->timer.init = nv04_timer_init;
  235. engine->timer.read = nv04_timer_read;
  236. engine->timer.takedown = nv04_timer_takedown;
  237. engine->fb.init = nv30_fb_init;
  238. engine->fb.takedown = nv30_fb_takedown;
  239. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  240. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  241. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  242. engine->graph.init = nv30_graph_init;
  243. engine->graph.takedown = nv20_graph_takedown;
  244. engine->graph.fifo_access = nv04_graph_fifo_access;
  245. engine->graph.channel = nv10_graph_channel;
  246. engine->graph.create_context = nv20_graph_create_context;
  247. engine->graph.destroy_context = nv20_graph_destroy_context;
  248. engine->graph.load_context = nv20_graph_load_context;
  249. engine->graph.unload_context = nv20_graph_unload_context;
  250. engine->graph.object_new = nv04_graph_object_new;
  251. engine->graph.set_tile_region = nv20_graph_set_tile_region;
  252. engine->fifo.channels = 32;
  253. engine->fifo.init = nv10_fifo_init;
  254. engine->fifo.takedown = nv04_fifo_fini;
  255. engine->fifo.disable = nv04_fifo_disable;
  256. engine->fifo.enable = nv04_fifo_enable;
  257. engine->fifo.reassign = nv04_fifo_reassign;
  258. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  259. engine->fifo.channel_id = nv10_fifo_channel_id;
  260. engine->fifo.create_context = nv10_fifo_create_context;
  261. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  262. engine->fifo.load_context = nv10_fifo_load_context;
  263. engine->fifo.unload_context = nv10_fifo_unload_context;
  264. engine->display.early_init = nv04_display_early_init;
  265. engine->display.late_takedown = nv04_display_late_takedown;
  266. engine->display.create = nv04_display_create;
  267. engine->display.init = nv04_display_init;
  268. engine->display.destroy = nv04_display_destroy;
  269. engine->gpio.init = nouveau_stub_init;
  270. engine->gpio.takedown = nouveau_stub_takedown;
  271. engine->gpio.get = nv10_gpio_get;
  272. engine->gpio.set = nv10_gpio_set;
  273. engine->gpio.irq_enable = NULL;
  274. engine->pm.clock_get = nv04_pm_clock_get;
  275. engine->pm.clock_pre = nv04_pm_clock_pre;
  276. engine->pm.clock_set = nv04_pm_clock_set;
  277. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  278. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  279. engine->crypt.init = nouveau_stub_init;
  280. engine->crypt.takedown = nouveau_stub_takedown;
  281. engine->vram.init = nouveau_mem_detect;
  282. engine->vram.flags_valid = nouveau_mem_flags_valid;
  283. break;
  284. case 0x40:
  285. case 0x60:
  286. engine->instmem.init = nv04_instmem_init;
  287. engine->instmem.takedown = nv04_instmem_takedown;
  288. engine->instmem.suspend = nv04_instmem_suspend;
  289. engine->instmem.resume = nv04_instmem_resume;
  290. engine->instmem.get = nv04_instmem_get;
  291. engine->instmem.put = nv04_instmem_put;
  292. engine->instmem.map = nv04_instmem_map;
  293. engine->instmem.unmap = nv04_instmem_unmap;
  294. engine->instmem.flush = nv04_instmem_flush;
  295. engine->mc.init = nv40_mc_init;
  296. engine->mc.takedown = nv40_mc_takedown;
  297. engine->timer.init = nv04_timer_init;
  298. engine->timer.read = nv04_timer_read;
  299. engine->timer.takedown = nv04_timer_takedown;
  300. engine->fb.init = nv40_fb_init;
  301. engine->fb.takedown = nv40_fb_takedown;
  302. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  303. engine->fb.set_tile_region = nv40_fb_set_tile_region;
  304. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  305. engine->graph.init = nv40_graph_init;
  306. engine->graph.takedown = nv40_graph_takedown;
  307. engine->graph.fifo_access = nv04_graph_fifo_access;
  308. engine->graph.channel = nv40_graph_channel;
  309. engine->graph.create_context = nv40_graph_create_context;
  310. engine->graph.destroy_context = nv40_graph_destroy_context;
  311. engine->graph.load_context = nv40_graph_load_context;
  312. engine->graph.unload_context = nv40_graph_unload_context;
  313. engine->graph.object_new = nv40_graph_object_new;
  314. engine->graph.set_tile_region = nv40_graph_set_tile_region;
  315. engine->fifo.channels = 32;
  316. engine->fifo.init = nv40_fifo_init;
  317. engine->fifo.takedown = nv04_fifo_fini;
  318. engine->fifo.disable = nv04_fifo_disable;
  319. engine->fifo.enable = nv04_fifo_enable;
  320. engine->fifo.reassign = nv04_fifo_reassign;
  321. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  322. engine->fifo.channel_id = nv10_fifo_channel_id;
  323. engine->fifo.create_context = nv40_fifo_create_context;
  324. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  325. engine->fifo.load_context = nv40_fifo_load_context;
  326. engine->fifo.unload_context = nv40_fifo_unload_context;
  327. engine->display.early_init = nv04_display_early_init;
  328. engine->display.late_takedown = nv04_display_late_takedown;
  329. engine->display.create = nv04_display_create;
  330. engine->display.init = nv04_display_init;
  331. engine->display.destroy = nv04_display_destroy;
  332. engine->gpio.init = nouveau_stub_init;
  333. engine->gpio.takedown = nouveau_stub_takedown;
  334. engine->gpio.get = nv10_gpio_get;
  335. engine->gpio.set = nv10_gpio_set;
  336. engine->gpio.irq_enable = NULL;
  337. engine->pm.clock_get = nv04_pm_clock_get;
  338. engine->pm.clock_pre = nv04_pm_clock_pre;
  339. engine->pm.clock_set = nv04_pm_clock_set;
  340. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  341. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  342. engine->pm.temp_get = nv40_temp_get;
  343. engine->crypt.init = nouveau_stub_init;
  344. engine->crypt.takedown = nouveau_stub_takedown;
  345. engine->vram.init = nouveau_mem_detect;
  346. engine->vram.flags_valid = nouveau_mem_flags_valid;
  347. break;
  348. case 0x50:
  349. case 0x80: /* gotta love NVIDIA's consistency.. */
  350. case 0x90:
  351. case 0xA0:
  352. engine->instmem.init = nv50_instmem_init;
  353. engine->instmem.takedown = nv50_instmem_takedown;
  354. engine->instmem.suspend = nv50_instmem_suspend;
  355. engine->instmem.resume = nv50_instmem_resume;
  356. engine->instmem.get = nv50_instmem_get;
  357. engine->instmem.put = nv50_instmem_put;
  358. engine->instmem.map = nv50_instmem_map;
  359. engine->instmem.unmap = nv50_instmem_unmap;
  360. if (dev_priv->chipset == 0x50)
  361. engine->instmem.flush = nv50_instmem_flush;
  362. else
  363. engine->instmem.flush = nv84_instmem_flush;
  364. engine->mc.init = nv50_mc_init;
  365. engine->mc.takedown = nv50_mc_takedown;
  366. engine->timer.init = nv04_timer_init;
  367. engine->timer.read = nv04_timer_read;
  368. engine->timer.takedown = nv04_timer_takedown;
  369. engine->fb.init = nv50_fb_init;
  370. engine->fb.takedown = nv50_fb_takedown;
  371. engine->graph.init = nv50_graph_init;
  372. engine->graph.takedown = nv50_graph_takedown;
  373. engine->graph.fifo_access = nv50_graph_fifo_access;
  374. engine->graph.channel = nv50_graph_channel;
  375. engine->graph.create_context = nv50_graph_create_context;
  376. engine->graph.destroy_context = nv50_graph_destroy_context;
  377. engine->graph.load_context = nv50_graph_load_context;
  378. engine->graph.unload_context = nv50_graph_unload_context;
  379. engine->graph.object_new = nv50_graph_object_new;
  380. if (dev_priv->chipset == 0x50 ||
  381. dev_priv->chipset == 0xac)
  382. engine->graph.tlb_flush = nv50_graph_tlb_flush;
  383. else
  384. engine->graph.tlb_flush = nv84_graph_tlb_flush;
  385. engine->fifo.channels = 128;
  386. engine->fifo.init = nv50_fifo_init;
  387. engine->fifo.takedown = nv50_fifo_takedown;
  388. engine->fifo.disable = nv04_fifo_disable;
  389. engine->fifo.enable = nv04_fifo_enable;
  390. engine->fifo.reassign = nv04_fifo_reassign;
  391. engine->fifo.channel_id = nv50_fifo_channel_id;
  392. engine->fifo.create_context = nv50_fifo_create_context;
  393. engine->fifo.destroy_context = nv50_fifo_destroy_context;
  394. engine->fifo.load_context = nv50_fifo_load_context;
  395. engine->fifo.unload_context = nv50_fifo_unload_context;
  396. engine->fifo.tlb_flush = nv50_fifo_tlb_flush;
  397. engine->display.early_init = nv50_display_early_init;
  398. engine->display.late_takedown = nv50_display_late_takedown;
  399. engine->display.create = nv50_display_create;
  400. engine->display.init = nv50_display_init;
  401. engine->display.destroy = nv50_display_destroy;
  402. engine->gpio.init = nv50_gpio_init;
  403. engine->gpio.takedown = nv50_gpio_fini;
  404. engine->gpio.get = nv50_gpio_get;
  405. engine->gpio.set = nv50_gpio_set;
  406. engine->gpio.irq_register = nv50_gpio_irq_register;
  407. engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
  408. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  409. switch (dev_priv->chipset) {
  410. case 0x84:
  411. case 0x86:
  412. case 0x92:
  413. case 0x94:
  414. case 0x96:
  415. case 0x98:
  416. case 0xa0:
  417. case 0xaa:
  418. case 0xac:
  419. case 0x50:
  420. engine->pm.clock_get = nv50_pm_clock_get;
  421. engine->pm.clock_pre = nv50_pm_clock_pre;
  422. engine->pm.clock_set = nv50_pm_clock_set;
  423. break;
  424. default:
  425. engine->pm.clock_get = nva3_pm_clock_get;
  426. engine->pm.clock_pre = nva3_pm_clock_pre;
  427. engine->pm.clock_set = nva3_pm_clock_set;
  428. break;
  429. }
  430. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  431. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  432. if (dev_priv->chipset >= 0x84)
  433. engine->pm.temp_get = nv84_temp_get;
  434. else
  435. engine->pm.temp_get = nv40_temp_get;
  436. switch (dev_priv->chipset) {
  437. case 0x84:
  438. case 0x86:
  439. case 0x92:
  440. case 0x94:
  441. case 0x96:
  442. case 0xa0:
  443. engine->crypt.init = nv84_crypt_init;
  444. engine->crypt.takedown = nv84_crypt_fini;
  445. engine->crypt.create_context = nv84_crypt_create_context;
  446. engine->crypt.destroy_context = nv84_crypt_destroy_context;
  447. engine->crypt.object_new = nv84_crypt_object_new;
  448. engine->crypt.tlb_flush = nv84_crypt_tlb_flush;
  449. break;
  450. default:
  451. engine->crypt.init = nouveau_stub_init;
  452. engine->crypt.takedown = nouveau_stub_takedown;
  453. break;
  454. }
  455. engine->vram.init = nv50_vram_init;
  456. engine->vram.get = nv50_vram_new;
  457. engine->vram.put = nv50_vram_del;
  458. engine->vram.flags_valid = nv50_vram_flags_valid;
  459. break;
  460. case 0xC0:
  461. engine->instmem.init = nvc0_instmem_init;
  462. engine->instmem.takedown = nvc0_instmem_takedown;
  463. engine->instmem.suspend = nvc0_instmem_suspend;
  464. engine->instmem.resume = nvc0_instmem_resume;
  465. engine->instmem.get = nv50_instmem_get;
  466. engine->instmem.put = nv50_instmem_put;
  467. engine->instmem.map = nv50_instmem_map;
  468. engine->instmem.unmap = nv50_instmem_unmap;
  469. engine->instmem.flush = nv84_instmem_flush;
  470. engine->mc.init = nv50_mc_init;
  471. engine->mc.takedown = nv50_mc_takedown;
  472. engine->timer.init = nv04_timer_init;
  473. engine->timer.read = nv04_timer_read;
  474. engine->timer.takedown = nv04_timer_takedown;
  475. engine->fb.init = nvc0_fb_init;
  476. engine->fb.takedown = nvc0_fb_takedown;
  477. engine->graph.init = nvc0_graph_init;
  478. engine->graph.takedown = nvc0_graph_takedown;
  479. engine->graph.fifo_access = nvc0_graph_fifo_access;
  480. engine->graph.channel = nvc0_graph_channel;
  481. engine->graph.create_context = nvc0_graph_create_context;
  482. engine->graph.destroy_context = nvc0_graph_destroy_context;
  483. engine->graph.load_context = nvc0_graph_load_context;
  484. engine->graph.unload_context = nvc0_graph_unload_context;
  485. engine->graph.object_new = nvc0_graph_object_new;
  486. engine->fifo.channels = 128;
  487. engine->fifo.init = nvc0_fifo_init;
  488. engine->fifo.takedown = nvc0_fifo_takedown;
  489. engine->fifo.disable = nvc0_fifo_disable;
  490. engine->fifo.enable = nvc0_fifo_enable;
  491. engine->fifo.reassign = nvc0_fifo_reassign;
  492. engine->fifo.channel_id = nvc0_fifo_channel_id;
  493. engine->fifo.create_context = nvc0_fifo_create_context;
  494. engine->fifo.destroy_context = nvc0_fifo_destroy_context;
  495. engine->fifo.load_context = nvc0_fifo_load_context;
  496. engine->fifo.unload_context = nvc0_fifo_unload_context;
  497. engine->display.early_init = nv50_display_early_init;
  498. engine->display.late_takedown = nv50_display_late_takedown;
  499. engine->display.create = nv50_display_create;
  500. engine->display.init = nv50_display_init;
  501. engine->display.destroy = nv50_display_destroy;
  502. engine->gpio.init = nv50_gpio_init;
  503. engine->gpio.takedown = nouveau_stub_takedown;
  504. engine->gpio.get = nv50_gpio_get;
  505. engine->gpio.set = nv50_gpio_set;
  506. engine->gpio.irq_register = nv50_gpio_irq_register;
  507. engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
  508. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  509. engine->crypt.init = nouveau_stub_init;
  510. engine->crypt.takedown = nouveau_stub_takedown;
  511. engine->vram.init = nvc0_vram_init;
  512. engine->vram.get = nvc0_vram_new;
  513. engine->vram.put = nv50_vram_del;
  514. engine->vram.flags_valid = nvc0_vram_flags_valid;
  515. break;
  516. default:
  517. NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
  518. return 1;
  519. }
  520. return 0;
  521. }
  522. static unsigned int
  523. nouveau_vga_set_decode(void *priv, bool state)
  524. {
  525. struct drm_device *dev = priv;
  526. struct drm_nouveau_private *dev_priv = dev->dev_private;
  527. if (dev_priv->chipset >= 0x40)
  528. nv_wr32(dev, 0x88054, state);
  529. else
  530. nv_wr32(dev, 0x1854, state);
  531. if (state)
  532. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  533. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  534. else
  535. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  536. }
  537. static int
  538. nouveau_card_init_channel(struct drm_device *dev)
  539. {
  540. struct drm_nouveau_private *dev_priv = dev->dev_private;
  541. int ret;
  542. ret = nouveau_channel_alloc(dev, &dev_priv->channel,
  543. (struct drm_file *)-2, NvDmaFB, NvDmaTT);
  544. if (ret)
  545. return ret;
  546. mutex_unlock(&dev_priv->channel->mutex);
  547. return 0;
  548. }
  549. static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
  550. enum vga_switcheroo_state state)
  551. {
  552. struct drm_device *dev = pci_get_drvdata(pdev);
  553. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  554. if (state == VGA_SWITCHEROO_ON) {
  555. printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
  556. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  557. nouveau_pci_resume(pdev);
  558. drm_kms_helper_poll_enable(dev);
  559. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  560. } else {
  561. printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
  562. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  563. drm_kms_helper_poll_disable(dev);
  564. nouveau_pci_suspend(pdev, pmm);
  565. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  566. }
  567. }
  568. static void nouveau_switcheroo_reprobe(struct pci_dev *pdev)
  569. {
  570. struct drm_device *dev = pci_get_drvdata(pdev);
  571. nouveau_fbcon_output_poll_changed(dev);
  572. }
  573. static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
  574. {
  575. struct drm_device *dev = pci_get_drvdata(pdev);
  576. bool can_switch;
  577. spin_lock(&dev->count_lock);
  578. can_switch = (dev->open_count == 0);
  579. spin_unlock(&dev->count_lock);
  580. return can_switch;
  581. }
  582. int
  583. nouveau_card_init(struct drm_device *dev)
  584. {
  585. struct drm_nouveau_private *dev_priv = dev->dev_private;
  586. struct nouveau_engine *engine;
  587. int ret;
  588. vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
  589. vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
  590. nouveau_switcheroo_reprobe,
  591. nouveau_switcheroo_can_switch);
  592. /* Initialise internal driver API hooks */
  593. ret = nouveau_init_engine_ptrs(dev);
  594. if (ret)
  595. goto out;
  596. engine = &dev_priv->engine;
  597. spin_lock_init(&dev_priv->channels.lock);
  598. spin_lock_init(&dev_priv->tile.lock);
  599. spin_lock_init(&dev_priv->context_switch_lock);
  600. spin_lock_init(&dev_priv->vm_lock);
  601. /* Make the CRTCs and I2C buses accessible */
  602. ret = engine->display.early_init(dev);
  603. if (ret)
  604. goto out;
  605. /* Parse BIOS tables / Run init tables if card not POSTed */
  606. ret = nouveau_bios_init(dev);
  607. if (ret)
  608. goto out_display_early;
  609. nouveau_pm_init(dev);
  610. ret = nouveau_mem_vram_init(dev);
  611. if (ret)
  612. goto out_bios;
  613. ret = nouveau_gpuobj_init(dev);
  614. if (ret)
  615. goto out_vram;
  616. ret = engine->instmem.init(dev);
  617. if (ret)
  618. goto out_gpuobj;
  619. ret = nouveau_mem_gart_init(dev);
  620. if (ret)
  621. goto out_instmem;
  622. /* PMC */
  623. ret = engine->mc.init(dev);
  624. if (ret)
  625. goto out_gart;
  626. /* PGPIO */
  627. ret = engine->gpio.init(dev);
  628. if (ret)
  629. goto out_mc;
  630. /* PTIMER */
  631. ret = engine->timer.init(dev);
  632. if (ret)
  633. goto out_gpio;
  634. /* PFB */
  635. ret = engine->fb.init(dev);
  636. if (ret)
  637. goto out_timer;
  638. if (nouveau_noaccel)
  639. engine->graph.accel_blocked = true;
  640. else {
  641. /* PGRAPH */
  642. ret = engine->graph.init(dev);
  643. if (ret)
  644. goto out_fb;
  645. /* PCRYPT */
  646. ret = engine->crypt.init(dev);
  647. if (ret)
  648. goto out_graph;
  649. /* PFIFO */
  650. ret = engine->fifo.init(dev);
  651. if (ret)
  652. goto out_crypt;
  653. }
  654. ret = engine->display.create(dev);
  655. if (ret)
  656. goto out_fifo;
  657. ret = drm_vblank_init(dev, nv_two_heads(dev) ? 2 : 1);
  658. if (ret)
  659. goto out_vblank;
  660. ret = nouveau_irq_init(dev);
  661. if (ret)
  662. goto out_vblank;
  663. /* what about PVIDEO/PCRTC/PRAMDAC etc? */
  664. if (!engine->graph.accel_blocked) {
  665. ret = nouveau_fence_init(dev);
  666. if (ret)
  667. goto out_irq;
  668. ret = nouveau_card_init_channel(dev);
  669. if (ret)
  670. goto out_fence;
  671. }
  672. nouveau_fbcon_init(dev);
  673. drm_kms_helper_poll_init(dev);
  674. return 0;
  675. out_fence:
  676. nouveau_fence_fini(dev);
  677. out_irq:
  678. nouveau_irq_fini(dev);
  679. out_vblank:
  680. drm_vblank_cleanup(dev);
  681. engine->display.destroy(dev);
  682. out_fifo:
  683. if (!nouveau_noaccel)
  684. engine->fifo.takedown(dev);
  685. out_crypt:
  686. if (!nouveau_noaccel)
  687. engine->crypt.takedown(dev);
  688. out_graph:
  689. if (!nouveau_noaccel)
  690. engine->graph.takedown(dev);
  691. out_fb:
  692. engine->fb.takedown(dev);
  693. out_timer:
  694. engine->timer.takedown(dev);
  695. out_gpio:
  696. engine->gpio.takedown(dev);
  697. out_mc:
  698. engine->mc.takedown(dev);
  699. out_gart:
  700. nouveau_mem_gart_fini(dev);
  701. out_instmem:
  702. engine->instmem.takedown(dev);
  703. out_gpuobj:
  704. nouveau_gpuobj_takedown(dev);
  705. out_vram:
  706. nouveau_mem_vram_fini(dev);
  707. out_bios:
  708. nouveau_pm_fini(dev);
  709. nouveau_bios_takedown(dev);
  710. out_display_early:
  711. engine->display.late_takedown(dev);
  712. out:
  713. vga_client_register(dev->pdev, NULL, NULL, NULL);
  714. return ret;
  715. }
  716. static void nouveau_card_takedown(struct drm_device *dev)
  717. {
  718. struct drm_nouveau_private *dev_priv = dev->dev_private;
  719. struct nouveau_engine *engine = &dev_priv->engine;
  720. if (!engine->graph.accel_blocked) {
  721. nouveau_fence_fini(dev);
  722. nouveau_channel_put_unlocked(&dev_priv->channel);
  723. }
  724. if (!nouveau_noaccel) {
  725. engine->fifo.takedown(dev);
  726. engine->crypt.takedown(dev);
  727. engine->graph.takedown(dev);
  728. }
  729. engine->fb.takedown(dev);
  730. engine->timer.takedown(dev);
  731. engine->gpio.takedown(dev);
  732. engine->mc.takedown(dev);
  733. engine->display.late_takedown(dev);
  734. mutex_lock(&dev->struct_mutex);
  735. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
  736. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
  737. mutex_unlock(&dev->struct_mutex);
  738. nouveau_mem_gart_fini(dev);
  739. engine->instmem.takedown(dev);
  740. nouveau_gpuobj_takedown(dev);
  741. nouveau_mem_vram_fini(dev);
  742. nouveau_irq_fini(dev);
  743. drm_vblank_cleanup(dev);
  744. nouveau_pm_fini(dev);
  745. nouveau_bios_takedown(dev);
  746. vga_client_register(dev->pdev, NULL, NULL, NULL);
  747. }
  748. /* here a client dies, release the stuff that was allocated for its
  749. * file_priv */
  750. void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
  751. {
  752. nouveau_channel_cleanup(dev, file_priv);
  753. }
  754. /* first module load, setup the mmio/fb mapping */
  755. /* KMS: we need mmio at load time, not when the first drm client opens. */
  756. int nouveau_firstopen(struct drm_device *dev)
  757. {
  758. return 0;
  759. }
  760. /* if we have an OF card, copy vbios to RAMIN */
  761. static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
  762. {
  763. #if defined(__powerpc__)
  764. int size, i;
  765. const uint32_t *bios;
  766. struct device_node *dn = pci_device_to_OF_node(dev->pdev);
  767. if (!dn) {
  768. NV_INFO(dev, "Unable to get the OF node\n");
  769. return;
  770. }
  771. bios = of_get_property(dn, "NVDA,BMP", &size);
  772. if (bios) {
  773. for (i = 0; i < size; i += 4)
  774. nv_wi32(dev, i, bios[i/4]);
  775. NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
  776. } else {
  777. NV_INFO(dev, "Unable to get the OF bios\n");
  778. }
  779. #endif
  780. }
  781. static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
  782. {
  783. struct pci_dev *pdev = dev->pdev;
  784. struct apertures_struct *aper = alloc_apertures(3);
  785. if (!aper)
  786. return NULL;
  787. aper->ranges[0].base = pci_resource_start(pdev, 1);
  788. aper->ranges[0].size = pci_resource_len(pdev, 1);
  789. aper->count = 1;
  790. if (pci_resource_len(pdev, 2)) {
  791. aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
  792. aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
  793. aper->count++;
  794. }
  795. if (pci_resource_len(pdev, 3)) {
  796. aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
  797. aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
  798. aper->count++;
  799. }
  800. return aper;
  801. }
  802. static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
  803. {
  804. struct drm_nouveau_private *dev_priv = dev->dev_private;
  805. bool primary = false;
  806. dev_priv->apertures = nouveau_get_apertures(dev);
  807. if (!dev_priv->apertures)
  808. return -ENOMEM;
  809. #ifdef CONFIG_X86
  810. primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  811. #endif
  812. remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
  813. return 0;
  814. }
  815. int nouveau_load(struct drm_device *dev, unsigned long flags)
  816. {
  817. struct drm_nouveau_private *dev_priv;
  818. uint32_t reg0;
  819. resource_size_t mmio_start_offs;
  820. int ret;
  821. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  822. if (!dev_priv) {
  823. ret = -ENOMEM;
  824. goto err_out;
  825. }
  826. dev->dev_private = dev_priv;
  827. dev_priv->dev = dev;
  828. dev_priv->flags = flags & NOUVEAU_FLAGS;
  829. NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
  830. dev->pci_vendor, dev->pci_device, dev->pdev->class);
  831. /* resource 0 is mmio regs */
  832. /* resource 1 is linear FB */
  833. /* resource 2 is RAMIN (mmio regs + 0x1000000) */
  834. /* resource 6 is bios */
  835. /* map the mmio regs */
  836. mmio_start_offs = pci_resource_start(dev->pdev, 0);
  837. dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
  838. if (!dev_priv->mmio) {
  839. NV_ERROR(dev, "Unable to initialize the mmio mapping. "
  840. "Please report your setup to " DRIVER_EMAIL "\n");
  841. ret = -EINVAL;
  842. goto err_priv;
  843. }
  844. NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
  845. (unsigned long long)mmio_start_offs);
  846. #ifdef __BIG_ENDIAN
  847. /* Put the card in BE mode if it's not */
  848. if (nv_rd32(dev, NV03_PMC_BOOT_1))
  849. nv_wr32(dev, NV03_PMC_BOOT_1, 0x00000001);
  850. DRM_MEMORYBARRIER();
  851. #endif
  852. /* Time to determine the card architecture */
  853. reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
  854. dev_priv->stepping = 0; /* XXX: add stepping for pre-NV10? */
  855. /* We're dealing with >=NV10 */
  856. if ((reg0 & 0x0f000000) > 0) {
  857. /* Bit 27-20 contain the architecture in hex */
  858. dev_priv->chipset = (reg0 & 0xff00000) >> 20;
  859. dev_priv->stepping = (reg0 & 0xff);
  860. /* NV04 or NV05 */
  861. } else if ((reg0 & 0xff00fff0) == 0x20004000) {
  862. if (reg0 & 0x00f00000)
  863. dev_priv->chipset = 0x05;
  864. else
  865. dev_priv->chipset = 0x04;
  866. } else
  867. dev_priv->chipset = 0xff;
  868. switch (dev_priv->chipset & 0xf0) {
  869. case 0x00:
  870. case 0x10:
  871. case 0x20:
  872. case 0x30:
  873. dev_priv->card_type = dev_priv->chipset & 0xf0;
  874. break;
  875. case 0x40:
  876. case 0x60:
  877. dev_priv->card_type = NV_40;
  878. break;
  879. case 0x50:
  880. case 0x80:
  881. case 0x90:
  882. case 0xa0:
  883. dev_priv->card_type = NV_50;
  884. break;
  885. case 0xc0:
  886. dev_priv->card_type = NV_C0;
  887. break;
  888. default:
  889. NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
  890. ret = -EINVAL;
  891. goto err_mmio;
  892. }
  893. NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
  894. dev_priv->card_type, reg0);
  895. ret = nouveau_remove_conflicting_drivers(dev);
  896. if (ret)
  897. goto err_mmio;
  898. /* Map PRAMIN BAR, or on older cards, the aperture within BAR0 */
  899. if (dev_priv->card_type >= NV_40) {
  900. int ramin_bar = 2;
  901. if (pci_resource_len(dev->pdev, ramin_bar) == 0)
  902. ramin_bar = 3;
  903. dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
  904. dev_priv->ramin =
  905. ioremap(pci_resource_start(dev->pdev, ramin_bar),
  906. dev_priv->ramin_size);
  907. if (!dev_priv->ramin) {
  908. NV_ERROR(dev, "Failed to PRAMIN BAR");
  909. ret = -ENOMEM;
  910. goto err_mmio;
  911. }
  912. } else {
  913. dev_priv->ramin_size = 1 * 1024 * 1024;
  914. dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
  915. dev_priv->ramin_size);
  916. if (!dev_priv->ramin) {
  917. NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
  918. ret = -ENOMEM;
  919. goto err_mmio;
  920. }
  921. }
  922. nouveau_OF_copy_vbios_to_ramin(dev);
  923. /* Special flags */
  924. if (dev->pci_device == 0x01a0)
  925. dev_priv->flags |= NV_NFORCE;
  926. else if (dev->pci_device == 0x01f0)
  927. dev_priv->flags |= NV_NFORCE2;
  928. /* For kernel modesetting, init card now and bring up fbcon */
  929. ret = nouveau_card_init(dev);
  930. if (ret)
  931. goto err_ramin;
  932. return 0;
  933. err_ramin:
  934. iounmap(dev_priv->ramin);
  935. err_mmio:
  936. iounmap(dev_priv->mmio);
  937. err_priv:
  938. kfree(dev_priv);
  939. dev->dev_private = NULL;
  940. err_out:
  941. return ret;
  942. }
  943. void nouveau_lastclose(struct drm_device *dev)
  944. {
  945. vga_switcheroo_process_delayed_switch();
  946. }
  947. int nouveau_unload(struct drm_device *dev)
  948. {
  949. struct drm_nouveau_private *dev_priv = dev->dev_private;
  950. struct nouveau_engine *engine = &dev_priv->engine;
  951. drm_kms_helper_poll_fini(dev);
  952. nouveau_fbcon_fini(dev);
  953. engine->display.destroy(dev);
  954. nouveau_card_takedown(dev);
  955. iounmap(dev_priv->mmio);
  956. iounmap(dev_priv->ramin);
  957. kfree(dev_priv);
  958. dev->dev_private = NULL;
  959. return 0;
  960. }
  961. int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
  962. struct drm_file *file_priv)
  963. {
  964. struct drm_nouveau_private *dev_priv = dev->dev_private;
  965. struct drm_nouveau_getparam *getparam = data;
  966. switch (getparam->param) {
  967. case NOUVEAU_GETPARAM_CHIPSET_ID:
  968. getparam->value = dev_priv->chipset;
  969. break;
  970. case NOUVEAU_GETPARAM_PCI_VENDOR:
  971. getparam->value = dev->pci_vendor;
  972. break;
  973. case NOUVEAU_GETPARAM_PCI_DEVICE:
  974. getparam->value = dev->pci_device;
  975. break;
  976. case NOUVEAU_GETPARAM_BUS_TYPE:
  977. if (drm_pci_device_is_agp(dev))
  978. getparam->value = NV_AGP;
  979. else if (drm_pci_device_is_pcie(dev))
  980. getparam->value = NV_PCIE;
  981. else
  982. getparam->value = NV_PCI;
  983. break;
  984. case NOUVEAU_GETPARAM_FB_SIZE:
  985. getparam->value = dev_priv->fb_available_size;
  986. break;
  987. case NOUVEAU_GETPARAM_AGP_SIZE:
  988. getparam->value = dev_priv->gart_info.aper_size;
  989. break;
  990. case NOUVEAU_GETPARAM_VM_VRAM_BASE:
  991. getparam->value = 0; /* deprecated */
  992. break;
  993. case NOUVEAU_GETPARAM_PTIMER_TIME:
  994. getparam->value = dev_priv->engine.timer.read(dev);
  995. break;
  996. case NOUVEAU_GETPARAM_HAS_BO_USAGE:
  997. getparam->value = 1;
  998. break;
  999. case NOUVEAU_GETPARAM_HAS_PAGEFLIP:
  1000. getparam->value = 1;
  1001. break;
  1002. case NOUVEAU_GETPARAM_GRAPH_UNITS:
  1003. /* NV40 and NV50 versions are quite different, but register
  1004. * address is the same. User is supposed to know the card
  1005. * family anyway... */
  1006. if (dev_priv->chipset >= 0x40) {
  1007. getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
  1008. break;
  1009. }
  1010. /* FALLTHRU */
  1011. default:
  1012. NV_DEBUG(dev, "unknown parameter %lld\n", getparam->param);
  1013. return -EINVAL;
  1014. }
  1015. return 0;
  1016. }
  1017. int
  1018. nouveau_ioctl_setparam(struct drm_device *dev, void *data,
  1019. struct drm_file *file_priv)
  1020. {
  1021. struct drm_nouveau_setparam *setparam = data;
  1022. switch (setparam->param) {
  1023. default:
  1024. NV_DEBUG(dev, "unknown parameter %lld\n", setparam->param);
  1025. return -EINVAL;
  1026. }
  1027. return 0;
  1028. }
  1029. /* Wait until (value(reg) & mask) == val, up until timeout has hit */
  1030. bool
  1031. nouveau_wait_eq(struct drm_device *dev, uint64_t timeout,
  1032. uint32_t reg, uint32_t mask, uint32_t val)
  1033. {
  1034. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1035. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1036. uint64_t start = ptimer->read(dev);
  1037. do {
  1038. if ((nv_rd32(dev, reg) & mask) == val)
  1039. return true;
  1040. } while (ptimer->read(dev) - start < timeout);
  1041. return false;
  1042. }
  1043. /* Wait until (value(reg) & mask) != val, up until timeout has hit */
  1044. bool
  1045. nouveau_wait_ne(struct drm_device *dev, uint64_t timeout,
  1046. uint32_t reg, uint32_t mask, uint32_t val)
  1047. {
  1048. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1049. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1050. uint64_t start = ptimer->read(dev);
  1051. do {
  1052. if ((nv_rd32(dev, reg) & mask) != val)
  1053. return true;
  1054. } while (ptimer->read(dev) - start < timeout);
  1055. return false;
  1056. }
  1057. /* Waits for PGRAPH to go completely idle */
  1058. bool nouveau_wait_for_idle(struct drm_device *dev)
  1059. {
  1060. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1061. uint32_t mask = ~0;
  1062. if (dev_priv->card_type == NV_40)
  1063. mask &= ~NV40_PGRAPH_STATUS_SYNC_STALL;
  1064. if (!nv_wait(dev, NV04_PGRAPH_STATUS, mask, 0)) {
  1065. NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
  1066. nv_rd32(dev, NV04_PGRAPH_STATUS));
  1067. return false;
  1068. }
  1069. return true;
  1070. }