x86_emulate.c 43 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660
  1. /******************************************************************************
  2. * x86_emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. *
  13. * Avi Kivity <avi@qumranet.com>
  14. * Yaniv Kamay <yaniv@qumranet.com>
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. *
  19. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  20. */
  21. #ifndef __KERNEL__
  22. #include <stdio.h>
  23. #include <stdint.h>
  24. #include <public/xen.h>
  25. #define DPRINTF(_f, _a ...) printf( _f , ## _a )
  26. #else
  27. #include "kvm.h"
  28. #define DPRINTF(x...) do {} while (0)
  29. #endif
  30. #include "x86_emulate.h"
  31. #include <linux/module.h>
  32. /*
  33. * Opcode effective-address decode tables.
  34. * Note that we only emulate instructions that have at least one memory
  35. * operand (excluding implicit stack references). We assume that stack
  36. * references and instruction fetches will never occur in special memory
  37. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  38. * not be handled.
  39. */
  40. /* Operand sizes: 8-bit operands or specified/overridden size. */
  41. #define ByteOp (1<<0) /* 8-bit operands. */
  42. /* Destination operand type. */
  43. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  44. #define DstReg (2<<1) /* Register operand. */
  45. #define DstMem (3<<1) /* Memory operand. */
  46. #define DstMask (3<<1)
  47. /* Source operand type. */
  48. #define SrcNone (0<<3) /* No source operand. */
  49. #define SrcImplicit (0<<3) /* Source operand is implicit in the opcode. */
  50. #define SrcReg (1<<3) /* Register operand. */
  51. #define SrcMem (2<<3) /* Memory operand. */
  52. #define SrcMem16 (3<<3) /* Memory operand (16-bit). */
  53. #define SrcMem32 (4<<3) /* Memory operand (32-bit). */
  54. #define SrcImm (5<<3) /* Immediate operand. */
  55. #define SrcImmByte (6<<3) /* 8-bit sign-extended immediate operand. */
  56. #define SrcMask (7<<3)
  57. /* Generic ModRM decode. */
  58. #define ModRM (1<<6)
  59. /* Destination is only written; never read. */
  60. #define Mov (1<<7)
  61. #define BitOp (1<<8)
  62. static u8 opcode_table[256] = {
  63. /* 0x00 - 0x07 */
  64. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  65. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  66. 0, 0, 0, 0,
  67. /* 0x08 - 0x0F */
  68. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  69. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  70. 0, 0, 0, 0,
  71. /* 0x10 - 0x17 */
  72. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  73. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  74. 0, 0, 0, 0,
  75. /* 0x18 - 0x1F */
  76. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  77. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  78. 0, 0, 0, 0,
  79. /* 0x20 - 0x27 */
  80. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  81. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  82. SrcImmByte, SrcImm, 0, 0,
  83. /* 0x28 - 0x2F */
  84. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  85. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  86. 0, 0, 0, 0,
  87. /* 0x30 - 0x37 */
  88. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  89. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  90. 0, 0, 0, 0,
  91. /* 0x38 - 0x3F */
  92. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  93. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  94. 0, 0, 0, 0,
  95. /* 0x40 - 0x4F */
  96. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  97. /* 0x50 - 0x57 */
  98. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  99. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  100. /* 0x58 - 0x5F */
  101. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  102. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  103. /* 0x60 - 0x67 */
  104. 0, 0, 0, DstReg | SrcMem32 | ModRM | Mov /* movsxd (x86/64) */ ,
  105. 0, 0, 0, 0,
  106. /* 0x68 - 0x6F */
  107. 0, 0, ImplicitOps|Mov, 0,
  108. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* insb, insw/insd */
  109. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* outsb, outsw/outsd */
  110. /* 0x70 - 0x77 */
  111. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  112. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  113. /* 0x78 - 0x7F */
  114. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  115. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  116. /* 0x80 - 0x87 */
  117. ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  118. ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
  119. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  120. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  121. /* 0x88 - 0x8F */
  122. ByteOp | DstMem | SrcReg | ModRM | Mov, DstMem | SrcReg | ModRM | Mov,
  123. ByteOp | DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  124. 0, ModRM | DstReg, 0, DstMem | SrcNone | ModRM | Mov,
  125. /* 0x90 - 0x9F */
  126. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ImplicitOps, ImplicitOps, 0, 0,
  127. /* 0xA0 - 0xA7 */
  128. ByteOp | DstReg | SrcMem | Mov, DstReg | SrcMem | Mov,
  129. ByteOp | DstMem | SrcReg | Mov, DstMem | SrcReg | Mov,
  130. ByteOp | ImplicitOps | Mov, ImplicitOps | Mov,
  131. ByteOp | ImplicitOps, ImplicitOps,
  132. /* 0xA8 - 0xAF */
  133. 0, 0, ByteOp | ImplicitOps | Mov, ImplicitOps | Mov,
  134. ByteOp | ImplicitOps | Mov, ImplicitOps | Mov,
  135. ByteOp | ImplicitOps, ImplicitOps,
  136. /* 0xB0 - 0xBF */
  137. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  138. /* 0xC0 - 0xC7 */
  139. ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
  140. 0, ImplicitOps, 0, 0,
  141. ByteOp | DstMem | SrcImm | ModRM | Mov, DstMem | SrcImm | ModRM | Mov,
  142. /* 0xC8 - 0xCF */
  143. 0, 0, 0, 0, 0, 0, 0, 0,
  144. /* 0xD0 - 0xD7 */
  145. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  146. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  147. 0, 0, 0, 0,
  148. /* 0xD8 - 0xDF */
  149. 0, 0, 0, 0, 0, 0, 0, 0,
  150. /* 0xE0 - 0xE7 */
  151. 0, 0, 0, 0, 0, 0, 0, 0,
  152. /* 0xE8 - 0xEF */
  153. ImplicitOps, SrcImm|ImplicitOps, 0, SrcImmByte|ImplicitOps, 0, 0, 0, 0,
  154. /* 0xF0 - 0xF7 */
  155. 0, 0, 0, 0,
  156. ImplicitOps, 0,
  157. ByteOp | DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  158. /* 0xF8 - 0xFF */
  159. 0, 0, 0, 0,
  160. 0, 0, ByteOp | DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM
  161. };
  162. static u16 twobyte_table[256] = {
  163. /* 0x00 - 0x0F */
  164. 0, SrcMem | ModRM | DstReg, 0, 0, 0, 0, ImplicitOps, 0,
  165. 0, ImplicitOps, 0, 0, 0, ImplicitOps | ModRM, 0, 0,
  166. /* 0x10 - 0x1F */
  167. 0, 0, 0, 0, 0, 0, 0, 0, ImplicitOps | ModRM, 0, 0, 0, 0, 0, 0, 0,
  168. /* 0x20 - 0x2F */
  169. ModRM | ImplicitOps, ModRM, ModRM | ImplicitOps, ModRM, 0, 0, 0, 0,
  170. 0, 0, 0, 0, 0, 0, 0, 0,
  171. /* 0x30 - 0x3F */
  172. ImplicitOps, 0, ImplicitOps, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  173. /* 0x40 - 0x47 */
  174. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  175. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  176. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  177. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  178. /* 0x48 - 0x4F */
  179. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  180. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  181. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  182. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  183. /* 0x50 - 0x5F */
  184. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  185. /* 0x60 - 0x6F */
  186. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  187. /* 0x70 - 0x7F */
  188. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  189. /* 0x80 - 0x8F */
  190. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  191. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  192. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  193. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  194. /* 0x90 - 0x9F */
  195. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  196. /* 0xA0 - 0xA7 */
  197. 0, 0, 0, DstMem | SrcReg | ModRM | BitOp, 0, 0, 0, 0,
  198. /* 0xA8 - 0xAF */
  199. 0, 0, 0, DstMem | SrcReg | ModRM | BitOp, 0, 0, 0, 0,
  200. /* 0xB0 - 0xB7 */
  201. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM, 0,
  202. DstMem | SrcReg | ModRM | BitOp,
  203. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  204. DstReg | SrcMem16 | ModRM | Mov,
  205. /* 0xB8 - 0xBF */
  206. 0, 0, DstMem | SrcImmByte | ModRM, DstMem | SrcReg | ModRM | BitOp,
  207. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  208. DstReg | SrcMem16 | ModRM | Mov,
  209. /* 0xC0 - 0xCF */
  210. 0, 0, 0, DstMem | SrcReg | ModRM | Mov, 0, 0, 0, ImplicitOps | ModRM,
  211. 0, 0, 0, 0, 0, 0, 0, 0,
  212. /* 0xD0 - 0xDF */
  213. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  214. /* 0xE0 - 0xEF */
  215. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  216. /* 0xF0 - 0xFF */
  217. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
  218. };
  219. /* Type, address-of, and value of an instruction's operand. */
  220. struct operand {
  221. enum { OP_REG, OP_MEM, OP_IMM } type;
  222. unsigned int bytes;
  223. unsigned long val, orig_val, *ptr;
  224. };
  225. /* EFLAGS bit definitions. */
  226. #define EFLG_OF (1<<11)
  227. #define EFLG_DF (1<<10)
  228. #define EFLG_SF (1<<7)
  229. #define EFLG_ZF (1<<6)
  230. #define EFLG_AF (1<<4)
  231. #define EFLG_PF (1<<2)
  232. #define EFLG_CF (1<<0)
  233. /*
  234. * Instruction emulation:
  235. * Most instructions are emulated directly via a fragment of inline assembly
  236. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  237. * any modified flags.
  238. */
  239. #if defined(CONFIG_X86_64)
  240. #define _LO32 "k" /* force 32-bit operand */
  241. #define _STK "%%rsp" /* stack pointer */
  242. #elif defined(__i386__)
  243. #define _LO32 "" /* force 32-bit operand */
  244. #define _STK "%%esp" /* stack pointer */
  245. #endif
  246. /*
  247. * These EFLAGS bits are restored from saved value during emulation, and
  248. * any changes are written back to the saved value after emulation.
  249. */
  250. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  251. /* Before executing instruction: restore necessary bits in EFLAGS. */
  252. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  253. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); */ \
  254. "push %"_sav"; " \
  255. "movl %"_msk",%"_LO32 _tmp"; " \
  256. "andl %"_LO32 _tmp",("_STK"); " \
  257. "pushf; " \
  258. "notl %"_LO32 _tmp"; " \
  259. "andl %"_LO32 _tmp",("_STK"); " \
  260. "pop %"_tmp"; " \
  261. "orl %"_LO32 _tmp",("_STK"); " \
  262. "popf; " \
  263. /* _sav &= ~msk; */ \
  264. "movl %"_msk",%"_LO32 _tmp"; " \
  265. "notl %"_LO32 _tmp"; " \
  266. "andl %"_LO32 _tmp",%"_sav"; "
  267. /* After executing instruction: write-back necessary bits in EFLAGS. */
  268. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  269. /* _sav |= EFLAGS & _msk; */ \
  270. "pushf; " \
  271. "pop %"_tmp"; " \
  272. "andl %"_msk",%"_LO32 _tmp"; " \
  273. "orl %"_LO32 _tmp",%"_sav"; "
  274. /* Raw emulation: instruction has two explicit operands. */
  275. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  276. do { \
  277. unsigned long _tmp; \
  278. \
  279. switch ((_dst).bytes) { \
  280. case 2: \
  281. __asm__ __volatile__ ( \
  282. _PRE_EFLAGS("0","4","2") \
  283. _op"w %"_wx"3,%1; " \
  284. _POST_EFLAGS("0","4","2") \
  285. : "=m" (_eflags), "=m" ((_dst).val), \
  286. "=&r" (_tmp) \
  287. : _wy ((_src).val), "i" (EFLAGS_MASK) ); \
  288. break; \
  289. case 4: \
  290. __asm__ __volatile__ ( \
  291. _PRE_EFLAGS("0","4","2") \
  292. _op"l %"_lx"3,%1; " \
  293. _POST_EFLAGS("0","4","2") \
  294. : "=m" (_eflags), "=m" ((_dst).val), \
  295. "=&r" (_tmp) \
  296. : _ly ((_src).val), "i" (EFLAGS_MASK) ); \
  297. break; \
  298. case 8: \
  299. __emulate_2op_8byte(_op, _src, _dst, \
  300. _eflags, _qx, _qy); \
  301. break; \
  302. } \
  303. } while (0)
  304. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  305. do { \
  306. unsigned long _tmp; \
  307. switch ( (_dst).bytes ) \
  308. { \
  309. case 1: \
  310. __asm__ __volatile__ ( \
  311. _PRE_EFLAGS("0","4","2") \
  312. _op"b %"_bx"3,%1; " \
  313. _POST_EFLAGS("0","4","2") \
  314. : "=m" (_eflags), "=m" ((_dst).val), \
  315. "=&r" (_tmp) \
  316. : _by ((_src).val), "i" (EFLAGS_MASK) ); \
  317. break; \
  318. default: \
  319. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  320. _wx, _wy, _lx, _ly, _qx, _qy); \
  321. break; \
  322. } \
  323. } while (0)
  324. /* Source operand is byte-sized and may be restricted to just %cl. */
  325. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  326. __emulate_2op(_op, _src, _dst, _eflags, \
  327. "b", "c", "b", "c", "b", "c", "b", "c")
  328. /* Source operand is byte, word, long or quad sized. */
  329. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  330. __emulate_2op(_op, _src, _dst, _eflags, \
  331. "b", "q", "w", "r", _LO32, "r", "", "r")
  332. /* Source operand is word, long or quad sized. */
  333. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  334. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  335. "w", "r", _LO32, "r", "", "r")
  336. /* Instruction has only one explicit operand (no source operand). */
  337. #define emulate_1op(_op, _dst, _eflags) \
  338. do { \
  339. unsigned long _tmp; \
  340. \
  341. switch ( (_dst).bytes ) \
  342. { \
  343. case 1: \
  344. __asm__ __volatile__ ( \
  345. _PRE_EFLAGS("0","3","2") \
  346. _op"b %1; " \
  347. _POST_EFLAGS("0","3","2") \
  348. : "=m" (_eflags), "=m" ((_dst).val), \
  349. "=&r" (_tmp) \
  350. : "i" (EFLAGS_MASK) ); \
  351. break; \
  352. case 2: \
  353. __asm__ __volatile__ ( \
  354. _PRE_EFLAGS("0","3","2") \
  355. _op"w %1; " \
  356. _POST_EFLAGS("0","3","2") \
  357. : "=m" (_eflags), "=m" ((_dst).val), \
  358. "=&r" (_tmp) \
  359. : "i" (EFLAGS_MASK) ); \
  360. break; \
  361. case 4: \
  362. __asm__ __volatile__ ( \
  363. _PRE_EFLAGS("0","3","2") \
  364. _op"l %1; " \
  365. _POST_EFLAGS("0","3","2") \
  366. : "=m" (_eflags), "=m" ((_dst).val), \
  367. "=&r" (_tmp) \
  368. : "i" (EFLAGS_MASK) ); \
  369. break; \
  370. case 8: \
  371. __emulate_1op_8byte(_op, _dst, _eflags); \
  372. break; \
  373. } \
  374. } while (0)
  375. /* Emulate an instruction with quadword operands (x86/64 only). */
  376. #if defined(CONFIG_X86_64)
  377. #define __emulate_2op_8byte(_op, _src, _dst, _eflags, _qx, _qy) \
  378. do { \
  379. __asm__ __volatile__ ( \
  380. _PRE_EFLAGS("0","4","2") \
  381. _op"q %"_qx"3,%1; " \
  382. _POST_EFLAGS("0","4","2") \
  383. : "=m" (_eflags), "=m" ((_dst).val), "=&r" (_tmp) \
  384. : _qy ((_src).val), "i" (EFLAGS_MASK) ); \
  385. } while (0)
  386. #define __emulate_1op_8byte(_op, _dst, _eflags) \
  387. do { \
  388. __asm__ __volatile__ ( \
  389. _PRE_EFLAGS("0","3","2") \
  390. _op"q %1; " \
  391. _POST_EFLAGS("0","3","2") \
  392. : "=m" (_eflags), "=m" ((_dst).val), "=&r" (_tmp) \
  393. : "i" (EFLAGS_MASK) ); \
  394. } while (0)
  395. #elif defined(__i386__)
  396. #define __emulate_2op_8byte(_op, _src, _dst, _eflags, _qx, _qy)
  397. #define __emulate_1op_8byte(_op, _dst, _eflags)
  398. #endif /* __i386__ */
  399. /* Fetch next part of the instruction being emulated. */
  400. #define insn_fetch(_type, _size, _eip) \
  401. ({ unsigned long _x; \
  402. rc = ops->read_std((unsigned long)(_eip) + ctxt->cs_base, &_x, \
  403. (_size), ctxt->vcpu); \
  404. if ( rc != 0 ) \
  405. goto done; \
  406. (_eip) += (_size); \
  407. (_type)_x; \
  408. })
  409. /* Access/update address held in a register, based on addressing mode. */
  410. #define address_mask(reg) \
  411. ((ad_bytes == sizeof(unsigned long)) ? \
  412. (reg) : ((reg) & ((1UL << (ad_bytes << 3)) - 1)))
  413. #define register_address(base, reg) \
  414. ((base) + address_mask(reg))
  415. #define register_address_increment(reg, inc) \
  416. do { \
  417. /* signed type ensures sign extension to long */ \
  418. int _inc = (inc); \
  419. if ( ad_bytes == sizeof(unsigned long) ) \
  420. (reg) += _inc; \
  421. else \
  422. (reg) = ((reg) & ~((1UL << (ad_bytes << 3)) - 1)) | \
  423. (((reg) + _inc) & ((1UL << (ad_bytes << 3)) - 1)); \
  424. } while (0)
  425. #define JMP_REL(rel) \
  426. do { \
  427. _eip += (int)(rel); \
  428. _eip = ((op_bytes == 2) ? (uint16_t)_eip : (uint32_t)_eip); \
  429. } while (0)
  430. /*
  431. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  432. * pointer into the block that addresses the relevant register.
  433. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  434. */
  435. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  436. int highbyte_regs)
  437. {
  438. void *p;
  439. p = &regs[modrm_reg];
  440. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  441. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  442. return p;
  443. }
  444. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  445. struct x86_emulate_ops *ops,
  446. void *ptr,
  447. u16 *size, unsigned long *address, int op_bytes)
  448. {
  449. int rc;
  450. if (op_bytes == 2)
  451. op_bytes = 3;
  452. *address = 0;
  453. rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
  454. ctxt->vcpu);
  455. if (rc)
  456. return rc;
  457. rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
  458. ctxt->vcpu);
  459. return rc;
  460. }
  461. static int test_cc(unsigned int condition, unsigned int flags)
  462. {
  463. int rc = 0;
  464. switch ((condition & 15) >> 1) {
  465. case 0: /* o */
  466. rc |= (flags & EFLG_OF);
  467. break;
  468. case 1: /* b/c/nae */
  469. rc |= (flags & EFLG_CF);
  470. break;
  471. case 2: /* z/e */
  472. rc |= (flags & EFLG_ZF);
  473. break;
  474. case 3: /* be/na */
  475. rc |= (flags & (EFLG_CF|EFLG_ZF));
  476. break;
  477. case 4: /* s */
  478. rc |= (flags & EFLG_SF);
  479. break;
  480. case 5: /* p/pe */
  481. rc |= (flags & EFLG_PF);
  482. break;
  483. case 7: /* le/ng */
  484. rc |= (flags & EFLG_ZF);
  485. /* fall through */
  486. case 6: /* l/nge */
  487. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  488. break;
  489. }
  490. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  491. return (!!rc ^ (condition & 1));
  492. }
  493. int
  494. x86_emulate_memop(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  495. {
  496. unsigned d;
  497. u8 b, sib, twobyte = 0, rex_prefix = 0;
  498. u8 modrm, modrm_mod = 0, modrm_reg = 0, modrm_rm = 0;
  499. unsigned long *override_base = NULL;
  500. unsigned int op_bytes, ad_bytes, lock_prefix = 0, rep_prefix = 0, i;
  501. int rc = 0;
  502. struct operand src, dst;
  503. unsigned long cr2 = ctxt->cr2;
  504. int mode = ctxt->mode;
  505. unsigned long modrm_ea;
  506. int use_modrm_ea, index_reg = 0, base_reg = 0, scale, rip_relative = 0;
  507. int no_wb = 0;
  508. u64 msr_data;
  509. /* Shadow copy of register state. Committed on successful emulation. */
  510. unsigned long _regs[NR_VCPU_REGS];
  511. unsigned long _eip = ctxt->vcpu->rip, _eflags = ctxt->eflags;
  512. unsigned long modrm_val = 0;
  513. memcpy(_regs, ctxt->vcpu->regs, sizeof _regs);
  514. switch (mode) {
  515. case X86EMUL_MODE_REAL:
  516. case X86EMUL_MODE_PROT16:
  517. op_bytes = ad_bytes = 2;
  518. break;
  519. case X86EMUL_MODE_PROT32:
  520. op_bytes = ad_bytes = 4;
  521. break;
  522. #ifdef CONFIG_X86_64
  523. case X86EMUL_MODE_PROT64:
  524. op_bytes = 4;
  525. ad_bytes = 8;
  526. break;
  527. #endif
  528. default:
  529. return -1;
  530. }
  531. /* Legacy prefixes. */
  532. for (i = 0; i < 8; i++) {
  533. switch (b = insn_fetch(u8, 1, _eip)) {
  534. case 0x66: /* operand-size override */
  535. op_bytes ^= 6; /* switch between 2/4 bytes */
  536. break;
  537. case 0x67: /* address-size override */
  538. if (mode == X86EMUL_MODE_PROT64)
  539. ad_bytes ^= 12; /* switch between 4/8 bytes */
  540. else
  541. ad_bytes ^= 6; /* switch between 2/4 bytes */
  542. break;
  543. case 0x2e: /* CS override */
  544. override_base = &ctxt->cs_base;
  545. break;
  546. case 0x3e: /* DS override */
  547. override_base = &ctxt->ds_base;
  548. break;
  549. case 0x26: /* ES override */
  550. override_base = &ctxt->es_base;
  551. break;
  552. case 0x64: /* FS override */
  553. override_base = &ctxt->fs_base;
  554. break;
  555. case 0x65: /* GS override */
  556. override_base = &ctxt->gs_base;
  557. break;
  558. case 0x36: /* SS override */
  559. override_base = &ctxt->ss_base;
  560. break;
  561. case 0xf0: /* LOCK */
  562. lock_prefix = 1;
  563. break;
  564. case 0xf2: /* REPNE/REPNZ */
  565. case 0xf3: /* REP/REPE/REPZ */
  566. rep_prefix = 1;
  567. break;
  568. default:
  569. goto done_prefixes;
  570. }
  571. }
  572. done_prefixes:
  573. /* REX prefix. */
  574. if ((mode == X86EMUL_MODE_PROT64) && ((b & 0xf0) == 0x40)) {
  575. rex_prefix = b;
  576. if (b & 8)
  577. op_bytes = 8; /* REX.W */
  578. modrm_reg = (b & 4) << 1; /* REX.R */
  579. index_reg = (b & 2) << 2; /* REX.X */
  580. modrm_rm = base_reg = (b & 1) << 3; /* REG.B */
  581. b = insn_fetch(u8, 1, _eip);
  582. }
  583. /* Opcode byte(s). */
  584. d = opcode_table[b];
  585. if (d == 0) {
  586. /* Two-byte opcode? */
  587. if (b == 0x0f) {
  588. twobyte = 1;
  589. b = insn_fetch(u8, 1, _eip);
  590. d = twobyte_table[b];
  591. }
  592. /* Unrecognised? */
  593. if (d == 0)
  594. goto cannot_emulate;
  595. }
  596. /* ModRM and SIB bytes. */
  597. if (d & ModRM) {
  598. modrm = insn_fetch(u8, 1, _eip);
  599. modrm_mod |= (modrm & 0xc0) >> 6;
  600. modrm_reg |= (modrm & 0x38) >> 3;
  601. modrm_rm |= (modrm & 0x07);
  602. modrm_ea = 0;
  603. use_modrm_ea = 1;
  604. if (modrm_mod == 3) {
  605. modrm_val = *(unsigned long *)
  606. decode_register(modrm_rm, _regs, d & ByteOp);
  607. goto modrm_done;
  608. }
  609. if (ad_bytes == 2) {
  610. unsigned bx = _regs[VCPU_REGS_RBX];
  611. unsigned bp = _regs[VCPU_REGS_RBP];
  612. unsigned si = _regs[VCPU_REGS_RSI];
  613. unsigned di = _regs[VCPU_REGS_RDI];
  614. /* 16-bit ModR/M decode. */
  615. switch (modrm_mod) {
  616. case 0:
  617. if (modrm_rm == 6)
  618. modrm_ea += insn_fetch(u16, 2, _eip);
  619. break;
  620. case 1:
  621. modrm_ea += insn_fetch(s8, 1, _eip);
  622. break;
  623. case 2:
  624. modrm_ea += insn_fetch(u16, 2, _eip);
  625. break;
  626. }
  627. switch (modrm_rm) {
  628. case 0:
  629. modrm_ea += bx + si;
  630. break;
  631. case 1:
  632. modrm_ea += bx + di;
  633. break;
  634. case 2:
  635. modrm_ea += bp + si;
  636. break;
  637. case 3:
  638. modrm_ea += bp + di;
  639. break;
  640. case 4:
  641. modrm_ea += si;
  642. break;
  643. case 5:
  644. modrm_ea += di;
  645. break;
  646. case 6:
  647. if (modrm_mod != 0)
  648. modrm_ea += bp;
  649. break;
  650. case 7:
  651. modrm_ea += bx;
  652. break;
  653. }
  654. if (modrm_rm == 2 || modrm_rm == 3 ||
  655. (modrm_rm == 6 && modrm_mod != 0))
  656. if (!override_base)
  657. override_base = &ctxt->ss_base;
  658. modrm_ea = (u16)modrm_ea;
  659. } else {
  660. /* 32/64-bit ModR/M decode. */
  661. switch (modrm_rm) {
  662. case 4:
  663. case 12:
  664. sib = insn_fetch(u8, 1, _eip);
  665. index_reg |= (sib >> 3) & 7;
  666. base_reg |= sib & 7;
  667. scale = sib >> 6;
  668. switch (base_reg) {
  669. case 5:
  670. if (modrm_mod != 0)
  671. modrm_ea += _regs[base_reg];
  672. else
  673. modrm_ea += insn_fetch(s32, 4, _eip);
  674. break;
  675. default:
  676. modrm_ea += _regs[base_reg];
  677. }
  678. switch (index_reg) {
  679. case 4:
  680. break;
  681. default:
  682. modrm_ea += _regs[index_reg] << scale;
  683. }
  684. break;
  685. case 5:
  686. if (modrm_mod != 0)
  687. modrm_ea += _regs[modrm_rm];
  688. else if (mode == X86EMUL_MODE_PROT64)
  689. rip_relative = 1;
  690. break;
  691. default:
  692. modrm_ea += _regs[modrm_rm];
  693. break;
  694. }
  695. switch (modrm_mod) {
  696. case 0:
  697. if (modrm_rm == 5)
  698. modrm_ea += insn_fetch(s32, 4, _eip);
  699. break;
  700. case 1:
  701. modrm_ea += insn_fetch(s8, 1, _eip);
  702. break;
  703. case 2:
  704. modrm_ea += insn_fetch(s32, 4, _eip);
  705. break;
  706. }
  707. }
  708. if (!override_base)
  709. override_base = &ctxt->ds_base;
  710. if (mode == X86EMUL_MODE_PROT64 &&
  711. override_base != &ctxt->fs_base &&
  712. override_base != &ctxt->gs_base)
  713. override_base = NULL;
  714. if (override_base)
  715. modrm_ea += *override_base;
  716. if (rip_relative) {
  717. modrm_ea += _eip;
  718. switch (d & SrcMask) {
  719. case SrcImmByte:
  720. modrm_ea += 1;
  721. break;
  722. case SrcImm:
  723. if (d & ByteOp)
  724. modrm_ea += 1;
  725. else
  726. if (op_bytes == 8)
  727. modrm_ea += 4;
  728. else
  729. modrm_ea += op_bytes;
  730. }
  731. }
  732. if (ad_bytes != 8)
  733. modrm_ea = (u32)modrm_ea;
  734. cr2 = modrm_ea;
  735. modrm_done:
  736. ;
  737. }
  738. /*
  739. * Decode and fetch the source operand: register, memory
  740. * or immediate.
  741. */
  742. switch (d & SrcMask) {
  743. case SrcNone:
  744. break;
  745. case SrcReg:
  746. src.type = OP_REG;
  747. if (d & ByteOp) {
  748. src.ptr = decode_register(modrm_reg, _regs,
  749. (rex_prefix == 0));
  750. src.val = src.orig_val = *(u8 *) src.ptr;
  751. src.bytes = 1;
  752. } else {
  753. src.ptr = decode_register(modrm_reg, _regs, 0);
  754. switch ((src.bytes = op_bytes)) {
  755. case 2:
  756. src.val = src.orig_val = *(u16 *) src.ptr;
  757. break;
  758. case 4:
  759. src.val = src.orig_val = *(u32 *) src.ptr;
  760. break;
  761. case 8:
  762. src.val = src.orig_val = *(u64 *) src.ptr;
  763. break;
  764. }
  765. }
  766. break;
  767. case SrcMem16:
  768. src.bytes = 2;
  769. goto srcmem_common;
  770. case SrcMem32:
  771. src.bytes = 4;
  772. goto srcmem_common;
  773. case SrcMem:
  774. src.bytes = (d & ByteOp) ? 1 : op_bytes;
  775. /* Don't fetch the address for invlpg: it could be unmapped. */
  776. if (twobyte && b == 0x01 && modrm_reg == 7)
  777. break;
  778. srcmem_common:
  779. /*
  780. * For instructions with a ModR/M byte, switch to register
  781. * access if Mod = 3.
  782. */
  783. if ((d & ModRM) && modrm_mod == 3) {
  784. src.type = OP_REG;
  785. break;
  786. }
  787. src.type = OP_MEM;
  788. src.ptr = (unsigned long *)cr2;
  789. src.val = 0;
  790. if ((rc = ops->read_emulated((unsigned long)src.ptr,
  791. &src.val, src.bytes, ctxt->vcpu)) != 0)
  792. goto done;
  793. src.orig_val = src.val;
  794. break;
  795. case SrcImm:
  796. src.type = OP_IMM;
  797. src.ptr = (unsigned long *)_eip;
  798. src.bytes = (d & ByteOp) ? 1 : op_bytes;
  799. if (src.bytes == 8)
  800. src.bytes = 4;
  801. /* NB. Immediates are sign-extended as necessary. */
  802. switch (src.bytes) {
  803. case 1:
  804. src.val = insn_fetch(s8, 1, _eip);
  805. break;
  806. case 2:
  807. src.val = insn_fetch(s16, 2, _eip);
  808. break;
  809. case 4:
  810. src.val = insn_fetch(s32, 4, _eip);
  811. break;
  812. }
  813. break;
  814. case SrcImmByte:
  815. src.type = OP_IMM;
  816. src.ptr = (unsigned long *)_eip;
  817. src.bytes = 1;
  818. src.val = insn_fetch(s8, 1, _eip);
  819. break;
  820. }
  821. /* Decode and fetch the destination operand: register or memory. */
  822. switch (d & DstMask) {
  823. case ImplicitOps:
  824. /* Special instructions do their own operand decoding. */
  825. goto special_insn;
  826. case DstReg:
  827. dst.type = OP_REG;
  828. if ((d & ByteOp)
  829. && !(twobyte && (b == 0xb6 || b == 0xb7))) {
  830. dst.ptr = decode_register(modrm_reg, _regs,
  831. (rex_prefix == 0));
  832. dst.val = *(u8 *) dst.ptr;
  833. dst.bytes = 1;
  834. } else {
  835. dst.ptr = decode_register(modrm_reg, _regs, 0);
  836. switch ((dst.bytes = op_bytes)) {
  837. case 2:
  838. dst.val = *(u16 *)dst.ptr;
  839. break;
  840. case 4:
  841. dst.val = *(u32 *)dst.ptr;
  842. break;
  843. case 8:
  844. dst.val = *(u64 *)dst.ptr;
  845. break;
  846. }
  847. }
  848. break;
  849. case DstMem:
  850. dst.type = OP_MEM;
  851. dst.ptr = (unsigned long *)cr2;
  852. dst.bytes = (d & ByteOp) ? 1 : op_bytes;
  853. dst.val = 0;
  854. /*
  855. * For instructions with a ModR/M byte, switch to register
  856. * access if Mod = 3.
  857. */
  858. if ((d & ModRM) && modrm_mod == 3) {
  859. dst.type = OP_REG;
  860. break;
  861. }
  862. if (d & BitOp) {
  863. unsigned long mask = ~(dst.bytes * 8 - 1);
  864. dst.ptr = (void *)dst.ptr + (src.val & mask) / 8;
  865. }
  866. if (!(d & Mov) && /* optimisation - avoid slow emulated read */
  867. ((rc = ops->read_emulated((unsigned long)dst.ptr,
  868. &dst.val, dst.bytes, ctxt->vcpu)) != 0))
  869. goto done;
  870. break;
  871. }
  872. dst.orig_val = dst.val;
  873. if (twobyte)
  874. goto twobyte_insn;
  875. switch (b) {
  876. case 0x00 ... 0x05:
  877. add: /* add */
  878. emulate_2op_SrcV("add", src, dst, _eflags);
  879. break;
  880. case 0x08 ... 0x0d:
  881. or: /* or */
  882. emulate_2op_SrcV("or", src, dst, _eflags);
  883. break;
  884. case 0x10 ... 0x15:
  885. adc: /* adc */
  886. emulate_2op_SrcV("adc", src, dst, _eflags);
  887. break;
  888. case 0x18 ... 0x1d:
  889. sbb: /* sbb */
  890. emulate_2op_SrcV("sbb", src, dst, _eflags);
  891. break;
  892. case 0x20 ... 0x23:
  893. and: /* and */
  894. emulate_2op_SrcV("and", src, dst, _eflags);
  895. break;
  896. case 0x24: /* and al imm8 */
  897. dst.type = OP_REG;
  898. dst.ptr = &_regs[VCPU_REGS_RAX];
  899. dst.val = *(u8 *)dst.ptr;
  900. dst.bytes = 1;
  901. dst.orig_val = dst.val;
  902. goto and;
  903. case 0x25: /* and ax imm16, or eax imm32 */
  904. dst.type = OP_REG;
  905. dst.bytes = op_bytes;
  906. dst.ptr = &_regs[VCPU_REGS_RAX];
  907. if (op_bytes == 2)
  908. dst.val = *(u16 *)dst.ptr;
  909. else
  910. dst.val = *(u32 *)dst.ptr;
  911. dst.orig_val = dst.val;
  912. goto and;
  913. case 0x28 ... 0x2d:
  914. sub: /* sub */
  915. emulate_2op_SrcV("sub", src, dst, _eflags);
  916. break;
  917. case 0x30 ... 0x35:
  918. xor: /* xor */
  919. emulate_2op_SrcV("xor", src, dst, _eflags);
  920. break;
  921. case 0x38 ... 0x3d:
  922. cmp: /* cmp */
  923. emulate_2op_SrcV("cmp", src, dst, _eflags);
  924. break;
  925. case 0x63: /* movsxd */
  926. if (mode != X86EMUL_MODE_PROT64)
  927. goto cannot_emulate;
  928. dst.val = (s32) src.val;
  929. break;
  930. case 0x6a: /* push imm8 */
  931. src.val = 0L;
  932. src.val = insn_fetch(s8, 1, _eip);
  933. push:
  934. dst.type = OP_MEM;
  935. dst.bytes = op_bytes;
  936. dst.val = src.val;
  937. register_address_increment(_regs[VCPU_REGS_RSP], -op_bytes);
  938. dst.ptr = (void *) register_address(ctxt->ss_base,
  939. _regs[VCPU_REGS_RSP]);
  940. break;
  941. case 0x80 ... 0x83: /* Grp1 */
  942. switch (modrm_reg) {
  943. case 0:
  944. goto add;
  945. case 1:
  946. goto or;
  947. case 2:
  948. goto adc;
  949. case 3:
  950. goto sbb;
  951. case 4:
  952. goto and;
  953. case 5:
  954. goto sub;
  955. case 6:
  956. goto xor;
  957. case 7:
  958. goto cmp;
  959. }
  960. break;
  961. case 0x84 ... 0x85:
  962. test: /* test */
  963. emulate_2op_SrcV("test", src, dst, _eflags);
  964. break;
  965. case 0x86 ... 0x87: /* xchg */
  966. /* Write back the register source. */
  967. switch (dst.bytes) {
  968. case 1:
  969. *(u8 *) src.ptr = (u8) dst.val;
  970. break;
  971. case 2:
  972. *(u16 *) src.ptr = (u16) dst.val;
  973. break;
  974. case 4:
  975. *src.ptr = (u32) dst.val;
  976. break; /* 64b reg: zero-extend */
  977. case 8:
  978. *src.ptr = dst.val;
  979. break;
  980. }
  981. /*
  982. * Write back the memory destination with implicit LOCK
  983. * prefix.
  984. */
  985. dst.val = src.val;
  986. lock_prefix = 1;
  987. break;
  988. case 0x88 ... 0x8b: /* mov */
  989. goto mov;
  990. case 0x8d: /* lea r16/r32, m */
  991. dst.val = modrm_val;
  992. break;
  993. case 0x8f: /* pop (sole member of Grp1a) */
  994. /* 64-bit mode: POP always pops a 64-bit operand. */
  995. if (mode == X86EMUL_MODE_PROT64)
  996. dst.bytes = 8;
  997. if ((rc = ops->read_std(register_address(ctxt->ss_base,
  998. _regs[VCPU_REGS_RSP]),
  999. &dst.val, dst.bytes, ctxt->vcpu)) != 0)
  1000. goto done;
  1001. register_address_increment(_regs[VCPU_REGS_RSP], dst.bytes);
  1002. break;
  1003. case 0xa0 ... 0xa1: /* mov */
  1004. dst.ptr = (unsigned long *)&_regs[VCPU_REGS_RAX];
  1005. dst.val = src.val;
  1006. _eip += ad_bytes; /* skip src displacement */
  1007. break;
  1008. case 0xa2 ... 0xa3: /* mov */
  1009. dst.val = (unsigned long)_regs[VCPU_REGS_RAX];
  1010. _eip += ad_bytes; /* skip dst displacement */
  1011. break;
  1012. case 0xc0 ... 0xc1:
  1013. grp2: /* Grp2 */
  1014. switch (modrm_reg) {
  1015. case 0: /* rol */
  1016. emulate_2op_SrcB("rol", src, dst, _eflags);
  1017. break;
  1018. case 1: /* ror */
  1019. emulate_2op_SrcB("ror", src, dst, _eflags);
  1020. break;
  1021. case 2: /* rcl */
  1022. emulate_2op_SrcB("rcl", src, dst, _eflags);
  1023. break;
  1024. case 3: /* rcr */
  1025. emulate_2op_SrcB("rcr", src, dst, _eflags);
  1026. break;
  1027. case 4: /* sal/shl */
  1028. case 6: /* sal/shl */
  1029. emulate_2op_SrcB("sal", src, dst, _eflags);
  1030. break;
  1031. case 5: /* shr */
  1032. emulate_2op_SrcB("shr", src, dst, _eflags);
  1033. break;
  1034. case 7: /* sar */
  1035. emulate_2op_SrcB("sar", src, dst, _eflags);
  1036. break;
  1037. }
  1038. break;
  1039. case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
  1040. mov:
  1041. dst.val = src.val;
  1042. break;
  1043. case 0xd0 ... 0xd1: /* Grp2 */
  1044. src.val = 1;
  1045. goto grp2;
  1046. case 0xd2 ... 0xd3: /* Grp2 */
  1047. src.val = _regs[VCPU_REGS_RCX];
  1048. goto grp2;
  1049. case 0xf6 ... 0xf7: /* Grp3 */
  1050. switch (modrm_reg) {
  1051. case 0 ... 1: /* test */
  1052. /*
  1053. * Special case in Grp3: test has an immediate
  1054. * source operand.
  1055. */
  1056. src.type = OP_IMM;
  1057. src.ptr = (unsigned long *)_eip;
  1058. src.bytes = (d & ByteOp) ? 1 : op_bytes;
  1059. if (src.bytes == 8)
  1060. src.bytes = 4;
  1061. switch (src.bytes) {
  1062. case 1:
  1063. src.val = insn_fetch(s8, 1, _eip);
  1064. break;
  1065. case 2:
  1066. src.val = insn_fetch(s16, 2, _eip);
  1067. break;
  1068. case 4:
  1069. src.val = insn_fetch(s32, 4, _eip);
  1070. break;
  1071. }
  1072. goto test;
  1073. case 2: /* not */
  1074. dst.val = ~dst.val;
  1075. break;
  1076. case 3: /* neg */
  1077. emulate_1op("neg", dst, _eflags);
  1078. break;
  1079. default:
  1080. goto cannot_emulate;
  1081. }
  1082. break;
  1083. case 0xfe ... 0xff: /* Grp4/Grp5 */
  1084. switch (modrm_reg) {
  1085. case 0: /* inc */
  1086. emulate_1op("inc", dst, _eflags);
  1087. break;
  1088. case 1: /* dec */
  1089. emulate_1op("dec", dst, _eflags);
  1090. break;
  1091. case 4: /* jmp abs */
  1092. if (b == 0xff)
  1093. _eip = dst.val;
  1094. else
  1095. goto cannot_emulate;
  1096. break;
  1097. case 6: /* push */
  1098. /* 64-bit mode: PUSH always pushes a 64-bit operand. */
  1099. if (mode == X86EMUL_MODE_PROT64) {
  1100. dst.bytes = 8;
  1101. if ((rc = ops->read_std((unsigned long)dst.ptr,
  1102. &dst.val, 8,
  1103. ctxt->vcpu)) != 0)
  1104. goto done;
  1105. }
  1106. register_address_increment(_regs[VCPU_REGS_RSP],
  1107. -dst.bytes);
  1108. if ((rc = ops->write_std(
  1109. register_address(ctxt->ss_base,
  1110. _regs[VCPU_REGS_RSP]),
  1111. &dst.val, dst.bytes, ctxt->vcpu)) != 0)
  1112. goto done;
  1113. no_wb = 1;
  1114. break;
  1115. default:
  1116. goto cannot_emulate;
  1117. }
  1118. break;
  1119. }
  1120. writeback:
  1121. if (!no_wb) {
  1122. switch (dst.type) {
  1123. case OP_REG:
  1124. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  1125. switch (dst.bytes) {
  1126. case 1:
  1127. *(u8 *)dst.ptr = (u8)dst.val;
  1128. break;
  1129. case 2:
  1130. *(u16 *)dst.ptr = (u16)dst.val;
  1131. break;
  1132. case 4:
  1133. *dst.ptr = (u32)dst.val;
  1134. break; /* 64b: zero-ext */
  1135. case 8:
  1136. *dst.ptr = dst.val;
  1137. break;
  1138. }
  1139. break;
  1140. case OP_MEM:
  1141. if (lock_prefix)
  1142. rc = ops->cmpxchg_emulated((unsigned long)dst.
  1143. ptr, &dst.orig_val,
  1144. &dst.val, dst.bytes,
  1145. ctxt->vcpu);
  1146. else
  1147. rc = ops->write_emulated((unsigned long)dst.ptr,
  1148. &dst.val, dst.bytes,
  1149. ctxt->vcpu);
  1150. if (rc != 0)
  1151. goto done;
  1152. default:
  1153. break;
  1154. }
  1155. }
  1156. /* Commit shadow register state. */
  1157. memcpy(ctxt->vcpu->regs, _regs, sizeof _regs);
  1158. ctxt->eflags = _eflags;
  1159. ctxt->vcpu->rip = _eip;
  1160. done:
  1161. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1162. special_insn:
  1163. if (twobyte)
  1164. goto twobyte_special_insn;
  1165. switch(b) {
  1166. case 0x50 ... 0x57: /* push reg */
  1167. if (op_bytes == 2)
  1168. src.val = (u16) _regs[b & 0x7];
  1169. else
  1170. src.val = (u32) _regs[b & 0x7];
  1171. dst.type = OP_MEM;
  1172. dst.bytes = op_bytes;
  1173. dst.val = src.val;
  1174. register_address_increment(_regs[VCPU_REGS_RSP], -op_bytes);
  1175. dst.ptr = (void *) register_address(
  1176. ctxt->ss_base, _regs[VCPU_REGS_RSP]);
  1177. break;
  1178. case 0x58 ... 0x5f: /* pop reg */
  1179. dst.ptr = (unsigned long *)&_regs[b & 0x7];
  1180. pop_instruction:
  1181. if ((rc = ops->read_std(register_address(ctxt->ss_base,
  1182. _regs[VCPU_REGS_RSP]), dst.ptr, op_bytes, ctxt->vcpu))
  1183. != 0)
  1184. goto done;
  1185. register_address_increment(_regs[VCPU_REGS_RSP], op_bytes);
  1186. no_wb = 1; /* Disable writeback. */
  1187. break;
  1188. case 0x6c: /* insb */
  1189. case 0x6d: /* insw/insd */
  1190. if (kvm_emulate_pio_string(ctxt->vcpu, NULL,
  1191. 1, /* in */
  1192. (d & ByteOp) ? 1 : op_bytes, /* size */
  1193. rep_prefix ?
  1194. address_mask(_regs[VCPU_REGS_RCX]) : 1, /* count */
  1195. (_eflags & EFLG_DF), /* down */
  1196. register_address(ctxt->es_base,
  1197. _regs[VCPU_REGS_RDI]), /* address */
  1198. rep_prefix,
  1199. _regs[VCPU_REGS_RDX] /* port */
  1200. ) == 0)
  1201. return -1;
  1202. return 0;
  1203. case 0x6e: /* outsb */
  1204. case 0x6f: /* outsw/outsd */
  1205. if (kvm_emulate_pio_string(ctxt->vcpu, NULL,
  1206. 0, /* in */
  1207. (d & ByteOp) ? 1 : op_bytes, /* size */
  1208. rep_prefix ?
  1209. address_mask(_regs[VCPU_REGS_RCX]) : 1, /* count */
  1210. (_eflags & EFLG_DF), /* down */
  1211. register_address(override_base ?
  1212. *override_base : ctxt->ds_base,
  1213. _regs[VCPU_REGS_RSI]), /* address */
  1214. rep_prefix,
  1215. _regs[VCPU_REGS_RDX] /* port */
  1216. ) == 0)
  1217. return -1;
  1218. return 0;
  1219. case 0x70 ... 0x7f: /* jcc (short) */ {
  1220. int rel = insn_fetch(s8, 1, _eip);
  1221. if (test_cc(b, _eflags))
  1222. JMP_REL(rel);
  1223. break;
  1224. }
  1225. case 0x9c: /* pushf */
  1226. src.val = (unsigned long) _eflags;
  1227. goto push;
  1228. case 0x9d: /* popf */
  1229. dst.ptr = (unsigned long *) &_eflags;
  1230. goto pop_instruction;
  1231. case 0xc3: /* ret */
  1232. dst.ptr = &_eip;
  1233. goto pop_instruction;
  1234. case 0xf4: /* hlt */
  1235. ctxt->vcpu->halt_request = 1;
  1236. goto done;
  1237. }
  1238. if (rep_prefix) {
  1239. if (_regs[VCPU_REGS_RCX] == 0) {
  1240. ctxt->vcpu->rip = _eip;
  1241. goto done;
  1242. }
  1243. _regs[VCPU_REGS_RCX]--;
  1244. _eip = ctxt->vcpu->rip;
  1245. }
  1246. switch (b) {
  1247. case 0xa4 ... 0xa5: /* movs */
  1248. dst.type = OP_MEM;
  1249. dst.bytes = (d & ByteOp) ? 1 : op_bytes;
  1250. dst.ptr = (unsigned long *)register_address(ctxt->es_base,
  1251. _regs[VCPU_REGS_RDI]);
  1252. if ((rc = ops->read_emulated(register_address(
  1253. override_base ? *override_base : ctxt->ds_base,
  1254. _regs[VCPU_REGS_RSI]), &dst.val, dst.bytes, ctxt->vcpu)) != 0)
  1255. goto done;
  1256. register_address_increment(_regs[VCPU_REGS_RSI],
  1257. (_eflags & EFLG_DF) ? -dst.bytes : dst.bytes);
  1258. register_address_increment(_regs[VCPU_REGS_RDI],
  1259. (_eflags & EFLG_DF) ? -dst.bytes : dst.bytes);
  1260. break;
  1261. case 0xa6 ... 0xa7: /* cmps */
  1262. DPRINTF("Urk! I don't handle CMPS.\n");
  1263. goto cannot_emulate;
  1264. case 0xaa ... 0xab: /* stos */
  1265. dst.type = OP_MEM;
  1266. dst.bytes = (d & ByteOp) ? 1 : op_bytes;
  1267. dst.ptr = (unsigned long *)cr2;
  1268. dst.val = _regs[VCPU_REGS_RAX];
  1269. register_address_increment(_regs[VCPU_REGS_RDI],
  1270. (_eflags & EFLG_DF) ? -dst.bytes : dst.bytes);
  1271. break;
  1272. case 0xac ... 0xad: /* lods */
  1273. dst.type = OP_REG;
  1274. dst.bytes = (d & ByteOp) ? 1 : op_bytes;
  1275. dst.ptr = (unsigned long *)&_regs[VCPU_REGS_RAX];
  1276. if ((rc = ops->read_emulated(cr2, &dst.val, dst.bytes,
  1277. ctxt->vcpu)) != 0)
  1278. goto done;
  1279. register_address_increment(_regs[VCPU_REGS_RSI],
  1280. (_eflags & EFLG_DF) ? -dst.bytes : dst.bytes);
  1281. break;
  1282. case 0xae ... 0xaf: /* scas */
  1283. DPRINTF("Urk! I don't handle SCAS.\n");
  1284. goto cannot_emulate;
  1285. case 0xe8: /* call (near) */ {
  1286. long int rel;
  1287. switch (op_bytes) {
  1288. case 2:
  1289. rel = insn_fetch(s16, 2, _eip);
  1290. break;
  1291. case 4:
  1292. rel = insn_fetch(s32, 4, _eip);
  1293. break;
  1294. case 8:
  1295. rel = insn_fetch(s64, 8, _eip);
  1296. break;
  1297. default:
  1298. DPRINTF("Call: Invalid op_bytes\n");
  1299. goto cannot_emulate;
  1300. }
  1301. src.val = (unsigned long) _eip;
  1302. JMP_REL(rel);
  1303. goto push;
  1304. }
  1305. case 0xe9: /* jmp rel */
  1306. case 0xeb: /* jmp rel short */
  1307. JMP_REL(src.val);
  1308. no_wb = 1; /* Disable writeback. */
  1309. break;
  1310. }
  1311. goto writeback;
  1312. twobyte_insn:
  1313. switch (b) {
  1314. case 0x01: /* lgdt, lidt, lmsw */
  1315. /* Disable writeback. */
  1316. no_wb = 1;
  1317. switch (modrm_reg) {
  1318. u16 size;
  1319. unsigned long address;
  1320. case 2: /* lgdt */
  1321. rc = read_descriptor(ctxt, ops, src.ptr,
  1322. &size, &address, op_bytes);
  1323. if (rc)
  1324. goto done;
  1325. realmode_lgdt(ctxt->vcpu, size, address);
  1326. break;
  1327. case 3: /* lidt */
  1328. rc = read_descriptor(ctxt, ops, src.ptr,
  1329. &size, &address, op_bytes);
  1330. if (rc)
  1331. goto done;
  1332. realmode_lidt(ctxt->vcpu, size, address);
  1333. break;
  1334. case 4: /* smsw */
  1335. if (modrm_mod != 3)
  1336. goto cannot_emulate;
  1337. *(u16 *)&_regs[modrm_rm]
  1338. = realmode_get_cr(ctxt->vcpu, 0);
  1339. break;
  1340. case 6: /* lmsw */
  1341. if (modrm_mod != 3)
  1342. goto cannot_emulate;
  1343. realmode_lmsw(ctxt->vcpu, (u16)modrm_val, &_eflags);
  1344. break;
  1345. case 7: /* invlpg*/
  1346. emulate_invlpg(ctxt->vcpu, cr2);
  1347. break;
  1348. default:
  1349. goto cannot_emulate;
  1350. }
  1351. break;
  1352. case 0x21: /* mov from dr to reg */
  1353. no_wb = 1;
  1354. if (modrm_mod != 3)
  1355. goto cannot_emulate;
  1356. rc = emulator_get_dr(ctxt, modrm_reg, &_regs[modrm_rm]);
  1357. break;
  1358. case 0x23: /* mov from reg to dr */
  1359. no_wb = 1;
  1360. if (modrm_mod != 3)
  1361. goto cannot_emulate;
  1362. rc = emulator_set_dr(ctxt, modrm_reg, _regs[modrm_rm]);
  1363. break;
  1364. case 0x40 ... 0x4f: /* cmov */
  1365. dst.val = dst.orig_val = src.val;
  1366. no_wb = 1;
  1367. /*
  1368. * First, assume we're decoding an even cmov opcode
  1369. * (lsb == 0).
  1370. */
  1371. switch ((b & 15) >> 1) {
  1372. case 0: /* cmovo */
  1373. no_wb = (_eflags & EFLG_OF) ? 0 : 1;
  1374. break;
  1375. case 1: /* cmovb/cmovc/cmovnae */
  1376. no_wb = (_eflags & EFLG_CF) ? 0 : 1;
  1377. break;
  1378. case 2: /* cmovz/cmove */
  1379. no_wb = (_eflags & EFLG_ZF) ? 0 : 1;
  1380. break;
  1381. case 3: /* cmovbe/cmovna */
  1382. no_wb = (_eflags & (EFLG_CF | EFLG_ZF)) ? 0 : 1;
  1383. break;
  1384. case 4: /* cmovs */
  1385. no_wb = (_eflags & EFLG_SF) ? 0 : 1;
  1386. break;
  1387. case 5: /* cmovp/cmovpe */
  1388. no_wb = (_eflags & EFLG_PF) ? 0 : 1;
  1389. break;
  1390. case 7: /* cmovle/cmovng */
  1391. no_wb = (_eflags & EFLG_ZF) ? 0 : 1;
  1392. /* fall through */
  1393. case 6: /* cmovl/cmovnge */
  1394. no_wb &= (!(_eflags & EFLG_SF) !=
  1395. !(_eflags & EFLG_OF)) ? 0 : 1;
  1396. break;
  1397. }
  1398. /* Odd cmov opcodes (lsb == 1) have inverted sense. */
  1399. no_wb ^= b & 1;
  1400. break;
  1401. case 0xa3:
  1402. bt: /* bt */
  1403. src.val &= (dst.bytes << 3) - 1; /* only subword offset */
  1404. emulate_2op_SrcV_nobyte("bt", src, dst, _eflags);
  1405. break;
  1406. case 0xab:
  1407. bts: /* bts */
  1408. src.val &= (dst.bytes << 3) - 1; /* only subword offset */
  1409. emulate_2op_SrcV_nobyte("bts", src, dst, _eflags);
  1410. break;
  1411. case 0xb0 ... 0xb1: /* cmpxchg */
  1412. /*
  1413. * Save real source value, then compare EAX against
  1414. * destination.
  1415. */
  1416. src.orig_val = src.val;
  1417. src.val = _regs[VCPU_REGS_RAX];
  1418. emulate_2op_SrcV("cmp", src, dst, _eflags);
  1419. if (_eflags & EFLG_ZF) {
  1420. /* Success: write back to memory. */
  1421. dst.val = src.orig_val;
  1422. } else {
  1423. /* Failure: write the value we saw to EAX. */
  1424. dst.type = OP_REG;
  1425. dst.ptr = (unsigned long *)&_regs[VCPU_REGS_RAX];
  1426. }
  1427. break;
  1428. case 0xb3:
  1429. btr: /* btr */
  1430. src.val &= (dst.bytes << 3) - 1; /* only subword offset */
  1431. emulate_2op_SrcV_nobyte("btr", src, dst, _eflags);
  1432. break;
  1433. case 0xb6 ... 0xb7: /* movzx */
  1434. dst.bytes = op_bytes;
  1435. dst.val = (d & ByteOp) ? (u8) src.val : (u16) src.val;
  1436. break;
  1437. case 0xba: /* Grp8 */
  1438. switch (modrm_reg & 3) {
  1439. case 0:
  1440. goto bt;
  1441. case 1:
  1442. goto bts;
  1443. case 2:
  1444. goto btr;
  1445. case 3:
  1446. goto btc;
  1447. }
  1448. break;
  1449. case 0xbb:
  1450. btc: /* btc */
  1451. src.val &= (dst.bytes << 3) - 1; /* only subword offset */
  1452. emulate_2op_SrcV_nobyte("btc", src, dst, _eflags);
  1453. break;
  1454. case 0xbe ... 0xbf: /* movsx */
  1455. dst.bytes = op_bytes;
  1456. dst.val = (d & ByteOp) ? (s8) src.val : (s16) src.val;
  1457. break;
  1458. case 0xc3: /* movnti */
  1459. dst.bytes = op_bytes;
  1460. dst.val = (op_bytes == 4) ? (u32) src.val : (u64) src.val;
  1461. break;
  1462. }
  1463. goto writeback;
  1464. twobyte_special_insn:
  1465. /* Disable writeback. */
  1466. no_wb = 1;
  1467. switch (b) {
  1468. case 0x06:
  1469. emulate_clts(ctxt->vcpu);
  1470. break;
  1471. case 0x09: /* wbinvd */
  1472. break;
  1473. case 0x0d: /* GrpP (prefetch) */
  1474. case 0x18: /* Grp16 (prefetch/nop) */
  1475. break;
  1476. case 0x20: /* mov cr, reg */
  1477. if (modrm_mod != 3)
  1478. goto cannot_emulate;
  1479. _regs[modrm_rm] = realmode_get_cr(ctxt->vcpu, modrm_reg);
  1480. break;
  1481. case 0x22: /* mov reg, cr */
  1482. if (modrm_mod != 3)
  1483. goto cannot_emulate;
  1484. realmode_set_cr(ctxt->vcpu, modrm_reg, modrm_val, &_eflags);
  1485. break;
  1486. case 0x30:
  1487. /* wrmsr */
  1488. msr_data = (u32)_regs[VCPU_REGS_RAX]
  1489. | ((u64)_regs[VCPU_REGS_RDX] << 32);
  1490. rc = kvm_set_msr(ctxt->vcpu, _regs[VCPU_REGS_RCX], msr_data);
  1491. if (rc) {
  1492. kvm_x86_ops->inject_gp(ctxt->vcpu, 0);
  1493. _eip = ctxt->vcpu->rip;
  1494. }
  1495. rc = X86EMUL_CONTINUE;
  1496. break;
  1497. case 0x32:
  1498. /* rdmsr */
  1499. rc = kvm_get_msr(ctxt->vcpu, _regs[VCPU_REGS_RCX], &msr_data);
  1500. if (rc) {
  1501. kvm_x86_ops->inject_gp(ctxt->vcpu, 0);
  1502. _eip = ctxt->vcpu->rip;
  1503. } else {
  1504. _regs[VCPU_REGS_RAX] = (u32)msr_data;
  1505. _regs[VCPU_REGS_RDX] = msr_data >> 32;
  1506. }
  1507. rc = X86EMUL_CONTINUE;
  1508. break;
  1509. case 0x80 ... 0x8f: /* jnz rel, etc*/ {
  1510. long int rel;
  1511. switch (op_bytes) {
  1512. case 2:
  1513. rel = insn_fetch(s16, 2, _eip);
  1514. break;
  1515. case 4:
  1516. rel = insn_fetch(s32, 4, _eip);
  1517. break;
  1518. case 8:
  1519. rel = insn_fetch(s64, 8, _eip);
  1520. break;
  1521. default:
  1522. DPRINTF("jnz: Invalid op_bytes\n");
  1523. goto cannot_emulate;
  1524. }
  1525. if (test_cc(b, _eflags))
  1526. JMP_REL(rel);
  1527. break;
  1528. }
  1529. case 0xc7: /* Grp9 (cmpxchg8b) */
  1530. {
  1531. u64 old, new;
  1532. if ((rc = ops->read_emulated(cr2, &old, 8, ctxt->vcpu))
  1533. != 0)
  1534. goto done;
  1535. if (((u32) (old >> 0) != (u32) _regs[VCPU_REGS_RAX]) ||
  1536. ((u32) (old >> 32) != (u32) _regs[VCPU_REGS_RDX])) {
  1537. _regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1538. _regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1539. _eflags &= ~EFLG_ZF;
  1540. } else {
  1541. new = ((u64)_regs[VCPU_REGS_RCX] << 32)
  1542. | (u32) _regs[VCPU_REGS_RBX];
  1543. if ((rc = ops->cmpxchg_emulated(cr2, &old,
  1544. &new, 8, ctxt->vcpu)) != 0)
  1545. goto done;
  1546. _eflags |= EFLG_ZF;
  1547. }
  1548. break;
  1549. }
  1550. }
  1551. goto writeback;
  1552. cannot_emulate:
  1553. DPRINTF("Cannot emulate %02x\n", b);
  1554. return -1;
  1555. }
  1556. #ifdef __XEN__
  1557. #include <asm/mm.h>
  1558. #include <asm/uaccess.h>
  1559. int
  1560. x86_emulate_read_std(unsigned long addr,
  1561. unsigned long *val,
  1562. unsigned int bytes, struct x86_emulate_ctxt *ctxt)
  1563. {
  1564. unsigned int rc;
  1565. *val = 0;
  1566. if ((rc = copy_from_user((void *)val, (void *)addr, bytes)) != 0) {
  1567. propagate_page_fault(addr + bytes - rc, 0); /* read fault */
  1568. return X86EMUL_PROPAGATE_FAULT;
  1569. }
  1570. return X86EMUL_CONTINUE;
  1571. }
  1572. int
  1573. x86_emulate_write_std(unsigned long addr,
  1574. unsigned long val,
  1575. unsigned int bytes, struct x86_emulate_ctxt *ctxt)
  1576. {
  1577. unsigned int rc;
  1578. if ((rc = copy_to_user((void *)addr, (void *)&val, bytes)) != 0) {
  1579. propagate_page_fault(addr + bytes - rc, PGERR_write_access);
  1580. return X86EMUL_PROPAGATE_FAULT;
  1581. }
  1582. return X86EMUL_CONTINUE;
  1583. }
  1584. #endif