qlcnic_83xx_hw.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412
  1. #ifndef __QLCNIC_83XX_HW_H
  2. #define __QLCNIC_83XX_HW_H
  3. #include <linux/types.h>
  4. #include <linux/etherdevice.h>
  5. #include "qlcnic_hw.h"
  6. /* Directly mapped registers */
  7. #define QLC_83XX_CRB_WIN_BASE 0x3800
  8. #define QLC_83XX_CRB_WIN_FUNC(f) (QLC_83XX_CRB_WIN_BASE+((f)*4))
  9. #define QLC_83XX_SEM_LOCK_BASE 0x3840
  10. #define QLC_83XX_SEM_UNLOCK_BASE 0x3844
  11. #define QLC_83XX_SEM_LOCK_FUNC(f) (QLC_83XX_SEM_LOCK_BASE+((f)*8))
  12. #define QLC_83XX_SEM_UNLOCK_FUNC(f) (QLC_83XX_SEM_UNLOCK_BASE+((f)*8))
  13. #define QLC_83XX_LINK_STATE(f) (0x3698+((f) > 7 ? 4 : 0))
  14. #define QLC_83XX_LINK_SPEED(f) (0x36E0+(((f) >> 2) * 4))
  15. #define QLC_83XX_LINK_SPEED_FACTOR 10
  16. #define QLC_83xx_FUNC_VAL(v, f) ((v) & (1 << (f * 4)))
  17. #define QLC_83XX_INTX_PTR 0x38C0
  18. #define QLC_83XX_INTX_TRGR 0x38C4
  19. #define QLC_83XX_INTX_MASK 0x38C8
  20. #define QLC_83XX_DRV_LOCK_WAIT_COUNTER 100
  21. #define QLC_83XX_DRV_LOCK_WAIT_DELAY 20
  22. #define QLC_83XX_NEED_DRV_LOCK_RECOVERY 1
  23. #define QLC_83XX_DRV_LOCK_RECOVERY_IN_PROGRESS 2
  24. #define QLC_83XX_MAX_DRV_LOCK_RECOVERY_ATTEMPT 3
  25. #define QLC_83XX_DRV_LOCK_RECOVERY_DELAY 200
  26. #define QLC_83XX_DRV_LOCK_RECOVERY_STATUS_MASK 0x3
  27. #define QLC_83XX_NO_NIC_RESOURCE 0x5
  28. #define QLC_83XX_MAC_PRESENT 0xC
  29. #define QLC_83XX_MAC_ABSENT 0xD
  30. #define QLC_83XX_FLASH_SECTOR_SIZE (64 * 1024)
  31. /* PEG status definitions */
  32. #define QLC_83XX_CMDPEG_COMPLETE 0xff01
  33. #define QLC_83XX_VALID_INTX_BIT30(val) ((val) & BIT_30)
  34. #define QLC_83XX_VALID_INTX_BIT31(val) ((val) & BIT_31)
  35. #define QLC_83XX_INTX_FUNC(val) ((val) & 0xFF)
  36. #define QLC_83XX_LEGACY_INTX_MAX_RETRY 100
  37. #define QLC_83XX_LEGACY_INTX_DELAY 4
  38. #define QLC_83XX_REG_DESC 1
  39. #define QLC_83XX_LRO_DESC 2
  40. #define QLC_83XX_CTRL_DESC 3
  41. #define QLC_83XX_FW_CAPABILITY_TSO BIT_6
  42. #define QLC_83XX_FW_CAP_LRO_MSS BIT_17
  43. #define QLC_83XX_HOST_RDS_MODE_UNIQUE 0
  44. #define QLC_83XX_HOST_SDS_MBX_IDX 8
  45. #define QLCNIC_HOST_RDS_MBX_IDX 88
  46. #define QLCNIC_MAX_RING_SETS 8
  47. /* Pause control registers */
  48. #define QLC_83XX_SRE_SHIM_REG 0x0D200284
  49. #define QLC_83XX_PORT0_THRESHOLD 0x0B2003A4
  50. #define QLC_83XX_PORT1_THRESHOLD 0x0B2013A4
  51. #define QLC_83XX_PORT0_TC_MC_REG 0x0B200388
  52. #define QLC_83XX_PORT1_TC_MC_REG 0x0B201388
  53. #define QLC_83XX_PORT0_TC_STATS 0x0B20039C
  54. #define QLC_83XX_PORT1_TC_STATS 0x0B20139C
  55. #define QLC_83XX_PORT2_IFB_THRESHOLD 0x0B200704
  56. #define QLC_83XX_PORT3_IFB_THRESHOLD 0x0B201704
  57. /* Peg PC status registers */
  58. #define QLC_83XX_CRB_PEG_NET_0 0x3400003c
  59. #define QLC_83XX_CRB_PEG_NET_1 0x3410003c
  60. #define QLC_83XX_CRB_PEG_NET_2 0x3420003c
  61. #define QLC_83XX_CRB_PEG_NET_3 0x3430003c
  62. #define QLC_83XX_CRB_PEG_NET_4 0x34b0003c
  63. /* Firmware image definitions */
  64. #define QLC_83XX_BOOTLOADER_FLASH_ADDR 0x10000
  65. #define QLC_83XX_FW_FILE_NAME "83xx_fw.bin"
  66. #define QLC_83XX_BOOT_FROM_FLASH 0
  67. #define QLC_83XX_BOOT_FROM_FILE 0x12345678
  68. #define QLC_83XX_MAX_RESET_SEQ_ENTRIES 16
  69. struct qlcnic_intrpt_config {
  70. u8 type;
  71. u8 enabled;
  72. u16 id;
  73. u32 src;
  74. };
  75. struct qlcnic_macvlan_mbx {
  76. u8 mac[ETH_ALEN];
  77. u16 vlan;
  78. };
  79. struct qlc_83xx_fw_info {
  80. const struct firmware *fw;
  81. u16 major_fw_version;
  82. u8 minor_fw_version;
  83. u8 sub_fw_version;
  84. u8 fw_build_num;
  85. u8 load_from_file;
  86. };
  87. struct qlc_83xx_reset {
  88. struct qlc_83xx_reset_hdr *hdr;
  89. int seq_index;
  90. int seq_error;
  91. int array_index;
  92. u32 array[QLC_83XX_MAX_RESET_SEQ_ENTRIES];
  93. u8 *buff;
  94. u8 *stop_offset;
  95. u8 *start_offset;
  96. u8 *init_offset;
  97. u8 seq_end;
  98. u8 template_end;
  99. };
  100. #define QLC_83XX_IDC_DISABLE_FW_RESET_RECOVERY 0x1
  101. #define QLC_83XX_IDC_GRACEFULL_RESET 0x2
  102. #define QLC_83XX_IDC_TIMESTAMP 0
  103. #define QLC_83XX_IDC_DURATION 1
  104. #define QLC_83XX_IDC_INIT_TIMEOUT_SECS 30
  105. #define QLC_83XX_IDC_RESET_ACK_TIMEOUT_SECS 10
  106. #define QLC_83XX_IDC_RESET_TIMEOUT_SECS 10
  107. #define QLC_83XX_IDC_QUIESCE_ACK_TIMEOUT_SECS 20
  108. #define QLC_83XX_IDC_FW_POLL_DELAY (1 * HZ)
  109. #define QLC_83XX_IDC_FW_FAIL_THRESH 2
  110. #define QLC_83XX_IDC_MAX_FUNC_PER_PARTITION_INFO 8
  111. #define QLC_83XX_IDC_MAX_CNA_FUNCTIONS 16
  112. #define QLC_83XX_IDC_MAJOR_VERSION 1
  113. #define QLC_83XX_IDC_MINOR_VERSION 0
  114. #define QLC_83XX_IDC_FLASH_PARAM_ADDR 0x3e8020
  115. /* Mailbox process AEN count */
  116. #define QLC_83XX_MBX_AEN_CNT 5
  117. struct qlcnic_adapter;
  118. struct qlc_83xx_idc {
  119. int (*state_entry) (struct qlcnic_adapter *);
  120. u64 sec_counter;
  121. u64 delay;
  122. unsigned long status;
  123. int err_code;
  124. int collect_dump;
  125. u8 curr_state;
  126. u8 prev_state;
  127. u8 vnic_state;
  128. u8 vnic_wait_limit;
  129. u8 quiesce_req;
  130. char **name;
  131. };
  132. /* Mailbox process AEN count */
  133. #define QLC_83XX_IDC_COMP_AEN 3
  134. #define QLC_83XX_MBX_AEN_CNT 5
  135. #define QLC_83XX_MODULE_LOADED 1
  136. #define QLC_83XX_MBX_READY 2
  137. #define QLC_83XX_MBX_AEN_ACK 3
  138. #define QLC_83XX_SFP_PRESENT(data) ((data) & 3)
  139. #define QLC_83XX_SFP_ERR(data) (((data) >> 2) & 3)
  140. #define QLC_83XX_SFP_MODULE_TYPE(data) (((data) >> 4) & 0x1F)
  141. #define QLC_83XX_SFP_CU_LENGTH(data) (LSB((data) >> 16))
  142. #define QLC_83XX_SFP_TX_FAULT(data) ((data) & BIT_10)
  143. #define QLC_83XX_SFP_10G_CAPABLE(data) ((data) & BIT_11)
  144. #define QLC_83XX_LINK_STATS(data) ((data) & BIT_0)
  145. #define QLC_83XX_CURRENT_LINK_SPEED(data) (((data) >> 3) & 7)
  146. #define QLC_83XX_LINK_PAUSE(data) (((data) >> 6) & 3)
  147. #define QLC_83XX_LINK_LB(data) (((data) >> 8) & 7)
  148. #define QLC_83XX_LINK_FEC(data) ((data) & BIT_12)
  149. #define QLC_83XX_LINK_EEE(data) ((data) & BIT_13)
  150. #define QLC_83XX_DCBX(data) (((data) >> 28) & 7)
  151. #define QLC_83XX_AUTONEG(data) ((data) & BIT_15)
  152. #define QLC_83XX_CFG_STD_PAUSE (1 << 5)
  153. #define QLC_83XX_CFG_STD_TX_PAUSE (1 << 20)
  154. #define QLC_83XX_CFG_STD_RX_PAUSE (2 << 20)
  155. #define QLC_83XX_CFG_STD_TX_RX_PAUSE (3 << 20)
  156. #define QLC_83XX_ENABLE_AUTONEG (1 << 15)
  157. #define QLC_83XX_CFG_LOOPBACK_HSS (2 << 1)
  158. #define QLC_83XX_CFG_LOOPBACK_PHY (3 << 1)
  159. #define QLC_83XX_CFG_LOOPBACK_EXT (4 << 1)
  160. /* LED configuration settings */
  161. #define QLC_83XX_ENABLE_BEACON 0xe
  162. #define QLC_83XX_LED_RATE 0xff
  163. #define QLC_83XX_LED_ACT (1 << 10)
  164. #define QLC_83XX_LED_MOD (0 << 13)
  165. #define QLC_83XX_LED_CONFIG (QLC_83XX_LED_RATE | QLC_83XX_LED_ACT | \
  166. QLC_83XX_LED_MOD)
  167. #define QLC_83XX_10M_LINK 1
  168. #define QLC_83XX_100M_LINK 2
  169. #define QLC_83XX_1G_LINK 3
  170. #define QLC_83XX_10G_LINK 4
  171. #define QLC_83XX_STAT_TX 3
  172. #define QLC_83XX_STAT_RX 2
  173. #define QLC_83XX_STAT_MAC 1
  174. #define QLC_83XX_TX_STAT_REGS 14
  175. #define QLC_83XX_RX_STAT_REGS 40
  176. #define QLC_83XX_MAC_STAT_REGS 80
  177. #define QLC_83XX_GET_FUNC_PRIVILEGE(VAL, FN) (0x3 & ((VAL) >> (FN * 2)))
  178. #define QLC_83XX_SET_FUNC_OPMODE(VAL, FN) ((VAL) << (FN * 2))
  179. #define QLC_83XX_DEFAULT_OPMODE 0x55555555
  180. #define QLC_83XX_PRIVLEGED_FUNC 0x1
  181. #define QLC_83XX_VIRTUAL_FUNC 0x2
  182. #define QLC_83XX_LB_MAX_FILTERS 2048
  183. #define QLC_83XX_LB_BUCKET_SIZE 256
  184. #define QLC_83XX_MINIMUM_VECTOR 3
  185. #define QLC_83XX_GET_FUNC_MODE_FROM_NPAR_INFO(val) (val & 0x80000000)
  186. #define QLC_83XX_GET_LRO_CAPABILITY(val) (val & 0x20)
  187. #define QLC_83XX_GET_LSO_CAPABILITY(val) (val & 0x40)
  188. #define QLC_83XX_GET_LSO_CAPABILITY(val) (val & 0x40)
  189. #define QLC_83XX_GET_HW_LRO_CAPABILITY(val) (val & 0x400)
  190. #define QLC_83XX_GET_VLAN_ALIGN_CAPABILITY(val) (val & 0x4000)
  191. #define QLC_83XX_VIRTUAL_NIC_MODE 0xFF
  192. #define QLC_83XX_DEFAULT_MODE 0x0
  193. #define QLCNIC_BRDTYPE_83XX_10G 0x0083
  194. #define QLC_83XX_FLASH_SPI_STATUS 0x2808E010
  195. #define QLC_83XX_FLASH_SPI_CONTROL 0x2808E014
  196. #define QLC_83XX_FLASH_STATUS 0x42100004
  197. #define QLC_83XX_FLASH_CONTROL 0x42110004
  198. #define QLC_83XX_FLASH_ADDR 0x42110008
  199. #define QLC_83XX_FLASH_WRDATA 0x4211000C
  200. #define QLC_83XX_FLASH_RDDATA 0x42110018
  201. #define QLC_83XX_FLASH_DIRECT_WINDOW 0x42110030
  202. #define QLC_83XX_FLASH_DIRECT_DATA(DATA) (0x42150000 | (0x0000FFFF&DATA))
  203. #define QLC_83XX_FLASH_SECTOR_ERASE_CMD 0xdeadbeef
  204. #define QLC_83XX_FLASH_WRITE_CMD 0xdacdacda
  205. #define QLC_83XX_FLASH_BULK_WRITE_CMD 0xcadcadca
  206. #define QLC_83XX_FLASH_READ_RETRY_COUNT 5000
  207. #define QLC_83XX_FLASH_STATUS_READY 0x6
  208. #define QLC_83XX_FLASH_BULK_WRITE_MIN 2
  209. #define QLC_83XX_FLASH_BULK_WRITE_MAX 64
  210. #define QLC_83XX_FLASH_STATUS_REG_POLL_DELAY 1
  211. #define QLC_83XX_ERASE_MODE 1
  212. #define QLC_83XX_WRITE_MODE 2
  213. #define QLC_83XX_BULK_WRITE_MODE 3
  214. #define QLC_83XX_FLASH_FDT_WRITE_DEF_SIG 0xFD0100
  215. #define QLC_83XX_FLASH_FDT_ERASE_DEF_SIG 0xFD0300
  216. #define QLC_83XX_FLASH_FDT_READ_MFG_ID_VAL 0xFD009F
  217. #define QLC_83XX_FLASH_OEM_ERASE_SIG 0xFD03D8
  218. #define QLC_83XX_FLASH_OEM_WRITE_SIG 0xFD0101
  219. #define QLC_83XX_FLASH_OEM_READ_SIG 0xFD0005
  220. #define QLC_83XX_FLASH_ADDR_TEMP_VAL 0x00800000
  221. #define QLC_83XX_FLASH_ADDR_SECOND_TEMP_VAL 0x00800001
  222. #define QLC_83XX_FLASH_WRDATA_DEF 0x0
  223. #define QLC_83XX_FLASH_READ_CTRL 0x3F
  224. #define QLC_83XX_FLASH_SPI_CTRL 0x4
  225. #define QLC_83XX_FLASH_FIRST_ERASE_MS_VAL 0x2
  226. #define QLC_83XX_FLASH_SECOND_ERASE_MS_VAL 0x5
  227. #define QLC_83XX_FLASH_LAST_ERASE_MS_VAL 0x3D
  228. #define QLC_83XX_FLASH_FIRST_MS_PATTERN 0x43
  229. #define QLC_83XX_FLASH_SECOND_MS_PATTERN 0x7F
  230. #define QLC_83XX_FLASH_LAST_MS_PATTERN 0x7D
  231. #define QLC_83xx_FLASH_MAX_WAIT_USEC 100
  232. #define QLC_83XX_FLASH_LOCK_TIMEOUT 10000
  233. /* Additional registers in 83xx */
  234. enum qlc_83xx_ext_regs {
  235. QLCNIC_GLOBAL_RESET = 0,
  236. QLCNIC_WILDCARD,
  237. QLCNIC_INFORMANT,
  238. QLCNIC_HOST_MBX_CTRL,
  239. QLCNIC_FW_MBX_CTRL,
  240. QLCNIC_BOOTLOADER_ADDR,
  241. QLCNIC_BOOTLOADER_SIZE,
  242. QLCNIC_FW_IMAGE_ADDR,
  243. QLCNIC_MBX_INTR_ENBL,
  244. QLCNIC_DEF_INT_MASK,
  245. QLCNIC_DEF_INT_ID,
  246. QLC_83XX_IDC_MAJ_VERSION,
  247. QLC_83XX_IDC_DEV_STATE,
  248. QLC_83XX_IDC_DRV_PRESENCE,
  249. QLC_83XX_IDC_DRV_ACK,
  250. QLC_83XX_IDC_CTRL,
  251. QLC_83XX_IDC_DRV_AUDIT,
  252. QLC_83XX_IDC_MIN_VERSION,
  253. QLC_83XX_RECOVER_DRV_LOCK,
  254. QLC_83XX_IDC_PF_0,
  255. QLC_83XX_IDC_PF_1,
  256. QLC_83XX_IDC_PF_2,
  257. QLC_83XX_IDC_PF_3,
  258. QLC_83XX_IDC_PF_4,
  259. QLC_83XX_IDC_PF_5,
  260. QLC_83XX_IDC_PF_6,
  261. QLC_83XX_IDC_PF_7,
  262. QLC_83XX_IDC_PF_8,
  263. QLC_83XX_IDC_PF_9,
  264. QLC_83XX_IDC_PF_10,
  265. QLC_83XX_IDC_PF_11,
  266. QLC_83XX_IDC_PF_12,
  267. QLC_83XX_IDC_PF_13,
  268. QLC_83XX_IDC_PF_14,
  269. QLC_83XX_IDC_PF_15,
  270. QLC_83XX_IDC_DEV_PARTITION_INFO_1,
  271. QLC_83XX_IDC_DEV_PARTITION_INFO_2,
  272. QLC_83XX_DRV_OP_MODE,
  273. QLC_83XX_VNIC_STATE,
  274. QLC_83XX_DRV_LOCK,
  275. QLC_83XX_DRV_UNLOCK,
  276. QLC_83XX_DRV_LOCK_ID,
  277. QLC_83XX_ASIC_TEMP,
  278. };
  279. /* 83xx funcitons */
  280. int qlcnic_83xx_get_fw_version(struct qlcnic_adapter *);
  281. int qlcnic_83xx_mbx_op(struct qlcnic_adapter *, struct qlcnic_cmd_args *);
  282. int qlcnic_83xx_setup_intr(struct qlcnic_adapter *, u8);
  283. void qlcnic_83xx_get_func_no(struct qlcnic_adapter *);
  284. int qlcnic_83xx_cam_lock(struct qlcnic_adapter *);
  285. void qlcnic_83xx_cam_unlock(struct qlcnic_adapter *);
  286. int qlcnic_send_ctrl_op(struct qlcnic_adapter *, struct qlcnic_cmd_args *, u32);
  287. void qlcnic_83xx_add_sysfs(struct qlcnic_adapter *);
  288. void qlcnic_83xx_remove_sysfs(struct qlcnic_adapter *);
  289. void qlcnic_83xx_write_crb(struct qlcnic_adapter *, char *, loff_t, size_t);
  290. void qlcnic_83xx_read_crb(struct qlcnic_adapter *, char *, loff_t, size_t);
  291. int qlcnic_83xx_rd_reg_indirect(struct qlcnic_adapter *, ulong);
  292. int qlcnic_83xx_wrt_reg_indirect(struct qlcnic_adapter *, ulong, u32);
  293. void qlcnic_83xx_process_rcv_diag(struct qlcnic_adapter *, int, u64 []);
  294. int qlcnic_83xx_nic_set_promisc(struct qlcnic_adapter *, u32);
  295. int qlcnic_83xx_set_lb_mode(struct qlcnic_adapter *, u8);
  296. int qlcnic_83xx_clear_lb_mode(struct qlcnic_adapter *, u8);
  297. int qlcnic_83xx_config_hw_lro(struct qlcnic_adapter *, int);
  298. int qlcnic_83xx_config_rss(struct qlcnic_adapter *, int);
  299. int qlcnic_83xx_config_intr_coalesce(struct qlcnic_adapter *);
  300. void qlcnic_83xx_change_l2_filter(struct qlcnic_adapter *, u64 *, __le16);
  301. int qlcnic_83xx_get_pci_info(struct qlcnic_adapter *, struct qlcnic_pci_info *);
  302. int qlcnic_83xx_set_nic_info(struct qlcnic_adapter *, struct qlcnic_info *);
  303. void qlcnic_83xx_register_nic_idc_func(struct qlcnic_adapter *, int);
  304. int qlcnic_83xx_napi_add(struct qlcnic_adapter *, struct net_device *);
  305. void qlcnic_83xx_napi_del(struct qlcnic_adapter *);
  306. void qlcnic_83xx_napi_enable(struct qlcnic_adapter *);
  307. void qlcnic_83xx_napi_disable(struct qlcnic_adapter *);
  308. int qlcnic_83xx_config_led(struct qlcnic_adapter *, u32, u32);
  309. void qlcnic_ind_wr(struct qlcnic_adapter *, u32, u32);
  310. int qlcnic_ind_rd(struct qlcnic_adapter *, u32);
  311. void qlcnic_83xx_get_stats(struct qlcnic_adapter *,
  312. struct ethtool_stats *, u64 *);
  313. int qlcnic_83xx_create_rx_ctx(struct qlcnic_adapter *);
  314. int qlcnic_83xx_create_tx_ctx(struct qlcnic_adapter *,
  315. struct qlcnic_host_tx_ring *, int);
  316. int qlcnic_83xx_get_nic_info(struct qlcnic_adapter *, struct qlcnic_info *, u8);
  317. int qlcnic_83xx_setup_link_event(struct qlcnic_adapter *, int);
  318. void qlcnic_83xx_process_rcv_ring_diag(struct qlcnic_host_sds_ring *);
  319. int qlcnic_83xx_config_intrpt(struct qlcnic_adapter *, bool);
  320. int qlcnic_83xx_sre_macaddr_change(struct qlcnic_adapter *, u8 *, __le16, u8);
  321. int qlcnic_83xx_get_mac_address(struct qlcnic_adapter *, u8 *);
  322. void qlcnic_83xx_configure_mac(struct qlcnic_adapter *, u8 *, u8,
  323. struct qlcnic_cmd_args *);
  324. int qlcnic_83xx_alloc_mbx_args(struct qlcnic_cmd_args *,
  325. struct qlcnic_adapter *, u32);
  326. void qlcnic_free_mbx_args(struct qlcnic_cmd_args *);
  327. void qlcnic_set_npar_data(struct qlcnic_adapter *, const struct qlcnic_info *,
  328. struct qlcnic_info *);
  329. void qlcnic_83xx_config_intr_coal(struct qlcnic_adapter *);
  330. irqreturn_t qlcnic_83xx_handle_aen(int, void *);
  331. int qlcnic_83xx_get_port_info(struct qlcnic_adapter *);
  332. void qlcnic_83xx_enable_mbx_intrpt(struct qlcnic_adapter *);
  333. irqreturn_t qlcnic_83xx_clear_legacy_intr(struct qlcnic_adapter *);
  334. irqreturn_t qlcnic_83xx_tmp_intr(int, void *);
  335. void qlcnic_83xx_enable_intr(struct qlcnic_adapter *,
  336. struct qlcnic_host_sds_ring *);
  337. void qlcnic_83xx_check_vf(struct qlcnic_adapter *,
  338. const struct pci_device_id *);
  339. void qlcnic_83xx_process_aen(struct qlcnic_adapter *);
  340. int qlcnic_83xx_get_port_config(struct qlcnic_adapter *);
  341. int qlcnic_83xx_set_port_config(struct qlcnic_adapter *);
  342. int qlcnic_enable_eswitch(struct qlcnic_adapter *, u8, u8);
  343. int qlcnic_83xx_get_nic_configuration(struct qlcnic_adapter *);
  344. int qlcnic_83xx_config_default_opmode(struct qlcnic_adapter *);
  345. int qlcnic_83xx_setup_mbx_intr(struct qlcnic_adapter *);
  346. void qlcnic_83xx_free_mbx_intr(struct qlcnic_adapter *);
  347. void qlcnic_83xx_register_map(struct qlcnic_hardware_context *);
  348. void qlcnic_83xx_idc_aen_work(struct work_struct *);
  349. void qlcnic_83xx_config_ipaddr(struct qlcnic_adapter *, __be32, int);
  350. int qlcnic_83xx_erase_flash_sector(struct qlcnic_adapter *, u32);
  351. int qlcnic_83xx_flash_bulk_write(struct qlcnic_adapter *, u32, u32 *, int);
  352. int qlcnic_83xx_flash_write32(struct qlcnic_adapter *, u32, u32 *);
  353. int qlcnic_83xx_lock_flash(struct qlcnic_adapter *);
  354. void qlcnic_83xx_unlock_flash(struct qlcnic_adapter *);
  355. int qlcnic_83xx_save_flash_status(struct qlcnic_adapter *);
  356. int qlcnic_83xx_restore_flash_status(struct qlcnic_adapter *, int);
  357. int qlcnic_83xx_read_flash_mfg_id(struct qlcnic_adapter *);
  358. int qlcnic_83xx_read_flash_descriptor_table(struct qlcnic_adapter *);
  359. int qlcnic_83xx_flash_read32(struct qlcnic_adapter *, u32, u8 *, int);
  360. int qlcnic_83xx_lockless_flash_read32(struct qlcnic_adapter *,
  361. u32, u8 *, int);
  362. int qlcnic_83xx_init(struct qlcnic_adapter *);
  363. int qlcnic_83xx_idc_ready_state_entry(struct qlcnic_adapter *);
  364. int qlcnic_83xx_check_hw_status(struct qlcnic_adapter *p_dev);
  365. void qlcnic_83xx_idc_poll_dev_state(struct work_struct *);
  366. int qlcnic_83xx_get_reset_instruction_template(struct qlcnic_adapter *);
  367. void qlcnic_83xx_idc_exit(struct qlcnic_adapter *);
  368. void qlcnic_83xx_idc_request_reset(struct qlcnic_adapter *, u32);
  369. int qlcnic_83xx_lock_driver(struct qlcnic_adapter *);
  370. void qlcnic_83xx_unlock_driver(struct qlcnic_adapter *);
  371. int qlcnic_83xx_set_default_offload_settings(struct qlcnic_adapter *);
  372. int qlcnic_83xx_ms_mem_write128(struct qlcnic_adapter *, u64, u32 *, u32);
  373. int qlcnic_83xx_idc_vnic_pf_entry(struct qlcnic_adapter *);
  374. int qlcnic_83xx_enable_vnic_mode(struct qlcnic_adapter *, int);
  375. int qlcnic_83xx_disable_vnic_mode(struct qlcnic_adapter *, int);
  376. int qlcnic_83xx_config_vnic_opmode(struct qlcnic_adapter *);
  377. int qlcnic_83xx_get_vnic_vport_info(struct qlcnic_adapter *,
  378. struct qlcnic_info *, u8);
  379. int qlcnic_83xx_get_vnic_pf_info(struct qlcnic_adapter *, struct qlcnic_info *);
  380. void qlcnic_83xx_get_minidump_template(struct qlcnic_adapter *);
  381. #endif