ip32-irq.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514
  1. /*
  2. * Code to handle IP32 IRQs
  3. *
  4. * This file is subject to the terms and conditions of the GNU General Public
  5. * License. See the file "COPYING" in the main directory of this archive
  6. * for more details.
  7. *
  8. * Copyright (C) 2000 Harald Koerfgen
  9. * Copyright (C) 2001 Keith M Wesolowski
  10. */
  11. #include <linux/init.h>
  12. #include <linux/kernel_stat.h>
  13. #include <linux/types.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/irq.h>
  16. #include <linux/bitops.h>
  17. #include <linux/kernel.h>
  18. #include <linux/slab.h>
  19. #include <linux/mm.h>
  20. #include <linux/random.h>
  21. #include <linux/sched.h>
  22. #include <asm/mipsregs.h>
  23. #include <asm/signal.h>
  24. #include <asm/system.h>
  25. #include <asm/time.h>
  26. #include <asm/ip32/crime.h>
  27. #include <asm/ip32/mace.h>
  28. #include <asm/ip32/ip32_ints.h>
  29. /* issue a PIO read to make sure no PIO writes are pending */
  30. static void inline flush_crime_bus(void)
  31. {
  32. crime->control;
  33. }
  34. static void inline flush_mace_bus(void)
  35. {
  36. mace->perif.ctrl.misc;
  37. }
  38. #undef DEBUG_IRQ
  39. #ifdef DEBUG_IRQ
  40. #define DBG(x...) printk(x)
  41. #else
  42. #define DBG(x...)
  43. #endif
  44. /* O2 irq map
  45. *
  46. * IP0 -> software (ignored)
  47. * IP1 -> software (ignored)
  48. * IP2 -> (irq0) C crime 1.1 all interrupts; crime 1.5 ???
  49. * IP3 -> (irq1) X unknown
  50. * IP4 -> (irq2) X unknown
  51. * IP5 -> (irq3) X unknown
  52. * IP6 -> (irq4) X unknown
  53. * IP7 -> (irq5) 0 CPU count/compare timer (system timer)
  54. *
  55. * crime: (C)
  56. *
  57. * CRIME_INT_STAT 31:0:
  58. *
  59. * 0 -> 1 Video in 1
  60. * 1 -> 2 Video in 2
  61. * 2 -> 3 Video out
  62. * 3 -> 4 Mace ethernet
  63. * 4 -> S SuperIO sub-interrupt
  64. * 5 -> M Miscellaneous sub-interrupt
  65. * 6 -> A Audio sub-interrupt
  66. * 7 -> 8 PCI bridge errors
  67. * 8 -> 9 PCI SCSI aic7xxx 0
  68. * 9 -> 10 PCI SCSI aic7xxx 1
  69. * 10 -> 11 PCI slot 0
  70. * 11 -> 12 unused (PCI slot 1)
  71. * 12 -> 13 unused (PCI slot 2)
  72. * 13 -> 14 unused (PCI shared 0)
  73. * 14 -> 15 unused (PCI shared 1)
  74. * 15 -> 16 unused (PCI shared 2)
  75. * 16 -> 17 GBE0 (E)
  76. * 17 -> 18 GBE1 (E)
  77. * 18 -> 19 GBE2 (E)
  78. * 19 -> 20 GBE3 (E)
  79. * 20 -> 21 CPU errors
  80. * 21 -> 22 Memory errors
  81. * 22 -> 23 RE empty edge (E)
  82. * 23 -> 24 RE full edge (E)
  83. * 24 -> 25 RE idle edge (E)
  84. * 25 -> 26 RE empty level
  85. * 26 -> 27 RE full level
  86. * 27 -> 28 RE idle level
  87. * 28 -> 29 unused (software 0) (E)
  88. * 29 -> 30 unused (software 1) (E)
  89. * 30 -> 31 unused (software 2) - crime 1.5 CPU SysCorError (E)
  90. * 31 -> 32 VICE
  91. *
  92. * S, M, A: Use the MACE ISA interrupt register
  93. * MACE_ISA_INT_STAT 31:0
  94. *
  95. * 0-7 -> 33-40 Audio
  96. * 8 -> 41 RTC
  97. * 9 -> 42 Keyboard
  98. * 10 -> X Keyboard polled
  99. * 11 -> 44 Mouse
  100. * 12 -> X Mouse polled
  101. * 13-15 -> 46-48 Count/compare timers
  102. * 16-19 -> 49-52 Parallel (16 E)
  103. * 20-25 -> 53-58 Serial 1 (22 E)
  104. * 26-31 -> 59-64 Serial 2 (28 E)
  105. *
  106. * Note that this means IRQs 5-7, 43, and 45 do not exist. This is a
  107. * different IRQ map than IRIX uses, but that's OK as Linux irq handling
  108. * is quite different anyway.
  109. */
  110. /* Some initial interrupts to set up */
  111. extern irqreturn_t crime_memerr_intr(int irq, void *dev_id);
  112. extern irqreturn_t crime_cpuerr_intr(int irq, void *dev_id);
  113. struct irqaction memerr_irq = {
  114. .handler = crime_memerr_intr,
  115. .flags = IRQF_DISABLED,
  116. .mask = CPU_MASK_NONE,
  117. .name = "CRIME memory error",
  118. };
  119. struct irqaction cpuerr_irq = {
  120. .handler = crime_cpuerr_intr,
  121. .flags = IRQF_DISABLED,
  122. .mask = CPU_MASK_NONE,
  123. .name = "CRIME CPU error",
  124. };
  125. /*
  126. * For interrupts wired from a single device to the CPU. Only the clock
  127. * uses this it seems, which is IRQ 0 and IP7.
  128. */
  129. static void enable_cpu_irq(unsigned int irq)
  130. {
  131. set_c0_status(STATUSF_IP7);
  132. }
  133. static void disable_cpu_irq(unsigned int irq)
  134. {
  135. clear_c0_status(STATUSF_IP7);
  136. }
  137. static void end_cpu_irq(unsigned int irq)
  138. {
  139. if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS)))
  140. enable_cpu_irq (irq);
  141. }
  142. static struct irq_chip ip32_cpu_interrupt = {
  143. .name = "IP32 CPU",
  144. .ack = disable_cpu_irq,
  145. .mask = disable_cpu_irq,
  146. .mask_ack = disable_cpu_irq,
  147. .unmask = enable_cpu_irq,
  148. .end = end_cpu_irq,
  149. };
  150. /*
  151. * This is for pure CRIME interrupts - ie not MACE. The advantage?
  152. * We get to split the register in half and do faster lookups.
  153. */
  154. static uint64_t crime_mask;
  155. static void enable_crime_irq(unsigned int irq)
  156. {
  157. crime_mask |= 1 << (irq - 1);
  158. crime->imask = crime_mask;
  159. }
  160. static void disable_crime_irq(unsigned int irq)
  161. {
  162. crime_mask &= ~(1 << (irq - 1));
  163. crime->imask = crime_mask;
  164. flush_crime_bus();
  165. }
  166. static void mask_and_ack_crime_irq(unsigned int irq)
  167. {
  168. /* Edge triggered interrupts must be cleared. */
  169. if ((irq >= CRIME_GBE0_IRQ && irq <= CRIME_GBE3_IRQ)
  170. || (irq >= CRIME_RE_EMPTY_E_IRQ && irq <= CRIME_RE_IDLE_E_IRQ)
  171. || (irq >= CRIME_SOFT0_IRQ && irq <= CRIME_SOFT2_IRQ)) {
  172. uint64_t crime_int;
  173. crime_int = crime->hard_int;
  174. crime_int &= ~(1 << (irq - 1));
  175. crime->hard_int = crime_int;
  176. }
  177. disable_crime_irq(irq);
  178. }
  179. static void end_crime_irq(unsigned int irq)
  180. {
  181. if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS)))
  182. enable_crime_irq(irq);
  183. }
  184. static struct irq_chip ip32_crime_interrupt = {
  185. .name = "IP32 CRIME",
  186. .ack = mask_and_ack_crime_irq,
  187. .mask = disable_crime_irq,
  188. .mask_ack = mask_and_ack_crime_irq,
  189. .unmask = enable_crime_irq,
  190. .end = end_crime_irq,
  191. };
  192. /*
  193. * This is for MACE PCI interrupts. We can decrease bus traffic by masking
  194. * as close to the source as possible. This also means we can take the
  195. * next chunk of the CRIME register in one piece.
  196. */
  197. static unsigned long macepci_mask;
  198. static void enable_macepci_irq(unsigned int irq)
  199. {
  200. macepci_mask |= MACEPCI_CONTROL_INT(irq - 9);
  201. mace->pci.control = macepci_mask;
  202. crime_mask |= 1 << (irq - 1);
  203. crime->imask = crime_mask;
  204. }
  205. static void disable_macepci_irq(unsigned int irq)
  206. {
  207. crime_mask &= ~(1 << (irq - 1));
  208. crime->imask = crime_mask;
  209. flush_crime_bus();
  210. macepci_mask &= ~MACEPCI_CONTROL_INT(irq - 9);
  211. mace->pci.control = macepci_mask;
  212. flush_mace_bus();
  213. }
  214. static void end_macepci_irq(unsigned int irq)
  215. {
  216. if (!(irq_desc[irq].status & (IRQ_DISABLED|IRQ_INPROGRESS)))
  217. enable_macepci_irq(irq);
  218. }
  219. static struct irq_chip ip32_macepci_interrupt = {
  220. .name = "IP32 MACE PCI",
  221. .ack = disable_macepci_irq,
  222. .mask = disable_macepci_irq,
  223. .mask_ack = disable_macepci_irq,
  224. .unmask = enable_macepci_irq,
  225. .end = end_macepci_irq,
  226. };
  227. /* This is used for MACE ISA interrupts. That means bits 4-6 in the
  228. * CRIME register.
  229. */
  230. #define MACEISA_AUDIO_INT (MACEISA_AUDIO_SW_INT | \
  231. MACEISA_AUDIO_SC_INT | \
  232. MACEISA_AUDIO1_DMAT_INT | \
  233. MACEISA_AUDIO1_OF_INT | \
  234. MACEISA_AUDIO2_DMAT_INT | \
  235. MACEISA_AUDIO2_MERR_INT | \
  236. MACEISA_AUDIO3_DMAT_INT | \
  237. MACEISA_AUDIO3_MERR_INT)
  238. #define MACEISA_MISC_INT (MACEISA_RTC_INT | \
  239. MACEISA_KEYB_INT | \
  240. MACEISA_KEYB_POLL_INT | \
  241. MACEISA_MOUSE_INT | \
  242. MACEISA_MOUSE_POLL_INT | \
  243. MACEISA_TIMER0_INT | \
  244. MACEISA_TIMER1_INT | \
  245. MACEISA_TIMER2_INT)
  246. #define MACEISA_SUPERIO_INT (MACEISA_PARALLEL_INT | \
  247. MACEISA_PAR_CTXA_INT | \
  248. MACEISA_PAR_CTXB_INT | \
  249. MACEISA_PAR_MERR_INT | \
  250. MACEISA_SERIAL1_INT | \
  251. MACEISA_SERIAL1_TDMAT_INT | \
  252. MACEISA_SERIAL1_TDMAPR_INT | \
  253. MACEISA_SERIAL1_TDMAME_INT | \
  254. MACEISA_SERIAL1_RDMAT_INT | \
  255. MACEISA_SERIAL1_RDMAOR_INT | \
  256. MACEISA_SERIAL2_INT | \
  257. MACEISA_SERIAL2_TDMAT_INT | \
  258. MACEISA_SERIAL2_TDMAPR_INT | \
  259. MACEISA_SERIAL2_TDMAME_INT | \
  260. MACEISA_SERIAL2_RDMAT_INT | \
  261. MACEISA_SERIAL2_RDMAOR_INT)
  262. static unsigned long maceisa_mask;
  263. static void enable_maceisa_irq (unsigned int irq)
  264. {
  265. unsigned int crime_int = 0;
  266. DBG ("maceisa enable: %u\n", irq);
  267. switch (irq) {
  268. case MACEISA_AUDIO_SW_IRQ ... MACEISA_AUDIO3_MERR_IRQ:
  269. crime_int = MACE_AUDIO_INT;
  270. break;
  271. case MACEISA_RTC_IRQ ... MACEISA_TIMER2_IRQ:
  272. crime_int = MACE_MISC_INT;
  273. break;
  274. case MACEISA_PARALLEL_IRQ ... MACEISA_SERIAL2_RDMAOR_IRQ:
  275. crime_int = MACE_SUPERIO_INT;
  276. break;
  277. }
  278. DBG ("crime_int %08x enabled\n", crime_int);
  279. crime_mask |= crime_int;
  280. crime->imask = crime_mask;
  281. maceisa_mask |= 1 << (irq - 33);
  282. mace->perif.ctrl.imask = maceisa_mask;
  283. }
  284. static void disable_maceisa_irq(unsigned int irq)
  285. {
  286. unsigned int crime_int = 0;
  287. maceisa_mask &= ~(1 << (irq - 33));
  288. if(!(maceisa_mask & MACEISA_AUDIO_INT))
  289. crime_int |= MACE_AUDIO_INT;
  290. if(!(maceisa_mask & MACEISA_MISC_INT))
  291. crime_int |= MACE_MISC_INT;
  292. if(!(maceisa_mask & MACEISA_SUPERIO_INT))
  293. crime_int |= MACE_SUPERIO_INT;
  294. crime_mask &= ~crime_int;
  295. crime->imask = crime_mask;
  296. flush_crime_bus();
  297. mace->perif.ctrl.imask = maceisa_mask;
  298. flush_mace_bus();
  299. }
  300. static void mask_and_ack_maceisa_irq(unsigned int irq)
  301. {
  302. unsigned long mace_int;
  303. switch (irq) {
  304. case MACEISA_PARALLEL_IRQ:
  305. case MACEISA_SERIAL1_TDMAPR_IRQ:
  306. case MACEISA_SERIAL2_TDMAPR_IRQ:
  307. /* edge triggered */
  308. mace_int = mace->perif.ctrl.istat;
  309. mace_int &= ~(1 << (irq - 33));
  310. mace->perif.ctrl.istat = mace_int;
  311. break;
  312. }
  313. disable_maceisa_irq(irq);
  314. }
  315. static void end_maceisa_irq(unsigned irq)
  316. {
  317. if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS)))
  318. enable_maceisa_irq(irq);
  319. }
  320. static struct irq_chip ip32_maceisa_interrupt = {
  321. .name = "IP32 MACE ISA",
  322. .ack = mask_and_ack_maceisa_irq,
  323. .mask = disable_maceisa_irq,
  324. .mask_ack = mask_and_ack_maceisa_irq,
  325. .unmask = enable_maceisa_irq,
  326. .end = end_maceisa_irq,
  327. };
  328. /* This is used for regular non-ISA, non-PCI MACE interrupts. That means
  329. * bits 0-3 and 7 in the CRIME register.
  330. */
  331. static void enable_mace_irq(unsigned int irq)
  332. {
  333. crime_mask |= 1 << (irq - 1);
  334. crime->imask = crime_mask;
  335. }
  336. static void disable_mace_irq(unsigned int irq)
  337. {
  338. crime_mask &= ~(1 << (irq - 1));
  339. crime->imask = crime_mask;
  340. flush_crime_bus();
  341. }
  342. static void end_mace_irq(unsigned int irq)
  343. {
  344. if (!(irq_desc[irq].status & (IRQ_DISABLED|IRQ_INPROGRESS)))
  345. enable_mace_irq(irq);
  346. }
  347. static struct irq_chip ip32_mace_interrupt = {
  348. .name = "IP32 MACE",
  349. .ack = disable_mace_irq,
  350. .mask = disable_mace_irq,
  351. .mask_ack = disable_mace_irq,
  352. .unmask = enable_mace_irq,
  353. .end = end_mace_irq,
  354. };
  355. static void ip32_unknown_interrupt(void)
  356. {
  357. printk ("Unknown interrupt occurred!\n");
  358. printk ("cp0_status: %08x\n", read_c0_status());
  359. printk ("cp0_cause: %08x\n", read_c0_cause());
  360. printk ("CRIME intr mask: %016lx\n", crime->imask);
  361. printk ("CRIME intr status: %016lx\n", crime->istat);
  362. printk ("CRIME hardware intr register: %016lx\n", crime->hard_int);
  363. printk ("MACE ISA intr mask: %08lx\n", mace->perif.ctrl.imask);
  364. printk ("MACE ISA intr status: %08lx\n", mace->perif.ctrl.istat);
  365. printk ("MACE PCI control register: %08x\n", mace->pci.control);
  366. printk("Register dump:\n");
  367. show_regs(get_irq_regs());
  368. printk("Please mail this report to linux-mips@linux-mips.org\n");
  369. printk("Spinning...");
  370. while(1) ;
  371. }
  372. /* CRIME 1.1 appears to deliver all interrupts to this one pin. */
  373. /* change this to loop over all edge-triggered irqs, exception masked out ones */
  374. static void ip32_irq0(void)
  375. {
  376. uint64_t crime_int;
  377. int irq = 0;
  378. crime_int = crime->istat & crime_mask;
  379. irq = __ffs(crime_int);
  380. crime_int = 1 << irq;
  381. if (crime_int & CRIME_MACEISA_INT_MASK) {
  382. unsigned long mace_int = mace->perif.ctrl.istat;
  383. irq = __ffs(mace_int & maceisa_mask) + 32;
  384. }
  385. irq++;
  386. DBG("*irq %u*\n", irq);
  387. do_IRQ(irq);
  388. }
  389. static void ip32_irq1(void)
  390. {
  391. ip32_unknown_interrupt();
  392. }
  393. static void ip32_irq2(void)
  394. {
  395. ip32_unknown_interrupt();
  396. }
  397. static void ip32_irq3(void)
  398. {
  399. ip32_unknown_interrupt();
  400. }
  401. static void ip32_irq4(void)
  402. {
  403. ip32_unknown_interrupt();
  404. }
  405. static void ip32_irq5(void)
  406. {
  407. ll_timer_interrupt(IP32_R4K_TIMER_IRQ);
  408. }
  409. asmlinkage void plat_irq_dispatch(void)
  410. {
  411. unsigned int pending = read_c0_status() & read_c0_cause();
  412. if (likely(pending & IE_IRQ0))
  413. ip32_irq0();
  414. else if (unlikely(pending & IE_IRQ1))
  415. ip32_irq1();
  416. else if (unlikely(pending & IE_IRQ2))
  417. ip32_irq2();
  418. else if (unlikely(pending & IE_IRQ3))
  419. ip32_irq3();
  420. else if (unlikely(pending & IE_IRQ4))
  421. ip32_irq4();
  422. else if (likely(pending & IE_IRQ5))
  423. ip32_irq5();
  424. }
  425. void __init arch_init_irq(void)
  426. {
  427. unsigned int irq;
  428. /* Install our interrupt handler, then clear and disable all
  429. * CRIME and MACE interrupts. */
  430. crime->imask = 0;
  431. crime->hard_int = 0;
  432. crime->soft_int = 0;
  433. mace->perif.ctrl.istat = 0;
  434. mace->perif.ctrl.imask = 0;
  435. for (irq = 0; irq <= IP32_IRQ_MAX; irq++) {
  436. struct irq_chip *controller;
  437. if (irq == IP32_R4K_TIMER_IRQ)
  438. controller = &ip32_cpu_interrupt;
  439. else if (irq <= MACE_PCI_BRIDGE_IRQ && irq >= MACE_VID_IN1_IRQ)
  440. controller = &ip32_mace_interrupt;
  441. else if (irq <= MACEPCI_SHARED2_IRQ && irq >= MACEPCI_SCSI0_IRQ)
  442. controller = &ip32_macepci_interrupt;
  443. else if (irq <= CRIME_VICE_IRQ && irq >= CRIME_GBE0_IRQ)
  444. controller = &ip32_crime_interrupt;
  445. else
  446. controller = &ip32_maceisa_interrupt;
  447. set_irq_chip(irq, controller);
  448. }
  449. setup_irq(CRIME_MEMERR_IRQ, &memerr_irq);
  450. setup_irq(CRIME_CPUERR_IRQ, &cpuerr_irq);
  451. #define ALLINTS (IE_IRQ0 | IE_IRQ1 | IE_IRQ2 | IE_IRQ3 | IE_IRQ4 | IE_IRQ5)
  452. change_c0_status(ST0_IM, ALLINTS);
  453. }