wm8994.c 95 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372
  1. /*
  2. * wm8994.c -- WM8994 ALSA SoC Audio driver
  3. *
  4. * Copyright 2009 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/i2c.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/slab.h>
  23. #include <sound/core.h>
  24. #include <sound/jack.h>
  25. #include <sound/pcm.h>
  26. #include <sound/pcm_params.h>
  27. #include <sound/soc.h>
  28. #include <sound/initval.h>
  29. #include <sound/tlv.h>
  30. #include <trace/events/asoc.h>
  31. #include <linux/mfd/wm8994/core.h>
  32. #include <linux/mfd/wm8994/registers.h>
  33. #include <linux/mfd/wm8994/pdata.h>
  34. #include <linux/mfd/wm8994/gpio.h>
  35. #include "wm8994.h"
  36. #include "wm_hubs.h"
  37. #define WM8994_NUM_DRC 3
  38. #define WM8994_NUM_EQ 3
  39. static int wm8994_drc_base[] = {
  40. WM8994_AIF1_DRC1_1,
  41. WM8994_AIF1_DRC2_1,
  42. WM8994_AIF2_DRC_1,
  43. };
  44. static int wm8994_retune_mobile_base[] = {
  45. WM8994_AIF1_DAC1_EQ_GAINS_1,
  46. WM8994_AIF1_DAC2_EQ_GAINS_1,
  47. WM8994_AIF2_EQ_GAINS_1,
  48. };
  49. static int wm8994_readable(struct snd_soc_codec *codec, unsigned int reg)
  50. {
  51. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  52. struct wm8994 *control = wm8994->control_data;
  53. switch (reg) {
  54. case WM8994_GPIO_1:
  55. case WM8994_GPIO_2:
  56. case WM8994_GPIO_3:
  57. case WM8994_GPIO_4:
  58. case WM8994_GPIO_5:
  59. case WM8994_GPIO_6:
  60. case WM8994_GPIO_7:
  61. case WM8994_GPIO_8:
  62. case WM8994_GPIO_9:
  63. case WM8994_GPIO_10:
  64. case WM8994_GPIO_11:
  65. case WM8994_INTERRUPT_STATUS_1:
  66. case WM8994_INTERRUPT_STATUS_2:
  67. case WM8994_INTERRUPT_RAW_STATUS_2:
  68. return 1;
  69. case WM8958_DSP2_PROGRAM:
  70. case WM8958_DSP2_CONFIG:
  71. case WM8958_DSP2_EXECCONTROL:
  72. if (control->type == WM8958)
  73. return 1;
  74. else
  75. return 0;
  76. default:
  77. break;
  78. }
  79. if (reg >= WM8994_CACHE_SIZE)
  80. return 0;
  81. return wm8994_access_masks[reg].readable != 0;
  82. }
  83. static int wm8994_volatile(struct snd_soc_codec *codec, unsigned int reg)
  84. {
  85. if (reg >= WM8994_CACHE_SIZE)
  86. return 1;
  87. switch (reg) {
  88. case WM8994_SOFTWARE_RESET:
  89. case WM8994_CHIP_REVISION:
  90. case WM8994_DC_SERVO_1:
  91. case WM8994_DC_SERVO_READBACK:
  92. case WM8994_RATE_STATUS:
  93. case WM8994_LDO_1:
  94. case WM8994_LDO_2:
  95. case WM8958_DSP2_EXECCONTROL:
  96. case WM8958_MIC_DETECT_3:
  97. case WM8994_DC_SERVO_4E:
  98. return 1;
  99. default:
  100. return 0;
  101. }
  102. }
  103. static int wm8994_write(struct snd_soc_codec *codec, unsigned int reg,
  104. unsigned int value)
  105. {
  106. int ret;
  107. BUG_ON(reg > WM8994_MAX_REGISTER);
  108. if (!wm8994_volatile(codec, reg)) {
  109. ret = snd_soc_cache_write(codec, reg, value);
  110. if (ret != 0)
  111. dev_err(codec->dev, "Cache write to %x failed: %d\n",
  112. reg, ret);
  113. }
  114. return wm8994_reg_write(codec->control_data, reg, value);
  115. }
  116. static unsigned int wm8994_read(struct snd_soc_codec *codec,
  117. unsigned int reg)
  118. {
  119. unsigned int val;
  120. int ret;
  121. BUG_ON(reg > WM8994_MAX_REGISTER);
  122. if (!wm8994_volatile(codec, reg) && wm8994_readable(codec, reg) &&
  123. reg < codec->driver->reg_cache_size) {
  124. ret = snd_soc_cache_read(codec, reg, &val);
  125. if (ret >= 0)
  126. return val;
  127. else
  128. dev_err(codec->dev, "Cache read from %x failed: %d\n",
  129. reg, ret);
  130. }
  131. return wm8994_reg_read(codec->control_data, reg);
  132. }
  133. static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
  134. {
  135. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  136. int rate;
  137. int reg1 = 0;
  138. int offset;
  139. if (aif)
  140. offset = 4;
  141. else
  142. offset = 0;
  143. switch (wm8994->sysclk[aif]) {
  144. case WM8994_SYSCLK_MCLK1:
  145. rate = wm8994->mclk[0];
  146. break;
  147. case WM8994_SYSCLK_MCLK2:
  148. reg1 |= 0x8;
  149. rate = wm8994->mclk[1];
  150. break;
  151. case WM8994_SYSCLK_FLL1:
  152. reg1 |= 0x10;
  153. rate = wm8994->fll[0].out;
  154. break;
  155. case WM8994_SYSCLK_FLL2:
  156. reg1 |= 0x18;
  157. rate = wm8994->fll[1].out;
  158. break;
  159. default:
  160. return -EINVAL;
  161. }
  162. if (rate >= 13500000) {
  163. rate /= 2;
  164. reg1 |= WM8994_AIF1CLK_DIV;
  165. dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
  166. aif + 1, rate);
  167. }
  168. wm8994->aifclk[aif] = rate;
  169. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
  170. WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
  171. reg1);
  172. return 0;
  173. }
  174. static int configure_clock(struct snd_soc_codec *codec)
  175. {
  176. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  177. int old, new;
  178. /* Bring up the AIF clocks first */
  179. configure_aif_clock(codec, 0);
  180. configure_aif_clock(codec, 1);
  181. /* Then switch CLK_SYS over to the higher of them; a change
  182. * can only happen as a result of a clocking change which can
  183. * only be made outside of DAPM so we can safely redo the
  184. * clocking.
  185. */
  186. /* If they're equal it doesn't matter which is used */
  187. if (wm8994->aifclk[0] == wm8994->aifclk[1])
  188. return 0;
  189. if (wm8994->aifclk[0] < wm8994->aifclk[1])
  190. new = WM8994_SYSCLK_SRC;
  191. else
  192. new = 0;
  193. old = snd_soc_read(codec, WM8994_CLOCKING_1) & WM8994_SYSCLK_SRC;
  194. /* If there's no change then we're done. */
  195. if (old == new)
  196. return 0;
  197. snd_soc_update_bits(codec, WM8994_CLOCKING_1, WM8994_SYSCLK_SRC, new);
  198. snd_soc_dapm_sync(&codec->dapm);
  199. return 0;
  200. }
  201. static int check_clk_sys(struct snd_soc_dapm_widget *source,
  202. struct snd_soc_dapm_widget *sink)
  203. {
  204. int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
  205. const char *clk;
  206. /* Check what we're currently using for CLK_SYS */
  207. if (reg & WM8994_SYSCLK_SRC)
  208. clk = "AIF2CLK";
  209. else
  210. clk = "AIF1CLK";
  211. return strcmp(source->name, clk) == 0;
  212. }
  213. static const char *sidetone_hpf_text[] = {
  214. "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
  215. };
  216. static const struct soc_enum sidetone_hpf =
  217. SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
  218. static const char *adc_hpf_text[] = {
  219. "HiFi", "Voice 1", "Voice 2", "Voice 3"
  220. };
  221. static const struct soc_enum aif1adc1_hpf =
  222. SOC_ENUM_SINGLE(WM8994_AIF1_ADC1_FILTERS, 13, 4, adc_hpf_text);
  223. static const struct soc_enum aif1adc2_hpf =
  224. SOC_ENUM_SINGLE(WM8994_AIF1_ADC2_FILTERS, 13, 4, adc_hpf_text);
  225. static const struct soc_enum aif2adc_hpf =
  226. SOC_ENUM_SINGLE(WM8994_AIF2_ADC_FILTERS, 13, 4, adc_hpf_text);
  227. static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
  228. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  229. static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
  230. static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
  231. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  232. #define WM8994_DRC_SWITCH(xname, reg, shift) \
  233. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  234. .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
  235. .put = wm8994_put_drc_sw, \
  236. .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) }
  237. static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
  238. struct snd_ctl_elem_value *ucontrol)
  239. {
  240. struct soc_mixer_control *mc =
  241. (struct soc_mixer_control *)kcontrol->private_value;
  242. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  243. int mask, ret;
  244. /* Can't enable both ADC and DAC paths simultaneously */
  245. if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
  246. mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
  247. WM8994_AIF1ADC1R_DRC_ENA_MASK;
  248. else
  249. mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
  250. ret = snd_soc_read(codec, mc->reg);
  251. if (ret < 0)
  252. return ret;
  253. if (ret & mask)
  254. return -EINVAL;
  255. return snd_soc_put_volsw(kcontrol, ucontrol);
  256. }
  257. static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
  258. {
  259. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  260. struct wm8994_pdata *pdata = wm8994->pdata;
  261. int base = wm8994_drc_base[drc];
  262. int cfg = wm8994->drc_cfg[drc];
  263. int save, i;
  264. /* Save any enables; the configuration should clear them. */
  265. save = snd_soc_read(codec, base);
  266. save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
  267. WM8994_AIF1ADC1R_DRC_ENA;
  268. for (i = 0; i < WM8994_DRC_REGS; i++)
  269. snd_soc_update_bits(codec, base + i, 0xffff,
  270. pdata->drc_cfgs[cfg].regs[i]);
  271. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
  272. WM8994_AIF1ADC1L_DRC_ENA |
  273. WM8994_AIF1ADC1R_DRC_ENA, save);
  274. }
  275. /* Icky as hell but saves code duplication */
  276. static int wm8994_get_drc(const char *name)
  277. {
  278. if (strcmp(name, "AIF1DRC1 Mode") == 0)
  279. return 0;
  280. if (strcmp(name, "AIF1DRC2 Mode") == 0)
  281. return 1;
  282. if (strcmp(name, "AIF2DRC Mode") == 0)
  283. return 2;
  284. return -EINVAL;
  285. }
  286. static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
  287. struct snd_ctl_elem_value *ucontrol)
  288. {
  289. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  290. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  291. struct wm8994_pdata *pdata = wm8994->pdata;
  292. int drc = wm8994_get_drc(kcontrol->id.name);
  293. int value = ucontrol->value.integer.value[0];
  294. if (drc < 0)
  295. return drc;
  296. if (value >= pdata->num_drc_cfgs)
  297. return -EINVAL;
  298. wm8994->drc_cfg[drc] = value;
  299. wm8994_set_drc(codec, drc);
  300. return 0;
  301. }
  302. static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
  303. struct snd_ctl_elem_value *ucontrol)
  304. {
  305. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  306. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  307. int drc = wm8994_get_drc(kcontrol->id.name);
  308. ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
  309. return 0;
  310. }
  311. static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
  312. {
  313. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  314. struct wm8994_pdata *pdata = wm8994->pdata;
  315. int base = wm8994_retune_mobile_base[block];
  316. int iface, best, best_val, save, i, cfg;
  317. if (!pdata || !wm8994->num_retune_mobile_texts)
  318. return;
  319. switch (block) {
  320. case 0:
  321. case 1:
  322. iface = 0;
  323. break;
  324. case 2:
  325. iface = 1;
  326. break;
  327. default:
  328. return;
  329. }
  330. /* Find the version of the currently selected configuration
  331. * with the nearest sample rate. */
  332. cfg = wm8994->retune_mobile_cfg[block];
  333. best = 0;
  334. best_val = INT_MAX;
  335. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  336. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  337. wm8994->retune_mobile_texts[cfg]) == 0 &&
  338. abs(pdata->retune_mobile_cfgs[i].rate
  339. - wm8994->dac_rates[iface]) < best_val) {
  340. best = i;
  341. best_val = abs(pdata->retune_mobile_cfgs[i].rate
  342. - wm8994->dac_rates[iface]);
  343. }
  344. }
  345. dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
  346. block,
  347. pdata->retune_mobile_cfgs[best].name,
  348. pdata->retune_mobile_cfgs[best].rate,
  349. wm8994->dac_rates[iface]);
  350. /* The EQ will be disabled while reconfiguring it, remember the
  351. * current configuration.
  352. */
  353. save = snd_soc_read(codec, base);
  354. save &= WM8994_AIF1DAC1_EQ_ENA;
  355. for (i = 0; i < WM8994_EQ_REGS; i++)
  356. snd_soc_update_bits(codec, base + i, 0xffff,
  357. pdata->retune_mobile_cfgs[best].regs[i]);
  358. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
  359. }
  360. /* Icky as hell but saves code duplication */
  361. static int wm8994_get_retune_mobile_block(const char *name)
  362. {
  363. if (strcmp(name, "AIF1.1 EQ Mode") == 0)
  364. return 0;
  365. if (strcmp(name, "AIF1.2 EQ Mode") == 0)
  366. return 1;
  367. if (strcmp(name, "AIF2 EQ Mode") == 0)
  368. return 2;
  369. return -EINVAL;
  370. }
  371. static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  372. struct snd_ctl_elem_value *ucontrol)
  373. {
  374. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  375. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  376. struct wm8994_pdata *pdata = wm8994->pdata;
  377. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  378. int value = ucontrol->value.integer.value[0];
  379. if (block < 0)
  380. return block;
  381. if (value >= pdata->num_retune_mobile_cfgs)
  382. return -EINVAL;
  383. wm8994->retune_mobile_cfg[block] = value;
  384. wm8994_set_retune_mobile(codec, block);
  385. return 0;
  386. }
  387. static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  388. struct snd_ctl_elem_value *ucontrol)
  389. {
  390. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  391. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  392. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  393. ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
  394. return 0;
  395. }
  396. static const char *aif_chan_src_text[] = {
  397. "Left", "Right"
  398. };
  399. static const struct soc_enum aif1adcl_src =
  400. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
  401. static const struct soc_enum aif1adcr_src =
  402. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
  403. static const struct soc_enum aif2adcl_src =
  404. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
  405. static const struct soc_enum aif2adcr_src =
  406. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
  407. static const struct soc_enum aif1dacl_src =
  408. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
  409. static const struct soc_enum aif1dacr_src =
  410. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
  411. static const struct soc_enum aif2dacl_src =
  412. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
  413. static const struct soc_enum aif2dacr_src =
  414. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
  415. static const char *osr_text[] = {
  416. "Low Power", "High Performance",
  417. };
  418. static const struct soc_enum dac_osr =
  419. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 0, 2, osr_text);
  420. static const struct soc_enum adc_osr =
  421. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 1, 2, osr_text);
  422. static const struct snd_kcontrol_new wm8994_snd_controls[] = {
  423. SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
  424. WM8994_AIF1_ADC1_RIGHT_VOLUME,
  425. 1, 119, 0, digital_tlv),
  426. SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
  427. WM8994_AIF1_ADC2_RIGHT_VOLUME,
  428. 1, 119, 0, digital_tlv),
  429. SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
  430. WM8994_AIF2_ADC_RIGHT_VOLUME,
  431. 1, 119, 0, digital_tlv),
  432. SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
  433. SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
  434. SOC_ENUM("AIF2ADCL Source", aif2adcl_src),
  435. SOC_ENUM("AIF2ADCR Source", aif2adcr_src),
  436. SOC_ENUM("AIF1DACL Source", aif1dacl_src),
  437. SOC_ENUM("AIF1DACR Source", aif1dacr_src),
  438. SOC_ENUM("AIF2DACL Source", aif2dacl_src),
  439. SOC_ENUM("AIF2DACR Source", aif2dacr_src),
  440. SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
  441. WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  442. SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
  443. WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  444. SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
  445. WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  446. SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
  447. SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
  448. SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
  449. SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
  450. SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
  451. WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
  452. WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
  453. WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
  454. WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
  455. WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
  456. WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
  457. WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
  458. WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
  459. WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
  460. SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  461. 5, 12, 0, st_tlv),
  462. SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  463. 0, 12, 0, st_tlv),
  464. SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  465. 5, 12, 0, st_tlv),
  466. SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  467. 0, 12, 0, st_tlv),
  468. SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
  469. SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
  470. SOC_ENUM("AIF1ADC1 HPF Mode", aif1adc1_hpf),
  471. SOC_DOUBLE("AIF1ADC1 HPF Switch", WM8994_AIF1_ADC1_FILTERS, 12, 11, 1, 0),
  472. SOC_ENUM("AIF1ADC2 HPF Mode", aif1adc2_hpf),
  473. SOC_DOUBLE("AIF1ADC2 HPF Switch", WM8994_AIF1_ADC2_FILTERS, 12, 11, 1, 0),
  474. SOC_ENUM("AIF2ADC HPF Mode", aif2adc_hpf),
  475. SOC_DOUBLE("AIF2ADC HPF Switch", WM8994_AIF2_ADC_FILTERS, 12, 11, 1, 0),
  476. SOC_ENUM("ADC OSR", adc_osr),
  477. SOC_ENUM("DAC OSR", dac_osr),
  478. SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
  479. WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  480. SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
  481. WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
  482. SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
  483. WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  484. SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
  485. WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
  486. SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
  487. 6, 1, 1, wm_hubs_spkmix_tlv),
  488. SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
  489. 2, 1, 1, wm_hubs_spkmix_tlv),
  490. SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
  491. 6, 1, 1, wm_hubs_spkmix_tlv),
  492. SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
  493. 2, 1, 1, wm_hubs_spkmix_tlv),
  494. SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
  495. 10, 15, 0, wm8994_3d_tlv),
  496. SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC1_FILTERS_2,
  497. 8, 1, 0),
  498. SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
  499. 10, 15, 0, wm8994_3d_tlv),
  500. SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
  501. 8, 1, 0),
  502. SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF2_DAC_FILTERS_2,
  503. 10, 15, 0, wm8994_3d_tlv),
  504. SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF2_DAC_FILTERS_2,
  505. 8, 1, 0),
  506. };
  507. static const struct snd_kcontrol_new wm8994_eq_controls[] = {
  508. SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
  509. eq_tlv),
  510. SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
  511. eq_tlv),
  512. SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
  513. eq_tlv),
  514. SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
  515. eq_tlv),
  516. SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
  517. eq_tlv),
  518. SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
  519. eq_tlv),
  520. SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
  521. eq_tlv),
  522. SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
  523. eq_tlv),
  524. SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
  525. eq_tlv),
  526. SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
  527. eq_tlv),
  528. SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
  529. eq_tlv),
  530. SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
  531. eq_tlv),
  532. SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
  533. eq_tlv),
  534. SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
  535. eq_tlv),
  536. SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
  537. eq_tlv),
  538. };
  539. static const struct snd_kcontrol_new wm8958_snd_controls[] = {
  540. SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
  541. };
  542. static int clk_sys_event(struct snd_soc_dapm_widget *w,
  543. struct snd_kcontrol *kcontrol, int event)
  544. {
  545. struct snd_soc_codec *codec = w->codec;
  546. switch (event) {
  547. case SND_SOC_DAPM_PRE_PMU:
  548. return configure_clock(codec);
  549. case SND_SOC_DAPM_POST_PMD:
  550. configure_clock(codec);
  551. break;
  552. }
  553. return 0;
  554. }
  555. static void wm8994_update_class_w(struct snd_soc_codec *codec)
  556. {
  557. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  558. int enable = 1;
  559. int source = 0; /* GCC flow analysis can't track enable */
  560. int reg, reg_r;
  561. /* Only support direct DAC->headphone paths */
  562. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_1);
  563. if (!(reg & WM8994_DAC1L_TO_HPOUT1L)) {
  564. dev_vdbg(codec->dev, "HPL connected to output mixer\n");
  565. enable = 0;
  566. }
  567. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_2);
  568. if (!(reg & WM8994_DAC1R_TO_HPOUT1R)) {
  569. dev_vdbg(codec->dev, "HPR connected to output mixer\n");
  570. enable = 0;
  571. }
  572. /* We also need the same setting for L/R and only one path */
  573. reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
  574. switch (reg) {
  575. case WM8994_AIF2DACL_TO_DAC1L:
  576. dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
  577. source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  578. break;
  579. case WM8994_AIF1DAC2L_TO_DAC1L:
  580. dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
  581. source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  582. break;
  583. case WM8994_AIF1DAC1L_TO_DAC1L:
  584. dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
  585. source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  586. break;
  587. default:
  588. dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
  589. enable = 0;
  590. break;
  591. }
  592. reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
  593. if (reg_r != reg) {
  594. dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
  595. enable = 0;
  596. }
  597. if (enable) {
  598. dev_dbg(codec->dev, "Class W enabled\n");
  599. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  600. WM8994_CP_DYN_PWR |
  601. WM8994_CP_DYN_SRC_SEL_MASK,
  602. source | WM8994_CP_DYN_PWR);
  603. wm8994->hubs.class_w = true;
  604. } else {
  605. dev_dbg(codec->dev, "Class W disabled\n");
  606. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  607. WM8994_CP_DYN_PWR, 0);
  608. wm8994->hubs.class_w = false;
  609. }
  610. }
  611. static int late_enable_ev(struct snd_soc_dapm_widget *w,
  612. struct snd_kcontrol *kcontrol, int event)
  613. {
  614. struct snd_soc_codec *codec = w->codec;
  615. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  616. switch (event) {
  617. case SND_SOC_DAPM_PRE_PMU:
  618. if (wm8994->aif1clk_enable) {
  619. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  620. WM8994_AIF1CLK_ENA_MASK,
  621. WM8994_AIF1CLK_ENA);
  622. wm8994->aif1clk_enable = 0;
  623. }
  624. if (wm8994->aif2clk_enable) {
  625. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  626. WM8994_AIF2CLK_ENA_MASK,
  627. WM8994_AIF2CLK_ENA);
  628. wm8994->aif2clk_enable = 0;
  629. }
  630. break;
  631. }
  632. /* We may also have postponed startup of DSP, handle that. */
  633. wm8958_aif_ev(w, kcontrol, event);
  634. return 0;
  635. }
  636. static int late_disable_ev(struct snd_soc_dapm_widget *w,
  637. struct snd_kcontrol *kcontrol, int event)
  638. {
  639. struct snd_soc_codec *codec = w->codec;
  640. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  641. switch (event) {
  642. case SND_SOC_DAPM_POST_PMD:
  643. if (wm8994->aif1clk_disable) {
  644. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  645. WM8994_AIF1CLK_ENA_MASK, 0);
  646. wm8994->aif1clk_disable = 0;
  647. }
  648. if (wm8994->aif2clk_disable) {
  649. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  650. WM8994_AIF2CLK_ENA_MASK, 0);
  651. wm8994->aif2clk_disable = 0;
  652. }
  653. break;
  654. }
  655. return 0;
  656. }
  657. static int aif1clk_ev(struct snd_soc_dapm_widget *w,
  658. struct snd_kcontrol *kcontrol, int event)
  659. {
  660. struct snd_soc_codec *codec = w->codec;
  661. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  662. switch (event) {
  663. case SND_SOC_DAPM_PRE_PMU:
  664. wm8994->aif1clk_enable = 1;
  665. break;
  666. case SND_SOC_DAPM_POST_PMD:
  667. wm8994->aif1clk_disable = 1;
  668. break;
  669. }
  670. return 0;
  671. }
  672. static int aif2clk_ev(struct snd_soc_dapm_widget *w,
  673. struct snd_kcontrol *kcontrol, int event)
  674. {
  675. struct snd_soc_codec *codec = w->codec;
  676. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  677. switch (event) {
  678. case SND_SOC_DAPM_PRE_PMU:
  679. wm8994->aif2clk_enable = 1;
  680. break;
  681. case SND_SOC_DAPM_POST_PMD:
  682. wm8994->aif2clk_disable = 1;
  683. break;
  684. }
  685. return 0;
  686. }
  687. static int adc_mux_ev(struct snd_soc_dapm_widget *w,
  688. struct snd_kcontrol *kcontrol, int event)
  689. {
  690. late_enable_ev(w, kcontrol, event);
  691. return 0;
  692. }
  693. static int micbias_ev(struct snd_soc_dapm_widget *w,
  694. struct snd_kcontrol *kcontrol, int event)
  695. {
  696. late_enable_ev(w, kcontrol, event);
  697. return 0;
  698. }
  699. static int dac_ev(struct snd_soc_dapm_widget *w,
  700. struct snd_kcontrol *kcontrol, int event)
  701. {
  702. struct snd_soc_codec *codec = w->codec;
  703. unsigned int mask = 1 << w->shift;
  704. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  705. mask, mask);
  706. return 0;
  707. }
  708. static const char *hp_mux_text[] = {
  709. "Mixer",
  710. "DAC",
  711. };
  712. #define WM8994_HP_ENUM(xname, xenum) \
  713. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  714. .info = snd_soc_info_enum_double, \
  715. .get = snd_soc_dapm_get_enum_double, \
  716. .put = wm8994_put_hp_enum, \
  717. .private_value = (unsigned long)&xenum }
  718. static int wm8994_put_hp_enum(struct snd_kcontrol *kcontrol,
  719. struct snd_ctl_elem_value *ucontrol)
  720. {
  721. struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
  722. struct snd_soc_dapm_widget *w = wlist->widgets[0];
  723. struct snd_soc_codec *codec = w->codec;
  724. int ret;
  725. ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  726. wm8994_update_class_w(codec);
  727. return ret;
  728. }
  729. static const struct soc_enum hpl_enum =
  730. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_1, 8, 2, hp_mux_text);
  731. static const struct snd_kcontrol_new hpl_mux =
  732. WM8994_HP_ENUM("Left Headphone Mux", hpl_enum);
  733. static const struct soc_enum hpr_enum =
  734. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_2, 8, 2, hp_mux_text);
  735. static const struct snd_kcontrol_new hpr_mux =
  736. WM8994_HP_ENUM("Right Headphone Mux", hpr_enum);
  737. static const char *adc_mux_text[] = {
  738. "ADC",
  739. "DMIC",
  740. };
  741. static const struct soc_enum adc_enum =
  742. SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
  743. static const struct snd_kcontrol_new adcl_mux =
  744. SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
  745. static const struct snd_kcontrol_new adcr_mux =
  746. SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
  747. static const struct snd_kcontrol_new left_speaker_mixer[] = {
  748. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
  749. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
  750. SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
  751. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
  752. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
  753. };
  754. static const struct snd_kcontrol_new right_speaker_mixer[] = {
  755. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
  756. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
  757. SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
  758. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
  759. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
  760. };
  761. /* Debugging; dump chip status after DAPM transitions */
  762. static int post_ev(struct snd_soc_dapm_widget *w,
  763. struct snd_kcontrol *kcontrol, int event)
  764. {
  765. struct snd_soc_codec *codec = w->codec;
  766. dev_dbg(codec->dev, "SRC status: %x\n",
  767. snd_soc_read(codec,
  768. WM8994_RATE_STATUS));
  769. return 0;
  770. }
  771. static const struct snd_kcontrol_new aif1adc1l_mix[] = {
  772. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  773. 1, 1, 0),
  774. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  775. 0, 1, 0),
  776. };
  777. static const struct snd_kcontrol_new aif1adc1r_mix[] = {
  778. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  779. 1, 1, 0),
  780. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  781. 0, 1, 0),
  782. };
  783. static const struct snd_kcontrol_new aif1adc2l_mix[] = {
  784. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  785. 1, 1, 0),
  786. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  787. 0, 1, 0),
  788. };
  789. static const struct snd_kcontrol_new aif1adc2r_mix[] = {
  790. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  791. 1, 1, 0),
  792. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  793. 0, 1, 0),
  794. };
  795. static const struct snd_kcontrol_new aif2dac2l_mix[] = {
  796. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  797. 5, 1, 0),
  798. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  799. 4, 1, 0),
  800. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  801. 2, 1, 0),
  802. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  803. 1, 1, 0),
  804. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  805. 0, 1, 0),
  806. };
  807. static const struct snd_kcontrol_new aif2dac2r_mix[] = {
  808. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  809. 5, 1, 0),
  810. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  811. 4, 1, 0),
  812. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  813. 2, 1, 0),
  814. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  815. 1, 1, 0),
  816. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  817. 0, 1, 0),
  818. };
  819. #define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
  820. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  821. .info = snd_soc_info_volsw, \
  822. .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
  823. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  824. static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
  825. struct snd_ctl_elem_value *ucontrol)
  826. {
  827. struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
  828. struct snd_soc_dapm_widget *w = wlist->widgets[0];
  829. struct snd_soc_codec *codec = w->codec;
  830. int ret;
  831. ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
  832. wm8994_update_class_w(codec);
  833. return ret;
  834. }
  835. static const struct snd_kcontrol_new dac1l_mix[] = {
  836. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  837. 5, 1, 0),
  838. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  839. 4, 1, 0),
  840. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  841. 2, 1, 0),
  842. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  843. 1, 1, 0),
  844. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  845. 0, 1, 0),
  846. };
  847. static const struct snd_kcontrol_new dac1r_mix[] = {
  848. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  849. 5, 1, 0),
  850. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  851. 4, 1, 0),
  852. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  853. 2, 1, 0),
  854. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  855. 1, 1, 0),
  856. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  857. 0, 1, 0),
  858. };
  859. static const char *sidetone_text[] = {
  860. "ADC/DMIC1", "DMIC2",
  861. };
  862. static const struct soc_enum sidetone1_enum =
  863. SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
  864. static const struct snd_kcontrol_new sidetone1_mux =
  865. SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
  866. static const struct soc_enum sidetone2_enum =
  867. SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
  868. static const struct snd_kcontrol_new sidetone2_mux =
  869. SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
  870. static const char *aif1dac_text[] = {
  871. "AIF1DACDAT", "AIF3DACDAT",
  872. };
  873. static const struct soc_enum aif1dac_enum =
  874. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
  875. static const struct snd_kcontrol_new aif1dac_mux =
  876. SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
  877. static const char *aif2dac_text[] = {
  878. "AIF2DACDAT", "AIF3DACDAT",
  879. };
  880. static const struct soc_enum aif2dac_enum =
  881. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
  882. static const struct snd_kcontrol_new aif2dac_mux =
  883. SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
  884. static const char *aif2adc_text[] = {
  885. "AIF2ADCDAT", "AIF3DACDAT",
  886. };
  887. static const struct soc_enum aif2adc_enum =
  888. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
  889. static const struct snd_kcontrol_new aif2adc_mux =
  890. SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
  891. static const char *aif3adc_text[] = {
  892. "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
  893. };
  894. static const struct soc_enum wm8994_aif3adc_enum =
  895. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
  896. static const struct snd_kcontrol_new wm8994_aif3adc_mux =
  897. SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
  898. static const struct soc_enum wm8958_aif3adc_enum =
  899. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
  900. static const struct snd_kcontrol_new wm8958_aif3adc_mux =
  901. SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
  902. static const char *mono_pcm_out_text[] = {
  903. "None", "AIF2ADCL", "AIF2ADCR",
  904. };
  905. static const struct soc_enum mono_pcm_out_enum =
  906. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
  907. static const struct snd_kcontrol_new mono_pcm_out_mux =
  908. SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
  909. static const char *aif2dac_src_text[] = {
  910. "AIF2", "AIF3",
  911. };
  912. /* Note that these two control shouldn't be simultaneously switched to AIF3 */
  913. static const struct soc_enum aif2dacl_src_enum =
  914. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
  915. static const struct snd_kcontrol_new aif2dacl_src_mux =
  916. SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
  917. static const struct soc_enum aif2dacr_src_enum =
  918. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
  919. static const struct snd_kcontrol_new aif2dacr_src_mux =
  920. SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
  921. static const struct snd_soc_dapm_widget wm8994_lateclk_revd_widgets[] = {
  922. SND_SOC_DAPM_SUPPLY("AIF1CLK", SND_SOC_NOPM, 0, 0, aif1clk_ev,
  923. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  924. SND_SOC_DAPM_SUPPLY("AIF2CLK", SND_SOC_NOPM, 0, 0, aif2clk_ev,
  925. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  926. SND_SOC_DAPM_PGA_E("Late DAC1L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  927. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  928. SND_SOC_DAPM_PGA_E("Late DAC1R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  929. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  930. SND_SOC_DAPM_PGA_E("Late DAC2L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  931. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  932. SND_SOC_DAPM_PGA_E("Late DAC2R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  933. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  934. SND_SOC_DAPM_PGA_E("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0,
  935. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  936. SND_SOC_DAPM_MIXER_E("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  937. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer),
  938. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  939. SND_SOC_DAPM_MIXER_E("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  940. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer),
  941. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  942. SND_SOC_DAPM_MUX_E("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux,
  943. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  944. SND_SOC_DAPM_MUX_E("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux,
  945. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  946. SND_SOC_DAPM_POST("Late Disable PGA", late_disable_ev)
  947. };
  948. static const struct snd_soc_dapm_widget wm8994_lateclk_widgets[] = {
  949. SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, NULL, 0),
  950. SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, NULL, 0),
  951. SND_SOC_DAPM_PGA("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0),
  952. SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  953. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
  954. SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  955. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
  956. SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux),
  957. SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux),
  958. };
  959. static const struct snd_soc_dapm_widget wm8994_dac_revd_widgets[] = {
  960. SND_SOC_DAPM_DAC_E("DAC2L", NULL, SND_SOC_NOPM, 3, 0,
  961. dac_ev, SND_SOC_DAPM_PRE_PMU),
  962. SND_SOC_DAPM_DAC_E("DAC2R", NULL, SND_SOC_NOPM, 2, 0,
  963. dac_ev, SND_SOC_DAPM_PRE_PMU),
  964. SND_SOC_DAPM_DAC_E("DAC1L", NULL, SND_SOC_NOPM, 1, 0,
  965. dac_ev, SND_SOC_DAPM_PRE_PMU),
  966. SND_SOC_DAPM_DAC_E("DAC1R", NULL, SND_SOC_NOPM, 0, 0,
  967. dac_ev, SND_SOC_DAPM_PRE_PMU),
  968. };
  969. static const struct snd_soc_dapm_widget wm8994_dac_widgets[] = {
  970. SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
  971. SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
  972. SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
  973. SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
  974. };
  975. static const struct snd_soc_dapm_widget wm8994_adc_revd_widgets[] = {
  976. SND_SOC_DAPM_MUX_E("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux,
  977. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  978. SND_SOC_DAPM_MUX_E("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux,
  979. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  980. };
  981. static const struct snd_soc_dapm_widget wm8994_adc_widgets[] = {
  982. SND_SOC_DAPM_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
  983. SND_SOC_DAPM_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
  984. };
  985. static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
  986. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  987. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  988. SND_SOC_DAPM_INPUT("Clock"),
  989. SND_SOC_DAPM_SUPPLY_S("MICBIAS Supply", 1, SND_SOC_NOPM, 0, 0, micbias_ev,
  990. SND_SOC_DAPM_PRE_PMU),
  991. SND_SOC_DAPM_SUPPLY("VMID", SND_SOC_NOPM, 0, 0, NULL, 0),
  992. SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
  993. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  994. SND_SOC_DAPM_SUPPLY("DSP1CLK", WM8994_CLOCKING_1, 3, 0, NULL, 0),
  995. SND_SOC_DAPM_SUPPLY("DSP2CLK", WM8994_CLOCKING_1, 2, 0, NULL, 0),
  996. SND_SOC_DAPM_SUPPLY("DSPINTCLK", WM8994_CLOCKING_1, 1, 0, NULL, 0),
  997. SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", NULL,
  998. 0, WM8994_POWER_MANAGEMENT_4, 9, 0),
  999. SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", NULL,
  1000. 0, WM8994_POWER_MANAGEMENT_4, 8, 0),
  1001. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
  1002. WM8994_POWER_MANAGEMENT_5, 9, 0, wm8958_aif_ev,
  1003. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1004. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
  1005. WM8994_POWER_MANAGEMENT_5, 8, 0, wm8958_aif_ev,
  1006. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1007. SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", NULL,
  1008. 0, WM8994_POWER_MANAGEMENT_4, 11, 0),
  1009. SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", NULL,
  1010. 0, WM8994_POWER_MANAGEMENT_4, 10, 0),
  1011. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
  1012. WM8994_POWER_MANAGEMENT_5, 11, 0, wm8958_aif_ev,
  1013. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1014. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
  1015. WM8994_POWER_MANAGEMENT_5, 10, 0, wm8958_aif_ev,
  1016. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1017. SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
  1018. aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
  1019. SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
  1020. aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
  1021. SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
  1022. aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
  1023. SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
  1024. aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
  1025. SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
  1026. aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
  1027. SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
  1028. aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
  1029. SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
  1030. SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
  1031. SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
  1032. dac1l_mix, ARRAY_SIZE(dac1l_mix)),
  1033. SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
  1034. dac1r_mix, ARRAY_SIZE(dac1r_mix)),
  1035. SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
  1036. WM8994_POWER_MANAGEMENT_4, 13, 0),
  1037. SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
  1038. WM8994_POWER_MANAGEMENT_4, 12, 0),
  1039. SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
  1040. WM8994_POWER_MANAGEMENT_5, 13, 0, wm8958_aif_ev,
  1041. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1042. SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
  1043. WM8994_POWER_MANAGEMENT_5, 12, 0, wm8958_aif_ev,
  1044. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1045. SND_SOC_DAPM_AIF_IN("AIF1DACDAT", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
  1046. SND_SOC_DAPM_AIF_IN("AIF2DACDAT", "AIF2 Playback", 0, SND_SOC_NOPM, 0, 0),
  1047. SND_SOC_DAPM_AIF_OUT("AIF1ADCDAT", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
  1048. SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", "AIF2 Capture", 0, SND_SOC_NOPM, 0, 0),
  1049. SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
  1050. SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
  1051. SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
  1052. SND_SOC_DAPM_AIF_IN("AIF3DACDAT", "AIF3 Playback", 0, SND_SOC_NOPM, 0, 0),
  1053. SND_SOC_DAPM_AIF_IN("AIF3ADCDAT", "AIF3 Capture", 0, SND_SOC_NOPM, 0, 0),
  1054. SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
  1055. SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
  1056. SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
  1057. SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
  1058. SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
  1059. /* Power is done with the muxes since the ADC power also controls the
  1060. * downsampling chain, the chip will automatically manage the analogue
  1061. * specific portions.
  1062. */
  1063. SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
  1064. SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
  1065. SND_SOC_DAPM_POST("Debug log", post_ev),
  1066. };
  1067. static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
  1068. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
  1069. };
  1070. static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
  1071. SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
  1072. SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
  1073. SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
  1074. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
  1075. };
  1076. static const struct snd_soc_dapm_route intercon[] = {
  1077. { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
  1078. { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
  1079. { "DSP1CLK", NULL, "CLK_SYS" },
  1080. { "DSP2CLK", NULL, "CLK_SYS" },
  1081. { "DSPINTCLK", NULL, "CLK_SYS" },
  1082. { "AIF1ADC1L", NULL, "AIF1CLK" },
  1083. { "AIF1ADC1L", NULL, "DSP1CLK" },
  1084. { "AIF1ADC1R", NULL, "AIF1CLK" },
  1085. { "AIF1ADC1R", NULL, "DSP1CLK" },
  1086. { "AIF1ADC1R", NULL, "DSPINTCLK" },
  1087. { "AIF1DAC1L", NULL, "AIF1CLK" },
  1088. { "AIF1DAC1L", NULL, "DSP1CLK" },
  1089. { "AIF1DAC1R", NULL, "AIF1CLK" },
  1090. { "AIF1DAC1R", NULL, "DSP1CLK" },
  1091. { "AIF1DAC1R", NULL, "DSPINTCLK" },
  1092. { "AIF1ADC2L", NULL, "AIF1CLK" },
  1093. { "AIF1ADC2L", NULL, "DSP1CLK" },
  1094. { "AIF1ADC2R", NULL, "AIF1CLK" },
  1095. { "AIF1ADC2R", NULL, "DSP1CLK" },
  1096. { "AIF1ADC2R", NULL, "DSPINTCLK" },
  1097. { "AIF1DAC2L", NULL, "AIF1CLK" },
  1098. { "AIF1DAC2L", NULL, "DSP1CLK" },
  1099. { "AIF1DAC2R", NULL, "AIF1CLK" },
  1100. { "AIF1DAC2R", NULL, "DSP1CLK" },
  1101. { "AIF1DAC2R", NULL, "DSPINTCLK" },
  1102. { "AIF2ADCL", NULL, "AIF2CLK" },
  1103. { "AIF2ADCL", NULL, "DSP2CLK" },
  1104. { "AIF2ADCR", NULL, "AIF2CLK" },
  1105. { "AIF2ADCR", NULL, "DSP2CLK" },
  1106. { "AIF2ADCR", NULL, "DSPINTCLK" },
  1107. { "AIF2DACL", NULL, "AIF2CLK" },
  1108. { "AIF2DACL", NULL, "DSP2CLK" },
  1109. { "AIF2DACR", NULL, "AIF2CLK" },
  1110. { "AIF2DACR", NULL, "DSP2CLK" },
  1111. { "AIF2DACR", NULL, "DSPINTCLK" },
  1112. { "DMIC1L", NULL, "DMIC1DAT" },
  1113. { "DMIC1L", NULL, "CLK_SYS" },
  1114. { "DMIC1R", NULL, "DMIC1DAT" },
  1115. { "DMIC1R", NULL, "CLK_SYS" },
  1116. { "DMIC2L", NULL, "DMIC2DAT" },
  1117. { "DMIC2L", NULL, "CLK_SYS" },
  1118. { "DMIC2R", NULL, "DMIC2DAT" },
  1119. { "DMIC2R", NULL, "CLK_SYS" },
  1120. { "ADCL", NULL, "AIF1CLK" },
  1121. { "ADCL", NULL, "DSP1CLK" },
  1122. { "ADCL", NULL, "DSPINTCLK" },
  1123. { "ADCR", NULL, "AIF1CLK" },
  1124. { "ADCR", NULL, "DSP1CLK" },
  1125. { "ADCR", NULL, "DSPINTCLK" },
  1126. { "ADCL Mux", "ADC", "ADCL" },
  1127. { "ADCL Mux", "DMIC", "DMIC1L" },
  1128. { "ADCR Mux", "ADC", "ADCR" },
  1129. { "ADCR Mux", "DMIC", "DMIC1R" },
  1130. { "DAC1L", NULL, "AIF1CLK" },
  1131. { "DAC1L", NULL, "DSP1CLK" },
  1132. { "DAC1L", NULL, "DSPINTCLK" },
  1133. { "DAC1R", NULL, "AIF1CLK" },
  1134. { "DAC1R", NULL, "DSP1CLK" },
  1135. { "DAC1R", NULL, "DSPINTCLK" },
  1136. { "DAC2L", NULL, "AIF2CLK" },
  1137. { "DAC2L", NULL, "DSP2CLK" },
  1138. { "DAC2L", NULL, "DSPINTCLK" },
  1139. { "DAC2R", NULL, "AIF2DACR" },
  1140. { "DAC2R", NULL, "AIF2CLK" },
  1141. { "DAC2R", NULL, "DSP2CLK" },
  1142. { "DAC2R", NULL, "DSPINTCLK" },
  1143. { "TOCLK", NULL, "CLK_SYS" },
  1144. /* AIF1 outputs */
  1145. { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
  1146. { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
  1147. { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1148. { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
  1149. { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
  1150. { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1151. { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
  1152. { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
  1153. { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1154. { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
  1155. { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
  1156. { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1157. /* Pin level routing for AIF3 */
  1158. { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
  1159. { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
  1160. { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
  1161. { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
  1162. { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
  1163. { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1164. { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
  1165. { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1166. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
  1167. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
  1168. { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
  1169. /* DAC1 inputs */
  1170. { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1171. { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1172. { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1173. { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1174. { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1175. { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1176. { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1177. { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1178. { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1179. { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1180. /* DAC2/AIF2 outputs */
  1181. { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
  1182. { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1183. { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1184. { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1185. { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1186. { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1187. { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
  1188. { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1189. { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1190. { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1191. { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1192. { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1193. { "AIF1ADCDAT", NULL, "AIF1ADC1L" },
  1194. { "AIF1ADCDAT", NULL, "AIF1ADC1R" },
  1195. { "AIF1ADCDAT", NULL, "AIF1ADC2L" },
  1196. { "AIF1ADCDAT", NULL, "AIF1ADC2R" },
  1197. { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
  1198. /* AIF3 output */
  1199. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
  1200. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
  1201. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
  1202. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
  1203. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
  1204. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
  1205. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
  1206. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
  1207. /* Sidetone */
  1208. { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
  1209. { "Left Sidetone", "DMIC2", "DMIC2L" },
  1210. { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
  1211. { "Right Sidetone", "DMIC2", "DMIC2R" },
  1212. /* Output stages */
  1213. { "Left Output Mixer", "DAC Switch", "DAC1L" },
  1214. { "Right Output Mixer", "DAC Switch", "DAC1R" },
  1215. { "SPKL", "DAC1 Switch", "DAC1L" },
  1216. { "SPKL", "DAC2 Switch", "DAC2L" },
  1217. { "SPKR", "DAC1 Switch", "DAC1R" },
  1218. { "SPKR", "DAC2 Switch", "DAC2R" },
  1219. { "Left Headphone Mux", "DAC", "DAC1L" },
  1220. { "Right Headphone Mux", "DAC", "DAC1R" },
  1221. };
  1222. static const struct snd_soc_dapm_route wm8994_lateclk_revd_intercon[] = {
  1223. { "DAC1L", NULL, "Late DAC1L Enable PGA" },
  1224. { "Late DAC1L Enable PGA", NULL, "DAC1L Mixer" },
  1225. { "DAC1R", NULL, "Late DAC1R Enable PGA" },
  1226. { "Late DAC1R Enable PGA", NULL, "DAC1R Mixer" },
  1227. { "DAC2L", NULL, "Late DAC2L Enable PGA" },
  1228. { "Late DAC2L Enable PGA", NULL, "AIF2DAC2L Mixer" },
  1229. { "DAC2R", NULL, "Late DAC2R Enable PGA" },
  1230. { "Late DAC2R Enable PGA", NULL, "AIF2DAC2R Mixer" }
  1231. };
  1232. static const struct snd_soc_dapm_route wm8994_lateclk_intercon[] = {
  1233. { "DAC1L", NULL, "DAC1L Mixer" },
  1234. { "DAC1R", NULL, "DAC1R Mixer" },
  1235. { "DAC2L", NULL, "AIF2DAC2L Mixer" },
  1236. { "DAC2R", NULL, "AIF2DAC2R Mixer" },
  1237. };
  1238. static const struct snd_soc_dapm_route wm8994_revd_intercon[] = {
  1239. { "AIF1DACDAT", NULL, "AIF2DACDAT" },
  1240. { "AIF2DACDAT", NULL, "AIF1DACDAT" },
  1241. { "AIF1ADCDAT", NULL, "AIF2ADCDAT" },
  1242. { "AIF2ADCDAT", NULL, "AIF1ADCDAT" },
  1243. { "MICBIAS1", NULL, "CLK_SYS" },
  1244. { "MICBIAS1", NULL, "MICBIAS Supply" },
  1245. { "MICBIAS2", NULL, "CLK_SYS" },
  1246. { "MICBIAS2", NULL, "MICBIAS Supply" },
  1247. };
  1248. static const struct snd_soc_dapm_route wm8994_intercon[] = {
  1249. { "AIF2DACL", NULL, "AIF2DAC Mux" },
  1250. { "AIF2DACR", NULL, "AIF2DAC Mux" },
  1251. { "MICBIAS1", NULL, "VMID" },
  1252. { "MICBIAS2", NULL, "VMID" },
  1253. };
  1254. static const struct snd_soc_dapm_route wm8958_intercon[] = {
  1255. { "AIF2DACL", NULL, "AIF2DACL Mux" },
  1256. { "AIF2DACR", NULL, "AIF2DACR Mux" },
  1257. { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
  1258. { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
  1259. { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
  1260. { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
  1261. { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
  1262. { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
  1263. { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
  1264. };
  1265. /* The size in bits of the FLL divide multiplied by 10
  1266. * to allow rounding later */
  1267. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  1268. struct fll_div {
  1269. u16 outdiv;
  1270. u16 n;
  1271. u16 k;
  1272. u16 clk_ref_div;
  1273. u16 fll_fratio;
  1274. };
  1275. static int wm8994_get_fll_config(struct fll_div *fll,
  1276. int freq_in, int freq_out)
  1277. {
  1278. u64 Kpart;
  1279. unsigned int K, Ndiv, Nmod;
  1280. pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
  1281. /* Scale the input frequency down to <= 13.5MHz */
  1282. fll->clk_ref_div = 0;
  1283. while (freq_in > 13500000) {
  1284. fll->clk_ref_div++;
  1285. freq_in /= 2;
  1286. if (fll->clk_ref_div > 3)
  1287. return -EINVAL;
  1288. }
  1289. pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
  1290. /* Scale the output to give 90MHz<=Fvco<=100MHz */
  1291. fll->outdiv = 3;
  1292. while (freq_out * (fll->outdiv + 1) < 90000000) {
  1293. fll->outdiv++;
  1294. if (fll->outdiv > 63)
  1295. return -EINVAL;
  1296. }
  1297. freq_out *= fll->outdiv + 1;
  1298. pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
  1299. if (freq_in > 1000000) {
  1300. fll->fll_fratio = 0;
  1301. } else if (freq_in > 256000) {
  1302. fll->fll_fratio = 1;
  1303. freq_in *= 2;
  1304. } else if (freq_in > 128000) {
  1305. fll->fll_fratio = 2;
  1306. freq_in *= 4;
  1307. } else if (freq_in > 64000) {
  1308. fll->fll_fratio = 3;
  1309. freq_in *= 8;
  1310. } else {
  1311. fll->fll_fratio = 4;
  1312. freq_in *= 16;
  1313. }
  1314. pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
  1315. /* Now, calculate N.K */
  1316. Ndiv = freq_out / freq_in;
  1317. fll->n = Ndiv;
  1318. Nmod = freq_out % freq_in;
  1319. pr_debug("Nmod=%d\n", Nmod);
  1320. /* Calculate fractional part - scale up so we can round. */
  1321. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  1322. do_div(Kpart, freq_in);
  1323. K = Kpart & 0xFFFFFFFF;
  1324. if ((K % 10) >= 5)
  1325. K += 5;
  1326. /* Move down to proper range now rounding is done */
  1327. fll->k = K / 10;
  1328. pr_debug("N=%x K=%x\n", fll->n, fll->k);
  1329. return 0;
  1330. }
  1331. static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
  1332. unsigned int freq_in, unsigned int freq_out)
  1333. {
  1334. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1335. int reg_offset, ret;
  1336. struct fll_div fll;
  1337. u16 reg, aif1, aif2;
  1338. unsigned long timeout;
  1339. aif1 = snd_soc_read(codec, WM8994_AIF1_CLOCKING_1)
  1340. & WM8994_AIF1CLK_ENA;
  1341. aif2 = snd_soc_read(codec, WM8994_AIF2_CLOCKING_1)
  1342. & WM8994_AIF2CLK_ENA;
  1343. switch (id) {
  1344. case WM8994_FLL1:
  1345. reg_offset = 0;
  1346. id = 0;
  1347. break;
  1348. case WM8994_FLL2:
  1349. reg_offset = 0x20;
  1350. id = 1;
  1351. break;
  1352. default:
  1353. return -EINVAL;
  1354. }
  1355. switch (src) {
  1356. case 0:
  1357. /* Allow no source specification when stopping */
  1358. if (freq_out)
  1359. return -EINVAL;
  1360. src = wm8994->fll[id].src;
  1361. break;
  1362. case WM8994_FLL_SRC_MCLK1:
  1363. case WM8994_FLL_SRC_MCLK2:
  1364. case WM8994_FLL_SRC_LRCLK:
  1365. case WM8994_FLL_SRC_BCLK:
  1366. break;
  1367. default:
  1368. return -EINVAL;
  1369. }
  1370. /* Are we changing anything? */
  1371. if (wm8994->fll[id].src == src &&
  1372. wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
  1373. return 0;
  1374. /* If we're stopping the FLL redo the old config - no
  1375. * registers will actually be written but we avoid GCC flow
  1376. * analysis bugs spewing warnings.
  1377. */
  1378. if (freq_out)
  1379. ret = wm8994_get_fll_config(&fll, freq_in, freq_out);
  1380. else
  1381. ret = wm8994_get_fll_config(&fll, wm8994->fll[id].in,
  1382. wm8994->fll[id].out);
  1383. if (ret < 0)
  1384. return ret;
  1385. /* Gate the AIF clocks while we reclock */
  1386. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1387. WM8994_AIF1CLK_ENA, 0);
  1388. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1389. WM8994_AIF2CLK_ENA, 0);
  1390. /* We always need to disable the FLL while reconfiguring */
  1391. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1392. WM8994_FLL1_ENA, 0);
  1393. reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
  1394. (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
  1395. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
  1396. WM8994_FLL1_OUTDIV_MASK |
  1397. WM8994_FLL1_FRATIO_MASK, reg);
  1398. snd_soc_write(codec, WM8994_FLL1_CONTROL_3 + reg_offset, fll.k);
  1399. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
  1400. WM8994_FLL1_N_MASK,
  1401. fll.n << WM8994_FLL1_N_SHIFT);
  1402. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
  1403. WM8994_FLL1_REFCLK_DIV_MASK |
  1404. WM8994_FLL1_REFCLK_SRC_MASK,
  1405. (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
  1406. (src - 1));
  1407. /* Clear any pending completion from a previous failure */
  1408. try_wait_for_completion(&wm8994->fll_locked[id]);
  1409. /* Enable (with fractional mode if required) */
  1410. if (freq_out) {
  1411. if (fll.k)
  1412. reg = WM8994_FLL1_ENA | WM8994_FLL1_FRAC;
  1413. else
  1414. reg = WM8994_FLL1_ENA;
  1415. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1416. WM8994_FLL1_ENA | WM8994_FLL1_FRAC,
  1417. reg);
  1418. if (wm8994->fll_locked_irq) {
  1419. timeout = wait_for_completion_timeout(&wm8994->fll_locked[id],
  1420. msecs_to_jiffies(10));
  1421. if (timeout == 0)
  1422. dev_warn(codec->dev,
  1423. "Timed out waiting for FLL lock\n");
  1424. } else {
  1425. msleep(5);
  1426. }
  1427. }
  1428. wm8994->fll[id].in = freq_in;
  1429. wm8994->fll[id].out = freq_out;
  1430. wm8994->fll[id].src = src;
  1431. /* Enable any gated AIF clocks */
  1432. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1433. WM8994_AIF1CLK_ENA, aif1);
  1434. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1435. WM8994_AIF2CLK_ENA, aif2);
  1436. configure_clock(codec);
  1437. return 0;
  1438. }
  1439. static irqreturn_t wm8994_fll_locked_irq(int irq, void *data)
  1440. {
  1441. struct completion *completion = data;
  1442. complete(completion);
  1443. return IRQ_HANDLED;
  1444. }
  1445. static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
  1446. static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
  1447. unsigned int freq_in, unsigned int freq_out)
  1448. {
  1449. return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
  1450. }
  1451. static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
  1452. int clk_id, unsigned int freq, int dir)
  1453. {
  1454. struct snd_soc_codec *codec = dai->codec;
  1455. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1456. int i;
  1457. switch (dai->id) {
  1458. case 1:
  1459. case 2:
  1460. break;
  1461. default:
  1462. /* AIF3 shares clocking with AIF1/2 */
  1463. return -EINVAL;
  1464. }
  1465. switch (clk_id) {
  1466. case WM8994_SYSCLK_MCLK1:
  1467. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
  1468. wm8994->mclk[0] = freq;
  1469. dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
  1470. dai->id, freq);
  1471. break;
  1472. case WM8994_SYSCLK_MCLK2:
  1473. /* TODO: Set GPIO AF */
  1474. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
  1475. wm8994->mclk[1] = freq;
  1476. dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
  1477. dai->id, freq);
  1478. break;
  1479. case WM8994_SYSCLK_FLL1:
  1480. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
  1481. dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
  1482. break;
  1483. case WM8994_SYSCLK_FLL2:
  1484. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
  1485. dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
  1486. break;
  1487. case WM8994_SYSCLK_OPCLK:
  1488. /* Special case - a division (times 10) is given and
  1489. * no effect on main clocking.
  1490. */
  1491. if (freq) {
  1492. for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
  1493. if (opclk_divs[i] == freq)
  1494. break;
  1495. if (i == ARRAY_SIZE(opclk_divs))
  1496. return -EINVAL;
  1497. snd_soc_update_bits(codec, WM8994_CLOCKING_2,
  1498. WM8994_OPCLK_DIV_MASK, i);
  1499. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1500. WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
  1501. } else {
  1502. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1503. WM8994_OPCLK_ENA, 0);
  1504. }
  1505. default:
  1506. return -EINVAL;
  1507. }
  1508. configure_clock(codec);
  1509. return 0;
  1510. }
  1511. static int wm8994_set_bias_level(struct snd_soc_codec *codec,
  1512. enum snd_soc_bias_level level)
  1513. {
  1514. struct wm8994 *control = codec->control_data;
  1515. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1516. switch (level) {
  1517. case SND_SOC_BIAS_ON:
  1518. break;
  1519. case SND_SOC_BIAS_PREPARE:
  1520. /* VMID=2x40k */
  1521. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1522. WM8994_VMID_SEL_MASK, 0x2);
  1523. break;
  1524. case SND_SOC_BIAS_STANDBY:
  1525. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1526. pm_runtime_get_sync(codec->dev);
  1527. switch (control->type) {
  1528. case WM8994:
  1529. if (wm8994->revision < 4) {
  1530. /* Tweak DC servo and DSP
  1531. * configuration for improved
  1532. * performance. */
  1533. snd_soc_write(codec, 0x102, 0x3);
  1534. snd_soc_write(codec, 0x56, 0x3);
  1535. snd_soc_write(codec, 0x817, 0);
  1536. snd_soc_write(codec, 0x102, 0);
  1537. }
  1538. break;
  1539. case WM8958:
  1540. if (wm8994->revision == 0) {
  1541. /* Optimise performance for rev A */
  1542. snd_soc_write(codec, 0x102, 0x3);
  1543. snd_soc_write(codec, 0xcb, 0x81);
  1544. snd_soc_write(codec, 0x817, 0);
  1545. snd_soc_write(codec, 0x102, 0);
  1546. snd_soc_update_bits(codec,
  1547. WM8958_CHARGE_PUMP_2,
  1548. WM8958_CP_DISCH,
  1549. WM8958_CP_DISCH);
  1550. }
  1551. break;
  1552. }
  1553. /* Discharge LINEOUT1 & 2 */
  1554. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  1555. WM8994_LINEOUT1_DISCH |
  1556. WM8994_LINEOUT2_DISCH,
  1557. WM8994_LINEOUT1_DISCH |
  1558. WM8994_LINEOUT2_DISCH);
  1559. /* Startup bias, VMID ramp & buffer */
  1560. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  1561. WM8994_STARTUP_BIAS_ENA |
  1562. WM8994_VMID_BUF_ENA |
  1563. WM8994_VMID_RAMP_MASK,
  1564. WM8994_STARTUP_BIAS_ENA |
  1565. WM8994_VMID_BUF_ENA |
  1566. (0x11 << WM8994_VMID_RAMP_SHIFT));
  1567. /* Main bias enable, VMID=2x40k */
  1568. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1569. WM8994_BIAS_ENA |
  1570. WM8994_VMID_SEL_MASK,
  1571. WM8994_BIAS_ENA | 0x2);
  1572. msleep(20);
  1573. }
  1574. /* VMID=2x500k */
  1575. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1576. WM8994_VMID_SEL_MASK, 0x4);
  1577. break;
  1578. case SND_SOC_BIAS_OFF:
  1579. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY) {
  1580. /* Switch over to startup biases */
  1581. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  1582. WM8994_BIAS_SRC |
  1583. WM8994_STARTUP_BIAS_ENA |
  1584. WM8994_VMID_BUF_ENA |
  1585. WM8994_VMID_RAMP_MASK,
  1586. WM8994_BIAS_SRC |
  1587. WM8994_STARTUP_BIAS_ENA |
  1588. WM8994_VMID_BUF_ENA |
  1589. (1 << WM8994_VMID_RAMP_SHIFT));
  1590. /* Disable main biases */
  1591. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1592. WM8994_BIAS_ENA |
  1593. WM8994_VMID_SEL_MASK, 0);
  1594. /* Discharge line */
  1595. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  1596. WM8994_LINEOUT1_DISCH |
  1597. WM8994_LINEOUT2_DISCH,
  1598. WM8994_LINEOUT1_DISCH |
  1599. WM8994_LINEOUT2_DISCH);
  1600. msleep(5);
  1601. /* Switch off startup biases */
  1602. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  1603. WM8994_BIAS_SRC |
  1604. WM8994_STARTUP_BIAS_ENA |
  1605. WM8994_VMID_BUF_ENA |
  1606. WM8994_VMID_RAMP_MASK, 0);
  1607. wm8994->cur_fw = NULL;
  1608. pm_runtime_put(codec->dev);
  1609. }
  1610. break;
  1611. }
  1612. codec->dapm.bias_level = level;
  1613. return 0;
  1614. }
  1615. static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  1616. {
  1617. struct snd_soc_codec *codec = dai->codec;
  1618. struct wm8994 *control = codec->control_data;
  1619. int ms_reg;
  1620. int aif1_reg;
  1621. int ms = 0;
  1622. int aif1 = 0;
  1623. switch (dai->id) {
  1624. case 1:
  1625. ms_reg = WM8994_AIF1_MASTER_SLAVE;
  1626. aif1_reg = WM8994_AIF1_CONTROL_1;
  1627. break;
  1628. case 2:
  1629. ms_reg = WM8994_AIF2_MASTER_SLAVE;
  1630. aif1_reg = WM8994_AIF2_CONTROL_1;
  1631. break;
  1632. default:
  1633. return -EINVAL;
  1634. }
  1635. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1636. case SND_SOC_DAIFMT_CBS_CFS:
  1637. break;
  1638. case SND_SOC_DAIFMT_CBM_CFM:
  1639. ms = WM8994_AIF1_MSTR;
  1640. break;
  1641. default:
  1642. return -EINVAL;
  1643. }
  1644. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1645. case SND_SOC_DAIFMT_DSP_B:
  1646. aif1 |= WM8994_AIF1_LRCLK_INV;
  1647. case SND_SOC_DAIFMT_DSP_A:
  1648. aif1 |= 0x18;
  1649. break;
  1650. case SND_SOC_DAIFMT_I2S:
  1651. aif1 |= 0x10;
  1652. break;
  1653. case SND_SOC_DAIFMT_RIGHT_J:
  1654. break;
  1655. case SND_SOC_DAIFMT_LEFT_J:
  1656. aif1 |= 0x8;
  1657. break;
  1658. default:
  1659. return -EINVAL;
  1660. }
  1661. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1662. case SND_SOC_DAIFMT_DSP_A:
  1663. case SND_SOC_DAIFMT_DSP_B:
  1664. /* frame inversion not valid for DSP modes */
  1665. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1666. case SND_SOC_DAIFMT_NB_NF:
  1667. break;
  1668. case SND_SOC_DAIFMT_IB_NF:
  1669. aif1 |= WM8994_AIF1_BCLK_INV;
  1670. break;
  1671. default:
  1672. return -EINVAL;
  1673. }
  1674. break;
  1675. case SND_SOC_DAIFMT_I2S:
  1676. case SND_SOC_DAIFMT_RIGHT_J:
  1677. case SND_SOC_DAIFMT_LEFT_J:
  1678. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1679. case SND_SOC_DAIFMT_NB_NF:
  1680. break;
  1681. case SND_SOC_DAIFMT_IB_IF:
  1682. aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
  1683. break;
  1684. case SND_SOC_DAIFMT_IB_NF:
  1685. aif1 |= WM8994_AIF1_BCLK_INV;
  1686. break;
  1687. case SND_SOC_DAIFMT_NB_IF:
  1688. aif1 |= WM8994_AIF1_LRCLK_INV;
  1689. break;
  1690. default:
  1691. return -EINVAL;
  1692. }
  1693. break;
  1694. default:
  1695. return -EINVAL;
  1696. }
  1697. /* The AIF2 format configuration needs to be mirrored to AIF3
  1698. * on WM8958 if it's in use so just do it all the time. */
  1699. if (control->type == WM8958 && dai->id == 2)
  1700. snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
  1701. WM8994_AIF1_LRCLK_INV |
  1702. WM8958_AIF3_FMT_MASK, aif1);
  1703. snd_soc_update_bits(codec, aif1_reg,
  1704. WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
  1705. WM8994_AIF1_FMT_MASK,
  1706. aif1);
  1707. snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
  1708. ms);
  1709. return 0;
  1710. }
  1711. static struct {
  1712. int val, rate;
  1713. } srs[] = {
  1714. { 0, 8000 },
  1715. { 1, 11025 },
  1716. { 2, 12000 },
  1717. { 3, 16000 },
  1718. { 4, 22050 },
  1719. { 5, 24000 },
  1720. { 6, 32000 },
  1721. { 7, 44100 },
  1722. { 8, 48000 },
  1723. { 9, 88200 },
  1724. { 10, 96000 },
  1725. };
  1726. static int fs_ratios[] = {
  1727. 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
  1728. };
  1729. static int bclk_divs[] = {
  1730. 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
  1731. 640, 880, 960, 1280, 1760, 1920
  1732. };
  1733. static int wm8994_hw_params(struct snd_pcm_substream *substream,
  1734. struct snd_pcm_hw_params *params,
  1735. struct snd_soc_dai *dai)
  1736. {
  1737. struct snd_soc_codec *codec = dai->codec;
  1738. struct wm8994 *control = codec->control_data;
  1739. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1740. int aif1_reg;
  1741. int aif2_reg;
  1742. int bclk_reg;
  1743. int lrclk_reg;
  1744. int rate_reg;
  1745. int aif1 = 0;
  1746. int aif2 = 0;
  1747. int bclk = 0;
  1748. int lrclk = 0;
  1749. int rate_val = 0;
  1750. int id = dai->id - 1;
  1751. int i, cur_val, best_val, bclk_rate, best;
  1752. switch (dai->id) {
  1753. case 1:
  1754. aif1_reg = WM8994_AIF1_CONTROL_1;
  1755. aif2_reg = WM8994_AIF1_CONTROL_2;
  1756. bclk_reg = WM8994_AIF1_BCLK;
  1757. rate_reg = WM8994_AIF1_RATE;
  1758. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1759. wm8994->lrclk_shared[0]) {
  1760. lrclk_reg = WM8994_AIF1DAC_LRCLK;
  1761. } else {
  1762. lrclk_reg = WM8994_AIF1ADC_LRCLK;
  1763. dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
  1764. }
  1765. break;
  1766. case 2:
  1767. aif1_reg = WM8994_AIF2_CONTROL_1;
  1768. aif2_reg = WM8994_AIF2_CONTROL_2;
  1769. bclk_reg = WM8994_AIF2_BCLK;
  1770. rate_reg = WM8994_AIF2_RATE;
  1771. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1772. wm8994->lrclk_shared[1]) {
  1773. lrclk_reg = WM8994_AIF2DAC_LRCLK;
  1774. } else {
  1775. lrclk_reg = WM8994_AIF2ADC_LRCLK;
  1776. dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
  1777. }
  1778. break;
  1779. case 3:
  1780. switch (control->type) {
  1781. case WM8958:
  1782. aif1_reg = WM8958_AIF3_CONTROL_1;
  1783. break;
  1784. default:
  1785. return 0;
  1786. }
  1787. default:
  1788. return -EINVAL;
  1789. }
  1790. bclk_rate = params_rate(params) * 2;
  1791. switch (params_format(params)) {
  1792. case SNDRV_PCM_FORMAT_S16_LE:
  1793. bclk_rate *= 16;
  1794. break;
  1795. case SNDRV_PCM_FORMAT_S20_3LE:
  1796. bclk_rate *= 20;
  1797. aif1 |= 0x20;
  1798. break;
  1799. case SNDRV_PCM_FORMAT_S24_LE:
  1800. bclk_rate *= 24;
  1801. aif1 |= 0x40;
  1802. break;
  1803. case SNDRV_PCM_FORMAT_S32_LE:
  1804. bclk_rate *= 32;
  1805. aif1 |= 0x60;
  1806. break;
  1807. default:
  1808. return -EINVAL;
  1809. }
  1810. /* Try to find an appropriate sample rate; look for an exact match. */
  1811. for (i = 0; i < ARRAY_SIZE(srs); i++)
  1812. if (srs[i].rate == params_rate(params))
  1813. break;
  1814. if (i == ARRAY_SIZE(srs))
  1815. return -EINVAL;
  1816. rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
  1817. dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
  1818. dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
  1819. dai->id, wm8994->aifclk[id], bclk_rate);
  1820. if (params_channels(params) == 1 &&
  1821. (snd_soc_read(codec, aif1_reg) & 0x18) == 0x18)
  1822. aif2 |= WM8994_AIF1_MONO;
  1823. if (wm8994->aifclk[id] == 0) {
  1824. dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
  1825. return -EINVAL;
  1826. }
  1827. /* AIFCLK/fs ratio; look for a close match in either direction */
  1828. best = 0;
  1829. best_val = abs((fs_ratios[0] * params_rate(params))
  1830. - wm8994->aifclk[id]);
  1831. for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
  1832. cur_val = abs((fs_ratios[i] * params_rate(params))
  1833. - wm8994->aifclk[id]);
  1834. if (cur_val >= best_val)
  1835. continue;
  1836. best = i;
  1837. best_val = cur_val;
  1838. }
  1839. dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
  1840. dai->id, fs_ratios[best]);
  1841. rate_val |= best;
  1842. /* We may not get quite the right frequency if using
  1843. * approximate clocks so look for the closest match that is
  1844. * higher than the target (we need to ensure that there enough
  1845. * BCLKs to clock out the samples).
  1846. */
  1847. best = 0;
  1848. for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
  1849. cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
  1850. if (cur_val < 0) /* BCLK table is sorted */
  1851. break;
  1852. best = i;
  1853. }
  1854. bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
  1855. dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
  1856. bclk_divs[best], bclk_rate);
  1857. bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
  1858. lrclk = bclk_rate / params_rate(params);
  1859. dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
  1860. lrclk, bclk_rate / lrclk);
  1861. snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  1862. snd_soc_update_bits(codec, aif2_reg, WM8994_AIF1_MONO, aif2);
  1863. snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
  1864. snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
  1865. lrclk);
  1866. snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
  1867. WM8994_AIF1CLK_RATE_MASK, rate_val);
  1868. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  1869. switch (dai->id) {
  1870. case 1:
  1871. wm8994->dac_rates[0] = params_rate(params);
  1872. wm8994_set_retune_mobile(codec, 0);
  1873. wm8994_set_retune_mobile(codec, 1);
  1874. break;
  1875. case 2:
  1876. wm8994->dac_rates[1] = params_rate(params);
  1877. wm8994_set_retune_mobile(codec, 2);
  1878. break;
  1879. }
  1880. }
  1881. return 0;
  1882. }
  1883. static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
  1884. struct snd_pcm_hw_params *params,
  1885. struct snd_soc_dai *dai)
  1886. {
  1887. struct snd_soc_codec *codec = dai->codec;
  1888. struct wm8994 *control = codec->control_data;
  1889. int aif1_reg;
  1890. int aif1 = 0;
  1891. switch (dai->id) {
  1892. case 3:
  1893. switch (control->type) {
  1894. case WM8958:
  1895. aif1_reg = WM8958_AIF3_CONTROL_1;
  1896. break;
  1897. default:
  1898. return 0;
  1899. }
  1900. default:
  1901. return 0;
  1902. }
  1903. switch (params_format(params)) {
  1904. case SNDRV_PCM_FORMAT_S16_LE:
  1905. break;
  1906. case SNDRV_PCM_FORMAT_S20_3LE:
  1907. aif1 |= 0x20;
  1908. break;
  1909. case SNDRV_PCM_FORMAT_S24_LE:
  1910. aif1 |= 0x40;
  1911. break;
  1912. case SNDRV_PCM_FORMAT_S32_LE:
  1913. aif1 |= 0x60;
  1914. break;
  1915. default:
  1916. return -EINVAL;
  1917. }
  1918. return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  1919. }
  1920. static void wm8994_aif_shutdown(struct snd_pcm_substream *substream,
  1921. struct snd_soc_dai *dai)
  1922. {
  1923. struct snd_soc_codec *codec = dai->codec;
  1924. int rate_reg = 0;
  1925. switch (dai->id) {
  1926. case 1:
  1927. rate_reg = WM8994_AIF1_RATE;
  1928. break;
  1929. case 2:
  1930. rate_reg = WM8994_AIF1_RATE;
  1931. break;
  1932. default:
  1933. break;
  1934. }
  1935. /* If the DAI is idle then configure the divider tree for the
  1936. * lowest output rate to save a little power if the clock is
  1937. * still active (eg, because it is system clock).
  1938. */
  1939. if (rate_reg && !dai->playback_active && !dai->capture_active)
  1940. snd_soc_update_bits(codec, rate_reg,
  1941. WM8994_AIF1_SR_MASK |
  1942. WM8994_AIF1CLK_RATE_MASK, 0x9);
  1943. }
  1944. static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
  1945. {
  1946. struct snd_soc_codec *codec = codec_dai->codec;
  1947. int mute_reg;
  1948. int reg;
  1949. switch (codec_dai->id) {
  1950. case 1:
  1951. mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
  1952. break;
  1953. case 2:
  1954. mute_reg = WM8994_AIF2_DAC_FILTERS_1;
  1955. break;
  1956. default:
  1957. return -EINVAL;
  1958. }
  1959. if (mute)
  1960. reg = WM8994_AIF1DAC1_MUTE;
  1961. else
  1962. reg = 0;
  1963. snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
  1964. return 0;
  1965. }
  1966. static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
  1967. {
  1968. struct snd_soc_codec *codec = codec_dai->codec;
  1969. int reg, val, mask;
  1970. switch (codec_dai->id) {
  1971. case 1:
  1972. reg = WM8994_AIF1_MASTER_SLAVE;
  1973. mask = WM8994_AIF1_TRI;
  1974. break;
  1975. case 2:
  1976. reg = WM8994_AIF2_MASTER_SLAVE;
  1977. mask = WM8994_AIF2_TRI;
  1978. break;
  1979. case 3:
  1980. reg = WM8994_POWER_MANAGEMENT_6;
  1981. mask = WM8994_AIF3_TRI;
  1982. break;
  1983. default:
  1984. return -EINVAL;
  1985. }
  1986. if (tristate)
  1987. val = mask;
  1988. else
  1989. val = 0;
  1990. return snd_soc_update_bits(codec, reg, mask, val);
  1991. }
  1992. #define WM8994_RATES SNDRV_PCM_RATE_8000_96000
  1993. #define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  1994. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  1995. static struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
  1996. .set_sysclk = wm8994_set_dai_sysclk,
  1997. .set_fmt = wm8994_set_dai_fmt,
  1998. .hw_params = wm8994_hw_params,
  1999. .shutdown = wm8994_aif_shutdown,
  2000. .digital_mute = wm8994_aif_mute,
  2001. .set_pll = wm8994_set_fll,
  2002. .set_tristate = wm8994_set_tristate,
  2003. };
  2004. static struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
  2005. .set_sysclk = wm8994_set_dai_sysclk,
  2006. .set_fmt = wm8994_set_dai_fmt,
  2007. .hw_params = wm8994_hw_params,
  2008. .shutdown = wm8994_aif_shutdown,
  2009. .digital_mute = wm8994_aif_mute,
  2010. .set_pll = wm8994_set_fll,
  2011. .set_tristate = wm8994_set_tristate,
  2012. };
  2013. static struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
  2014. .hw_params = wm8994_aif3_hw_params,
  2015. .set_tristate = wm8994_set_tristate,
  2016. };
  2017. static struct snd_soc_dai_driver wm8994_dai[] = {
  2018. {
  2019. .name = "wm8994-aif1",
  2020. .id = 1,
  2021. .playback = {
  2022. .stream_name = "AIF1 Playback",
  2023. .channels_min = 1,
  2024. .channels_max = 2,
  2025. .rates = WM8994_RATES,
  2026. .formats = WM8994_FORMATS,
  2027. },
  2028. .capture = {
  2029. .stream_name = "AIF1 Capture",
  2030. .channels_min = 1,
  2031. .channels_max = 2,
  2032. .rates = WM8994_RATES,
  2033. .formats = WM8994_FORMATS,
  2034. },
  2035. .ops = &wm8994_aif1_dai_ops,
  2036. },
  2037. {
  2038. .name = "wm8994-aif2",
  2039. .id = 2,
  2040. .playback = {
  2041. .stream_name = "AIF2 Playback",
  2042. .channels_min = 1,
  2043. .channels_max = 2,
  2044. .rates = WM8994_RATES,
  2045. .formats = WM8994_FORMATS,
  2046. },
  2047. .capture = {
  2048. .stream_name = "AIF2 Capture",
  2049. .channels_min = 1,
  2050. .channels_max = 2,
  2051. .rates = WM8994_RATES,
  2052. .formats = WM8994_FORMATS,
  2053. },
  2054. .ops = &wm8994_aif2_dai_ops,
  2055. },
  2056. {
  2057. .name = "wm8994-aif3",
  2058. .id = 3,
  2059. .playback = {
  2060. .stream_name = "AIF3 Playback",
  2061. .channels_min = 1,
  2062. .channels_max = 2,
  2063. .rates = WM8994_RATES,
  2064. .formats = WM8994_FORMATS,
  2065. },
  2066. .capture = {
  2067. .stream_name = "AIF3 Capture",
  2068. .channels_min = 1,
  2069. .channels_max = 2,
  2070. .rates = WM8994_RATES,
  2071. .formats = WM8994_FORMATS,
  2072. },
  2073. .ops = &wm8994_aif3_dai_ops,
  2074. }
  2075. };
  2076. #ifdef CONFIG_PM
  2077. static int wm8994_suspend(struct snd_soc_codec *codec, pm_message_t state)
  2078. {
  2079. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2080. struct wm8994 *control = codec->control_data;
  2081. int i, ret;
  2082. switch (control->type) {
  2083. case WM8994:
  2084. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, 0);
  2085. break;
  2086. case WM8958:
  2087. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2088. WM8958_MICD_ENA, 0);
  2089. break;
  2090. }
  2091. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2092. memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
  2093. sizeof(struct wm8994_fll_config));
  2094. ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
  2095. if (ret < 0)
  2096. dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
  2097. i + 1, ret);
  2098. }
  2099. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2100. return 0;
  2101. }
  2102. static int wm8994_resume(struct snd_soc_codec *codec)
  2103. {
  2104. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2105. struct wm8994 *control = codec->control_data;
  2106. int i, ret;
  2107. unsigned int val, mask;
  2108. if (wm8994->revision < 4) {
  2109. /* force a HW read */
  2110. val = wm8994_reg_read(codec->control_data,
  2111. WM8994_POWER_MANAGEMENT_5);
  2112. /* modify the cache only */
  2113. codec->cache_only = 1;
  2114. mask = WM8994_DAC1R_ENA | WM8994_DAC1L_ENA |
  2115. WM8994_DAC2R_ENA | WM8994_DAC2L_ENA;
  2116. val &= mask;
  2117. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  2118. mask, val);
  2119. codec->cache_only = 0;
  2120. }
  2121. /* Restore the registers */
  2122. ret = snd_soc_cache_sync(codec);
  2123. if (ret != 0)
  2124. dev_err(codec->dev, "Failed to sync cache: %d\n", ret);
  2125. wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  2126. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2127. if (!wm8994->fll_suspend[i].out)
  2128. continue;
  2129. ret = _wm8994_set_fll(codec, i + 1,
  2130. wm8994->fll_suspend[i].src,
  2131. wm8994->fll_suspend[i].in,
  2132. wm8994->fll_suspend[i].out);
  2133. if (ret < 0)
  2134. dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
  2135. i + 1, ret);
  2136. }
  2137. switch (control->type) {
  2138. case WM8994:
  2139. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2140. snd_soc_update_bits(codec, WM8994_MICBIAS,
  2141. WM8994_MICD_ENA, WM8994_MICD_ENA);
  2142. break;
  2143. case WM8958:
  2144. if (wm8994->jack_cb)
  2145. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2146. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2147. break;
  2148. }
  2149. return 0;
  2150. }
  2151. #else
  2152. #define wm8994_suspend NULL
  2153. #define wm8994_resume NULL
  2154. #endif
  2155. static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
  2156. {
  2157. struct snd_soc_codec *codec = wm8994->codec;
  2158. struct wm8994_pdata *pdata = wm8994->pdata;
  2159. struct snd_kcontrol_new controls[] = {
  2160. SOC_ENUM_EXT("AIF1.1 EQ Mode",
  2161. wm8994->retune_mobile_enum,
  2162. wm8994_get_retune_mobile_enum,
  2163. wm8994_put_retune_mobile_enum),
  2164. SOC_ENUM_EXT("AIF1.2 EQ Mode",
  2165. wm8994->retune_mobile_enum,
  2166. wm8994_get_retune_mobile_enum,
  2167. wm8994_put_retune_mobile_enum),
  2168. SOC_ENUM_EXT("AIF2 EQ Mode",
  2169. wm8994->retune_mobile_enum,
  2170. wm8994_get_retune_mobile_enum,
  2171. wm8994_put_retune_mobile_enum),
  2172. };
  2173. int ret, i, j;
  2174. const char **t;
  2175. /* We need an array of texts for the enum API but the number
  2176. * of texts is likely to be less than the number of
  2177. * configurations due to the sample rate dependency of the
  2178. * configurations. */
  2179. wm8994->num_retune_mobile_texts = 0;
  2180. wm8994->retune_mobile_texts = NULL;
  2181. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  2182. for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
  2183. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  2184. wm8994->retune_mobile_texts[j]) == 0)
  2185. break;
  2186. }
  2187. if (j != wm8994->num_retune_mobile_texts)
  2188. continue;
  2189. /* Expand the array... */
  2190. t = krealloc(wm8994->retune_mobile_texts,
  2191. sizeof(char *) *
  2192. (wm8994->num_retune_mobile_texts + 1),
  2193. GFP_KERNEL);
  2194. if (t == NULL)
  2195. continue;
  2196. /* ...store the new entry... */
  2197. t[wm8994->num_retune_mobile_texts] =
  2198. pdata->retune_mobile_cfgs[i].name;
  2199. /* ...and remember the new version. */
  2200. wm8994->num_retune_mobile_texts++;
  2201. wm8994->retune_mobile_texts = t;
  2202. }
  2203. dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
  2204. wm8994->num_retune_mobile_texts);
  2205. wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
  2206. wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
  2207. ret = snd_soc_add_controls(wm8994->codec, controls,
  2208. ARRAY_SIZE(controls));
  2209. if (ret != 0)
  2210. dev_err(wm8994->codec->dev,
  2211. "Failed to add ReTune Mobile controls: %d\n", ret);
  2212. }
  2213. static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
  2214. {
  2215. struct snd_soc_codec *codec = wm8994->codec;
  2216. struct wm8994_pdata *pdata = wm8994->pdata;
  2217. int ret, i;
  2218. if (!pdata)
  2219. return;
  2220. wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
  2221. pdata->lineout2_diff,
  2222. pdata->lineout1fb,
  2223. pdata->lineout2fb,
  2224. pdata->jd_scthr,
  2225. pdata->jd_thr,
  2226. pdata->micbias1_lvl,
  2227. pdata->micbias2_lvl);
  2228. dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
  2229. if (pdata->num_drc_cfgs) {
  2230. struct snd_kcontrol_new controls[] = {
  2231. SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
  2232. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2233. SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
  2234. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2235. SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
  2236. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2237. };
  2238. /* We need an array of texts for the enum API */
  2239. wm8994->drc_texts = kmalloc(sizeof(char *)
  2240. * pdata->num_drc_cfgs, GFP_KERNEL);
  2241. if (!wm8994->drc_texts) {
  2242. dev_err(wm8994->codec->dev,
  2243. "Failed to allocate %d DRC config texts\n",
  2244. pdata->num_drc_cfgs);
  2245. return;
  2246. }
  2247. for (i = 0; i < pdata->num_drc_cfgs; i++)
  2248. wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
  2249. wm8994->drc_enum.max = pdata->num_drc_cfgs;
  2250. wm8994->drc_enum.texts = wm8994->drc_texts;
  2251. ret = snd_soc_add_controls(wm8994->codec, controls,
  2252. ARRAY_SIZE(controls));
  2253. if (ret != 0)
  2254. dev_err(wm8994->codec->dev,
  2255. "Failed to add DRC mode controls: %d\n", ret);
  2256. for (i = 0; i < WM8994_NUM_DRC; i++)
  2257. wm8994_set_drc(codec, i);
  2258. }
  2259. dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
  2260. pdata->num_retune_mobile_cfgs);
  2261. if (pdata->num_retune_mobile_cfgs)
  2262. wm8994_handle_retune_mobile_pdata(wm8994);
  2263. else
  2264. snd_soc_add_controls(wm8994->codec, wm8994_eq_controls,
  2265. ARRAY_SIZE(wm8994_eq_controls));
  2266. for (i = 0; i < ARRAY_SIZE(pdata->micbias); i++) {
  2267. if (pdata->micbias[i]) {
  2268. snd_soc_write(codec, WM8958_MICBIAS1 + i,
  2269. pdata->micbias[i] & 0xffff);
  2270. }
  2271. }
  2272. }
  2273. /**
  2274. * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
  2275. *
  2276. * @codec: WM8994 codec
  2277. * @jack: jack to report detection events on
  2278. * @micbias: microphone bias to detect on
  2279. * @det: value to report for presence detection
  2280. * @shrt: value to report for short detection
  2281. *
  2282. * Enable microphone detection via IRQ on the WM8994. If GPIOs are
  2283. * being used to bring out signals to the processor then only platform
  2284. * data configuration is needed for WM8994 and processor GPIOs should
  2285. * be configured using snd_soc_jack_add_gpios() instead.
  2286. *
  2287. * Configuration of detection levels is available via the micbias1_lvl
  2288. * and micbias2_lvl platform data members.
  2289. */
  2290. int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2291. int micbias, int det, int shrt)
  2292. {
  2293. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2294. struct wm8994_micdet *micdet;
  2295. struct wm8994 *control = codec->control_data;
  2296. int reg;
  2297. if (control->type != WM8994)
  2298. return -EINVAL;
  2299. switch (micbias) {
  2300. case 1:
  2301. micdet = &wm8994->micdet[0];
  2302. break;
  2303. case 2:
  2304. micdet = &wm8994->micdet[1];
  2305. break;
  2306. default:
  2307. return -EINVAL;
  2308. }
  2309. dev_dbg(codec->dev, "Configuring microphone detection on %d: %x %x\n",
  2310. micbias, det, shrt);
  2311. /* Store the configuration */
  2312. micdet->jack = jack;
  2313. micdet->det = det;
  2314. micdet->shrt = shrt;
  2315. /* If either of the jacks is set up then enable detection */
  2316. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2317. reg = WM8994_MICD_ENA;
  2318. else
  2319. reg = 0;
  2320. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
  2321. return 0;
  2322. }
  2323. EXPORT_SYMBOL_GPL(wm8994_mic_detect);
  2324. static irqreturn_t wm8994_mic_irq(int irq, void *data)
  2325. {
  2326. struct wm8994_priv *priv = data;
  2327. struct snd_soc_codec *codec = priv->codec;
  2328. int reg;
  2329. int report;
  2330. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2331. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2332. #endif
  2333. reg = snd_soc_read(codec, WM8994_INTERRUPT_RAW_STATUS_2);
  2334. if (reg < 0) {
  2335. dev_err(codec->dev, "Failed to read microphone status: %d\n",
  2336. reg);
  2337. return IRQ_HANDLED;
  2338. }
  2339. dev_dbg(codec->dev, "Microphone status: %x\n", reg);
  2340. report = 0;
  2341. if (reg & WM8994_MIC1_DET_STS)
  2342. report |= priv->micdet[0].det;
  2343. if (reg & WM8994_MIC1_SHRT_STS)
  2344. report |= priv->micdet[0].shrt;
  2345. snd_soc_jack_report(priv->micdet[0].jack, report,
  2346. priv->micdet[0].det | priv->micdet[0].shrt);
  2347. report = 0;
  2348. if (reg & WM8994_MIC2_DET_STS)
  2349. report |= priv->micdet[1].det;
  2350. if (reg & WM8994_MIC2_SHRT_STS)
  2351. report |= priv->micdet[1].shrt;
  2352. snd_soc_jack_report(priv->micdet[1].jack, report,
  2353. priv->micdet[1].det | priv->micdet[1].shrt);
  2354. return IRQ_HANDLED;
  2355. }
  2356. /* Default microphone detection handler for WM8958 - the user can
  2357. * override this if they wish.
  2358. */
  2359. static void wm8958_default_micdet(u16 status, void *data)
  2360. {
  2361. struct snd_soc_codec *codec = data;
  2362. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2363. int report = 0;
  2364. /* If nothing present then clear our statuses */
  2365. if (!(status & WM8958_MICD_STS))
  2366. goto done;
  2367. report = SND_JACK_MICROPHONE;
  2368. /* Everything else is buttons; just assign slots */
  2369. if (status & 0x1c)
  2370. report |= SND_JACK_BTN_0;
  2371. done:
  2372. snd_soc_jack_report(wm8994->micdet[0].jack, report,
  2373. SND_JACK_BTN_0 | SND_JACK_MICROPHONE);
  2374. }
  2375. /**
  2376. * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
  2377. *
  2378. * @codec: WM8958 codec
  2379. * @jack: jack to report detection events on
  2380. *
  2381. * Enable microphone detection functionality for the WM8958. By
  2382. * default simple detection which supports the detection of up to 6
  2383. * buttons plus video and microphone functionality is supported.
  2384. *
  2385. * The WM8958 has an advanced jack detection facility which is able to
  2386. * support complex accessory detection, especially when used in
  2387. * conjunction with external circuitry. In order to provide maximum
  2388. * flexiblity a callback is provided which allows a completely custom
  2389. * detection algorithm.
  2390. */
  2391. int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2392. wm8958_micdet_cb cb, void *cb_data)
  2393. {
  2394. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2395. struct wm8994 *control = codec->control_data;
  2396. if (control->type != WM8958)
  2397. return -EINVAL;
  2398. if (jack) {
  2399. if (!cb) {
  2400. dev_dbg(codec->dev, "Using default micdet callback\n");
  2401. cb = wm8958_default_micdet;
  2402. cb_data = codec;
  2403. }
  2404. wm8994->micdet[0].jack = jack;
  2405. wm8994->jack_cb = cb;
  2406. wm8994->jack_cb_data = cb_data;
  2407. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2408. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2409. } else {
  2410. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2411. WM8958_MICD_ENA, 0);
  2412. }
  2413. return 0;
  2414. }
  2415. EXPORT_SYMBOL_GPL(wm8958_mic_detect);
  2416. static irqreturn_t wm8958_mic_irq(int irq, void *data)
  2417. {
  2418. struct wm8994_priv *wm8994 = data;
  2419. struct snd_soc_codec *codec = wm8994->codec;
  2420. int reg;
  2421. reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
  2422. if (reg < 0) {
  2423. dev_err(codec->dev, "Failed to read mic detect status: %d\n",
  2424. reg);
  2425. return IRQ_NONE;
  2426. }
  2427. if (!(reg & WM8958_MICD_VALID)) {
  2428. dev_dbg(codec->dev, "Mic detect data not valid\n");
  2429. goto out;
  2430. }
  2431. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2432. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2433. #endif
  2434. if (wm8994->jack_cb)
  2435. wm8994->jack_cb(reg, wm8994->jack_cb_data);
  2436. else
  2437. dev_warn(codec->dev, "Accessory detection with no callback\n");
  2438. out:
  2439. return IRQ_HANDLED;
  2440. }
  2441. static irqreturn_t wm8994_fifo_error(int irq, void *data)
  2442. {
  2443. struct snd_soc_codec *codec = data;
  2444. dev_err(codec->dev, "FIFO error\n");
  2445. return IRQ_HANDLED;
  2446. }
  2447. static int wm8994_codec_probe(struct snd_soc_codec *codec)
  2448. {
  2449. struct wm8994 *control;
  2450. struct wm8994_priv *wm8994;
  2451. struct snd_soc_dapm_context *dapm = &codec->dapm;
  2452. int ret, i;
  2453. codec->control_data = dev_get_drvdata(codec->dev->parent);
  2454. control = codec->control_data;
  2455. wm8994 = kzalloc(sizeof(struct wm8994_priv), GFP_KERNEL);
  2456. if (wm8994 == NULL)
  2457. return -ENOMEM;
  2458. snd_soc_codec_set_drvdata(codec, wm8994);
  2459. wm8994->pdata = dev_get_platdata(codec->dev->parent);
  2460. wm8994->codec = codec;
  2461. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  2462. init_completion(&wm8994->fll_locked[i]);
  2463. if (wm8994->pdata && wm8994->pdata->micdet_irq)
  2464. wm8994->micdet_irq = wm8994->pdata->micdet_irq;
  2465. else if (wm8994->pdata && wm8994->pdata->irq_base)
  2466. wm8994->micdet_irq = wm8994->pdata->irq_base +
  2467. WM8994_IRQ_MIC1_DET;
  2468. pm_runtime_enable(codec->dev);
  2469. pm_runtime_resume(codec->dev);
  2470. /* Read our current status back from the chip - we don't want to
  2471. * reset as this may interfere with the GPIO or LDO operation. */
  2472. for (i = 0; i < WM8994_CACHE_SIZE; i++) {
  2473. if (!wm8994_readable(codec, i) || wm8994_volatile(codec, i))
  2474. continue;
  2475. ret = wm8994_reg_read(codec->control_data, i);
  2476. if (ret <= 0)
  2477. continue;
  2478. ret = snd_soc_cache_write(codec, i, ret);
  2479. if (ret != 0) {
  2480. dev_err(codec->dev,
  2481. "Failed to initialise cache for 0x%x: %d\n",
  2482. i, ret);
  2483. goto err;
  2484. }
  2485. }
  2486. /* Set revision-specific configuration */
  2487. wm8994->revision = snd_soc_read(codec, WM8994_CHIP_REVISION);
  2488. switch (control->type) {
  2489. case WM8994:
  2490. switch (wm8994->revision) {
  2491. case 2:
  2492. case 3:
  2493. wm8994->hubs.dcs_codes_l = -5;
  2494. wm8994->hubs.dcs_codes_r = -5;
  2495. wm8994->hubs.hp_startup_mode = 1;
  2496. wm8994->hubs.dcs_readback_mode = 1;
  2497. wm8994->hubs.series_startup = 1;
  2498. break;
  2499. default:
  2500. wm8994->hubs.dcs_readback_mode = 2;
  2501. break;
  2502. }
  2503. break;
  2504. case WM8958:
  2505. wm8994->hubs.dcs_readback_mode = 1;
  2506. break;
  2507. default:
  2508. break;
  2509. }
  2510. wm8994_request_irq(codec->control_data, WM8994_IRQ_FIFOS_ERR,
  2511. wm8994_fifo_error, "FIFO error", codec);
  2512. ret = wm8994_request_irq(codec->control_data, WM8994_IRQ_DCS_DONE,
  2513. wm_hubs_dcs_done, "DC servo done",
  2514. &wm8994->hubs);
  2515. if (ret == 0)
  2516. wm8994->hubs.dcs_done_irq = true;
  2517. switch (control->type) {
  2518. case WM8994:
  2519. if (wm8994->micdet_irq) {
  2520. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  2521. wm8994_mic_irq,
  2522. IRQF_TRIGGER_RISING,
  2523. "Mic1 detect",
  2524. wm8994);
  2525. if (ret != 0)
  2526. dev_warn(codec->dev,
  2527. "Failed to request Mic1 detect IRQ: %d\n",
  2528. ret);
  2529. }
  2530. ret = wm8994_request_irq(codec->control_data,
  2531. WM8994_IRQ_MIC1_SHRT,
  2532. wm8994_mic_irq, "Mic 1 short",
  2533. wm8994);
  2534. if (ret != 0)
  2535. dev_warn(codec->dev,
  2536. "Failed to request Mic1 short IRQ: %d\n",
  2537. ret);
  2538. ret = wm8994_request_irq(codec->control_data,
  2539. WM8994_IRQ_MIC2_DET,
  2540. wm8994_mic_irq, "Mic 2 detect",
  2541. wm8994);
  2542. if (ret != 0)
  2543. dev_warn(codec->dev,
  2544. "Failed to request Mic2 detect IRQ: %d\n",
  2545. ret);
  2546. ret = wm8994_request_irq(codec->control_data,
  2547. WM8994_IRQ_MIC2_SHRT,
  2548. wm8994_mic_irq, "Mic 2 short",
  2549. wm8994);
  2550. if (ret != 0)
  2551. dev_warn(codec->dev,
  2552. "Failed to request Mic2 short IRQ: %d\n",
  2553. ret);
  2554. break;
  2555. case WM8958:
  2556. if (wm8994->micdet_irq) {
  2557. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  2558. wm8958_mic_irq,
  2559. IRQF_TRIGGER_RISING,
  2560. "Mic detect",
  2561. wm8994);
  2562. if (ret != 0)
  2563. dev_warn(codec->dev,
  2564. "Failed to request Mic detect IRQ: %d\n",
  2565. ret);
  2566. }
  2567. }
  2568. wm8994->fll_locked_irq = true;
  2569. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++) {
  2570. ret = wm8994_request_irq(codec->control_data,
  2571. WM8994_IRQ_FLL1_LOCK + i,
  2572. wm8994_fll_locked_irq, "FLL lock",
  2573. &wm8994->fll_locked[i]);
  2574. if (ret != 0)
  2575. wm8994->fll_locked_irq = false;
  2576. }
  2577. /* Remember if AIFnLRCLK is configured as a GPIO. This should be
  2578. * configured on init - if a system wants to do this dynamically
  2579. * at runtime we can deal with that then.
  2580. */
  2581. ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_1);
  2582. if (ret < 0) {
  2583. dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
  2584. goto err_irq;
  2585. }
  2586. if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  2587. wm8994->lrclk_shared[0] = 1;
  2588. wm8994_dai[0].symmetric_rates = 1;
  2589. } else {
  2590. wm8994->lrclk_shared[0] = 0;
  2591. }
  2592. ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_6);
  2593. if (ret < 0) {
  2594. dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
  2595. goto err_irq;
  2596. }
  2597. if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  2598. wm8994->lrclk_shared[1] = 1;
  2599. wm8994_dai[1].symmetric_rates = 1;
  2600. } else {
  2601. wm8994->lrclk_shared[1] = 0;
  2602. }
  2603. wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  2604. /* Latch volume updates (right only; we always do left then right). */
  2605. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_LEFT_VOLUME,
  2606. WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
  2607. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_RIGHT_VOLUME,
  2608. WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
  2609. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_LEFT_VOLUME,
  2610. WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
  2611. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_RIGHT_VOLUME,
  2612. WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
  2613. snd_soc_update_bits(codec, WM8994_AIF2_DAC_LEFT_VOLUME,
  2614. WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
  2615. snd_soc_update_bits(codec, WM8994_AIF2_DAC_RIGHT_VOLUME,
  2616. WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
  2617. snd_soc_update_bits(codec, WM8994_AIF1_ADC1_LEFT_VOLUME,
  2618. WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
  2619. snd_soc_update_bits(codec, WM8994_AIF1_ADC1_RIGHT_VOLUME,
  2620. WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
  2621. snd_soc_update_bits(codec, WM8994_AIF1_ADC2_LEFT_VOLUME,
  2622. WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
  2623. snd_soc_update_bits(codec, WM8994_AIF1_ADC2_RIGHT_VOLUME,
  2624. WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
  2625. snd_soc_update_bits(codec, WM8994_AIF2_ADC_LEFT_VOLUME,
  2626. WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
  2627. snd_soc_update_bits(codec, WM8994_AIF2_ADC_RIGHT_VOLUME,
  2628. WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
  2629. snd_soc_update_bits(codec, WM8994_DAC1_LEFT_VOLUME,
  2630. WM8994_DAC1_VU, WM8994_DAC1_VU);
  2631. snd_soc_update_bits(codec, WM8994_DAC1_RIGHT_VOLUME,
  2632. WM8994_DAC1_VU, WM8994_DAC1_VU);
  2633. snd_soc_update_bits(codec, WM8994_DAC2_LEFT_VOLUME,
  2634. WM8994_DAC2_VU, WM8994_DAC2_VU);
  2635. snd_soc_update_bits(codec, WM8994_DAC2_RIGHT_VOLUME,
  2636. WM8994_DAC2_VU, WM8994_DAC2_VU);
  2637. /* Set the low bit of the 3D stereo depth so TLV matches */
  2638. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
  2639. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
  2640. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
  2641. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
  2642. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
  2643. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
  2644. snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
  2645. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
  2646. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
  2647. /* Unconditionally enable AIF1 ADC TDM mode on chips which can
  2648. * use this; it only affects behaviour on idle TDM clock
  2649. * cycles. */
  2650. switch (control->type) {
  2651. case WM8994:
  2652. case WM8958:
  2653. snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
  2654. WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
  2655. break;
  2656. default:
  2657. break;
  2658. }
  2659. wm8994_update_class_w(codec);
  2660. wm8994_handle_pdata(wm8994);
  2661. wm_hubs_add_analogue_controls(codec);
  2662. snd_soc_add_controls(codec, wm8994_snd_controls,
  2663. ARRAY_SIZE(wm8994_snd_controls));
  2664. snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
  2665. ARRAY_SIZE(wm8994_dapm_widgets));
  2666. switch (control->type) {
  2667. case WM8994:
  2668. snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
  2669. ARRAY_SIZE(wm8994_specific_dapm_widgets));
  2670. if (wm8994->revision < 4) {
  2671. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  2672. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  2673. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  2674. ARRAY_SIZE(wm8994_adc_revd_widgets));
  2675. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  2676. ARRAY_SIZE(wm8994_dac_revd_widgets));
  2677. } else {
  2678. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  2679. ARRAY_SIZE(wm8994_lateclk_widgets));
  2680. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  2681. ARRAY_SIZE(wm8994_adc_widgets));
  2682. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  2683. ARRAY_SIZE(wm8994_dac_widgets));
  2684. }
  2685. break;
  2686. case WM8958:
  2687. snd_soc_add_controls(codec, wm8958_snd_controls,
  2688. ARRAY_SIZE(wm8958_snd_controls));
  2689. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  2690. ARRAY_SIZE(wm8958_dapm_widgets));
  2691. if (wm8994->revision < 1) {
  2692. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  2693. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  2694. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  2695. ARRAY_SIZE(wm8994_adc_revd_widgets));
  2696. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  2697. ARRAY_SIZE(wm8994_dac_revd_widgets));
  2698. } else {
  2699. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  2700. ARRAY_SIZE(wm8994_lateclk_widgets));
  2701. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  2702. ARRAY_SIZE(wm8994_adc_widgets));
  2703. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  2704. ARRAY_SIZE(wm8994_dac_widgets));
  2705. }
  2706. break;
  2707. }
  2708. wm_hubs_add_analogue_routes(codec, 0, 0);
  2709. snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
  2710. switch (control->type) {
  2711. case WM8994:
  2712. snd_soc_dapm_add_routes(dapm, wm8994_intercon,
  2713. ARRAY_SIZE(wm8994_intercon));
  2714. if (wm8994->revision < 4) {
  2715. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  2716. ARRAY_SIZE(wm8994_revd_intercon));
  2717. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  2718. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  2719. } else {
  2720. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  2721. ARRAY_SIZE(wm8994_lateclk_intercon));
  2722. }
  2723. break;
  2724. case WM8958:
  2725. if (wm8994->revision < 1) {
  2726. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  2727. ARRAY_SIZE(wm8994_revd_intercon));
  2728. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  2729. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  2730. } else {
  2731. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  2732. ARRAY_SIZE(wm8994_lateclk_intercon));
  2733. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  2734. ARRAY_SIZE(wm8958_intercon));
  2735. }
  2736. wm8958_dsp2_init(codec);
  2737. break;
  2738. }
  2739. return 0;
  2740. err_irq:
  2741. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_SHRT, wm8994);
  2742. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_DET, wm8994);
  2743. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_SHRT, wm8994);
  2744. if (wm8994->micdet_irq)
  2745. free_irq(wm8994->micdet_irq, wm8994);
  2746. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  2747. wm8994_free_irq(codec->control_data, WM8994_IRQ_FLL1_LOCK + i,
  2748. &wm8994->fll_locked[i]);
  2749. wm8994_free_irq(codec->control_data, WM8994_IRQ_DCS_DONE,
  2750. &wm8994->hubs);
  2751. wm8994_free_irq(codec->control_data, WM8994_IRQ_FIFOS_ERR, codec);
  2752. err:
  2753. kfree(wm8994);
  2754. return ret;
  2755. }
  2756. static int wm8994_codec_remove(struct snd_soc_codec *codec)
  2757. {
  2758. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2759. struct wm8994 *control = codec->control_data;
  2760. int i;
  2761. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2762. pm_runtime_disable(codec->dev);
  2763. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  2764. wm8994_free_irq(codec->control_data, WM8994_IRQ_FLL1_LOCK + i,
  2765. &wm8994->fll_locked[i]);
  2766. wm8994_free_irq(codec->control_data, WM8994_IRQ_DCS_DONE,
  2767. &wm8994->hubs);
  2768. wm8994_free_irq(codec->control_data, WM8994_IRQ_FIFOS_ERR, codec);
  2769. switch (control->type) {
  2770. case WM8994:
  2771. if (wm8994->micdet_irq)
  2772. free_irq(wm8994->micdet_irq, wm8994);
  2773. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_DET,
  2774. wm8994);
  2775. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_SHRT,
  2776. wm8994);
  2777. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_DET,
  2778. wm8994);
  2779. break;
  2780. case WM8958:
  2781. if (wm8994->micdet_irq)
  2782. free_irq(wm8994->micdet_irq, wm8994);
  2783. break;
  2784. }
  2785. if (wm8994->mbc)
  2786. release_firmware(wm8994->mbc);
  2787. if (wm8994->mbc_vss)
  2788. release_firmware(wm8994->mbc_vss);
  2789. if (wm8994->enh_eq)
  2790. release_firmware(wm8994->enh_eq);
  2791. kfree(wm8994->retune_mobile_texts);
  2792. kfree(wm8994->drc_texts);
  2793. kfree(wm8994);
  2794. return 0;
  2795. }
  2796. static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
  2797. .probe = wm8994_codec_probe,
  2798. .remove = wm8994_codec_remove,
  2799. .suspend = wm8994_suspend,
  2800. .resume = wm8994_resume,
  2801. .read = wm8994_read,
  2802. .write = wm8994_write,
  2803. .readable_register = wm8994_readable,
  2804. .volatile_register = wm8994_volatile,
  2805. .set_bias_level = wm8994_set_bias_level,
  2806. .reg_cache_size = WM8994_CACHE_SIZE,
  2807. .reg_cache_default = wm8994_reg_defaults,
  2808. .reg_word_size = 2,
  2809. .compress_type = SND_SOC_RBTREE_COMPRESSION,
  2810. };
  2811. static int __devinit wm8994_probe(struct platform_device *pdev)
  2812. {
  2813. return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
  2814. wm8994_dai, ARRAY_SIZE(wm8994_dai));
  2815. }
  2816. static int __devexit wm8994_remove(struct platform_device *pdev)
  2817. {
  2818. snd_soc_unregister_codec(&pdev->dev);
  2819. return 0;
  2820. }
  2821. static struct platform_driver wm8994_codec_driver = {
  2822. .driver = {
  2823. .name = "wm8994-codec",
  2824. .owner = THIS_MODULE,
  2825. },
  2826. .probe = wm8994_probe,
  2827. .remove = __devexit_p(wm8994_remove),
  2828. };
  2829. static __init int wm8994_init(void)
  2830. {
  2831. return platform_driver_register(&wm8994_codec_driver);
  2832. }
  2833. module_init(wm8994_init);
  2834. static __exit void wm8994_exit(void)
  2835. {
  2836. platform_driver_unregister(&wm8994_codec_driver);
  2837. }
  2838. module_exit(wm8994_exit);
  2839. MODULE_DESCRIPTION("ASoC WM8994 driver");
  2840. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  2841. MODULE_LICENSE("GPL");
  2842. MODULE_ALIAS("platform:wm8994-codec");