radeon.h 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_H__
  29. #define __RADEON_H__
  30. #include "radeon_object.h"
  31. /* TODO: Here are things that needs to be done :
  32. * - surface allocator & initializer : (bit like scratch reg) should
  33. * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
  34. * related to surface
  35. * - WB : write back stuff (do it bit like scratch reg things)
  36. * - Vblank : look at Jesse's rework and what we should do
  37. * - r600/r700: gart & cp
  38. * - cs : clean cs ioctl use bitmap & things like that.
  39. * - power management stuff
  40. * - Barrier in gart code
  41. * - Unmappabled vram ?
  42. * - TESTING, TESTING, TESTING
  43. */
  44. #include <asm/atomic.h>
  45. #include <linux/wait.h>
  46. #include <linux/list.h>
  47. #include <linux/kref.h>
  48. #include "radeon_mode.h"
  49. #include "radeon_reg.h"
  50. #include "r300.h"
  51. /*
  52. * Modules parameters.
  53. */
  54. extern int radeon_no_wb;
  55. extern int radeon_modeset;
  56. extern int radeon_dynclks;
  57. extern int radeon_r4xx_atom;
  58. extern int radeon_agpmode;
  59. extern int radeon_vram_limit;
  60. extern int radeon_gart_size;
  61. extern int radeon_benchmarking;
  62. extern int radeon_testing;
  63. extern int radeon_connector_table;
  64. /*
  65. * Copy from radeon_drv.h so we don't have to include both and have conflicting
  66. * symbol;
  67. */
  68. #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  69. #define RADEON_IB_POOL_SIZE 16
  70. #define RADEON_DEBUGFS_MAX_NUM_FILES 32
  71. #define RADEONFB_CONN_LIMIT 4
  72. enum radeon_family {
  73. CHIP_R100,
  74. CHIP_RV100,
  75. CHIP_RS100,
  76. CHIP_RV200,
  77. CHIP_RS200,
  78. CHIP_R200,
  79. CHIP_RV250,
  80. CHIP_RS300,
  81. CHIP_RV280,
  82. CHIP_R300,
  83. CHIP_R350,
  84. CHIP_RV350,
  85. CHIP_RV380,
  86. CHIP_R420,
  87. CHIP_R423,
  88. CHIP_RV410,
  89. CHIP_RS400,
  90. CHIP_RS480,
  91. CHIP_RS600,
  92. CHIP_RS690,
  93. CHIP_RS740,
  94. CHIP_RV515,
  95. CHIP_R520,
  96. CHIP_RV530,
  97. CHIP_RV560,
  98. CHIP_RV570,
  99. CHIP_R580,
  100. CHIP_R600,
  101. CHIP_RV610,
  102. CHIP_RV630,
  103. CHIP_RV620,
  104. CHIP_RV635,
  105. CHIP_RV670,
  106. CHIP_RS780,
  107. CHIP_RV770,
  108. CHIP_RV730,
  109. CHIP_RV710,
  110. CHIP_RS880,
  111. CHIP_LAST,
  112. };
  113. enum radeon_chip_flags {
  114. RADEON_FAMILY_MASK = 0x0000ffffUL,
  115. RADEON_FLAGS_MASK = 0xffff0000UL,
  116. RADEON_IS_MOBILITY = 0x00010000UL,
  117. RADEON_IS_IGP = 0x00020000UL,
  118. RADEON_SINGLE_CRTC = 0x00040000UL,
  119. RADEON_IS_AGP = 0x00080000UL,
  120. RADEON_HAS_HIERZ = 0x00100000UL,
  121. RADEON_IS_PCIE = 0x00200000UL,
  122. RADEON_NEW_MEMMAP = 0x00400000UL,
  123. RADEON_IS_PCI = 0x00800000UL,
  124. RADEON_IS_IGPGART = 0x01000000UL,
  125. };
  126. /*
  127. * Errata workarounds.
  128. */
  129. enum radeon_pll_errata {
  130. CHIP_ERRATA_R300_CG = 0x00000001,
  131. CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
  132. CHIP_ERRATA_PLL_DELAY = 0x00000004
  133. };
  134. struct radeon_device;
  135. /*
  136. * BIOS.
  137. */
  138. bool radeon_get_bios(struct radeon_device *rdev);
  139. /*
  140. * Clocks
  141. */
  142. struct radeon_clock {
  143. struct radeon_pll p1pll;
  144. struct radeon_pll p2pll;
  145. struct radeon_pll spll;
  146. struct radeon_pll mpll;
  147. /* 10 Khz units */
  148. uint32_t default_mclk;
  149. uint32_t default_sclk;
  150. };
  151. /*
  152. * Fences.
  153. */
  154. struct radeon_fence_driver {
  155. uint32_t scratch_reg;
  156. atomic_t seq;
  157. uint32_t last_seq;
  158. unsigned long count_timeout;
  159. wait_queue_head_t queue;
  160. rwlock_t lock;
  161. struct list_head created;
  162. struct list_head emited;
  163. struct list_head signaled;
  164. };
  165. struct radeon_fence {
  166. struct radeon_device *rdev;
  167. struct kref kref;
  168. struct list_head list;
  169. /* protected by radeon_fence.lock */
  170. uint32_t seq;
  171. unsigned long timeout;
  172. bool emited;
  173. bool signaled;
  174. };
  175. int radeon_fence_driver_init(struct radeon_device *rdev);
  176. void radeon_fence_driver_fini(struct radeon_device *rdev);
  177. int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
  178. int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
  179. void radeon_fence_process(struct radeon_device *rdev);
  180. bool radeon_fence_signaled(struct radeon_fence *fence);
  181. int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
  182. int radeon_fence_wait_next(struct radeon_device *rdev);
  183. int radeon_fence_wait_last(struct radeon_device *rdev);
  184. struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
  185. void radeon_fence_unref(struct radeon_fence **fence);
  186. /*
  187. * Tiling registers
  188. */
  189. struct radeon_surface_reg {
  190. struct radeon_object *robj;
  191. };
  192. #define RADEON_GEM_MAX_SURFACES 8
  193. /*
  194. * Radeon buffer.
  195. */
  196. struct radeon_object;
  197. struct radeon_object_list {
  198. struct list_head list;
  199. struct radeon_object *robj;
  200. uint64_t gpu_offset;
  201. unsigned rdomain;
  202. unsigned wdomain;
  203. uint32_t tiling_flags;
  204. };
  205. int radeon_object_init(struct radeon_device *rdev);
  206. void radeon_object_fini(struct radeon_device *rdev);
  207. int radeon_object_create(struct radeon_device *rdev,
  208. struct drm_gem_object *gobj,
  209. unsigned long size,
  210. bool kernel,
  211. uint32_t domain,
  212. bool interruptible,
  213. struct radeon_object **robj_ptr);
  214. int radeon_object_kmap(struct radeon_object *robj, void **ptr);
  215. void radeon_object_kunmap(struct radeon_object *robj);
  216. void radeon_object_unref(struct radeon_object **robj);
  217. int radeon_object_pin(struct radeon_object *robj, uint32_t domain,
  218. uint64_t *gpu_addr);
  219. void radeon_object_unpin(struct radeon_object *robj);
  220. int radeon_object_wait(struct radeon_object *robj);
  221. int radeon_object_busy_domain(struct radeon_object *robj, uint32_t *cur_placement);
  222. int radeon_object_evict_vram(struct radeon_device *rdev);
  223. int radeon_object_mmap(struct radeon_object *robj, uint64_t *offset);
  224. void radeon_object_force_delete(struct radeon_device *rdev);
  225. void radeon_object_list_add_object(struct radeon_object_list *lobj,
  226. struct list_head *head);
  227. int radeon_object_list_validate(struct list_head *head, void *fence);
  228. void radeon_object_list_unvalidate(struct list_head *head);
  229. void radeon_object_list_clean(struct list_head *head);
  230. int radeon_object_fbdev_mmap(struct radeon_object *robj,
  231. struct vm_area_struct *vma);
  232. unsigned long radeon_object_size(struct radeon_object *robj);
  233. void radeon_object_clear_surface_reg(struct radeon_object *robj);
  234. int radeon_object_check_tiling(struct radeon_object *robj, bool has_moved,
  235. bool force_drop);
  236. void radeon_object_set_tiling_flags(struct radeon_object *robj,
  237. uint32_t tiling_flags, uint32_t pitch);
  238. void radeon_object_get_tiling_flags(struct radeon_object *robj, uint32_t *tiling_flags, uint32_t *pitch);
  239. void radeon_bo_move_notify(struct ttm_buffer_object *bo,
  240. struct ttm_mem_reg *mem);
  241. void radeon_bo_fault_reserve_notify(struct ttm_buffer_object *bo);
  242. /*
  243. * GEM objects.
  244. */
  245. struct radeon_gem {
  246. struct list_head objects;
  247. };
  248. int radeon_gem_init(struct radeon_device *rdev);
  249. void radeon_gem_fini(struct radeon_device *rdev);
  250. int radeon_gem_object_create(struct radeon_device *rdev, int size,
  251. int alignment, int initial_domain,
  252. bool discardable, bool kernel,
  253. bool interruptible,
  254. struct drm_gem_object **obj);
  255. int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
  256. uint64_t *gpu_addr);
  257. void radeon_gem_object_unpin(struct drm_gem_object *obj);
  258. /*
  259. * GART structures, functions & helpers
  260. */
  261. struct radeon_mc;
  262. struct radeon_gart_table_ram {
  263. volatile uint32_t *ptr;
  264. };
  265. struct radeon_gart_table_vram {
  266. struct radeon_object *robj;
  267. volatile uint32_t *ptr;
  268. };
  269. union radeon_gart_table {
  270. struct radeon_gart_table_ram ram;
  271. struct radeon_gart_table_vram vram;
  272. };
  273. struct radeon_gart {
  274. dma_addr_t table_addr;
  275. unsigned num_gpu_pages;
  276. unsigned num_cpu_pages;
  277. unsigned table_size;
  278. union radeon_gart_table table;
  279. struct page **pages;
  280. dma_addr_t *pages_addr;
  281. bool ready;
  282. };
  283. int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
  284. void radeon_gart_table_ram_free(struct radeon_device *rdev);
  285. int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
  286. void radeon_gart_table_vram_free(struct radeon_device *rdev);
  287. int radeon_gart_init(struct radeon_device *rdev);
  288. void radeon_gart_fini(struct radeon_device *rdev);
  289. void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
  290. int pages);
  291. int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
  292. int pages, struct page **pagelist);
  293. /*
  294. * GPU MC structures, functions & helpers
  295. */
  296. struct radeon_mc {
  297. resource_size_t aper_size;
  298. resource_size_t aper_base;
  299. resource_size_t agp_base;
  300. unsigned gtt_location;
  301. unsigned gtt_size;
  302. unsigned vram_location;
  303. /* for some chips with <= 32MB we need to lie
  304. * about vram size near mc fb location */
  305. unsigned mc_vram_size;
  306. unsigned vram_width;
  307. unsigned real_vram_size;
  308. int vram_mtrr;
  309. bool vram_is_ddr;
  310. };
  311. int radeon_mc_setup(struct radeon_device *rdev);
  312. /*
  313. * GPU scratch registers structures, functions & helpers
  314. */
  315. struct radeon_scratch {
  316. unsigned num_reg;
  317. bool free[32];
  318. uint32_t reg[32];
  319. };
  320. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
  321. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
  322. /*
  323. * IRQS.
  324. */
  325. struct radeon_irq {
  326. bool installed;
  327. bool sw_int;
  328. /* FIXME: use a define max crtc rather than hardcode it */
  329. bool crtc_vblank_int[2];
  330. };
  331. int radeon_irq_kms_init(struct radeon_device *rdev);
  332. void radeon_irq_kms_fini(struct radeon_device *rdev);
  333. /*
  334. * CP & ring.
  335. */
  336. struct radeon_ib {
  337. struct list_head list;
  338. unsigned long idx;
  339. uint64_t gpu_addr;
  340. struct radeon_fence *fence;
  341. volatile uint32_t *ptr;
  342. uint32_t length_dw;
  343. };
  344. struct radeon_ib_pool {
  345. struct mutex mutex;
  346. struct radeon_object *robj;
  347. struct list_head scheduled_ibs;
  348. struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
  349. bool ready;
  350. DECLARE_BITMAP(alloc_bm, RADEON_IB_POOL_SIZE);
  351. };
  352. struct radeon_cp {
  353. struct radeon_object *ring_obj;
  354. volatile uint32_t *ring;
  355. unsigned rptr;
  356. unsigned wptr;
  357. unsigned wptr_old;
  358. unsigned ring_size;
  359. unsigned ring_free_dw;
  360. int count_dw;
  361. uint64_t gpu_addr;
  362. uint32_t align_mask;
  363. uint32_t ptr_mask;
  364. struct mutex mutex;
  365. bool ready;
  366. };
  367. int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
  368. void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
  369. int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
  370. int radeon_ib_pool_init(struct radeon_device *rdev);
  371. void radeon_ib_pool_fini(struct radeon_device *rdev);
  372. int radeon_ib_test(struct radeon_device *rdev);
  373. /* Ring access between begin & end cannot sleep */
  374. void radeon_ring_free_size(struct radeon_device *rdev);
  375. int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
  376. void radeon_ring_unlock_commit(struct radeon_device *rdev);
  377. void radeon_ring_unlock_undo(struct radeon_device *rdev);
  378. int radeon_ring_test(struct radeon_device *rdev);
  379. int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
  380. void radeon_ring_fini(struct radeon_device *rdev);
  381. /*
  382. * CS.
  383. */
  384. struct radeon_cs_reloc {
  385. struct drm_gem_object *gobj;
  386. struct radeon_object *robj;
  387. struct radeon_object_list lobj;
  388. uint32_t handle;
  389. uint32_t flags;
  390. };
  391. struct radeon_cs_chunk {
  392. uint32_t chunk_id;
  393. uint32_t length_dw;
  394. uint32_t *kdata;
  395. };
  396. struct radeon_cs_parser {
  397. struct radeon_device *rdev;
  398. struct drm_file *filp;
  399. /* chunks */
  400. unsigned nchunks;
  401. struct radeon_cs_chunk *chunks;
  402. uint64_t *chunks_array;
  403. /* IB */
  404. unsigned idx;
  405. /* relocations */
  406. unsigned nrelocs;
  407. struct radeon_cs_reloc *relocs;
  408. struct radeon_cs_reloc **relocs_ptr;
  409. struct list_head validated;
  410. /* indices of various chunks */
  411. int chunk_ib_idx;
  412. int chunk_relocs_idx;
  413. struct radeon_ib *ib;
  414. void *track;
  415. };
  416. struct radeon_cs_packet {
  417. unsigned idx;
  418. unsigned type;
  419. unsigned reg;
  420. unsigned opcode;
  421. int count;
  422. unsigned one_reg_wr;
  423. };
  424. typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
  425. struct radeon_cs_packet *pkt,
  426. unsigned idx, unsigned reg);
  427. typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
  428. struct radeon_cs_packet *pkt);
  429. /*
  430. * AGP
  431. */
  432. int radeon_agp_init(struct radeon_device *rdev);
  433. void radeon_agp_fini(struct radeon_device *rdev);
  434. /*
  435. * Writeback
  436. */
  437. struct radeon_wb {
  438. struct radeon_object *wb_obj;
  439. volatile uint32_t *wb;
  440. uint64_t gpu_addr;
  441. };
  442. /**
  443. * struct radeon_pm - power management datas
  444. * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
  445. * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
  446. * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
  447. * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
  448. * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
  449. * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
  450. * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
  451. * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
  452. * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
  453. * @sclk: GPU clock Mhz (core bandwith depends of this clock)
  454. * @needed_bandwidth: current bandwidth needs
  455. *
  456. * It keeps track of various data needed to take powermanagement decision.
  457. * Bandwith need is used to determine minimun clock of the GPU and memory.
  458. * Equation between gpu/memory clock and available bandwidth is hw dependent
  459. * (type of memory, bus size, efficiency, ...)
  460. */
  461. struct radeon_pm {
  462. fixed20_12 max_bandwidth;
  463. fixed20_12 igp_sideport_mclk;
  464. fixed20_12 igp_system_mclk;
  465. fixed20_12 igp_ht_link_clk;
  466. fixed20_12 igp_ht_link_width;
  467. fixed20_12 k8_bandwidth;
  468. fixed20_12 sideport_bandwidth;
  469. fixed20_12 ht_bandwidth;
  470. fixed20_12 core_bandwidth;
  471. fixed20_12 sclk;
  472. fixed20_12 needed_bandwidth;
  473. };
  474. /*
  475. * Benchmarking
  476. */
  477. void radeon_benchmark(struct radeon_device *rdev);
  478. /*
  479. * Testing
  480. */
  481. void radeon_test_moves(struct radeon_device *rdev);
  482. /*
  483. * Debugfs
  484. */
  485. int radeon_debugfs_add_files(struct radeon_device *rdev,
  486. struct drm_info_list *files,
  487. unsigned nfiles);
  488. int radeon_debugfs_fence_init(struct radeon_device *rdev);
  489. int r100_debugfs_rbbm_init(struct radeon_device *rdev);
  490. int r100_debugfs_cp_init(struct radeon_device *rdev);
  491. /*
  492. * ASIC specific functions.
  493. */
  494. struct radeon_asic {
  495. int (*init)(struct radeon_device *rdev);
  496. void (*errata)(struct radeon_device *rdev);
  497. void (*vram_info)(struct radeon_device *rdev);
  498. int (*gpu_reset)(struct radeon_device *rdev);
  499. int (*mc_init)(struct radeon_device *rdev);
  500. void (*mc_fini)(struct radeon_device *rdev);
  501. int (*wb_init)(struct radeon_device *rdev);
  502. void (*wb_fini)(struct radeon_device *rdev);
  503. int (*gart_enable)(struct radeon_device *rdev);
  504. void (*gart_disable)(struct radeon_device *rdev);
  505. void (*gart_tlb_flush)(struct radeon_device *rdev);
  506. int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
  507. int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
  508. void (*cp_fini)(struct radeon_device *rdev);
  509. void (*cp_disable)(struct radeon_device *rdev);
  510. void (*ring_start)(struct radeon_device *rdev);
  511. int (*irq_set)(struct radeon_device *rdev);
  512. int (*irq_process)(struct radeon_device *rdev);
  513. u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
  514. void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
  515. int (*cs_parse)(struct radeon_cs_parser *p);
  516. int (*copy_blit)(struct radeon_device *rdev,
  517. uint64_t src_offset,
  518. uint64_t dst_offset,
  519. unsigned num_pages,
  520. struct radeon_fence *fence);
  521. int (*copy_dma)(struct radeon_device *rdev,
  522. uint64_t src_offset,
  523. uint64_t dst_offset,
  524. unsigned num_pages,
  525. struct radeon_fence *fence);
  526. int (*copy)(struct radeon_device *rdev,
  527. uint64_t src_offset,
  528. uint64_t dst_offset,
  529. unsigned num_pages,
  530. struct radeon_fence *fence);
  531. void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
  532. void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
  533. void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
  534. void (*set_clock_gating)(struct radeon_device *rdev, int enable);
  535. int (*set_surface_reg)(struct radeon_device *rdev, int reg,
  536. uint32_t tiling_flags, uint32_t pitch,
  537. uint32_t offset, uint32_t obj_size);
  538. int (*clear_surface_reg)(struct radeon_device *rdev, int reg);
  539. void (*bandwidth_update)(struct radeon_device *rdev);
  540. };
  541. union radeon_asic_config {
  542. struct r300_asic r300;
  543. };
  544. /*
  545. * IOCTL.
  546. */
  547. int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
  548. struct drm_file *filp);
  549. int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
  550. struct drm_file *filp);
  551. int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
  552. struct drm_file *file_priv);
  553. int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
  554. struct drm_file *file_priv);
  555. int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  556. struct drm_file *file_priv);
  557. int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
  558. struct drm_file *file_priv);
  559. int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  560. struct drm_file *filp);
  561. int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
  562. struct drm_file *filp);
  563. int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
  564. struct drm_file *filp);
  565. int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  566. struct drm_file *filp);
  567. int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  568. int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
  569. struct drm_file *filp);
  570. int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
  571. struct drm_file *filp);
  572. /*
  573. * Core structure, functions and helpers.
  574. */
  575. typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
  576. typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
  577. struct radeon_device {
  578. struct drm_device *ddev;
  579. struct pci_dev *pdev;
  580. /* ASIC */
  581. union radeon_asic_config config;
  582. enum radeon_family family;
  583. unsigned long flags;
  584. int usec_timeout;
  585. enum radeon_pll_errata pll_errata;
  586. int num_gb_pipes;
  587. int num_z_pipes;
  588. int disp_priority;
  589. /* BIOS */
  590. uint8_t *bios;
  591. bool is_atom_bios;
  592. uint16_t bios_header_start;
  593. struct radeon_object *stollen_vga_memory;
  594. struct fb_info *fbdev_info;
  595. struct radeon_object *fbdev_robj;
  596. struct radeon_framebuffer *fbdev_rfb;
  597. /* Register mmio */
  598. resource_size_t rmmio_base;
  599. resource_size_t rmmio_size;
  600. void *rmmio;
  601. radeon_rreg_t mc_rreg;
  602. radeon_wreg_t mc_wreg;
  603. radeon_rreg_t pll_rreg;
  604. radeon_wreg_t pll_wreg;
  605. uint32_t pcie_reg_mask;
  606. radeon_rreg_t pciep_rreg;
  607. radeon_wreg_t pciep_wreg;
  608. struct radeon_clock clock;
  609. struct radeon_mc mc;
  610. struct radeon_gart gart;
  611. struct radeon_mode_info mode_info;
  612. struct radeon_scratch scratch;
  613. struct radeon_mman mman;
  614. struct radeon_fence_driver fence_drv;
  615. struct radeon_cp cp;
  616. struct radeon_ib_pool ib_pool;
  617. struct radeon_irq irq;
  618. struct radeon_asic *asic;
  619. struct radeon_gem gem;
  620. struct radeon_pm pm;
  621. struct mutex cs_mutex;
  622. struct radeon_wb wb;
  623. bool gpu_lockup;
  624. bool shutdown;
  625. bool suspend;
  626. bool need_dma32;
  627. struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
  628. };
  629. int radeon_device_init(struct radeon_device *rdev,
  630. struct drm_device *ddev,
  631. struct pci_dev *pdev,
  632. uint32_t flags);
  633. void radeon_device_fini(struct radeon_device *rdev);
  634. int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
  635. static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
  636. {
  637. if (reg < 0x10000)
  638. return readl(((void __iomem *)rdev->rmmio) + reg);
  639. else {
  640. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  641. return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  642. }
  643. }
  644. static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  645. {
  646. if (reg < 0x10000)
  647. writel(v, ((void __iomem *)rdev->rmmio) + reg);
  648. else {
  649. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  650. writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  651. }
  652. }
  653. /*
  654. * Registers read & write functions.
  655. */
  656. #define RREG8(reg) readb(((void __iomem *)rdev->rmmio) + (reg))
  657. #define WREG8(reg, v) writeb(v, ((void __iomem *)rdev->rmmio) + (reg))
  658. #define RREG32(reg) r100_mm_rreg(rdev, (reg))
  659. #define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
  660. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  661. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  662. #define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
  663. #define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
  664. #define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
  665. #define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
  666. #define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
  667. #define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
  668. #define WREG32_P(reg, val, mask) \
  669. do { \
  670. uint32_t tmp_ = RREG32(reg); \
  671. tmp_ &= (mask); \
  672. tmp_ |= ((val) & ~(mask)); \
  673. WREG32(reg, tmp_); \
  674. } while (0)
  675. #define WREG32_PLL_P(reg, val, mask) \
  676. do { \
  677. uint32_t tmp_ = RREG32_PLL(reg); \
  678. tmp_ &= (mask); \
  679. tmp_ |= ((val) & ~(mask)); \
  680. WREG32_PLL(reg, tmp_); \
  681. } while (0)
  682. /*
  683. * Indirect registers accessor
  684. */
  685. static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
  686. {
  687. uint32_t r;
  688. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  689. r = RREG32(RADEON_PCIE_DATA);
  690. return r;
  691. }
  692. static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  693. {
  694. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  695. WREG32(RADEON_PCIE_DATA, (v));
  696. }
  697. void r100_pll_errata_after_index(struct radeon_device *rdev);
  698. /*
  699. * ASICs helpers.
  700. */
  701. #define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
  702. (rdev->pdev->device == 0x5969))
  703. #define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
  704. (rdev->family == CHIP_RV200) || \
  705. (rdev->family == CHIP_RS100) || \
  706. (rdev->family == CHIP_RS200) || \
  707. (rdev->family == CHIP_RV250) || \
  708. (rdev->family == CHIP_RV280) || \
  709. (rdev->family == CHIP_RS300))
  710. #define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
  711. (rdev->family == CHIP_RV350) || \
  712. (rdev->family == CHIP_R350) || \
  713. (rdev->family == CHIP_RV380) || \
  714. (rdev->family == CHIP_R420) || \
  715. (rdev->family == CHIP_R423) || \
  716. (rdev->family == CHIP_RV410) || \
  717. (rdev->family == CHIP_RS400) || \
  718. (rdev->family == CHIP_RS480))
  719. #define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
  720. #define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
  721. #define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
  722. /*
  723. * BIOS helpers.
  724. */
  725. #define RBIOS8(i) (rdev->bios[i])
  726. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  727. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  728. int radeon_combios_init(struct radeon_device *rdev);
  729. void radeon_combios_fini(struct radeon_device *rdev);
  730. int radeon_atombios_init(struct radeon_device *rdev);
  731. void radeon_atombios_fini(struct radeon_device *rdev);
  732. /*
  733. * RING helpers.
  734. */
  735. #define CP_PACKET0 0x00000000
  736. #define PACKET0_BASE_INDEX_SHIFT 0
  737. #define PACKET0_BASE_INDEX_MASK (0x1ffff << 0)
  738. #define PACKET0_COUNT_SHIFT 16
  739. #define PACKET0_COUNT_MASK (0x3fff << 16)
  740. #define CP_PACKET1 0x40000000
  741. #define CP_PACKET2 0x80000000
  742. #define PACKET2_PAD_SHIFT 0
  743. #define PACKET2_PAD_MASK (0x3fffffff << 0)
  744. #define CP_PACKET3 0xC0000000
  745. #define PACKET3_IT_OPCODE_SHIFT 8
  746. #define PACKET3_IT_OPCODE_MASK (0xff << 8)
  747. #define PACKET3_COUNT_SHIFT 16
  748. #define PACKET3_COUNT_MASK (0x3fff << 16)
  749. /* PACKET3 op code */
  750. #define PACKET3_NOP 0x10
  751. #define PACKET3_3D_DRAW_VBUF 0x28
  752. #define PACKET3_3D_DRAW_IMMD 0x29
  753. #define PACKET3_3D_DRAW_INDX 0x2A
  754. #define PACKET3_3D_LOAD_VBPNTR 0x2F
  755. #define PACKET3_INDX_BUFFER 0x33
  756. #define PACKET3_3D_DRAW_VBUF_2 0x34
  757. #define PACKET3_3D_DRAW_IMMD_2 0x35
  758. #define PACKET3_3D_DRAW_INDX_2 0x36
  759. #define PACKET3_BITBLT_MULTI 0x9B
  760. #define PACKET0(reg, n) (CP_PACKET0 | \
  761. REG_SET(PACKET0_BASE_INDEX, (reg) >> 2) | \
  762. REG_SET(PACKET0_COUNT, (n)))
  763. #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
  764. #define PACKET3(op, n) (CP_PACKET3 | \
  765. REG_SET(PACKET3_IT_OPCODE, (op)) | \
  766. REG_SET(PACKET3_COUNT, (n)))
  767. #define PACKET_TYPE0 0
  768. #define PACKET_TYPE1 1
  769. #define PACKET_TYPE2 2
  770. #define PACKET_TYPE3 3
  771. #define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3)
  772. #define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF)
  773. #define CP_PACKET0_GET_REG(h) (((h) & 0x1FFF) << 2)
  774. #define CP_PACKET0_GET_ONE_REG_WR(h) (((h) >> 15) & 1)
  775. #define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF)
  776. static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
  777. {
  778. #if DRM_DEBUG_CODE
  779. if (rdev->cp.count_dw <= 0) {
  780. DRM_ERROR("radeon: writting more dword to ring than expected !\n");
  781. }
  782. #endif
  783. rdev->cp.ring[rdev->cp.wptr++] = v;
  784. rdev->cp.wptr &= rdev->cp.ptr_mask;
  785. rdev->cp.count_dw--;
  786. rdev->cp.ring_free_dw--;
  787. }
  788. /*
  789. * ASICs macro.
  790. */
  791. #define radeon_init(rdev) (rdev)->asic->init((rdev))
  792. #define radeon_cs_parse(p) rdev->asic->cs_parse((p))
  793. #define radeon_errata(rdev) (rdev)->asic->errata((rdev))
  794. #define radeon_vram_info(rdev) (rdev)->asic->vram_info((rdev))
  795. #define radeon_gpu_reset(rdev) (rdev)->asic->gpu_reset((rdev))
  796. #define radeon_mc_init(rdev) (rdev)->asic->mc_init((rdev))
  797. #define radeon_mc_fini(rdev) (rdev)->asic->mc_fini((rdev))
  798. #define radeon_wb_init(rdev) (rdev)->asic->wb_init((rdev))
  799. #define radeon_wb_fini(rdev) (rdev)->asic->wb_fini((rdev))
  800. #define radeon_gart_enable(rdev) (rdev)->asic->gart_enable((rdev))
  801. #define radeon_gart_disable(rdev) (rdev)->asic->gart_disable((rdev))
  802. #define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
  803. #define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
  804. #define radeon_cp_init(rdev,rsize) (rdev)->asic->cp_init((rdev), (rsize))
  805. #define radeon_cp_fini(rdev) (rdev)->asic->cp_fini((rdev))
  806. #define radeon_cp_disable(rdev) (rdev)->asic->cp_disable((rdev))
  807. #define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
  808. #define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
  809. #define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
  810. #define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
  811. #define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
  812. #define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
  813. #define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
  814. #define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
  815. #define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
  816. #define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
  817. #define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
  818. #define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
  819. #define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
  820. #define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
  821. #define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
  822. #endif