serverworks.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469
  1. /*
  2. * Copyright (C) 1998-2000 Michel Aubry
  3. * Copyright (C) 1998-2000 Andrzej Krzysztofowicz
  4. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  5. * Copyright (C) 2007 Bartlomiej Zolnierkiewicz
  6. * Portions copyright (c) 2001 Sun Microsystems
  7. *
  8. *
  9. * RCC/ServerWorks IDE driver for Linux
  10. *
  11. * OSB4: `Open South Bridge' IDE Interface (fn 1)
  12. * supports UDMA mode 2 (33 MB/s)
  13. *
  14. * CSB5: `Champion South Bridge' IDE Interface (fn 1)
  15. * all revisions support UDMA mode 4 (66 MB/s)
  16. * revision A2.0 and up support UDMA mode 5 (100 MB/s)
  17. *
  18. * *** The CSB5 does not provide ANY register ***
  19. * *** to detect 80-conductor cable presence. ***
  20. *
  21. * CSB6: `Champion South Bridge' IDE Interface (optional: third channel)
  22. *
  23. * HT1000: AKA BCM5785 - Hypertransport Southbridge for Opteron systems. IDE
  24. * controller same as the CSB6. Single channel ATA100 only.
  25. *
  26. * Documentation:
  27. * Available under NDA only. Errata info very hard to get.
  28. *
  29. */
  30. #include <linux/types.h>
  31. #include <linux/module.h>
  32. #include <linux/kernel.h>
  33. #include <linux/pci.h>
  34. #include <linux/hdreg.h>
  35. #include <linux/ide.h>
  36. #include <linux/init.h>
  37. #include <asm/io.h>
  38. #define DRV_NAME "serverworks"
  39. #define SVWKS_CSB5_REVISION_NEW 0x92 /* min PCI_REVISION_ID for UDMA5 (A2.0) */
  40. #define SVWKS_CSB6_REVISION 0xa0 /* min PCI_REVISION_ID for UDMA4 (A1.0) */
  41. /* Seagate Barracuda ATA IV Family drives in UDMA mode 5
  42. * can overrun their FIFOs when used with the CSB5 */
  43. static const char *svwks_bad_ata100[] = {
  44. "ST320011A",
  45. "ST340016A",
  46. "ST360021A",
  47. "ST380021A",
  48. NULL
  49. };
  50. static struct pci_dev *isa_dev;
  51. static int check_in_drive_lists (ide_drive_t *drive, const char **list)
  52. {
  53. char *m = (char *)&drive->id[ATA_ID_PROD];
  54. while (*list)
  55. if (!strcmp(*list++, m))
  56. return 1;
  57. return 0;
  58. }
  59. static u8 svwks_udma_filter(ide_drive_t *drive)
  60. {
  61. struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
  62. u8 mask = 0;
  63. if (dev->device == PCI_DEVICE_ID_SERVERWORKS_HT1000IDE)
  64. return 0x1f;
  65. if (dev->device == PCI_DEVICE_ID_SERVERWORKS_OSB4IDE) {
  66. u32 reg = 0;
  67. if (isa_dev)
  68. pci_read_config_dword(isa_dev, 0x64, &reg);
  69. /*
  70. * Don't enable UDMA on disk devices for the moment
  71. */
  72. if(drive->media == ide_disk)
  73. return 0;
  74. /* Check the OSB4 DMA33 enable bit */
  75. return ((reg & 0x00004000) == 0x00004000) ? 0x07 : 0;
  76. } else if (dev->revision < SVWKS_CSB5_REVISION_NEW) {
  77. return 0x07;
  78. } else if (dev->revision >= SVWKS_CSB5_REVISION_NEW) {
  79. u8 btr = 0, mode;
  80. pci_read_config_byte(dev, 0x5A, &btr);
  81. mode = btr & 0x3;
  82. /* If someone decides to do UDMA133 on CSB5 the same
  83. issue will bite so be inclusive */
  84. if (mode > 2 && check_in_drive_lists(drive, svwks_bad_ata100))
  85. mode = 2;
  86. switch(mode) {
  87. case 3: mask = 0x3f; break;
  88. case 2: mask = 0x1f; break;
  89. case 1: mask = 0x07; break;
  90. default: mask = 0x00; break;
  91. }
  92. }
  93. if (((dev->device == PCI_DEVICE_ID_SERVERWORKS_CSB6IDE) ||
  94. (dev->device == PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2)) &&
  95. (!(PCI_FUNC(dev->devfn) & 1)))
  96. mask = 0x1f;
  97. return mask;
  98. }
  99. static u8 svwks_csb_check (struct pci_dev *dev)
  100. {
  101. switch (dev->device) {
  102. case PCI_DEVICE_ID_SERVERWORKS_CSB5IDE:
  103. case PCI_DEVICE_ID_SERVERWORKS_CSB6IDE:
  104. case PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2:
  105. case PCI_DEVICE_ID_SERVERWORKS_HT1000IDE:
  106. return 1;
  107. default:
  108. break;
  109. }
  110. return 0;
  111. }
  112. static void svwks_set_pio_mode(ide_drive_t *drive, const u8 pio)
  113. {
  114. static const u8 pio_modes[] = { 0x5d, 0x47, 0x34, 0x22, 0x20 };
  115. static const u8 drive_pci[] = { 0x41, 0x40, 0x43, 0x42 };
  116. struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
  117. pci_write_config_byte(dev, drive_pci[drive->dn], pio_modes[pio]);
  118. if (svwks_csb_check(dev)) {
  119. u16 csb_pio = 0;
  120. pci_read_config_word(dev, 0x4a, &csb_pio);
  121. csb_pio &= ~(0x0f << (4 * drive->dn));
  122. csb_pio |= (pio << (4 * drive->dn));
  123. pci_write_config_word(dev, 0x4a, csb_pio);
  124. }
  125. }
  126. static void svwks_set_dma_mode(ide_drive_t *drive, const u8 speed)
  127. {
  128. static const u8 udma_modes[] = { 0x00, 0x01, 0x02, 0x03, 0x04, 0x05 };
  129. static const u8 dma_modes[] = { 0x77, 0x21, 0x20 };
  130. static const u8 drive_pci2[] = { 0x45, 0x44, 0x47, 0x46 };
  131. ide_hwif_t *hwif = HWIF(drive);
  132. struct pci_dev *dev = to_pci_dev(hwif->dev);
  133. u8 unit = (drive->select.b.unit & 0x01);
  134. u8 ultra_enable = 0, ultra_timing = 0, dma_timing = 0;
  135. pci_read_config_byte(dev, (0x56|hwif->channel), &ultra_timing);
  136. pci_read_config_byte(dev, 0x54, &ultra_enable);
  137. ultra_timing &= ~(0x0F << (4*unit));
  138. ultra_enable &= ~(0x01 << drive->dn);
  139. if (speed >= XFER_UDMA_0) {
  140. dma_timing |= dma_modes[2];
  141. ultra_timing |= (udma_modes[speed - XFER_UDMA_0] << (4 * unit));
  142. ultra_enable |= (0x01 << drive->dn);
  143. } else if (speed >= XFER_MW_DMA_0)
  144. dma_timing |= dma_modes[speed - XFER_MW_DMA_0];
  145. pci_write_config_byte(dev, drive_pci2[drive->dn], dma_timing);
  146. pci_write_config_byte(dev, (0x56|hwif->channel), ultra_timing);
  147. pci_write_config_byte(dev, 0x54, ultra_enable);
  148. }
  149. static unsigned int __devinit init_chipset_svwks(struct pci_dev *dev)
  150. {
  151. unsigned int reg;
  152. u8 btr;
  153. /* force Master Latency Timer value to 64 PCICLKs */
  154. pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x40);
  155. /* OSB4 : South Bridge and IDE */
  156. if (dev->device == PCI_DEVICE_ID_SERVERWORKS_OSB4IDE) {
  157. isa_dev = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  158. PCI_DEVICE_ID_SERVERWORKS_OSB4, NULL);
  159. if (isa_dev) {
  160. pci_read_config_dword(isa_dev, 0x64, &reg);
  161. reg &= ~0x00002000; /* disable 600ns interrupt mask */
  162. if(!(reg & 0x00004000))
  163. printk(KERN_DEBUG DRV_NAME " %s: UDMA not BIOS "
  164. "enabled.\n", pci_name(dev));
  165. reg |= 0x00004000; /* enable UDMA/33 support */
  166. pci_write_config_dword(isa_dev, 0x64, reg);
  167. }
  168. }
  169. /* setup CSB5/CSB6 : South Bridge and IDE option RAID */
  170. else if ((dev->device == PCI_DEVICE_ID_SERVERWORKS_CSB5IDE) ||
  171. (dev->device == PCI_DEVICE_ID_SERVERWORKS_CSB6IDE) ||
  172. (dev->device == PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2)) {
  173. /* Third Channel Test */
  174. if (!(PCI_FUNC(dev->devfn) & 1)) {
  175. struct pci_dev * findev = NULL;
  176. u32 reg4c = 0;
  177. findev = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  178. PCI_DEVICE_ID_SERVERWORKS_CSB5, NULL);
  179. if (findev) {
  180. pci_read_config_dword(findev, 0x4C, &reg4c);
  181. reg4c &= ~0x000007FF;
  182. reg4c |= 0x00000040;
  183. reg4c |= 0x00000020;
  184. pci_write_config_dword(findev, 0x4C, reg4c);
  185. pci_dev_put(findev);
  186. }
  187. outb_p(0x06, 0x0c00);
  188. dev->irq = inb_p(0x0c01);
  189. } else {
  190. struct pci_dev * findev = NULL;
  191. u8 reg41 = 0;
  192. findev = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  193. PCI_DEVICE_ID_SERVERWORKS_CSB6, NULL);
  194. if (findev) {
  195. pci_read_config_byte(findev, 0x41, &reg41);
  196. reg41 &= ~0x40;
  197. pci_write_config_byte(findev, 0x41, reg41);
  198. pci_dev_put(findev);
  199. }
  200. /*
  201. * This is a device pin issue on CSB6.
  202. * Since there will be a future raid mode,
  203. * early versions of the chipset require the
  204. * interrupt pin to be set, and it is a compatibility
  205. * mode issue.
  206. */
  207. if ((dev->class >> 8) == PCI_CLASS_STORAGE_IDE)
  208. dev->irq = 0;
  209. }
  210. // pci_read_config_dword(dev, 0x40, &pioreg)
  211. // pci_write_config_dword(dev, 0x40, 0x99999999);
  212. // pci_read_config_dword(dev, 0x44, &dmareg);
  213. // pci_write_config_dword(dev, 0x44, 0xFFFFFFFF);
  214. /* setup the UDMA Control register
  215. *
  216. * 1. clear bit 6 to enable DMA
  217. * 2. enable DMA modes with bits 0-1
  218. * 00 : legacy
  219. * 01 : udma2
  220. * 10 : udma2/udma4
  221. * 11 : udma2/udma4/udma5
  222. */
  223. pci_read_config_byte(dev, 0x5A, &btr);
  224. btr &= ~0x40;
  225. if (!(PCI_FUNC(dev->devfn) & 1))
  226. btr |= 0x2;
  227. else
  228. btr |= (dev->revision >= SVWKS_CSB5_REVISION_NEW) ? 0x3 : 0x2;
  229. pci_write_config_byte(dev, 0x5A, btr);
  230. }
  231. /* Setup HT1000 SouthBridge Controller - Single Channel Only */
  232. else if (dev->device == PCI_DEVICE_ID_SERVERWORKS_HT1000IDE) {
  233. pci_read_config_byte(dev, 0x5A, &btr);
  234. btr &= ~0x40;
  235. btr |= 0x3;
  236. pci_write_config_byte(dev, 0x5A, btr);
  237. }
  238. return dev->irq;
  239. }
  240. static u8 ata66_svwks_svwks(ide_hwif_t *hwif)
  241. {
  242. return ATA_CBL_PATA80;
  243. }
  244. /* On Dell PowerEdge servers with a CSB5/CSB6, the top two bits
  245. * of the subsystem device ID indicate presence of an 80-pin cable.
  246. * Bit 15 clear = secondary IDE channel does not have 80-pin cable.
  247. * Bit 15 set = secondary IDE channel has 80-pin cable.
  248. * Bit 14 clear = primary IDE channel does not have 80-pin cable.
  249. * Bit 14 set = primary IDE channel has 80-pin cable.
  250. */
  251. static u8 ata66_svwks_dell(ide_hwif_t *hwif)
  252. {
  253. struct pci_dev *dev = to_pci_dev(hwif->dev);
  254. if (dev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  255. dev->vendor == PCI_VENDOR_ID_SERVERWORKS &&
  256. (dev->device == PCI_DEVICE_ID_SERVERWORKS_CSB5IDE ||
  257. dev->device == PCI_DEVICE_ID_SERVERWORKS_CSB6IDE))
  258. return ((1 << (hwif->channel + 14)) &
  259. dev->subsystem_device) ? ATA_CBL_PATA80 : ATA_CBL_PATA40;
  260. return ATA_CBL_PATA40;
  261. }
  262. /* Sun Cobalt Alpine hardware avoids the 80-pin cable
  263. * detect issue by attaching the drives directly to the board.
  264. * This check follows the Dell precedent (how scary is that?!)
  265. *
  266. * WARNING: this only works on Alpine hardware!
  267. */
  268. static u8 ata66_svwks_cobalt(ide_hwif_t *hwif)
  269. {
  270. struct pci_dev *dev = to_pci_dev(hwif->dev);
  271. if (dev->subsystem_vendor == PCI_VENDOR_ID_SUN &&
  272. dev->vendor == PCI_VENDOR_ID_SERVERWORKS &&
  273. dev->device == PCI_DEVICE_ID_SERVERWORKS_CSB5IDE)
  274. return ((1 << (hwif->channel + 14)) &
  275. dev->subsystem_device) ? ATA_CBL_PATA80 : ATA_CBL_PATA40;
  276. return ATA_CBL_PATA40;
  277. }
  278. static u8 svwks_cable_detect(ide_hwif_t *hwif)
  279. {
  280. struct pci_dev *dev = to_pci_dev(hwif->dev);
  281. /* Server Works */
  282. if (dev->subsystem_vendor == PCI_VENDOR_ID_SERVERWORKS)
  283. return ata66_svwks_svwks (hwif);
  284. /* Dell PowerEdge */
  285. if (dev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  286. return ata66_svwks_dell (hwif);
  287. /* Cobalt Alpine */
  288. if (dev->subsystem_vendor == PCI_VENDOR_ID_SUN)
  289. return ata66_svwks_cobalt (hwif);
  290. /* Per Specified Design by OEM, and ASIC Architect */
  291. if ((dev->device == PCI_DEVICE_ID_SERVERWORKS_CSB6IDE) ||
  292. (dev->device == PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2))
  293. return ATA_CBL_PATA80;
  294. return ATA_CBL_PATA40;
  295. }
  296. static const struct ide_port_ops osb4_port_ops = {
  297. .set_pio_mode = svwks_set_pio_mode,
  298. .set_dma_mode = svwks_set_dma_mode,
  299. .udma_filter = svwks_udma_filter,
  300. };
  301. static const struct ide_port_ops svwks_port_ops = {
  302. .set_pio_mode = svwks_set_pio_mode,
  303. .set_dma_mode = svwks_set_dma_mode,
  304. .udma_filter = svwks_udma_filter,
  305. .cable_detect = svwks_cable_detect,
  306. };
  307. #define IDE_HFLAGS_SVWKS IDE_HFLAG_LEGACY_IRQS
  308. static const struct ide_port_info serverworks_chipsets[] __devinitdata = {
  309. { /* 0: OSB4 */
  310. .name = DRV_NAME,
  311. .init_chipset = init_chipset_svwks,
  312. .port_ops = &osb4_port_ops,
  313. .host_flags = IDE_HFLAGS_SVWKS,
  314. .pio_mask = ATA_PIO4,
  315. .mwdma_mask = ATA_MWDMA2,
  316. .udma_mask = 0x00, /* UDMA is problematic on OSB4 */
  317. },
  318. { /* 1: CSB5 */
  319. .name = DRV_NAME,
  320. .init_chipset = init_chipset_svwks,
  321. .port_ops = &svwks_port_ops,
  322. .host_flags = IDE_HFLAGS_SVWKS,
  323. .pio_mask = ATA_PIO4,
  324. .mwdma_mask = ATA_MWDMA2,
  325. .udma_mask = ATA_UDMA5,
  326. },
  327. { /* 2: CSB6 */
  328. .name = DRV_NAME,
  329. .init_chipset = init_chipset_svwks,
  330. .port_ops = &svwks_port_ops,
  331. .host_flags = IDE_HFLAGS_SVWKS,
  332. .pio_mask = ATA_PIO4,
  333. .mwdma_mask = ATA_MWDMA2,
  334. .udma_mask = ATA_UDMA5,
  335. },
  336. { /* 3: CSB6-2 */
  337. .name = DRV_NAME,
  338. .init_chipset = init_chipset_svwks,
  339. .port_ops = &svwks_port_ops,
  340. .host_flags = IDE_HFLAGS_SVWKS | IDE_HFLAG_SINGLE,
  341. .pio_mask = ATA_PIO4,
  342. .mwdma_mask = ATA_MWDMA2,
  343. .udma_mask = ATA_UDMA5,
  344. },
  345. { /* 4: HT1000 */
  346. .name = DRV_NAME,
  347. .init_chipset = init_chipset_svwks,
  348. .port_ops = &svwks_port_ops,
  349. .host_flags = IDE_HFLAGS_SVWKS | IDE_HFLAG_SINGLE,
  350. .pio_mask = ATA_PIO4,
  351. .mwdma_mask = ATA_MWDMA2,
  352. .udma_mask = ATA_UDMA5,
  353. }
  354. };
  355. /**
  356. * svwks_init_one - called when a OSB/CSB is found
  357. * @dev: the svwks device
  358. * @id: the matching pci id
  359. *
  360. * Called when the PCI registration layer (or the IDE initialization)
  361. * finds a device matching our IDE device tables.
  362. */
  363. static int __devinit svwks_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  364. {
  365. struct ide_port_info d;
  366. u8 idx = id->driver_data;
  367. d = serverworks_chipsets[idx];
  368. if (idx == 1)
  369. d.host_flags |= IDE_HFLAG_CLEAR_SIMPLEX;
  370. else if (idx == 2 || idx == 3) {
  371. if ((PCI_FUNC(dev->devfn) & 1) == 0) {
  372. if (pci_resource_start(dev, 0) != 0x01f1)
  373. d.host_flags |= IDE_HFLAG_NON_BOOTABLE;
  374. d.host_flags |= IDE_HFLAG_SINGLE;
  375. } else
  376. d.host_flags &= ~IDE_HFLAG_SINGLE;
  377. }
  378. return ide_pci_init_one(dev, &d, NULL);
  379. }
  380. static const struct pci_device_id svwks_pci_tbl[] = {
  381. { PCI_VDEVICE(SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_OSB4IDE), 0 },
  382. { PCI_VDEVICE(SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE), 1 },
  383. { PCI_VDEVICE(SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB6IDE), 2 },
  384. { PCI_VDEVICE(SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2), 3 },
  385. { PCI_VDEVICE(SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000IDE), 4 },
  386. { 0, },
  387. };
  388. MODULE_DEVICE_TABLE(pci, svwks_pci_tbl);
  389. static struct pci_driver driver = {
  390. .name = "Serverworks_IDE",
  391. .id_table = svwks_pci_tbl,
  392. .probe = svwks_init_one,
  393. .remove = ide_pci_remove,
  394. };
  395. static int __init svwks_ide_init(void)
  396. {
  397. return ide_pci_register_driver(&driver);
  398. }
  399. static void __exit svwks_ide_exit(void)
  400. {
  401. pci_unregister_driver(&driver);
  402. }
  403. module_init(svwks_ide_init);
  404. module_exit(svwks_ide_exit);
  405. MODULE_AUTHOR("Michael Aubry. Andrzej Krzysztofowicz, Andre Hedrick");
  406. MODULE_DESCRIPTION("PCI driver module for Serverworks OSB4/CSB5/CSB6 IDE");
  407. MODULE_LICENSE("GPL");