i2c-bfin-twi.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672
  1. /*
  2. * drivers/i2c/busses/i2c-bfin-twi.c
  3. *
  4. * Description: Driver for Blackfin Two Wire Interface
  5. *
  6. * Author: sonicz <sonic.zhang@analog.com>
  7. *
  8. * Copyright (c) 2005-2007 Analog Devices, Inc.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  23. */
  24. #include <linux/module.h>
  25. #include <linux/kernel.h>
  26. #include <linux/init.h>
  27. #include <linux/i2c.h>
  28. #include <linux/mm.h>
  29. #include <linux/timer.h>
  30. #include <linux/spinlock.h>
  31. #include <linux/completion.h>
  32. #include <linux/interrupt.h>
  33. #include <linux/platform_device.h>
  34. #include <asm/blackfin.h>
  35. #include <asm/irq.h>
  36. #define POLL_TIMEOUT (2 * HZ)
  37. /* SMBus mode*/
  38. #define TWI_I2C_MODE_STANDARD 1
  39. #define TWI_I2C_MODE_STANDARDSUB 2
  40. #define TWI_I2C_MODE_COMBINED 3
  41. #define TWI_I2C_MODE_REPEAT 4
  42. struct bfin_twi_iface {
  43. int irq;
  44. spinlock_t lock;
  45. char read_write;
  46. u8 command;
  47. u8 *transPtr;
  48. int readNum;
  49. int writeNum;
  50. int cur_mode;
  51. int manual_stop;
  52. int result;
  53. int timeout_count;
  54. struct timer_list timeout_timer;
  55. struct i2c_adapter adap;
  56. struct completion complete;
  57. struct i2c_msg *pmsg;
  58. int msg_num;
  59. int cur_msg;
  60. };
  61. static struct bfin_twi_iface twi_iface;
  62. static void bfin_twi_handle_interrupt(struct bfin_twi_iface *iface)
  63. {
  64. unsigned short twi_int_status = bfin_read_TWI_INT_STAT();
  65. unsigned short mast_stat = bfin_read_TWI_MASTER_STAT();
  66. if (twi_int_status & XMTSERV) {
  67. /* Transmit next data */
  68. if (iface->writeNum > 0) {
  69. bfin_write_TWI_XMT_DATA8(*(iface->transPtr++));
  70. iface->writeNum--;
  71. }
  72. /* start receive immediately after complete sending in
  73. * combine mode.
  74. */
  75. else if (iface->cur_mode == TWI_I2C_MODE_COMBINED)
  76. bfin_write_TWI_MASTER_CTL(bfin_read_TWI_MASTER_CTL()
  77. | MDIR | RSTART);
  78. else if (iface->manual_stop)
  79. bfin_write_TWI_MASTER_CTL(bfin_read_TWI_MASTER_CTL()
  80. | STOP);
  81. else if (iface->cur_mode == TWI_I2C_MODE_REPEAT &&
  82. iface->cur_msg+1 < iface->msg_num)
  83. bfin_write_TWI_MASTER_CTL(bfin_read_TWI_MASTER_CTL()
  84. | RSTART);
  85. SSYNC();
  86. /* Clear status */
  87. bfin_write_TWI_INT_STAT(XMTSERV);
  88. SSYNC();
  89. }
  90. if (twi_int_status & RCVSERV) {
  91. if (iface->readNum > 0) {
  92. /* Receive next data */
  93. *(iface->transPtr) = bfin_read_TWI_RCV_DATA8();
  94. if (iface->cur_mode == TWI_I2C_MODE_COMBINED) {
  95. /* Change combine mode into sub mode after
  96. * read first data.
  97. */
  98. iface->cur_mode = TWI_I2C_MODE_STANDARDSUB;
  99. /* Get read number from first byte in block
  100. * combine mode.
  101. */
  102. if (iface->readNum == 1 && iface->manual_stop)
  103. iface->readNum = *iface->transPtr + 1;
  104. }
  105. iface->transPtr++;
  106. iface->readNum--;
  107. } else if (iface->manual_stop) {
  108. bfin_write_TWI_MASTER_CTL(bfin_read_TWI_MASTER_CTL()
  109. | STOP);
  110. SSYNC();
  111. } else if (iface->cur_mode == TWI_I2C_MODE_REPEAT &&
  112. iface->cur_msg+1 < iface->msg_num) {
  113. bfin_write_TWI_MASTER_CTL(bfin_read_TWI_MASTER_CTL()
  114. | RSTART);
  115. SSYNC();
  116. }
  117. /* Clear interrupt source */
  118. bfin_write_TWI_INT_STAT(RCVSERV);
  119. SSYNC();
  120. }
  121. if (twi_int_status & MERR) {
  122. bfin_write_TWI_INT_STAT(MERR);
  123. bfin_write_TWI_INT_MASK(0);
  124. bfin_write_TWI_MASTER_STAT(0x3e);
  125. bfin_write_TWI_MASTER_CTL(0);
  126. SSYNC();
  127. iface->result = -EIO;
  128. /* if both err and complete int stats are set, return proper
  129. * results.
  130. */
  131. if (twi_int_status & MCOMP) {
  132. bfin_write_TWI_INT_STAT(MCOMP);
  133. bfin_write_TWI_INT_MASK(0);
  134. bfin_write_TWI_MASTER_CTL(0);
  135. SSYNC();
  136. /* If it is a quick transfer, only address bug no data,
  137. * not an err, return 1.
  138. */
  139. if (iface->writeNum == 0 && (mast_stat & BUFRDERR))
  140. iface->result = 1;
  141. /* If address not acknowledged return -1,
  142. * else return 0.
  143. */
  144. else if (!(mast_stat & ANAK))
  145. iface->result = 0;
  146. }
  147. complete(&iface->complete);
  148. return;
  149. }
  150. if (twi_int_status & MCOMP) {
  151. bfin_write_TWI_INT_STAT(MCOMP);
  152. SSYNC();
  153. if (iface->cur_mode == TWI_I2C_MODE_COMBINED) {
  154. if (iface->readNum == 0) {
  155. /* set the read number to 1 and ask for manual
  156. * stop in block combine mode
  157. */
  158. iface->readNum = 1;
  159. iface->manual_stop = 1;
  160. bfin_write_TWI_MASTER_CTL(
  161. bfin_read_TWI_MASTER_CTL()
  162. | (0xff << 6));
  163. } else {
  164. /* set the readd number in other
  165. * combine mode.
  166. */
  167. bfin_write_TWI_MASTER_CTL(
  168. (bfin_read_TWI_MASTER_CTL() &
  169. (~(0xff << 6))) |
  170. ( iface->readNum << 6));
  171. }
  172. /* remove restart bit and enable master receive */
  173. bfin_write_TWI_MASTER_CTL(bfin_read_TWI_MASTER_CTL() &
  174. ~RSTART);
  175. bfin_write_TWI_MASTER_CTL(bfin_read_TWI_MASTER_CTL() |
  176. MEN | MDIR);
  177. SSYNC();
  178. } else if (iface->cur_mode == TWI_I2C_MODE_REPEAT &&
  179. iface->cur_msg+1 < iface->msg_num) {
  180. iface->cur_msg++;
  181. iface->transPtr = iface->pmsg[iface->cur_msg].buf;
  182. iface->writeNum = iface->readNum =
  183. iface->pmsg[iface->cur_msg].len;
  184. /* Set Transmit device address */
  185. bfin_write_TWI_MASTER_ADDR(
  186. iface->pmsg[iface->cur_msg].addr);
  187. if (iface->pmsg[iface->cur_msg].flags & I2C_M_RD)
  188. iface->read_write = I2C_SMBUS_READ;
  189. else {
  190. iface->read_write = I2C_SMBUS_WRITE;
  191. /* Transmit first data */
  192. if (iface->writeNum > 0) {
  193. bfin_write_TWI_XMT_DATA8(
  194. *(iface->transPtr++));
  195. iface->writeNum--;
  196. SSYNC();
  197. }
  198. }
  199. if (iface->pmsg[iface->cur_msg].len <= 255)
  200. bfin_write_TWI_MASTER_CTL(
  201. iface->pmsg[iface->cur_msg].len << 6);
  202. else {
  203. bfin_write_TWI_MASTER_CTL(0xff << 6);
  204. iface->manual_stop = 1;
  205. }
  206. /* remove restart bit and enable master receive */
  207. bfin_write_TWI_MASTER_CTL(bfin_read_TWI_MASTER_CTL() &
  208. ~RSTART);
  209. bfin_write_TWI_MASTER_CTL(bfin_read_TWI_MASTER_CTL() |
  210. MEN | ((iface->read_write == I2C_SMBUS_READ) ?
  211. MDIR : 0));
  212. SSYNC();
  213. } else {
  214. iface->result = 1;
  215. bfin_write_TWI_INT_MASK(0);
  216. bfin_write_TWI_MASTER_CTL(0);
  217. SSYNC();
  218. complete(&iface->complete);
  219. }
  220. }
  221. }
  222. /* Interrupt handler */
  223. static irqreturn_t bfin_twi_interrupt_entry(int irq, void *dev_id)
  224. {
  225. struct bfin_twi_iface *iface = dev_id;
  226. unsigned long flags;
  227. spin_lock_irqsave(&iface->lock, flags);
  228. del_timer(&iface->timeout_timer);
  229. bfin_twi_handle_interrupt(iface);
  230. spin_unlock_irqrestore(&iface->lock, flags);
  231. return IRQ_HANDLED;
  232. }
  233. static void bfin_twi_timeout(unsigned long data)
  234. {
  235. struct bfin_twi_iface *iface = (struct bfin_twi_iface *)data;
  236. unsigned long flags;
  237. spin_lock_irqsave(&iface->lock, flags);
  238. bfin_twi_handle_interrupt(iface);
  239. if (iface->result == 0) {
  240. iface->timeout_count--;
  241. if (iface->timeout_count > 0) {
  242. iface->timeout_timer.expires = jiffies + POLL_TIMEOUT;
  243. add_timer(&iface->timeout_timer);
  244. } else {
  245. iface->result = -1;
  246. complete(&iface->complete);
  247. }
  248. }
  249. spin_unlock_irqrestore(&iface->lock, flags);
  250. }
  251. /*
  252. * Generic i2c master transfer entrypoint
  253. */
  254. static int bfin_twi_master_xfer(struct i2c_adapter *adap,
  255. struct i2c_msg *msgs, int num)
  256. {
  257. struct bfin_twi_iface *iface = adap->algo_data;
  258. struct i2c_msg *pmsg;
  259. int rc = 0;
  260. if (!(bfin_read_TWI_CONTROL() & TWI_ENA))
  261. return -ENXIO;
  262. while (bfin_read_TWI_MASTER_STAT() & BUSBUSY) {
  263. yield();
  264. }
  265. iface->pmsg = msgs;
  266. iface->msg_num = num;
  267. iface->cur_msg = 0;
  268. pmsg = &msgs[0];
  269. if (pmsg->flags & I2C_M_TEN) {
  270. dev_err(&adap->dev, "10 bits addr not supported!\n");
  271. return -EINVAL;
  272. }
  273. iface->cur_mode = TWI_I2C_MODE_REPEAT;
  274. iface->manual_stop = 0;
  275. iface->transPtr = pmsg->buf;
  276. iface->writeNum = iface->readNum = pmsg->len;
  277. iface->result = 0;
  278. iface->timeout_count = 10;
  279. /* Set Transmit device address */
  280. bfin_write_TWI_MASTER_ADDR(pmsg->addr);
  281. /* FIFO Initiation. Data in FIFO should be
  282. * discarded before start a new operation.
  283. */
  284. bfin_write_TWI_FIFO_CTL(0x3);
  285. SSYNC();
  286. bfin_write_TWI_FIFO_CTL(0);
  287. SSYNC();
  288. if (pmsg->flags & I2C_M_RD)
  289. iface->read_write = I2C_SMBUS_READ;
  290. else {
  291. iface->read_write = I2C_SMBUS_WRITE;
  292. /* Transmit first data */
  293. if (iface->writeNum > 0) {
  294. bfin_write_TWI_XMT_DATA8(*(iface->transPtr++));
  295. iface->writeNum--;
  296. SSYNC();
  297. }
  298. }
  299. /* clear int stat */
  300. bfin_write_TWI_INT_STAT(MERR | MCOMP | XMTSERV | RCVSERV);
  301. /* Interrupt mask . Enable XMT, RCV interrupt */
  302. bfin_write_TWI_INT_MASK(MCOMP | MERR | RCVSERV | XMTSERV);
  303. SSYNC();
  304. if (pmsg->len <= 255)
  305. bfin_write_TWI_MASTER_CTL(pmsg->len << 6);
  306. else {
  307. bfin_write_TWI_MASTER_CTL(0xff << 6);
  308. iface->manual_stop = 1;
  309. }
  310. iface->timeout_timer.expires = jiffies + POLL_TIMEOUT;
  311. add_timer(&iface->timeout_timer);
  312. /* Master enable */
  313. bfin_write_TWI_MASTER_CTL(bfin_read_TWI_MASTER_CTL() | MEN |
  314. ((iface->read_write == I2C_SMBUS_READ) ? MDIR : 0) |
  315. ((CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ > 100) ? FAST : 0));
  316. SSYNC();
  317. wait_for_completion(&iface->complete);
  318. rc = iface->result;
  319. if (rc == 1)
  320. return num;
  321. else
  322. return rc;
  323. }
  324. /*
  325. * SMBus type transfer entrypoint
  326. */
  327. int bfin_twi_smbus_xfer(struct i2c_adapter *adap, u16 addr,
  328. unsigned short flags, char read_write,
  329. u8 command, int size, union i2c_smbus_data *data)
  330. {
  331. struct bfin_twi_iface *iface = adap->algo_data;
  332. int rc = 0;
  333. if (!(bfin_read_TWI_CONTROL() & TWI_ENA))
  334. return -ENXIO;
  335. while (bfin_read_TWI_MASTER_STAT() & BUSBUSY) {
  336. yield();
  337. }
  338. iface->writeNum = 0;
  339. iface->readNum = 0;
  340. /* Prepare datas & select mode */
  341. switch (size) {
  342. case I2C_SMBUS_QUICK:
  343. iface->transPtr = NULL;
  344. iface->cur_mode = TWI_I2C_MODE_STANDARD;
  345. break;
  346. case I2C_SMBUS_BYTE:
  347. if (data == NULL)
  348. iface->transPtr = NULL;
  349. else {
  350. if (read_write == I2C_SMBUS_READ)
  351. iface->readNum = 1;
  352. else
  353. iface->writeNum = 1;
  354. iface->transPtr = &data->byte;
  355. }
  356. iface->cur_mode = TWI_I2C_MODE_STANDARD;
  357. break;
  358. case I2C_SMBUS_BYTE_DATA:
  359. if (read_write == I2C_SMBUS_READ) {
  360. iface->readNum = 1;
  361. iface->cur_mode = TWI_I2C_MODE_COMBINED;
  362. } else {
  363. iface->writeNum = 1;
  364. iface->cur_mode = TWI_I2C_MODE_STANDARDSUB;
  365. }
  366. iface->transPtr = &data->byte;
  367. break;
  368. case I2C_SMBUS_WORD_DATA:
  369. if (read_write == I2C_SMBUS_READ) {
  370. iface->readNum = 2;
  371. iface->cur_mode = TWI_I2C_MODE_COMBINED;
  372. } else {
  373. iface->writeNum = 2;
  374. iface->cur_mode = TWI_I2C_MODE_STANDARDSUB;
  375. }
  376. iface->transPtr = (u8 *)&data->word;
  377. break;
  378. case I2C_SMBUS_PROC_CALL:
  379. iface->writeNum = 2;
  380. iface->readNum = 2;
  381. iface->cur_mode = TWI_I2C_MODE_COMBINED;
  382. iface->transPtr = (u8 *)&data->word;
  383. break;
  384. case I2C_SMBUS_BLOCK_DATA:
  385. if (read_write == I2C_SMBUS_READ) {
  386. iface->readNum = 0;
  387. iface->cur_mode = TWI_I2C_MODE_COMBINED;
  388. } else {
  389. iface->writeNum = data->block[0] + 1;
  390. iface->cur_mode = TWI_I2C_MODE_STANDARDSUB;
  391. }
  392. iface->transPtr = data->block;
  393. break;
  394. default:
  395. return -1;
  396. }
  397. iface->result = 0;
  398. iface->manual_stop = 0;
  399. iface->read_write = read_write;
  400. iface->command = command;
  401. iface->timeout_count = 10;
  402. /* FIFO Initiation. Data in FIFO should be discarded before
  403. * start a new operation.
  404. */
  405. bfin_write_TWI_FIFO_CTL(0x3);
  406. SSYNC();
  407. bfin_write_TWI_FIFO_CTL(0);
  408. /* clear int stat */
  409. bfin_write_TWI_INT_STAT(MERR|MCOMP|XMTSERV|RCVSERV);
  410. /* Set Transmit device address */
  411. bfin_write_TWI_MASTER_ADDR(addr);
  412. SSYNC();
  413. iface->timeout_timer.expires = jiffies + POLL_TIMEOUT;
  414. add_timer(&iface->timeout_timer);
  415. switch (iface->cur_mode) {
  416. case TWI_I2C_MODE_STANDARDSUB:
  417. bfin_write_TWI_XMT_DATA8(iface->command);
  418. bfin_write_TWI_INT_MASK(MCOMP | MERR |
  419. ((iface->read_write == I2C_SMBUS_READ) ?
  420. RCVSERV : XMTSERV));
  421. SSYNC();
  422. if (iface->writeNum + 1 <= 255)
  423. bfin_write_TWI_MASTER_CTL((iface->writeNum + 1) << 6);
  424. else {
  425. bfin_write_TWI_MASTER_CTL(0xff << 6);
  426. iface->manual_stop = 1;
  427. }
  428. /* Master enable */
  429. bfin_write_TWI_MASTER_CTL(bfin_read_TWI_MASTER_CTL() | MEN |
  430. ((CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ>100) ? FAST : 0));
  431. break;
  432. case TWI_I2C_MODE_COMBINED:
  433. bfin_write_TWI_XMT_DATA8(iface->command);
  434. bfin_write_TWI_INT_MASK(MCOMP | MERR | RCVSERV | XMTSERV);
  435. SSYNC();
  436. if (iface->writeNum > 0)
  437. bfin_write_TWI_MASTER_CTL((iface->writeNum + 1) << 6);
  438. else
  439. bfin_write_TWI_MASTER_CTL(0x1 << 6);
  440. /* Master enable */
  441. bfin_write_TWI_MASTER_CTL(bfin_read_TWI_MASTER_CTL() | MEN |
  442. ((CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ>100) ? FAST : 0));
  443. break;
  444. default:
  445. bfin_write_TWI_MASTER_CTL(0);
  446. if (size != I2C_SMBUS_QUICK) {
  447. /* Don't access xmit data register when this is a
  448. * read operation.
  449. */
  450. if (iface->read_write != I2C_SMBUS_READ) {
  451. if (iface->writeNum > 0) {
  452. bfin_write_TWI_XMT_DATA8(*(iface->transPtr++));
  453. if (iface->writeNum <= 255)
  454. bfin_write_TWI_MASTER_CTL(iface->writeNum << 6);
  455. else {
  456. bfin_write_TWI_MASTER_CTL(0xff << 6);
  457. iface->manual_stop = 1;
  458. }
  459. iface->writeNum--;
  460. } else {
  461. bfin_write_TWI_XMT_DATA8(iface->command);
  462. bfin_write_TWI_MASTER_CTL(1 << 6);
  463. }
  464. } else {
  465. if (iface->readNum > 0 && iface->readNum <= 255)
  466. bfin_write_TWI_MASTER_CTL(iface->readNum << 6);
  467. else if (iface->readNum > 255) {
  468. bfin_write_TWI_MASTER_CTL(0xff << 6);
  469. iface->manual_stop = 1;
  470. } else {
  471. del_timer(&iface->timeout_timer);
  472. break;
  473. }
  474. }
  475. }
  476. bfin_write_TWI_INT_MASK(MCOMP | MERR |
  477. ((iface->read_write == I2C_SMBUS_READ) ?
  478. RCVSERV : XMTSERV));
  479. SSYNC();
  480. /* Master enable */
  481. bfin_write_TWI_MASTER_CTL(bfin_read_TWI_MASTER_CTL() | MEN |
  482. ((iface->read_write == I2C_SMBUS_READ) ? MDIR : 0) |
  483. ((CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ > 100) ? FAST : 0));
  484. break;
  485. }
  486. SSYNC();
  487. wait_for_completion(&iface->complete);
  488. rc = (iface->result >= 0) ? 0 : -1;
  489. return rc;
  490. }
  491. /*
  492. * Return what the adapter supports
  493. */
  494. static u32 bfin_twi_functionality(struct i2c_adapter *adap)
  495. {
  496. return I2C_FUNC_SMBUS_QUICK | I2C_FUNC_SMBUS_BYTE |
  497. I2C_FUNC_SMBUS_BYTE_DATA | I2C_FUNC_SMBUS_WORD_DATA |
  498. I2C_FUNC_SMBUS_BLOCK_DATA | I2C_FUNC_SMBUS_PROC_CALL |
  499. I2C_FUNC_I2C;
  500. }
  501. static struct i2c_algorithm bfin_twi_algorithm = {
  502. .master_xfer = bfin_twi_master_xfer,
  503. .smbus_xfer = bfin_twi_smbus_xfer,
  504. .functionality = bfin_twi_functionality,
  505. };
  506. static int i2c_bfin_twi_suspend(struct platform_device *dev, pm_message_t state)
  507. {
  508. /* struct bfin_twi_iface *iface = platform_get_drvdata(dev);*/
  509. /* Disable TWI */
  510. bfin_write_TWI_CONTROL(bfin_read_TWI_CONTROL() & ~TWI_ENA);
  511. SSYNC();
  512. return 0;
  513. }
  514. static int i2c_bfin_twi_resume(struct platform_device *dev)
  515. {
  516. /* struct bfin_twi_iface *iface = platform_get_drvdata(dev);*/
  517. /* Enable TWI */
  518. bfin_write_TWI_CONTROL(bfin_read_TWI_CONTROL() | TWI_ENA);
  519. SSYNC();
  520. return 0;
  521. }
  522. static int i2c_bfin_twi_probe(struct platform_device *dev)
  523. {
  524. struct bfin_twi_iface *iface = &twi_iface;
  525. struct i2c_adapter *p_adap;
  526. int rc;
  527. spin_lock_init(&(iface->lock));
  528. init_completion(&(iface->complete));
  529. iface->irq = IRQ_TWI;
  530. init_timer(&(iface->timeout_timer));
  531. iface->timeout_timer.function = bfin_twi_timeout;
  532. iface->timeout_timer.data = (unsigned long)iface;
  533. p_adap = &iface->adap;
  534. p_adap->id = I2C_HW_BLACKFIN;
  535. p_adap->nr = dev->id;
  536. strlcpy(p_adap->name, dev->name, sizeof(p_adap->name));
  537. p_adap->algo = &bfin_twi_algorithm;
  538. p_adap->algo_data = iface;
  539. p_adap->class = I2C_CLASS_ALL;
  540. p_adap->dev.parent = &dev->dev;
  541. rc = request_irq(iface->irq, bfin_twi_interrupt_entry,
  542. IRQF_DISABLED, dev->name, iface);
  543. if (rc) {
  544. dev_err(&(p_adap->dev), "i2c-bfin-twi: can't get IRQ %d !\n",
  545. iface->irq);
  546. return -ENODEV;
  547. }
  548. /* Set TWI internal clock as 10MHz */
  549. bfin_write_TWI_CONTROL(((get_sclk() / 1024 / 1024 + 5) / 10) & 0x7F);
  550. /* Set Twi interface clock as specified */
  551. bfin_write_TWI_CLKDIV((( 5*1024 / CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ )
  552. << 8) | (( 5*1024 / CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ )
  553. & 0xFF));
  554. /* Enable TWI */
  555. bfin_write_TWI_CONTROL(bfin_read_TWI_CONTROL() | TWI_ENA);
  556. SSYNC();
  557. rc = i2c_add_numbered_adapter(p_adap);
  558. if (rc < 0)
  559. free_irq(iface->irq, iface);
  560. else
  561. platform_set_drvdata(dev, iface);
  562. return rc;
  563. }
  564. static int i2c_bfin_twi_remove(struct platform_device *pdev)
  565. {
  566. struct bfin_twi_iface *iface = platform_get_drvdata(pdev);
  567. platform_set_drvdata(pdev, NULL);
  568. i2c_del_adapter(&(iface->adap));
  569. free_irq(iface->irq, iface);
  570. return 0;
  571. }
  572. static struct platform_driver i2c_bfin_twi_driver = {
  573. .probe = i2c_bfin_twi_probe,
  574. .remove = i2c_bfin_twi_remove,
  575. .suspend = i2c_bfin_twi_suspend,
  576. .resume = i2c_bfin_twi_resume,
  577. .driver = {
  578. .name = "i2c-bfin-twi",
  579. .owner = THIS_MODULE,
  580. },
  581. };
  582. static int __init i2c_bfin_twi_init(void)
  583. {
  584. pr_info("I2C: Blackfin I2C TWI driver\n");
  585. return platform_driver_register(&i2c_bfin_twi_driver);
  586. }
  587. static void __exit i2c_bfin_twi_exit(void)
  588. {
  589. platform_driver_unregister(&i2c_bfin_twi_driver);
  590. }
  591. MODULE_AUTHOR("Sonic Zhang <sonic.zhang@analog.com>");
  592. MODULE_DESCRIPTION("I2C-Bus adapter routines for Blackfin TWI");
  593. MODULE_LICENSE("GPL");
  594. module_init(i2c_bfin_twi_init);
  595. module_exit(i2c_bfin_twi_exit);