sl82c105.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419
  1. /*
  2. * linux/drivers/ide/pci/sl82c105.c
  3. *
  4. * SL82C105/Winbond 553 IDE driver
  5. *
  6. * Maintainer unknown.
  7. *
  8. * Drive tuning added from Rebel.com's kernel sources
  9. * -- Russell King (15/11/98) linux@arm.linux.org.uk
  10. *
  11. * Merge in Russell's HW workarounds, fix various problems
  12. * with the timing registers setup.
  13. * -- Benjamin Herrenschmidt (01/11/03) benh@kernel.crashing.org
  14. *
  15. * Copyright (C) 2006-2007 MontaVista Software, Inc. <source@mvista.com>
  16. */
  17. #include <linux/types.h>
  18. #include <linux/module.h>
  19. #include <linux/kernel.h>
  20. #include <linux/timer.h>
  21. #include <linux/mm.h>
  22. #include <linux/ioport.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/blkdev.h>
  25. #include <linux/hdreg.h>
  26. #include <linux/pci.h>
  27. #include <linux/ide.h>
  28. #include <asm/io.h>
  29. #include <asm/dma.h>
  30. #undef DEBUG
  31. #ifdef DEBUG
  32. #define DBG(arg) printk arg
  33. #else
  34. #define DBG(fmt,...)
  35. #endif
  36. /*
  37. * SL82C105 PCI config register 0x40 bits.
  38. */
  39. #define CTRL_IDE_IRQB (1 << 30)
  40. #define CTRL_IDE_IRQA (1 << 28)
  41. #define CTRL_LEGIRQ (1 << 11)
  42. #define CTRL_P1F16 (1 << 5)
  43. #define CTRL_P1EN (1 << 4)
  44. #define CTRL_P0F16 (1 << 1)
  45. #define CTRL_P0EN (1 << 0)
  46. /*
  47. * Convert a PIO mode and cycle time to the required on/off times
  48. * for the interface. This has protection against runaway timings.
  49. */
  50. static unsigned int get_pio_timings(ide_drive_t *drive, u8 pio)
  51. {
  52. unsigned int cmd_on, cmd_off;
  53. u8 iordy = 0;
  54. cmd_on = (ide_pio_timings[pio].active_time + 29) / 30;
  55. cmd_off = (ide_pio_cycle_time(drive, pio) - 30 * cmd_on + 29) / 30;
  56. if (cmd_on == 0)
  57. cmd_on = 1;
  58. if (cmd_off == 0)
  59. cmd_off = 1;
  60. if (pio > 2 || ide_dev_has_iordy(drive->id))
  61. iordy = 0x40;
  62. return (cmd_on - 1) << 8 | (cmd_off - 1) | iordy;
  63. }
  64. /*
  65. * Configure the chipset for PIO mode.
  66. */
  67. static void sl82c105_set_pio_mode(ide_drive_t *drive, const u8 pio)
  68. {
  69. struct pci_dev *dev = HWIF(drive)->pci_dev;
  70. int reg = 0x44 + drive->dn * 4;
  71. u16 drv_ctrl;
  72. drv_ctrl = get_pio_timings(drive, pio);
  73. /*
  74. * Store the PIO timings so that we can restore them
  75. * in case DMA will be turned off...
  76. */
  77. drive->drive_data &= 0xffff0000;
  78. drive->drive_data |= drv_ctrl;
  79. if (!drive->using_dma) {
  80. /*
  81. * If we are actually using MW DMA, then we can not
  82. * reprogram the interface drive control register.
  83. */
  84. pci_write_config_word(dev, reg, drv_ctrl);
  85. pci_read_config_word (dev, reg, &drv_ctrl);
  86. }
  87. printk(KERN_DEBUG "%s: selected %s (%dns) (%04X)\n", drive->name,
  88. ide_xfer_verbose(pio + XFER_PIO_0),
  89. ide_pio_cycle_time(drive, pio), drv_ctrl);
  90. }
  91. /*
  92. * Configure the chipset for DMA mode.
  93. */
  94. static void sl82c105_set_dma_mode(ide_drive_t *drive, const u8 speed)
  95. {
  96. static u16 mwdma_timings[] = {0x0707, 0x0201, 0x0200};
  97. u16 drv_ctrl;
  98. DBG(("sl82c105_tune_chipset(drive:%s, speed:%s)\n",
  99. drive->name, ide_xfer_verbose(speed)));
  100. drv_ctrl = mwdma_timings[speed - XFER_MW_DMA_0];
  101. /*
  102. * Store the DMA timings so that we can actually program
  103. * them when DMA will be turned on...
  104. */
  105. drive->drive_data &= 0x0000ffff;
  106. drive->drive_data |= (unsigned long)drv_ctrl << 16;
  107. /*
  108. * If we are already using DMA, we just reprogram
  109. * the drive control register.
  110. */
  111. if (drive->using_dma) {
  112. struct pci_dev *dev = HWIF(drive)->pci_dev;
  113. int reg = 0x44 + drive->dn * 4;
  114. pci_write_config_word(dev, reg, drv_ctrl);
  115. }
  116. }
  117. /*
  118. * The SL82C105 holds off all IDE interrupts while in DMA mode until
  119. * all DMA activity is completed. Sometimes this causes problems (eg,
  120. * when the drive wants to report an error condition).
  121. *
  122. * 0x7e is a "chip testing" register. Bit 2 resets the DMA controller
  123. * state machine. We need to kick this to work around various bugs.
  124. */
  125. static inline void sl82c105_reset_host(struct pci_dev *dev)
  126. {
  127. u16 val;
  128. pci_read_config_word(dev, 0x7e, &val);
  129. pci_write_config_word(dev, 0x7e, val | (1 << 2));
  130. pci_write_config_word(dev, 0x7e, val & ~(1 << 2));
  131. }
  132. /*
  133. * If we get an IRQ timeout, it might be that the DMA state machine
  134. * got confused. Fix from Todd Inglett. Details from Winbond.
  135. *
  136. * This function is called when the IDE timer expires, the drive
  137. * indicates that it is READY, and we were waiting for DMA to complete.
  138. */
  139. static void sl82c105_dma_lost_irq(ide_drive_t *drive)
  140. {
  141. ide_hwif_t *hwif = HWIF(drive);
  142. struct pci_dev *dev = hwif->pci_dev;
  143. u32 val, mask = hwif->channel ? CTRL_IDE_IRQB : CTRL_IDE_IRQA;
  144. u8 dma_cmd;
  145. printk("sl82c105: lost IRQ, resetting host\n");
  146. /*
  147. * Check the raw interrupt from the drive.
  148. */
  149. pci_read_config_dword(dev, 0x40, &val);
  150. if (val & mask)
  151. printk("sl82c105: drive was requesting IRQ, but host lost it\n");
  152. /*
  153. * Was DMA enabled? If so, disable it - we're resetting the
  154. * host. The IDE layer will be handling the drive for us.
  155. */
  156. dma_cmd = inb(hwif->dma_command);
  157. if (dma_cmd & 1) {
  158. outb(dma_cmd & ~1, hwif->dma_command);
  159. printk("sl82c105: DMA was enabled\n");
  160. }
  161. sl82c105_reset_host(dev);
  162. }
  163. /*
  164. * ATAPI devices can cause the SL82C105 DMA state machine to go gaga.
  165. * Winbond recommend that the DMA state machine is reset prior to
  166. * setting the bus master DMA enable bit.
  167. *
  168. * The generic IDE core will have disabled the BMEN bit before this
  169. * function is called.
  170. */
  171. static void sl82c105_dma_start(ide_drive_t *drive)
  172. {
  173. ide_hwif_t *hwif = HWIF(drive);
  174. struct pci_dev *dev = hwif->pci_dev;
  175. sl82c105_reset_host(dev);
  176. ide_dma_start(drive);
  177. }
  178. static void sl82c105_dma_timeout(ide_drive_t *drive)
  179. {
  180. DBG(("sl82c105_dma_timeout(drive:%s)\n", drive->name));
  181. sl82c105_reset_host(HWIF(drive)->pci_dev);
  182. ide_dma_timeout(drive);
  183. }
  184. static int sl82c105_ide_dma_on(ide_drive_t *drive)
  185. {
  186. struct pci_dev *dev = HWIF(drive)->pci_dev;
  187. int rc, reg = 0x44 + drive->dn * 4;
  188. DBG(("sl82c105_ide_dma_on(drive:%s)\n", drive->name));
  189. rc = __ide_dma_on(drive);
  190. if (rc == 0) {
  191. pci_write_config_word(dev, reg, drive->drive_data >> 16);
  192. printk(KERN_INFO "%s: DMA enabled\n", drive->name);
  193. }
  194. return rc;
  195. }
  196. static void sl82c105_dma_off_quietly(ide_drive_t *drive)
  197. {
  198. struct pci_dev *dev = HWIF(drive)->pci_dev;
  199. int reg = 0x44 + drive->dn * 4;
  200. DBG(("sl82c105_dma_off_quietly(drive:%s)\n", drive->name));
  201. pci_write_config_word(dev, reg, drive->drive_data);
  202. ide_dma_off_quietly(drive);
  203. }
  204. /*
  205. * Ok, that is nasty, but we must make sure the DMA timings
  206. * won't be used for a PIO access. The solution here is
  207. * to make sure the 16 bits mode is diabled on the channel
  208. * when DMA is enabled, thus causing the chip to use PIO0
  209. * timings for those operations.
  210. */
  211. static void sl82c105_selectproc(ide_drive_t *drive)
  212. {
  213. ide_hwif_t *hwif = HWIF(drive);
  214. struct pci_dev *dev = hwif->pci_dev;
  215. u32 val, old, mask;
  216. //DBG(("sl82c105_selectproc(drive:%s)\n", drive->name));
  217. mask = hwif->channel ? CTRL_P1F16 : CTRL_P0F16;
  218. old = val = (u32)pci_get_drvdata(dev);
  219. if (drive->using_dma)
  220. val &= ~mask;
  221. else
  222. val |= mask;
  223. if (old != val) {
  224. pci_write_config_dword(dev, 0x40, val);
  225. pci_set_drvdata(dev, (void *)val);
  226. }
  227. }
  228. /*
  229. * ATA reset will clear the 16 bits mode in the control
  230. * register, we need to update our cache
  231. */
  232. static void sl82c105_resetproc(ide_drive_t *drive)
  233. {
  234. struct pci_dev *dev = HWIF(drive)->pci_dev;
  235. u32 val;
  236. DBG(("sl82c105_resetproc(drive:%s)\n", drive->name));
  237. pci_read_config_dword(dev, 0x40, &val);
  238. pci_set_drvdata(dev, (void *)val);
  239. }
  240. /*
  241. * Return the revision of the Winbond bridge
  242. * which this function is part of.
  243. */
  244. static unsigned int sl82c105_bridge_revision(struct pci_dev *dev)
  245. {
  246. struct pci_dev *bridge;
  247. /*
  248. * The bridge should be part of the same device, but function 0.
  249. */
  250. bridge = pci_get_bus_and_slot(dev->bus->number,
  251. PCI_DEVFN(PCI_SLOT(dev->devfn), 0));
  252. if (!bridge)
  253. return -1;
  254. /*
  255. * Make sure it is a Winbond 553 and is an ISA bridge.
  256. */
  257. if (bridge->vendor != PCI_VENDOR_ID_WINBOND ||
  258. bridge->device != PCI_DEVICE_ID_WINBOND_83C553 ||
  259. bridge->class >> 8 != PCI_CLASS_BRIDGE_ISA) {
  260. pci_dev_put(bridge);
  261. return -1;
  262. }
  263. /*
  264. * We need to find function 0's revision, not function 1
  265. */
  266. pci_dev_put(bridge);
  267. return bridge->revision;
  268. }
  269. /*
  270. * Enable the PCI device
  271. *
  272. * --BenH: It's arch fixup code that should enable channels that
  273. * have not been enabled by firmware. I decided we can still enable
  274. * channel 0 here at least, but channel 1 has to be enabled by
  275. * firmware or arch code. We still set both to 16 bits mode.
  276. */
  277. static unsigned int __devinit init_chipset_sl82c105(struct pci_dev *dev, const char *msg)
  278. {
  279. u32 val;
  280. DBG(("init_chipset_sl82c105()\n"));
  281. pci_read_config_dword(dev, 0x40, &val);
  282. val |= CTRL_P0EN | CTRL_P0F16 | CTRL_P1F16;
  283. pci_write_config_dword(dev, 0x40, val);
  284. pci_set_drvdata(dev, (void *)val);
  285. return dev->irq;
  286. }
  287. /*
  288. * Initialise IDE channel
  289. */
  290. static void __devinit init_hwif_sl82c105(ide_hwif_t *hwif)
  291. {
  292. unsigned int rev;
  293. DBG(("init_hwif_sl82c105(hwif: ide%d)\n", hwif->index));
  294. hwif->set_pio_mode = &sl82c105_set_pio_mode;
  295. hwif->set_dma_mode = &sl82c105_set_dma_mode;
  296. hwif->selectproc = &sl82c105_selectproc;
  297. hwif->resetproc = &sl82c105_resetproc;
  298. if (!hwif->dma_base)
  299. return;
  300. rev = sl82c105_bridge_revision(hwif->pci_dev);
  301. if (rev <= 5) {
  302. /*
  303. * Never ever EVER under any circumstances enable
  304. * DMA when the bridge is this old.
  305. */
  306. printk(" %s: Winbond W83C553 bridge revision %d, "
  307. "BM-DMA disabled\n", hwif->name, rev);
  308. return;
  309. }
  310. hwif->mwdma_mask = ATA_MWDMA2;
  311. hwif->ide_dma_on = &sl82c105_ide_dma_on;
  312. hwif->dma_off_quietly = &sl82c105_dma_off_quietly;
  313. hwif->dma_lost_irq = &sl82c105_dma_lost_irq;
  314. hwif->dma_start = &sl82c105_dma_start;
  315. hwif->dma_timeout = &sl82c105_dma_timeout;
  316. if (hwif->mate)
  317. hwif->serialized = hwif->mate->serialized = 1;
  318. }
  319. static const struct ide_port_info sl82c105_chipset __devinitdata = {
  320. .name = "W82C105",
  321. .init_chipset = init_chipset_sl82c105,
  322. .init_hwif = init_hwif_sl82c105,
  323. .enablebits = {{0x40,0x01,0x01}, {0x40,0x10,0x10}},
  324. .host_flags = IDE_HFLAG_IO_32BIT |
  325. IDE_HFLAG_UNMASK_IRQS |
  326. IDE_HFLAG_NO_AUTODMA |
  327. IDE_HFLAG_BOOTABLE,
  328. .pio_mask = ATA_PIO5,
  329. };
  330. static int __devinit sl82c105_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  331. {
  332. return ide_setup_pci_device(dev, &sl82c105_chipset);
  333. }
  334. static const struct pci_device_id sl82c105_pci_tbl[] = {
  335. { PCI_VDEVICE(WINBOND, PCI_DEVICE_ID_WINBOND_82C105), 0 },
  336. { 0, },
  337. };
  338. MODULE_DEVICE_TABLE(pci, sl82c105_pci_tbl);
  339. static struct pci_driver driver = {
  340. .name = "W82C105_IDE",
  341. .id_table = sl82c105_pci_tbl,
  342. .probe = sl82c105_init_one,
  343. };
  344. static int __init sl82c105_ide_init(void)
  345. {
  346. return ide_pci_register_driver(&driver);
  347. }
  348. module_init(sl82c105_ide_init);
  349. MODULE_DESCRIPTION("PCI driver module for W82C105 IDE");
  350. MODULE_LICENSE("GPL");