phy_n.c 130 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11n PHY support
  4. Copyright (c) 2008 Michael Buesch <m@bues.ch>
  5. Copyright (c) 2010-2011 Rafał Miłecki <zajec5@gmail.com>
  6. This program is free software; you can redistribute it and/or modify
  7. it under the terms of the GNU General Public License as published by
  8. the Free Software Foundation; either version 2 of the License, or
  9. (at your option) any later version.
  10. This program is distributed in the hope that it will be useful,
  11. but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. GNU General Public License for more details.
  14. You should have received a copy of the GNU General Public License
  15. along with this program; see the file COPYING. If not, write to
  16. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  17. Boston, MA 02110-1301, USA.
  18. */
  19. #include <linux/delay.h>
  20. #include <linux/slab.h>
  21. #include <linux/types.h>
  22. #include "b43.h"
  23. #include "phy_n.h"
  24. #include "tables_nphy.h"
  25. #include "radio_2055.h"
  26. #include "radio_2056.h"
  27. #include "main.h"
  28. struct nphy_txgains {
  29. u16 txgm[2];
  30. u16 pga[2];
  31. u16 pad[2];
  32. u16 ipa[2];
  33. };
  34. struct nphy_iqcal_params {
  35. u16 txgm;
  36. u16 pga;
  37. u16 pad;
  38. u16 ipa;
  39. u16 cal_gain;
  40. u16 ncorr[5];
  41. };
  42. struct nphy_iq_est {
  43. s32 iq0_prod;
  44. u32 i0_pwr;
  45. u32 q0_pwr;
  46. s32 iq1_prod;
  47. u32 i1_pwr;
  48. u32 q1_pwr;
  49. };
  50. enum b43_nphy_rf_sequence {
  51. B43_RFSEQ_RX2TX,
  52. B43_RFSEQ_TX2RX,
  53. B43_RFSEQ_RESET2RX,
  54. B43_RFSEQ_UPDATE_GAINH,
  55. B43_RFSEQ_UPDATE_GAINL,
  56. B43_RFSEQ_UPDATE_GAINU,
  57. };
  58. enum b43_nphy_rssi_type {
  59. B43_NPHY_RSSI_X = 0,
  60. B43_NPHY_RSSI_Y,
  61. B43_NPHY_RSSI_Z,
  62. B43_NPHY_RSSI_PWRDET,
  63. B43_NPHY_RSSI_TSSI_I,
  64. B43_NPHY_RSSI_TSSI_Q,
  65. B43_NPHY_RSSI_TBD,
  66. };
  67. static inline bool b43_nphy_ipa(struct b43_wldev *dev)
  68. {
  69. enum ieee80211_band band = b43_current_band(dev->wl);
  70. return ((dev->phy.n->ipa2g_on && band == IEEE80211_BAND_2GHZ) ||
  71. (dev->phy.n->ipa5g_on && band == IEEE80211_BAND_5GHZ));
  72. }
  73. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetIpaGainTbl */
  74. static const u32 *b43_nphy_get_ipa_gain_table(struct b43_wldev *dev)
  75. {
  76. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  77. if (dev->phy.rev >= 6) {
  78. if (dev->dev->chip_id == 47162)
  79. return txpwrctrl_tx_gain_ipa_rev5;
  80. return txpwrctrl_tx_gain_ipa_rev6;
  81. } else if (dev->phy.rev >= 5) {
  82. return txpwrctrl_tx_gain_ipa_rev5;
  83. } else {
  84. return txpwrctrl_tx_gain_ipa;
  85. }
  86. } else {
  87. return txpwrctrl_tx_gain_ipa_5g;
  88. }
  89. }
  90. /**************************************************
  91. * RF (just without b43_nphy_rf_control_intc_override)
  92. **************************************************/
  93. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ForceRFSeq */
  94. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  95. enum b43_nphy_rf_sequence seq)
  96. {
  97. static const u16 trigger[] = {
  98. [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
  99. [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
  100. [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
  101. [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
  102. [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
  103. [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
  104. };
  105. int i;
  106. u16 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  107. B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
  108. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  109. B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
  110. b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
  111. for (i = 0; i < 200; i++) {
  112. if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
  113. goto ok;
  114. msleep(1);
  115. }
  116. b43err(dev->wl, "RF sequence status timeout\n");
  117. ok:
  118. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  119. }
  120. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlOverride */
  121. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  122. u16 value, u8 core, bool off)
  123. {
  124. int i;
  125. u8 index = fls(field);
  126. u8 addr, en_addr, val_addr;
  127. /* we expect only one bit set */
  128. B43_WARN_ON(field & (~(1 << (index - 1))));
  129. if (dev->phy.rev >= 3) {
  130. const struct nphy_rf_control_override_rev3 *rf_ctrl;
  131. for (i = 0; i < 2; i++) {
  132. if (index == 0 || index == 16) {
  133. b43err(dev->wl,
  134. "Unsupported RF Ctrl Override call\n");
  135. return;
  136. }
  137. rf_ctrl = &tbl_rf_control_override_rev3[index - 1];
  138. en_addr = B43_PHY_N((i == 0) ?
  139. rf_ctrl->en_addr0 : rf_ctrl->en_addr1);
  140. val_addr = B43_PHY_N((i == 0) ?
  141. rf_ctrl->val_addr0 : rf_ctrl->val_addr1);
  142. if (off) {
  143. b43_phy_mask(dev, en_addr, ~(field));
  144. b43_phy_mask(dev, val_addr,
  145. ~(rf_ctrl->val_mask));
  146. } else {
  147. if (core == 0 || ((1 << core) & i) != 0) {
  148. b43_phy_set(dev, en_addr, field);
  149. b43_phy_maskset(dev, val_addr,
  150. ~(rf_ctrl->val_mask),
  151. (value << rf_ctrl->val_shift));
  152. }
  153. }
  154. }
  155. } else {
  156. const struct nphy_rf_control_override_rev2 *rf_ctrl;
  157. if (off) {
  158. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~(field));
  159. value = 0;
  160. } else {
  161. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, field);
  162. }
  163. for (i = 0; i < 2; i++) {
  164. if (index <= 1 || index == 16) {
  165. b43err(dev->wl,
  166. "Unsupported RF Ctrl Override call\n");
  167. return;
  168. }
  169. if (index == 2 || index == 10 ||
  170. (index >= 13 && index <= 15)) {
  171. core = 1;
  172. }
  173. rf_ctrl = &tbl_rf_control_override_rev2[index - 2];
  174. addr = B43_PHY_N((i == 0) ?
  175. rf_ctrl->addr0 : rf_ctrl->addr1);
  176. if ((core & (1 << i)) != 0)
  177. b43_phy_maskset(dev, addr, ~(rf_ctrl->bmask),
  178. (value << rf_ctrl->shift));
  179. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, 0x1);
  180. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  181. B43_NPHY_RFCTL_CMD_START);
  182. udelay(1);
  183. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, 0xFFFE);
  184. }
  185. }
  186. }
  187. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlIntcOverride */
  188. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  189. u16 value, u8 core)
  190. {
  191. u8 i, j;
  192. u16 reg, tmp, val;
  193. B43_WARN_ON(dev->phy.rev < 3);
  194. B43_WARN_ON(field > 4);
  195. for (i = 0; i < 2; i++) {
  196. if ((core == 1 && i == 1) || (core == 2 && !i))
  197. continue;
  198. reg = (i == 0) ?
  199. B43_NPHY_RFCTL_INTC1 : B43_NPHY_RFCTL_INTC2;
  200. b43_phy_mask(dev, reg, 0xFBFF);
  201. switch (field) {
  202. case 0:
  203. b43_phy_write(dev, reg, 0);
  204. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  205. break;
  206. case 1:
  207. if (!i) {
  208. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC1,
  209. 0xFC3F, (value << 6));
  210. b43_phy_maskset(dev, B43_NPHY_TXF_40CO_B1S1,
  211. 0xFFFE, 1);
  212. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  213. B43_NPHY_RFCTL_CMD_START);
  214. for (j = 0; j < 100; j++) {
  215. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_START) {
  216. j = 0;
  217. break;
  218. }
  219. udelay(10);
  220. }
  221. if (j)
  222. b43err(dev->wl,
  223. "intc override timeout\n");
  224. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S1,
  225. 0xFFFE);
  226. } else {
  227. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC2,
  228. 0xFC3F, (value << 6));
  229. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  230. 0xFFFE, 1);
  231. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  232. B43_NPHY_RFCTL_CMD_RXTX);
  233. for (j = 0; j < 100; j++) {
  234. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_RXTX) {
  235. j = 0;
  236. break;
  237. }
  238. udelay(10);
  239. }
  240. if (j)
  241. b43err(dev->wl,
  242. "intc override timeout\n");
  243. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  244. 0xFFFE);
  245. }
  246. break;
  247. case 2:
  248. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  249. tmp = 0x0020;
  250. val = value << 5;
  251. } else {
  252. tmp = 0x0010;
  253. val = value << 4;
  254. }
  255. b43_phy_maskset(dev, reg, ~tmp, val);
  256. break;
  257. case 3:
  258. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  259. tmp = 0x0001;
  260. val = value;
  261. } else {
  262. tmp = 0x0004;
  263. val = value << 2;
  264. }
  265. b43_phy_maskset(dev, reg, ~tmp, val);
  266. break;
  267. case 4:
  268. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  269. tmp = 0x0002;
  270. val = value << 1;
  271. } else {
  272. tmp = 0x0008;
  273. val = value << 3;
  274. }
  275. b43_phy_maskset(dev, reg, ~tmp, val);
  276. break;
  277. }
  278. }
  279. }
  280. /**************************************************
  281. * Various PHY ops
  282. **************************************************/
  283. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  284. static void b43_nphy_write_clip_detection(struct b43_wldev *dev,
  285. const u16 *clip_st)
  286. {
  287. b43_phy_write(dev, B43_NPHY_C1_CLIP1THRES, clip_st[0]);
  288. b43_phy_write(dev, B43_NPHY_C2_CLIP1THRES, clip_st[1]);
  289. }
  290. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  291. static void b43_nphy_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  292. {
  293. clip_st[0] = b43_phy_read(dev, B43_NPHY_C1_CLIP1THRES);
  294. clip_st[1] = b43_phy_read(dev, B43_NPHY_C2_CLIP1THRES);
  295. }
  296. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */
  297. static u16 b43_nphy_classifier(struct b43_wldev *dev, u16 mask, u16 val)
  298. {
  299. u16 tmp;
  300. if (dev->dev->core_rev == 16)
  301. b43_mac_suspend(dev);
  302. tmp = b43_phy_read(dev, B43_NPHY_CLASSCTL);
  303. tmp &= (B43_NPHY_CLASSCTL_CCKEN | B43_NPHY_CLASSCTL_OFDMEN |
  304. B43_NPHY_CLASSCTL_WAITEDEN);
  305. tmp &= ~mask;
  306. tmp |= (val & mask);
  307. b43_phy_maskset(dev, B43_NPHY_CLASSCTL, 0xFFF8, tmp);
  308. if (dev->dev->core_rev == 16)
  309. b43_mac_enable(dev);
  310. return tmp;
  311. }
  312. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */
  313. static void b43_nphy_reset_cca(struct b43_wldev *dev)
  314. {
  315. u16 bbcfg;
  316. b43_phy_force_clock(dev, 1);
  317. bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
  318. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg | B43_NPHY_BBCFG_RSTCCA);
  319. udelay(1);
  320. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
  321. b43_phy_force_clock(dev, 0);
  322. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  323. }
  324. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/carriersearch */
  325. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev, bool enable)
  326. {
  327. struct b43_phy *phy = &dev->phy;
  328. struct b43_phy_n *nphy = phy->n;
  329. if (enable) {
  330. static const u16 clip[] = { 0xFFFF, 0xFFFF };
  331. if (nphy->deaf_count++ == 0) {
  332. nphy->classifier_state = b43_nphy_classifier(dev, 0, 0);
  333. b43_nphy_classifier(dev, 0x7, 0);
  334. b43_nphy_read_clip_detection(dev, nphy->clip_state);
  335. b43_nphy_write_clip_detection(dev, clip);
  336. }
  337. b43_nphy_reset_cca(dev);
  338. } else {
  339. if (--nphy->deaf_count == 0) {
  340. b43_nphy_classifier(dev, 0x7, nphy->classifier_state);
  341. b43_nphy_write_clip_detection(dev, nphy->clip_state);
  342. }
  343. }
  344. }
  345. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRfSeq */
  346. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  347. u8 *events, u8 *delays, u8 length)
  348. {
  349. struct b43_phy_n *nphy = dev->phy.n;
  350. u8 i;
  351. u8 end = (dev->phy.rev >= 3) ? 0x1F : 0x0F;
  352. u16 offset1 = cmd << 4;
  353. u16 offset2 = offset1 + 0x80;
  354. if (nphy->hang_avoid)
  355. b43_nphy_stay_in_carrier_search(dev, true);
  356. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset1), length, events);
  357. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset2), length, delays);
  358. for (i = length; i < 16; i++) {
  359. b43_ntab_write(dev, B43_NTAB8(7, offset1 + i), end);
  360. b43_ntab_write(dev, B43_NTAB8(7, offset2 + i), 1);
  361. }
  362. if (nphy->hang_avoid)
  363. b43_nphy_stay_in_carrier_search(dev, false);
  364. }
  365. /**************************************************
  366. * Radio 0x2056
  367. **************************************************/
  368. static void b43_chantab_radio_2056_upload(struct b43_wldev *dev,
  369. const struct b43_nphy_channeltab_entry_rev3 *e)
  370. {
  371. b43_radio_write(dev, B2056_SYN_PLL_VCOCAL1, e->radio_syn_pll_vcocal1);
  372. b43_radio_write(dev, B2056_SYN_PLL_VCOCAL2, e->radio_syn_pll_vcocal2);
  373. b43_radio_write(dev, B2056_SYN_PLL_REFDIV, e->radio_syn_pll_refdiv);
  374. b43_radio_write(dev, B2056_SYN_PLL_MMD2, e->radio_syn_pll_mmd2);
  375. b43_radio_write(dev, B2056_SYN_PLL_MMD1, e->radio_syn_pll_mmd1);
  376. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER1,
  377. e->radio_syn_pll_loopfilter1);
  378. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER2,
  379. e->radio_syn_pll_loopfilter2);
  380. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER3,
  381. e->radio_syn_pll_loopfilter3);
  382. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4,
  383. e->radio_syn_pll_loopfilter4);
  384. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER5,
  385. e->radio_syn_pll_loopfilter5);
  386. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR27,
  387. e->radio_syn_reserved_addr27);
  388. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR28,
  389. e->radio_syn_reserved_addr28);
  390. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR29,
  391. e->radio_syn_reserved_addr29);
  392. b43_radio_write(dev, B2056_SYN_LOGEN_VCOBUF1,
  393. e->radio_syn_logen_vcobuf1);
  394. b43_radio_write(dev, B2056_SYN_LOGEN_MIXER2, e->radio_syn_logen_mixer2);
  395. b43_radio_write(dev, B2056_SYN_LOGEN_BUF3, e->radio_syn_logen_buf3);
  396. b43_radio_write(dev, B2056_SYN_LOGEN_BUF4, e->radio_syn_logen_buf4);
  397. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAA_TUNE,
  398. e->radio_rx0_lnaa_tune);
  399. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAG_TUNE,
  400. e->radio_rx0_lnag_tune);
  401. b43_radio_write(dev, B2056_TX0 | B2056_TX_INTPAA_BOOST_TUNE,
  402. e->radio_tx0_intpaa_boost_tune);
  403. b43_radio_write(dev, B2056_TX0 | B2056_TX_INTPAG_BOOST_TUNE,
  404. e->radio_tx0_intpag_boost_tune);
  405. b43_radio_write(dev, B2056_TX0 | B2056_TX_PADA_BOOST_TUNE,
  406. e->radio_tx0_pada_boost_tune);
  407. b43_radio_write(dev, B2056_TX0 | B2056_TX_PADG_BOOST_TUNE,
  408. e->radio_tx0_padg_boost_tune);
  409. b43_radio_write(dev, B2056_TX0 | B2056_TX_PGAA_BOOST_TUNE,
  410. e->radio_tx0_pgaa_boost_tune);
  411. b43_radio_write(dev, B2056_TX0 | B2056_TX_PGAG_BOOST_TUNE,
  412. e->radio_tx0_pgag_boost_tune);
  413. b43_radio_write(dev, B2056_TX0 | B2056_TX_MIXA_BOOST_TUNE,
  414. e->radio_tx0_mixa_boost_tune);
  415. b43_radio_write(dev, B2056_TX0 | B2056_TX_MIXG_BOOST_TUNE,
  416. e->radio_tx0_mixg_boost_tune);
  417. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAA_TUNE,
  418. e->radio_rx1_lnaa_tune);
  419. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAG_TUNE,
  420. e->radio_rx1_lnag_tune);
  421. b43_radio_write(dev, B2056_TX1 | B2056_TX_INTPAA_BOOST_TUNE,
  422. e->radio_tx1_intpaa_boost_tune);
  423. b43_radio_write(dev, B2056_TX1 | B2056_TX_INTPAG_BOOST_TUNE,
  424. e->radio_tx1_intpag_boost_tune);
  425. b43_radio_write(dev, B2056_TX1 | B2056_TX_PADA_BOOST_TUNE,
  426. e->radio_tx1_pada_boost_tune);
  427. b43_radio_write(dev, B2056_TX1 | B2056_TX_PADG_BOOST_TUNE,
  428. e->radio_tx1_padg_boost_tune);
  429. b43_radio_write(dev, B2056_TX1 | B2056_TX_PGAA_BOOST_TUNE,
  430. e->radio_tx1_pgaa_boost_tune);
  431. b43_radio_write(dev, B2056_TX1 | B2056_TX_PGAG_BOOST_TUNE,
  432. e->radio_tx1_pgag_boost_tune);
  433. b43_radio_write(dev, B2056_TX1 | B2056_TX_MIXA_BOOST_TUNE,
  434. e->radio_tx1_mixa_boost_tune);
  435. b43_radio_write(dev, B2056_TX1 | B2056_TX_MIXG_BOOST_TUNE,
  436. e->radio_tx1_mixg_boost_tune);
  437. }
  438. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Radio/2056Setup */
  439. static void b43_radio_2056_setup(struct b43_wldev *dev,
  440. const struct b43_nphy_channeltab_entry_rev3 *e)
  441. {
  442. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  443. enum ieee80211_band band = b43_current_band(dev->wl);
  444. u16 offset;
  445. u8 i;
  446. u16 bias, cbias, pag_boost, pgag_boost, mixg_boost, padg_boost;
  447. B43_WARN_ON(dev->phy.rev < 3);
  448. b43_chantab_radio_2056_upload(dev, e);
  449. b2056_upload_syn_pll_cp2(dev, band == IEEE80211_BAND_5GHZ);
  450. if (sprom->boardflags2_lo & B43_BFL2_GPLL_WAR &&
  451. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  452. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER1, 0x1F);
  453. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER2, 0x1F);
  454. if (dev->dev->chip_id == 0x4716) {
  455. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4, 0x14);
  456. b43_radio_write(dev, B2056_SYN_PLL_CP2, 0);
  457. } else {
  458. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4, 0x0B);
  459. b43_radio_write(dev, B2056_SYN_PLL_CP2, 0x14);
  460. }
  461. }
  462. if (sprom->boardflags2_lo & B43_BFL2_APLL_WAR &&
  463. b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  464. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER1, 0x1F);
  465. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER2, 0x1F);
  466. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4, 0x05);
  467. b43_radio_write(dev, B2056_SYN_PLL_CP2, 0x0C);
  468. }
  469. if (dev->phy.n->ipa2g_on && band == IEEE80211_BAND_2GHZ) {
  470. for (i = 0; i < 2; i++) {
  471. offset = i ? B2056_TX1 : B2056_TX0;
  472. if (dev->phy.rev >= 5) {
  473. b43_radio_write(dev,
  474. offset | B2056_TX_PADG_IDAC, 0xcc);
  475. if (dev->dev->chip_id == 0x4716) {
  476. bias = 0x40;
  477. cbias = 0x45;
  478. pag_boost = 0x5;
  479. pgag_boost = 0x33;
  480. mixg_boost = 0x55;
  481. } else {
  482. bias = 0x25;
  483. cbias = 0x20;
  484. pag_boost = 0x4;
  485. pgag_boost = 0x03;
  486. mixg_boost = 0x65;
  487. }
  488. padg_boost = 0x77;
  489. b43_radio_write(dev,
  490. offset | B2056_TX_INTPAG_IMAIN_STAT,
  491. bias);
  492. b43_radio_write(dev,
  493. offset | B2056_TX_INTPAG_IAUX_STAT,
  494. bias);
  495. b43_radio_write(dev,
  496. offset | B2056_TX_INTPAG_CASCBIAS,
  497. cbias);
  498. b43_radio_write(dev,
  499. offset | B2056_TX_INTPAG_BOOST_TUNE,
  500. pag_boost);
  501. b43_radio_write(dev,
  502. offset | B2056_TX_PGAG_BOOST_TUNE,
  503. pgag_boost);
  504. b43_radio_write(dev,
  505. offset | B2056_TX_PADG_BOOST_TUNE,
  506. padg_boost);
  507. b43_radio_write(dev,
  508. offset | B2056_TX_MIXG_BOOST_TUNE,
  509. mixg_boost);
  510. } else {
  511. bias = dev->phy.is_40mhz ? 0x40 : 0x20;
  512. b43_radio_write(dev,
  513. offset | B2056_TX_INTPAG_IMAIN_STAT,
  514. bias);
  515. b43_radio_write(dev,
  516. offset | B2056_TX_INTPAG_IAUX_STAT,
  517. bias);
  518. b43_radio_write(dev,
  519. offset | B2056_TX_INTPAG_CASCBIAS,
  520. 0x30);
  521. }
  522. b43_radio_write(dev, offset | B2056_TX_PA_SPARE1, 0xee);
  523. }
  524. } else if (dev->phy.n->ipa5g_on && band == IEEE80211_BAND_5GHZ) {
  525. /* TODO */
  526. }
  527. udelay(50);
  528. /* VCO calibration */
  529. b43_radio_write(dev, B2056_SYN_PLL_VCOCAL12, 0x00);
  530. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x38);
  531. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x18);
  532. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x38);
  533. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x39);
  534. udelay(300);
  535. }
  536. static void b43_radio_init2056_pre(struct b43_wldev *dev)
  537. {
  538. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  539. ~B43_NPHY_RFCTL_CMD_CHIP0PU);
  540. /* Maybe wl meant to reset and set (order?) RFCTL_CMD_OEPORFORCE? */
  541. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  542. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  543. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  544. ~B43_NPHY_RFCTL_CMD_OEPORFORCE);
  545. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  546. B43_NPHY_RFCTL_CMD_CHIP0PU);
  547. }
  548. static void b43_radio_init2056_post(struct b43_wldev *dev)
  549. {
  550. b43_radio_set(dev, B2056_SYN_COM_CTRL, 0xB);
  551. b43_radio_set(dev, B2056_SYN_COM_PU, 0x2);
  552. b43_radio_set(dev, B2056_SYN_COM_RESET, 0x2);
  553. msleep(1);
  554. b43_radio_mask(dev, B2056_SYN_COM_RESET, ~0x2);
  555. b43_radio_mask(dev, B2056_SYN_PLL_MAST2, ~0xFC);
  556. b43_radio_mask(dev, B2056_SYN_RCCAL_CTRL0, ~0x1);
  557. /*
  558. if (nphy->init_por)
  559. Call Radio 2056 Recalibrate
  560. */
  561. }
  562. /*
  563. * Initialize a Broadcom 2056 N-radio
  564. * http://bcm-v4.sipsolutions.net/802.11/Radio/2056/Init
  565. */
  566. static void b43_radio_init2056(struct b43_wldev *dev)
  567. {
  568. b43_radio_init2056_pre(dev);
  569. b2056_upload_inittabs(dev, 0, 0);
  570. b43_radio_init2056_post(dev);
  571. }
  572. /**************************************************
  573. * Radio 0x2055
  574. **************************************************/
  575. static void b43_chantab_radio_upload(struct b43_wldev *dev,
  576. const struct b43_nphy_channeltab_entry_rev2 *e)
  577. {
  578. b43_radio_write(dev, B2055_PLL_REF, e->radio_pll_ref);
  579. b43_radio_write(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
  580. b43_radio_write(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
  581. b43_radio_write(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
  582. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  583. b43_radio_write(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
  584. b43_radio_write(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
  585. b43_radio_write(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
  586. b43_radio_write(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
  587. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  588. b43_radio_write(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
  589. b43_radio_write(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
  590. b43_radio_write(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
  591. b43_radio_write(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
  592. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  593. b43_radio_write(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
  594. b43_radio_write(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
  595. b43_radio_write(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
  596. b43_radio_write(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
  597. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  598. b43_radio_write(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
  599. b43_radio_write(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
  600. b43_radio_write(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
  601. b43_radio_write(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
  602. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  603. b43_radio_write(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
  604. b43_radio_write(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
  605. }
  606. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Radio/2055Setup */
  607. static void b43_radio_2055_setup(struct b43_wldev *dev,
  608. const struct b43_nphy_channeltab_entry_rev2 *e)
  609. {
  610. B43_WARN_ON(dev->phy.rev >= 3);
  611. b43_chantab_radio_upload(dev, e);
  612. udelay(50);
  613. b43_radio_write(dev, B2055_VCO_CAL10, 0x05);
  614. b43_radio_write(dev, B2055_VCO_CAL10, 0x45);
  615. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  616. b43_radio_write(dev, B2055_VCO_CAL10, 0x65);
  617. udelay(300);
  618. }
  619. static void b43_radio_init2055_pre(struct b43_wldev *dev)
  620. {
  621. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  622. ~B43_NPHY_RFCTL_CMD_PORFORCE);
  623. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  624. B43_NPHY_RFCTL_CMD_CHIP0PU |
  625. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  626. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  627. B43_NPHY_RFCTL_CMD_PORFORCE);
  628. }
  629. static void b43_radio_init2055_post(struct b43_wldev *dev)
  630. {
  631. struct b43_phy_n *nphy = dev->phy.n;
  632. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  633. int i;
  634. u16 val;
  635. bool workaround = false;
  636. if (sprom->revision < 4)
  637. workaround = (dev->dev->board_vendor != PCI_VENDOR_ID_BROADCOM
  638. && dev->dev->board_type == 0x46D
  639. && dev->dev->board_rev >= 0x41);
  640. else
  641. workaround =
  642. !(sprom->boardflags2_lo & B43_BFL2_RXBB_INT_REG_DIS);
  643. b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
  644. if (workaround) {
  645. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  646. b43_radio_mask(dev, B2055_C2_RX_BB_REG, 0x7F);
  647. }
  648. b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0xFFC0, 0x2C);
  649. b43_radio_write(dev, B2055_CAL_MISC, 0x3C);
  650. b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
  651. b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
  652. b43_radio_set(dev, B2055_CAL_MISC, 0x1);
  653. msleep(1);
  654. b43_radio_set(dev, B2055_CAL_MISC, 0x40);
  655. for (i = 0; i < 200; i++) {
  656. val = b43_radio_read(dev, B2055_CAL_COUT2);
  657. if (val & 0x80) {
  658. i = 0;
  659. break;
  660. }
  661. udelay(10);
  662. }
  663. if (i)
  664. b43err(dev->wl, "radio post init timeout\n");
  665. b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
  666. b43_switch_channel(dev, dev->phy.channel);
  667. b43_radio_write(dev, B2055_C1_RX_BB_LPF, 0x9);
  668. b43_radio_write(dev, B2055_C2_RX_BB_LPF, 0x9);
  669. b43_radio_write(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
  670. b43_radio_write(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
  671. b43_radio_maskset(dev, B2055_C1_LNA_GAINBST, 0xFFF8, 0x6);
  672. b43_radio_maskset(dev, B2055_C2_LNA_GAINBST, 0xFFF8, 0x6);
  673. if (!nphy->gain_boost) {
  674. b43_radio_set(dev, B2055_C1_RX_RFSPC1, 0x2);
  675. b43_radio_set(dev, B2055_C2_RX_RFSPC1, 0x2);
  676. } else {
  677. b43_radio_mask(dev, B2055_C1_RX_RFSPC1, 0xFFFD);
  678. b43_radio_mask(dev, B2055_C2_RX_RFSPC1, 0xFFFD);
  679. }
  680. udelay(2);
  681. }
  682. /*
  683. * Initialize a Broadcom 2055 N-radio
  684. * http://bcm-v4.sipsolutions.net/802.11/Radio/2055/Init
  685. */
  686. static void b43_radio_init2055(struct b43_wldev *dev)
  687. {
  688. b43_radio_init2055_pre(dev);
  689. if (b43_status(dev) < B43_STAT_INITIALIZED) {
  690. /* Follow wl, not specs. Do not force uploading all regs */
  691. b2055_upload_inittab(dev, 0, 0);
  692. } else {
  693. bool ghz5 = b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ;
  694. b2055_upload_inittab(dev, ghz5, 0);
  695. }
  696. b43_radio_init2055_post(dev);
  697. }
  698. /**************************************************
  699. * Samples
  700. **************************************************/
  701. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/LoadSampleTable */
  702. static int b43_nphy_load_samples(struct b43_wldev *dev,
  703. struct b43_c32 *samples, u16 len) {
  704. struct b43_phy_n *nphy = dev->phy.n;
  705. u16 i;
  706. u32 *data;
  707. data = kzalloc(len * sizeof(u32), GFP_KERNEL);
  708. if (!data) {
  709. b43err(dev->wl, "allocation for samples loading failed\n");
  710. return -ENOMEM;
  711. }
  712. if (nphy->hang_avoid)
  713. b43_nphy_stay_in_carrier_search(dev, 1);
  714. for (i = 0; i < len; i++) {
  715. data[i] = (samples[i].i & 0x3FF << 10);
  716. data[i] |= samples[i].q & 0x3FF;
  717. }
  718. b43_ntab_write_bulk(dev, B43_NTAB32(17, 0), len, data);
  719. kfree(data);
  720. if (nphy->hang_avoid)
  721. b43_nphy_stay_in_carrier_search(dev, 0);
  722. return 0;
  723. }
  724. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GenLoadSamples */
  725. static u16 b43_nphy_gen_load_samples(struct b43_wldev *dev, u32 freq, u16 max,
  726. bool test)
  727. {
  728. int i;
  729. u16 bw, len, rot, angle;
  730. struct b43_c32 *samples;
  731. bw = (dev->phy.is_40mhz) ? 40 : 20;
  732. len = bw << 3;
  733. if (test) {
  734. if (b43_phy_read(dev, B43_NPHY_BBCFG) & B43_NPHY_BBCFG_RSTRX)
  735. bw = 82;
  736. else
  737. bw = 80;
  738. if (dev->phy.is_40mhz)
  739. bw <<= 1;
  740. len = bw << 1;
  741. }
  742. samples = kcalloc(len, sizeof(struct b43_c32), GFP_KERNEL);
  743. if (!samples) {
  744. b43err(dev->wl, "allocation for samples generation failed\n");
  745. return 0;
  746. }
  747. rot = (((freq * 36) / bw) << 16) / 100;
  748. angle = 0;
  749. for (i = 0; i < len; i++) {
  750. samples[i] = b43_cordic(angle);
  751. angle += rot;
  752. samples[i].q = CORDIC_CONVERT(samples[i].q * max);
  753. samples[i].i = CORDIC_CONVERT(samples[i].i * max);
  754. }
  755. i = b43_nphy_load_samples(dev, samples, len);
  756. kfree(samples);
  757. return (i < 0) ? 0 : len;
  758. }
  759. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RunSamples */
  760. static void b43_nphy_run_samples(struct b43_wldev *dev, u16 samps, u16 loops,
  761. u16 wait, bool iqmode, bool dac_test)
  762. {
  763. struct b43_phy_n *nphy = dev->phy.n;
  764. int i;
  765. u16 seq_mode;
  766. u32 tmp;
  767. if (nphy->hang_avoid)
  768. b43_nphy_stay_in_carrier_search(dev, true);
  769. if ((nphy->bb_mult_save & 0x80000000) == 0) {
  770. tmp = b43_ntab_read(dev, B43_NTAB16(15, 87));
  771. nphy->bb_mult_save = (tmp & 0xFFFF) | 0x80000000;
  772. }
  773. if (!dev->phy.is_40mhz)
  774. tmp = 0x6464;
  775. else
  776. tmp = 0x4747;
  777. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  778. if (nphy->hang_avoid)
  779. b43_nphy_stay_in_carrier_search(dev, false);
  780. b43_phy_write(dev, B43_NPHY_SAMP_DEPCNT, (samps - 1));
  781. if (loops != 0xFFFF)
  782. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, (loops - 1));
  783. else
  784. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, loops);
  785. b43_phy_write(dev, B43_NPHY_SAMP_WAITCNT, wait);
  786. seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  787. b43_phy_set(dev, B43_NPHY_RFSEQMODE, B43_NPHY_RFSEQMODE_CAOVER);
  788. if (iqmode) {
  789. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  790. b43_phy_set(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8000);
  791. } else {
  792. if (dac_test)
  793. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 5);
  794. else
  795. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 1);
  796. }
  797. for (i = 0; i < 100; i++) {
  798. if (b43_phy_read(dev, B43_NPHY_RFSEQST) & 1) {
  799. i = 0;
  800. break;
  801. }
  802. udelay(10);
  803. }
  804. if (i)
  805. b43err(dev->wl, "run samples timeout\n");
  806. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  807. }
  808. /**************************************************
  809. * RSSI
  810. **************************************************/
  811. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ScaleOffsetRssi */
  812. static void b43_nphy_scale_offset_rssi(struct b43_wldev *dev, u16 scale,
  813. s8 offset, u8 core, u8 rail,
  814. enum b43_nphy_rssi_type type)
  815. {
  816. u16 tmp;
  817. bool core1or5 = (core == 1) || (core == 5);
  818. bool core2or5 = (core == 2) || (core == 5);
  819. offset = clamp_val(offset, -32, 31);
  820. tmp = ((scale & 0x3F) << 8) | (offset & 0x3F);
  821. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_Z))
  822. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, tmp);
  823. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_Z))
  824. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, tmp);
  825. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_Z))
  826. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, tmp);
  827. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_Z))
  828. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, tmp);
  829. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_X))
  830. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, tmp);
  831. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_X))
  832. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, tmp);
  833. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_X))
  834. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, tmp);
  835. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_X))
  836. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, tmp);
  837. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_Y))
  838. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, tmp);
  839. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_Y))
  840. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, tmp);
  841. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_Y))
  842. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, tmp);
  843. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_Y))
  844. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, tmp);
  845. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_TBD))
  846. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TBD, tmp);
  847. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_TBD))
  848. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TBD, tmp);
  849. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_TBD))
  850. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TBD, tmp);
  851. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_TBD))
  852. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TBD, tmp);
  853. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_PWRDET))
  854. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_PWRDET, tmp);
  855. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_PWRDET))
  856. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_PWRDET, tmp);
  857. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_PWRDET))
  858. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_PWRDET, tmp);
  859. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_PWRDET))
  860. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_PWRDET, tmp);
  861. if (core1or5 && (type == B43_NPHY_RSSI_TSSI_I))
  862. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TSSI, tmp);
  863. if (core2or5 && (type == B43_NPHY_RSSI_TSSI_I))
  864. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TSSI, tmp);
  865. if (core1or5 && (type == B43_NPHY_RSSI_TSSI_Q))
  866. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TSSI, tmp);
  867. if (core2or5 && (type == B43_NPHY_RSSI_TSSI_Q))
  868. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TSSI, tmp);
  869. }
  870. static void b43_nphy_rev3_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  871. {
  872. u8 i;
  873. u16 reg, val;
  874. if (code == 0) {
  875. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, 0xFDFF);
  876. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, 0xFDFF);
  877. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, 0xFCFF);
  878. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, 0xFCFF);
  879. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S0, 0xFFDF);
  880. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B32S1, 0xFFDF);
  881. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0xFFC3);
  882. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0xFFC3);
  883. } else {
  884. for (i = 0; i < 2; i++) {
  885. if ((code == 1 && i == 1) || (code == 2 && !i))
  886. continue;
  887. reg = (i == 0) ?
  888. B43_NPHY_AFECTL_OVER1 : B43_NPHY_AFECTL_OVER;
  889. b43_phy_maskset(dev, reg, 0xFDFF, 0x0200);
  890. if (type < 3) {
  891. reg = (i == 0) ?
  892. B43_NPHY_AFECTL_C1 :
  893. B43_NPHY_AFECTL_C2;
  894. b43_phy_maskset(dev, reg, 0xFCFF, 0);
  895. reg = (i == 0) ?
  896. B43_NPHY_RFCTL_LUT_TRSW_UP1 :
  897. B43_NPHY_RFCTL_LUT_TRSW_UP2;
  898. b43_phy_maskset(dev, reg, 0xFFC3, 0);
  899. if (type == 0)
  900. val = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ? 4 : 8;
  901. else if (type == 1)
  902. val = 16;
  903. else
  904. val = 32;
  905. b43_phy_set(dev, reg, val);
  906. reg = (i == 0) ?
  907. B43_NPHY_TXF_40CO_B1S0 :
  908. B43_NPHY_TXF_40CO_B32S1;
  909. b43_phy_set(dev, reg, 0x0020);
  910. } else {
  911. if (type == 6)
  912. val = 0x0100;
  913. else if (type == 3)
  914. val = 0x0200;
  915. else
  916. val = 0x0300;
  917. reg = (i == 0) ?
  918. B43_NPHY_AFECTL_C1 :
  919. B43_NPHY_AFECTL_C2;
  920. b43_phy_maskset(dev, reg, 0xFCFF, val);
  921. b43_phy_maskset(dev, reg, 0xF3FF, val << 2);
  922. if (type != 3 && type != 6) {
  923. enum ieee80211_band band =
  924. b43_current_band(dev->wl);
  925. if (b43_nphy_ipa(dev))
  926. val = (band == IEEE80211_BAND_5GHZ) ? 0xC : 0xE;
  927. else
  928. val = 0x11;
  929. reg = (i == 0) ? 0x2000 : 0x3000;
  930. reg |= B2055_PADDRV;
  931. b43_radio_write16(dev, reg, val);
  932. reg = (i == 0) ?
  933. B43_NPHY_AFECTL_OVER1 :
  934. B43_NPHY_AFECTL_OVER;
  935. b43_phy_set(dev, reg, 0x0200);
  936. }
  937. }
  938. }
  939. }
  940. }
  941. static void b43_nphy_rev2_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  942. {
  943. u16 val;
  944. if (type < 3)
  945. val = 0;
  946. else if (type == 6)
  947. val = 1;
  948. else if (type == 3)
  949. val = 2;
  950. else
  951. val = 3;
  952. val = (val << 12) | (val << 14);
  953. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, val);
  954. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, val);
  955. if (type < 3) {
  956. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO1, 0xFFCF,
  957. (type + 1) << 4);
  958. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO2, 0xFFCF,
  959. (type + 1) << 4);
  960. }
  961. if (code == 0) {
  962. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x3000);
  963. if (type < 3) {
  964. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  965. ~(B43_NPHY_RFCTL_CMD_RXEN |
  966. B43_NPHY_RFCTL_CMD_CORESEL));
  967. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  968. ~(0x1 << 12 |
  969. 0x1 << 5 |
  970. 0x1 << 1 |
  971. 0x1));
  972. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  973. ~B43_NPHY_RFCTL_CMD_START);
  974. udelay(20);
  975. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~0x1);
  976. }
  977. } else {
  978. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x3000);
  979. if (type < 3) {
  980. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  981. ~(B43_NPHY_RFCTL_CMD_RXEN |
  982. B43_NPHY_RFCTL_CMD_CORESEL),
  983. (B43_NPHY_RFCTL_CMD_RXEN |
  984. code << B43_NPHY_RFCTL_CMD_CORESEL_SHIFT));
  985. b43_phy_set(dev, B43_NPHY_RFCTL_OVER,
  986. (0x1 << 12 |
  987. 0x1 << 5 |
  988. 0x1 << 1 |
  989. 0x1));
  990. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  991. B43_NPHY_RFCTL_CMD_START);
  992. udelay(20);
  993. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~0x1);
  994. }
  995. }
  996. }
  997. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSISel */
  998. static void b43_nphy_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  999. {
  1000. if (dev->phy.rev >= 3)
  1001. b43_nphy_rev3_rssi_select(dev, code, type);
  1002. else
  1003. b43_nphy_rev2_rssi_select(dev, code, type);
  1004. }
  1005. /**************************************************
  1006. * Others
  1007. **************************************************/
  1008. void b43_nphy_set_rxantenna(struct b43_wldev *dev, int antenna)
  1009. {//TODO
  1010. }
  1011. static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
  1012. {//TODO
  1013. }
  1014. static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
  1015. bool ignore_tssi)
  1016. {//TODO
  1017. return B43_TXPWR_RES_DONE;
  1018. }
  1019. static void b43_chantab_phy_upload(struct b43_wldev *dev,
  1020. const struct b43_phy_n_sfo_cfg *e)
  1021. {
  1022. b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
  1023. b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
  1024. b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
  1025. b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
  1026. b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
  1027. b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
  1028. }
  1029. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlEnable */
  1030. static void b43_nphy_tx_power_ctrl(struct b43_wldev *dev, bool enable)
  1031. {
  1032. struct b43_phy_n *nphy = dev->phy.n;
  1033. u8 i;
  1034. u16 bmask, val, tmp;
  1035. enum ieee80211_band band = b43_current_band(dev->wl);
  1036. if (nphy->hang_avoid)
  1037. b43_nphy_stay_in_carrier_search(dev, 1);
  1038. nphy->txpwrctrl = enable;
  1039. if (!enable) {
  1040. if (dev->phy.rev >= 3 &&
  1041. (b43_phy_read(dev, B43_NPHY_TXPCTL_CMD) &
  1042. (B43_NPHY_TXPCTL_CMD_COEFF |
  1043. B43_NPHY_TXPCTL_CMD_HWPCTLEN |
  1044. B43_NPHY_TXPCTL_CMD_PCTLEN))) {
  1045. /* We disable enabled TX pwr ctl, save it's state */
  1046. nphy->tx_pwr_idx[0] = b43_phy_read(dev,
  1047. B43_NPHY_C1_TXPCTL_STAT) & 0x7f;
  1048. nphy->tx_pwr_idx[1] = b43_phy_read(dev,
  1049. B43_NPHY_C2_TXPCTL_STAT) & 0x7f;
  1050. }
  1051. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x6840);
  1052. for (i = 0; i < 84; i++)
  1053. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0);
  1054. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x6C40);
  1055. for (i = 0; i < 84; i++)
  1056. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0);
  1057. tmp = B43_NPHY_TXPCTL_CMD_COEFF | B43_NPHY_TXPCTL_CMD_HWPCTLEN;
  1058. if (dev->phy.rev >= 3)
  1059. tmp |= B43_NPHY_TXPCTL_CMD_PCTLEN;
  1060. b43_phy_mask(dev, B43_NPHY_TXPCTL_CMD, ~tmp);
  1061. if (dev->phy.rev >= 3) {
  1062. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0100);
  1063. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0100);
  1064. } else {
  1065. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4000);
  1066. }
  1067. if (dev->phy.rev == 2)
  1068. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  1069. ~B43_NPHY_BPHY_CTL3_SCALE, 0x53);
  1070. else if (dev->phy.rev < 2)
  1071. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  1072. ~B43_NPHY_BPHY_CTL3_SCALE, 0x5A);
  1073. if (dev->phy.rev < 2 && dev->phy.is_40mhz)
  1074. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_TSSIRPSMW);
  1075. } else {
  1076. b43_ntab_write_bulk(dev, B43_NTAB16(26, 64), 84,
  1077. nphy->adj_pwr_tbl);
  1078. b43_ntab_write_bulk(dev, B43_NTAB16(27, 64), 84,
  1079. nphy->adj_pwr_tbl);
  1080. bmask = B43_NPHY_TXPCTL_CMD_COEFF |
  1081. B43_NPHY_TXPCTL_CMD_HWPCTLEN;
  1082. /* wl does useless check for "enable" param here */
  1083. val = B43_NPHY_TXPCTL_CMD_COEFF | B43_NPHY_TXPCTL_CMD_HWPCTLEN;
  1084. if (dev->phy.rev >= 3) {
  1085. bmask |= B43_NPHY_TXPCTL_CMD_PCTLEN;
  1086. if (val)
  1087. val |= B43_NPHY_TXPCTL_CMD_PCTLEN;
  1088. }
  1089. b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD, ~(bmask), val);
  1090. if (band == IEEE80211_BAND_5GHZ) {
  1091. b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD,
  1092. ~B43_NPHY_TXPCTL_CMD_INIT, 0x64);
  1093. if (dev->phy.rev > 1)
  1094. b43_phy_maskset(dev, B43_NPHY_TXPCTL_INIT,
  1095. ~B43_NPHY_TXPCTL_INIT_PIDXI1,
  1096. 0x64);
  1097. }
  1098. if (dev->phy.rev >= 3) {
  1099. if (nphy->tx_pwr_idx[0] != 128 &&
  1100. nphy->tx_pwr_idx[1] != 128) {
  1101. /* Recover TX pwr ctl state */
  1102. b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD,
  1103. ~B43_NPHY_TXPCTL_CMD_INIT,
  1104. nphy->tx_pwr_idx[0]);
  1105. if (dev->phy.rev > 1)
  1106. b43_phy_maskset(dev,
  1107. B43_NPHY_TXPCTL_INIT,
  1108. ~0xff, nphy->tx_pwr_idx[1]);
  1109. }
  1110. }
  1111. if (dev->phy.rev >= 3) {
  1112. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, ~0x100);
  1113. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x100);
  1114. } else {
  1115. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x4000);
  1116. }
  1117. if (dev->phy.rev == 2)
  1118. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3, ~0xFF, 0x3b);
  1119. else if (dev->phy.rev < 2)
  1120. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3, ~0xFF, 0x40);
  1121. if (dev->phy.rev < 2 && dev->phy.is_40mhz)
  1122. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_TSSIRPSMW);
  1123. if (b43_nphy_ipa(dev)) {
  1124. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x4);
  1125. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x4);
  1126. }
  1127. }
  1128. if (nphy->hang_avoid)
  1129. b43_nphy_stay_in_carrier_search(dev, 0);
  1130. }
  1131. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrFix */
  1132. static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
  1133. {
  1134. struct b43_phy_n *nphy = dev->phy.n;
  1135. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  1136. u8 txpi[2], bbmult, i;
  1137. u16 tmp, radio_gain, dac_gain;
  1138. u16 freq = dev->phy.channel_freq;
  1139. u32 txgain;
  1140. /* u32 gaintbl; rev3+ */
  1141. if (nphy->hang_avoid)
  1142. b43_nphy_stay_in_carrier_search(dev, 1);
  1143. if (dev->phy.rev >= 7) {
  1144. txpi[0] = txpi[1] = 30;
  1145. } else if (dev->phy.rev >= 3) {
  1146. txpi[0] = 40;
  1147. txpi[1] = 40;
  1148. } else if (sprom->revision < 4) {
  1149. txpi[0] = 72;
  1150. txpi[1] = 72;
  1151. } else {
  1152. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1153. txpi[0] = sprom->txpid2g[0];
  1154. txpi[1] = sprom->txpid2g[1];
  1155. } else if (freq >= 4900 && freq < 5100) {
  1156. txpi[0] = sprom->txpid5gl[0];
  1157. txpi[1] = sprom->txpid5gl[1];
  1158. } else if (freq >= 5100 && freq < 5500) {
  1159. txpi[0] = sprom->txpid5g[0];
  1160. txpi[1] = sprom->txpid5g[1];
  1161. } else if (freq >= 5500) {
  1162. txpi[0] = sprom->txpid5gh[0];
  1163. txpi[1] = sprom->txpid5gh[1];
  1164. } else {
  1165. txpi[0] = 91;
  1166. txpi[1] = 91;
  1167. }
  1168. }
  1169. if (dev->phy.rev < 7 &&
  1170. (txpi[0] < 40 || txpi[0] > 100 || txpi[1] < 40 || txpi[1] > 10))
  1171. txpi[0] = txpi[1] = 91;
  1172. /*
  1173. for (i = 0; i < 2; i++) {
  1174. nphy->txpwrindex[i].index_internal = txpi[i];
  1175. nphy->txpwrindex[i].index_internal_save = txpi[i];
  1176. }
  1177. */
  1178. for (i = 0; i < 2; i++) {
  1179. if (dev->phy.rev >= 3) {
  1180. if (b43_nphy_ipa(dev)) {
  1181. txgain = *(b43_nphy_get_ipa_gain_table(dev) +
  1182. txpi[i]);
  1183. } else if (b43_current_band(dev->wl) ==
  1184. IEEE80211_BAND_5GHZ) {
  1185. /* FIXME: use 5GHz tables */
  1186. txgain =
  1187. b43_ntab_tx_gain_rev3plus_2ghz[txpi[i]];
  1188. } else {
  1189. if (dev->phy.rev >= 5 &&
  1190. sprom->fem.ghz5.extpa_gain == 3)
  1191. ; /* FIXME: 5GHz_txgain_HiPwrEPA */
  1192. txgain =
  1193. b43_ntab_tx_gain_rev3plus_2ghz[txpi[i]];
  1194. }
  1195. radio_gain = (txgain >> 16) & 0x1FFFF;
  1196. } else {
  1197. txgain = b43_ntab_tx_gain_rev0_1_2[txpi[i]];
  1198. radio_gain = (txgain >> 16) & 0x1FFF;
  1199. }
  1200. if (dev->phy.rev >= 7)
  1201. dac_gain = (txgain >> 8) & 0x7;
  1202. else
  1203. dac_gain = (txgain >> 8) & 0x3F;
  1204. bbmult = txgain & 0xFF;
  1205. if (dev->phy.rev >= 3) {
  1206. if (i == 0)
  1207. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0100);
  1208. else
  1209. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0100);
  1210. } else {
  1211. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4000);
  1212. }
  1213. if (i == 0)
  1214. b43_phy_write(dev, B43_NPHY_AFECTL_DACGAIN1, dac_gain);
  1215. else
  1216. b43_phy_write(dev, B43_NPHY_AFECTL_DACGAIN2, dac_gain);
  1217. b43_ntab_write(dev, B43_NTAB16(0x7, 0x110 + i), radio_gain);
  1218. tmp = b43_ntab_read(dev, B43_NTAB16(0xF, 0x57));
  1219. if (i == 0)
  1220. tmp = (tmp & 0x00FF) | (bbmult << 8);
  1221. else
  1222. tmp = (tmp & 0xFF00) | bbmult;
  1223. b43_ntab_write(dev, B43_NTAB16(0xF, 0x57), tmp);
  1224. if (b43_nphy_ipa(dev)) {
  1225. u32 tmp32;
  1226. u16 reg = (i == 0) ?
  1227. B43_NPHY_PAPD_EN0 : B43_NPHY_PAPD_EN1;
  1228. tmp32 = b43_ntab_read(dev, B43_NTAB32(26 + i,
  1229. 576 + txpi[i]));
  1230. b43_phy_maskset(dev, reg, 0xE00F, (u32) tmp32 << 4);
  1231. b43_phy_set(dev, reg, 0x4);
  1232. }
  1233. }
  1234. b43_phy_mask(dev, B43_NPHY_BPHY_CTL2, ~B43_NPHY_BPHY_CTL2_LUT);
  1235. if (nphy->hang_avoid)
  1236. b43_nphy_stay_in_carrier_search(dev, 0);
  1237. }
  1238. static void b43_nphy_tx_gain_table_upload(struct b43_wldev *dev)
  1239. {
  1240. struct b43_phy *phy = &dev->phy;
  1241. const u32 *table = NULL;
  1242. #if 0
  1243. TODO: b43_ntab_papd_pga_gain_delta_ipa_2*
  1244. u32 rfpwr_offset;
  1245. u8 pga_gain;
  1246. int i;
  1247. #endif
  1248. if (phy->rev >= 3) {
  1249. if (b43_nphy_ipa(dev)) {
  1250. table = b43_nphy_get_ipa_gain_table(dev);
  1251. } else {
  1252. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1253. if (phy->rev == 3)
  1254. table = b43_ntab_tx_gain_rev3_5ghz;
  1255. if (phy->rev == 4)
  1256. table = b43_ntab_tx_gain_rev4_5ghz;
  1257. else
  1258. table = b43_ntab_tx_gain_rev5plus_5ghz;
  1259. } else {
  1260. table = b43_ntab_tx_gain_rev3plus_2ghz;
  1261. }
  1262. }
  1263. } else {
  1264. table = b43_ntab_tx_gain_rev0_1_2;
  1265. }
  1266. b43_ntab_write_bulk(dev, B43_NTAB32(26, 192), 128, table);
  1267. b43_ntab_write_bulk(dev, B43_NTAB32(27, 192), 128, table);
  1268. if (phy->rev >= 3) {
  1269. #if 0
  1270. nphy->gmval = (table[0] >> 16) & 0x7000;
  1271. for (i = 0; i < 128; i++) {
  1272. pga_gain = (table[i] >> 24) & 0xF;
  1273. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  1274. rfpwr_offset = b43_ntab_papd_pga_gain_delta_ipa_2g[pga_gain];
  1275. else
  1276. rfpwr_offset = b43_ntab_papd_pga_gain_delta_ipa_5g[pga_gain];
  1277. b43_ntab_write(dev, B43_NTAB32(26, 576 + i),
  1278. rfpwr_offset);
  1279. b43_ntab_write(dev, B43_NTAB32(27, 576 + i),
  1280. rfpwr_offset);
  1281. }
  1282. #endif
  1283. }
  1284. }
  1285. /*
  1286. * Upload the N-PHY tables.
  1287. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/InitTables
  1288. */
  1289. static void b43_nphy_tables_init(struct b43_wldev *dev)
  1290. {
  1291. if (dev->phy.rev < 3)
  1292. b43_nphy_rev0_1_2_tables_init(dev);
  1293. else
  1294. b43_nphy_rev3plus_tables_init(dev);
  1295. }
  1296. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PA%20override */
  1297. static void b43_nphy_pa_override(struct b43_wldev *dev, bool enable)
  1298. {
  1299. struct b43_phy_n *nphy = dev->phy.n;
  1300. enum ieee80211_band band;
  1301. u16 tmp;
  1302. if (!enable) {
  1303. nphy->rfctrl_intc1_save = b43_phy_read(dev,
  1304. B43_NPHY_RFCTL_INTC1);
  1305. nphy->rfctrl_intc2_save = b43_phy_read(dev,
  1306. B43_NPHY_RFCTL_INTC2);
  1307. band = b43_current_band(dev->wl);
  1308. if (dev->phy.rev >= 3) {
  1309. if (band == IEEE80211_BAND_5GHZ)
  1310. tmp = 0x600;
  1311. else
  1312. tmp = 0x480;
  1313. } else {
  1314. if (band == IEEE80211_BAND_5GHZ)
  1315. tmp = 0x180;
  1316. else
  1317. tmp = 0x120;
  1318. }
  1319. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  1320. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  1321. } else {
  1322. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1,
  1323. nphy->rfctrl_intc1_save);
  1324. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2,
  1325. nphy->rfctrl_intc2_save);
  1326. }
  1327. }
  1328. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxLpFbw */
  1329. static void b43_nphy_tx_lp_fbw(struct b43_wldev *dev)
  1330. {
  1331. u16 tmp;
  1332. if (dev->phy.rev >= 3) {
  1333. if (b43_nphy_ipa(dev)) {
  1334. tmp = 4;
  1335. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S2,
  1336. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  1337. }
  1338. tmp = 1;
  1339. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S2,
  1340. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  1341. }
  1342. }
  1343. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MIMOConfig */
  1344. static void b43_nphy_update_mimo_config(struct b43_wldev *dev, s32 preamble)
  1345. {
  1346. u16 mimocfg = b43_phy_read(dev, B43_NPHY_MIMOCFG);
  1347. mimocfg |= B43_NPHY_MIMOCFG_AUTO;
  1348. if (preamble == 1)
  1349. mimocfg |= B43_NPHY_MIMOCFG_GFMIX;
  1350. else
  1351. mimocfg &= ~B43_NPHY_MIMOCFG_GFMIX;
  1352. b43_phy_write(dev, B43_NPHY_MIMOCFG, mimocfg);
  1353. }
  1354. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Chains */
  1355. static void b43_nphy_update_txrx_chain(struct b43_wldev *dev)
  1356. {
  1357. struct b43_phy_n *nphy = dev->phy.n;
  1358. bool override = false;
  1359. u16 chain = 0x33;
  1360. if (nphy->txrx_chain == 0) {
  1361. chain = 0x11;
  1362. override = true;
  1363. } else if (nphy->txrx_chain == 1) {
  1364. chain = 0x22;
  1365. override = true;
  1366. }
  1367. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  1368. ~(B43_NPHY_RFSEQCA_TXEN | B43_NPHY_RFSEQCA_RXEN),
  1369. chain);
  1370. if (override)
  1371. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  1372. B43_NPHY_RFSEQMODE_CAOVER);
  1373. else
  1374. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  1375. ~B43_NPHY_RFSEQMODE_CAOVER);
  1376. }
  1377. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqEst */
  1378. static void b43_nphy_rx_iq_est(struct b43_wldev *dev, struct nphy_iq_est *est,
  1379. u16 samps, u8 time, bool wait)
  1380. {
  1381. int i;
  1382. u16 tmp;
  1383. b43_phy_write(dev, B43_NPHY_IQEST_SAMCNT, samps);
  1384. b43_phy_maskset(dev, B43_NPHY_IQEST_WT, ~B43_NPHY_IQEST_WT_VAL, time);
  1385. if (wait)
  1386. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_MODE);
  1387. else
  1388. b43_phy_mask(dev, B43_NPHY_IQEST_CMD, ~B43_NPHY_IQEST_CMD_MODE);
  1389. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_START);
  1390. for (i = 1000; i; i--) {
  1391. tmp = b43_phy_read(dev, B43_NPHY_IQEST_CMD);
  1392. if (!(tmp & B43_NPHY_IQEST_CMD_START)) {
  1393. est->i0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI0) << 16) |
  1394. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO0);
  1395. est->q0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI0) << 16) |
  1396. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO0);
  1397. est->iq0_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI0) << 16) |
  1398. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO0);
  1399. est->i1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI1) << 16) |
  1400. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO1);
  1401. est->q1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI1) << 16) |
  1402. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO1);
  1403. est->iq1_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI1) << 16) |
  1404. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO1);
  1405. return;
  1406. }
  1407. udelay(10);
  1408. }
  1409. memset(est, 0, sizeof(*est));
  1410. }
  1411. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqCoeffs */
  1412. static void b43_nphy_rx_iq_coeffs(struct b43_wldev *dev, bool write,
  1413. struct b43_phy_n_iq_comp *pcomp)
  1414. {
  1415. if (write) {
  1416. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPA0, pcomp->a0);
  1417. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPB0, pcomp->b0);
  1418. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPA1, pcomp->a1);
  1419. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPB1, pcomp->b1);
  1420. } else {
  1421. pcomp->a0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPA0);
  1422. pcomp->b0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPB0);
  1423. pcomp->a1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPA1);
  1424. pcomp->b1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPB1);
  1425. }
  1426. }
  1427. #if 0
  1428. /* Ready but not used anywhere */
  1429. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhyCleanup */
  1430. static void b43_nphy_rx_cal_phy_cleanup(struct b43_wldev *dev, u8 core)
  1431. {
  1432. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  1433. b43_phy_write(dev, B43_NPHY_RFSEQCA, regs[0]);
  1434. if (core == 0) {
  1435. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[1]);
  1436. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  1437. } else {
  1438. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  1439. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  1440. }
  1441. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[3]);
  1442. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[4]);
  1443. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, regs[5]);
  1444. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, regs[6]);
  1445. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, regs[7]);
  1446. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, regs[8]);
  1447. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  1448. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  1449. }
  1450. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhySetup */
  1451. static void b43_nphy_rx_cal_phy_setup(struct b43_wldev *dev, u8 core)
  1452. {
  1453. u8 rxval, txval;
  1454. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  1455. regs[0] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  1456. if (core == 0) {
  1457. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1458. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  1459. } else {
  1460. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  1461. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1462. }
  1463. regs[3] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  1464. regs[4] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  1465. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  1466. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  1467. regs[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S1);
  1468. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  1469. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  1470. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  1471. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  1472. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  1473. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  1474. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  1475. ((1 - core) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  1476. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  1477. ((1 - core) << B43_NPHY_RFSEQCA_TXEN_SHIFT));
  1478. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  1479. (core << B43_NPHY_RFSEQCA_RXEN_SHIFT));
  1480. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXDIS,
  1481. (core << B43_NPHY_RFSEQCA_TXDIS_SHIFT));
  1482. if (core == 0) {
  1483. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x0007);
  1484. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0007);
  1485. } else {
  1486. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x0007);
  1487. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0007);
  1488. }
  1489. b43_nphy_rf_control_intc_override(dev, 2, 0, 3);
  1490. b43_nphy_rf_control_override(dev, 8, 0, 3, false);
  1491. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  1492. if (core == 0) {
  1493. rxval = 1;
  1494. txval = 8;
  1495. } else {
  1496. rxval = 4;
  1497. txval = 2;
  1498. }
  1499. b43_nphy_rf_control_intc_override(dev, 1, rxval, (core + 1));
  1500. b43_nphy_rf_control_intc_override(dev, 1, txval, (2 - core));
  1501. }
  1502. #endif
  1503. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalcRxIqComp */
  1504. static void b43_nphy_calc_rx_iq_comp(struct b43_wldev *dev, u8 mask)
  1505. {
  1506. int i;
  1507. s32 iq;
  1508. u32 ii;
  1509. u32 qq;
  1510. int iq_nbits, qq_nbits;
  1511. int arsh, brsh;
  1512. u16 tmp, a, b;
  1513. struct nphy_iq_est est;
  1514. struct b43_phy_n_iq_comp old;
  1515. struct b43_phy_n_iq_comp new = { };
  1516. bool error = false;
  1517. if (mask == 0)
  1518. return;
  1519. b43_nphy_rx_iq_coeffs(dev, false, &old);
  1520. b43_nphy_rx_iq_coeffs(dev, true, &new);
  1521. b43_nphy_rx_iq_est(dev, &est, 0x4000, 32, false);
  1522. new = old;
  1523. for (i = 0; i < 2; i++) {
  1524. if (i == 0 && (mask & 1)) {
  1525. iq = est.iq0_prod;
  1526. ii = est.i0_pwr;
  1527. qq = est.q0_pwr;
  1528. } else if (i == 1 && (mask & 2)) {
  1529. iq = est.iq1_prod;
  1530. ii = est.i1_pwr;
  1531. qq = est.q1_pwr;
  1532. } else {
  1533. continue;
  1534. }
  1535. if (ii + qq < 2) {
  1536. error = true;
  1537. break;
  1538. }
  1539. iq_nbits = fls(abs(iq));
  1540. qq_nbits = fls(qq);
  1541. arsh = iq_nbits - 20;
  1542. if (arsh >= 0) {
  1543. a = -((iq << (30 - iq_nbits)) + (ii >> (1 + arsh)));
  1544. tmp = ii >> arsh;
  1545. } else {
  1546. a = -((iq << (30 - iq_nbits)) + (ii << (-1 - arsh)));
  1547. tmp = ii << -arsh;
  1548. }
  1549. if (tmp == 0) {
  1550. error = true;
  1551. break;
  1552. }
  1553. a /= tmp;
  1554. brsh = qq_nbits - 11;
  1555. if (brsh >= 0) {
  1556. b = (qq << (31 - qq_nbits));
  1557. tmp = ii >> brsh;
  1558. } else {
  1559. b = (qq << (31 - qq_nbits));
  1560. tmp = ii << -brsh;
  1561. }
  1562. if (tmp == 0) {
  1563. error = true;
  1564. break;
  1565. }
  1566. b = int_sqrt(b / tmp - a * a) - (1 << 10);
  1567. if (i == 0 && (mask & 0x1)) {
  1568. if (dev->phy.rev >= 3) {
  1569. new.a0 = a & 0x3FF;
  1570. new.b0 = b & 0x3FF;
  1571. } else {
  1572. new.a0 = b & 0x3FF;
  1573. new.b0 = a & 0x3FF;
  1574. }
  1575. } else if (i == 1 && (mask & 0x2)) {
  1576. if (dev->phy.rev >= 3) {
  1577. new.a1 = a & 0x3FF;
  1578. new.b1 = b & 0x3FF;
  1579. } else {
  1580. new.a1 = b & 0x3FF;
  1581. new.b1 = a & 0x3FF;
  1582. }
  1583. }
  1584. }
  1585. if (error)
  1586. new = old;
  1587. b43_nphy_rx_iq_coeffs(dev, true, &new);
  1588. }
  1589. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxIqWar */
  1590. static void b43_nphy_tx_iq_workaround(struct b43_wldev *dev)
  1591. {
  1592. u16 array[4];
  1593. b43_ntab_read_bulk(dev, B43_NTAB16(0xF, 0x50), 4, array);
  1594. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW0, array[0]);
  1595. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW1, array[1]);
  1596. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW2, array[2]);
  1597. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW3, array[3]);
  1598. }
  1599. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SuperSwitchInit */
  1600. static void b43_nphy_superswitch_init(struct b43_wldev *dev, bool init)
  1601. {
  1602. if (dev->phy.rev >= 3) {
  1603. if (!init)
  1604. return;
  1605. if (0 /* FIXME */) {
  1606. b43_ntab_write(dev, B43_NTAB16(9, 2), 0x211);
  1607. b43_ntab_write(dev, B43_NTAB16(9, 3), 0x222);
  1608. b43_ntab_write(dev, B43_NTAB16(9, 8), 0x144);
  1609. b43_ntab_write(dev, B43_NTAB16(9, 12), 0x188);
  1610. }
  1611. } else {
  1612. b43_phy_write(dev, B43_NPHY_GPIO_LOOEN, 0);
  1613. b43_phy_write(dev, B43_NPHY_GPIO_HIOEN, 0);
  1614. switch (dev->dev->bus_type) {
  1615. #ifdef CONFIG_B43_BCMA
  1616. case B43_BUS_BCMA:
  1617. bcma_chipco_gpio_control(&dev->dev->bdev->bus->drv_cc,
  1618. 0xFC00, 0xFC00);
  1619. break;
  1620. #endif
  1621. #ifdef CONFIG_B43_SSB
  1622. case B43_BUS_SSB:
  1623. ssb_chipco_gpio_control(&dev->dev->sdev->bus->chipco,
  1624. 0xFC00, 0xFC00);
  1625. break;
  1626. #endif
  1627. }
  1628. b43_write32(dev, B43_MMIO_MACCTL,
  1629. b43_read32(dev, B43_MMIO_MACCTL) &
  1630. ~B43_MACCTL_GPOUTSMSK);
  1631. b43_write16(dev, B43_MMIO_GPIO_MASK,
  1632. b43_read16(dev, B43_MMIO_GPIO_MASK) | 0xFC00);
  1633. b43_write16(dev, B43_MMIO_GPIO_CONTROL,
  1634. b43_read16(dev, B43_MMIO_GPIO_CONTROL) & ~0xFC00);
  1635. if (init) {
  1636. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  1637. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  1638. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  1639. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  1640. }
  1641. }
  1642. }
  1643. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/stop-playback */
  1644. static void b43_nphy_stop_playback(struct b43_wldev *dev)
  1645. {
  1646. struct b43_phy_n *nphy = dev->phy.n;
  1647. u16 tmp;
  1648. if (nphy->hang_avoid)
  1649. b43_nphy_stay_in_carrier_search(dev, 1);
  1650. tmp = b43_phy_read(dev, B43_NPHY_SAMP_STAT);
  1651. if (tmp & 0x1)
  1652. b43_phy_set(dev, B43_NPHY_SAMP_CMD, B43_NPHY_SAMP_CMD_STOP);
  1653. else if (tmp & 0x2)
  1654. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  1655. b43_phy_mask(dev, B43_NPHY_SAMP_CMD, ~0x0004);
  1656. if (nphy->bb_mult_save & 0x80000000) {
  1657. tmp = nphy->bb_mult_save & 0xFFFF;
  1658. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  1659. nphy->bb_mult_save = 0;
  1660. }
  1661. if (nphy->hang_avoid)
  1662. b43_nphy_stay_in_carrier_search(dev, 0);
  1663. }
  1664. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SpurWar */
  1665. static void b43_nphy_spur_workaround(struct b43_wldev *dev)
  1666. {
  1667. struct b43_phy_n *nphy = dev->phy.n;
  1668. u8 channel = dev->phy.channel;
  1669. int tone[2] = { 57, 58 };
  1670. u32 noise[2] = { 0x3FF, 0x3FF };
  1671. B43_WARN_ON(dev->phy.rev < 3);
  1672. if (nphy->hang_avoid)
  1673. b43_nphy_stay_in_carrier_search(dev, 1);
  1674. if (nphy->gband_spurwar_en) {
  1675. /* TODO: N PHY Adjust Analog Pfbw (7) */
  1676. if (channel == 11 && dev->phy.is_40mhz)
  1677. ; /* TODO: N PHY Adjust Min Noise Var(2, tone, noise)*/
  1678. else
  1679. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  1680. /* TODO: N PHY Adjust CRS Min Power (0x1E) */
  1681. }
  1682. if (nphy->aband_spurwar_en) {
  1683. if (channel == 54) {
  1684. tone[0] = 0x20;
  1685. noise[0] = 0x25F;
  1686. } else if (channel == 38 || channel == 102 || channel == 118) {
  1687. if (0 /* FIXME */) {
  1688. tone[0] = 0x20;
  1689. noise[0] = 0x21F;
  1690. } else {
  1691. tone[0] = 0;
  1692. noise[0] = 0;
  1693. }
  1694. } else if (channel == 134) {
  1695. tone[0] = 0x20;
  1696. noise[0] = 0x21F;
  1697. } else if (channel == 151) {
  1698. tone[0] = 0x10;
  1699. noise[0] = 0x23F;
  1700. } else if (channel == 153 || channel == 161) {
  1701. tone[0] = 0x30;
  1702. noise[0] = 0x23F;
  1703. } else {
  1704. tone[0] = 0;
  1705. noise[0] = 0;
  1706. }
  1707. if (!tone[0] && !noise[0])
  1708. ; /* TODO: N PHY Adjust Min Noise Var(1, tone, noise)*/
  1709. else
  1710. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  1711. }
  1712. if (nphy->hang_avoid)
  1713. b43_nphy_stay_in_carrier_search(dev, 0);
  1714. }
  1715. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/AdjustLnaGainTbl */
  1716. static void b43_nphy_adjust_lna_gain_table(struct b43_wldev *dev)
  1717. {
  1718. struct b43_phy_n *nphy = dev->phy.n;
  1719. u8 i;
  1720. s16 tmp;
  1721. u16 data[4];
  1722. s16 gain[2];
  1723. u16 minmax[2];
  1724. static const u16 lna_gain[4] = { -2, 10, 19, 25 };
  1725. if (nphy->hang_avoid)
  1726. b43_nphy_stay_in_carrier_search(dev, 1);
  1727. if (nphy->gain_boost) {
  1728. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1729. gain[0] = 6;
  1730. gain[1] = 6;
  1731. } else {
  1732. tmp = 40370 - 315 * dev->phy.channel;
  1733. gain[0] = ((tmp >> 13) + ((tmp >> 12) & 1));
  1734. tmp = 23242 - 224 * dev->phy.channel;
  1735. gain[1] = ((tmp >> 13) + ((tmp >> 12) & 1));
  1736. }
  1737. } else {
  1738. gain[0] = 0;
  1739. gain[1] = 0;
  1740. }
  1741. for (i = 0; i < 2; i++) {
  1742. if (nphy->elna_gain_config) {
  1743. data[0] = 19 + gain[i];
  1744. data[1] = 25 + gain[i];
  1745. data[2] = 25 + gain[i];
  1746. data[3] = 25 + gain[i];
  1747. } else {
  1748. data[0] = lna_gain[0] + gain[i];
  1749. data[1] = lna_gain[1] + gain[i];
  1750. data[2] = lna_gain[2] + gain[i];
  1751. data[3] = lna_gain[3] + gain[i];
  1752. }
  1753. b43_ntab_write_bulk(dev, B43_NTAB16(i, 8), 4, data);
  1754. minmax[i] = 23 + gain[i];
  1755. }
  1756. b43_phy_maskset(dev, B43_NPHY_C1_MINMAX_GAIN, ~B43_NPHY_C1_MINGAIN,
  1757. minmax[0] << B43_NPHY_C1_MINGAIN_SHIFT);
  1758. b43_phy_maskset(dev, B43_NPHY_C2_MINMAX_GAIN, ~B43_NPHY_C2_MINGAIN,
  1759. minmax[1] << B43_NPHY_C2_MINGAIN_SHIFT);
  1760. if (nphy->hang_avoid)
  1761. b43_nphy_stay_in_carrier_search(dev, 0);
  1762. }
  1763. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/WorkaroundsGainCtrl */
  1764. static void b43_nphy_gain_ctrl_workarounds(struct b43_wldev *dev)
  1765. {
  1766. struct b43_phy_n *nphy = dev->phy.n;
  1767. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  1768. /* PHY rev 0, 1, 2 */
  1769. u8 i, j;
  1770. u8 code;
  1771. u16 tmp;
  1772. u8 rfseq_events[3] = { 6, 8, 7 };
  1773. u8 rfseq_delays[3] = { 10, 30, 1 };
  1774. /* PHY rev >= 3 */
  1775. bool ghz5;
  1776. bool ext_lna;
  1777. u16 rssi_gain;
  1778. struct nphy_gain_ctl_workaround_entry *e;
  1779. u8 lpf_gain[6] = { 0x00, 0x06, 0x0C, 0x12, 0x12, 0x12 };
  1780. u8 lpf_bits[6] = { 0, 1, 2, 3, 3, 3 };
  1781. if (dev->phy.rev >= 3) {
  1782. /* Prepare values */
  1783. ghz5 = b43_phy_read(dev, B43_NPHY_BANDCTL)
  1784. & B43_NPHY_BANDCTL_5GHZ;
  1785. ext_lna = sprom->boardflags_lo & B43_BFL_EXTLNA;
  1786. e = b43_nphy_get_gain_ctl_workaround_ent(dev, ghz5, ext_lna);
  1787. if (ghz5 && dev->phy.rev >= 5)
  1788. rssi_gain = 0x90;
  1789. else
  1790. rssi_gain = 0x50;
  1791. b43_phy_set(dev, B43_NPHY_RXCTL, 0x0040);
  1792. /* Set Clip 2 detect */
  1793. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  1794. B43_NPHY_C1_CGAINI_CL2DETECT);
  1795. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  1796. B43_NPHY_C2_CGAINI_CL2DETECT);
  1797. b43_radio_write(dev, B2056_RX0 | B2056_RX_BIASPOLE_LNAG1_IDAC,
  1798. 0x17);
  1799. b43_radio_write(dev, B2056_RX1 | B2056_RX_BIASPOLE_LNAG1_IDAC,
  1800. 0x17);
  1801. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAG2_IDAC, 0xF0);
  1802. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAG2_IDAC, 0xF0);
  1803. b43_radio_write(dev, B2056_RX0 | B2056_RX_RSSI_POLE, 0x00);
  1804. b43_radio_write(dev, B2056_RX1 | B2056_RX_RSSI_POLE, 0x00);
  1805. b43_radio_write(dev, B2056_RX0 | B2056_RX_RSSI_GAIN,
  1806. rssi_gain);
  1807. b43_radio_write(dev, B2056_RX1 | B2056_RX_RSSI_GAIN,
  1808. rssi_gain);
  1809. b43_radio_write(dev, B2056_RX0 | B2056_RX_BIASPOLE_LNAA1_IDAC,
  1810. 0x17);
  1811. b43_radio_write(dev, B2056_RX1 | B2056_RX_BIASPOLE_LNAA1_IDAC,
  1812. 0x17);
  1813. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAA2_IDAC, 0xFF);
  1814. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAA2_IDAC, 0xFF);
  1815. b43_ntab_write_bulk(dev, B43_NTAB8(0, 8), 4, e->lna1_gain);
  1816. b43_ntab_write_bulk(dev, B43_NTAB8(1, 8), 4, e->lna1_gain);
  1817. b43_ntab_write_bulk(dev, B43_NTAB8(0, 16), 4, e->lna2_gain);
  1818. b43_ntab_write_bulk(dev, B43_NTAB8(1, 16), 4, e->lna2_gain);
  1819. b43_ntab_write_bulk(dev, B43_NTAB8(0, 32), 10, e->gain_db);
  1820. b43_ntab_write_bulk(dev, B43_NTAB8(1, 32), 10, e->gain_db);
  1821. b43_ntab_write_bulk(dev, B43_NTAB8(2, 32), 10, e->gain_bits);
  1822. b43_ntab_write_bulk(dev, B43_NTAB8(3, 32), 10, e->gain_bits);
  1823. b43_ntab_write_bulk(dev, B43_NTAB8(0, 0x40), 6, lpf_gain);
  1824. b43_ntab_write_bulk(dev, B43_NTAB8(1, 0x40), 6, lpf_gain);
  1825. b43_ntab_write_bulk(dev, B43_NTAB8(2, 0x40), 6, lpf_bits);
  1826. b43_ntab_write_bulk(dev, B43_NTAB8(3, 0x40), 6, lpf_bits);
  1827. b43_phy_write(dev, B43_NPHY_C1_INITGAIN, e->init_gain);
  1828. b43_phy_write(dev, 0x2A7, e->init_gain);
  1829. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x106), 2,
  1830. e->rfseq_init);
  1831. b43_phy_write(dev, B43_NPHY_C1_INITGAIN, e->init_gain);
  1832. /* TODO: check defines. Do not match variables names */
  1833. b43_phy_write(dev, B43_NPHY_C1_CLIP1_MEDGAIN, e->cliphi_gain);
  1834. b43_phy_write(dev, 0x2A9, e->cliphi_gain);
  1835. b43_phy_write(dev, B43_NPHY_C1_CLIP2_GAIN, e->clipmd_gain);
  1836. b43_phy_write(dev, 0x2AB, e->clipmd_gain);
  1837. b43_phy_write(dev, B43_NPHY_C2_CLIP1_HIGAIN, e->cliplo_gain);
  1838. b43_phy_write(dev, 0x2AD, e->cliplo_gain);
  1839. b43_phy_maskset(dev, 0x27D, 0xFF00, e->crsmin);
  1840. b43_phy_maskset(dev, 0x280, 0xFF00, e->crsminl);
  1841. b43_phy_maskset(dev, 0x283, 0xFF00, e->crsminu);
  1842. b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, e->nbclip);
  1843. b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, e->nbclip);
  1844. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  1845. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2, e->wlclip);
  1846. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  1847. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2, e->wlclip);
  1848. b43_phy_write(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
  1849. } else {
  1850. /* Set Clip 2 detect */
  1851. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  1852. B43_NPHY_C1_CGAINI_CL2DETECT);
  1853. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  1854. B43_NPHY_C2_CGAINI_CL2DETECT);
  1855. /* Set narrowband clip threshold */
  1856. b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, 0x84);
  1857. b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, 0x84);
  1858. if (!dev->phy.is_40mhz) {
  1859. /* Set dwell lengths */
  1860. b43_phy_write(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 0x002B);
  1861. b43_phy_write(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 0x002B);
  1862. b43_phy_write(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 0x0009);
  1863. b43_phy_write(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 0x0009);
  1864. }
  1865. /* Set wideband clip 2 threshold */
  1866. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  1867. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2,
  1868. 21);
  1869. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  1870. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2,
  1871. 21);
  1872. if (!dev->phy.is_40mhz) {
  1873. b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
  1874. ~B43_NPHY_C1_CGAINI_GAINBKOFF, 0x1);
  1875. b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
  1876. ~B43_NPHY_C2_CGAINI_GAINBKOFF, 0x1);
  1877. b43_phy_maskset(dev, B43_NPHY_C1_CCK_CGAINI,
  1878. ~B43_NPHY_C1_CCK_CGAINI_GAINBKOFF, 0x1);
  1879. b43_phy_maskset(dev, B43_NPHY_C2_CCK_CGAINI,
  1880. ~B43_NPHY_C2_CCK_CGAINI_GAINBKOFF, 0x1);
  1881. }
  1882. b43_phy_write(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
  1883. if (nphy->gain_boost) {
  1884. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ &&
  1885. dev->phy.is_40mhz)
  1886. code = 4;
  1887. else
  1888. code = 5;
  1889. } else {
  1890. code = dev->phy.is_40mhz ? 6 : 7;
  1891. }
  1892. /* Set HPVGA2 index */
  1893. b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN,
  1894. ~B43_NPHY_C1_INITGAIN_HPVGA2,
  1895. code << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
  1896. b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN,
  1897. ~B43_NPHY_C2_INITGAIN_HPVGA2,
  1898. code << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
  1899. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  1900. /* specs say about 2 loops, but wl does 4 */
  1901. for (i = 0; i < 4; i++)
  1902. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1903. (code << 8 | 0x7C));
  1904. b43_nphy_adjust_lna_gain_table(dev);
  1905. if (nphy->elna_gain_config) {
  1906. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0808);
  1907. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  1908. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1909. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1910. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1911. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0C08);
  1912. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  1913. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1914. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1915. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1916. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  1917. /* specs say about 2 loops, but wl does 4 */
  1918. for (i = 0; i < 4; i++)
  1919. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1920. (code << 8 | 0x74));
  1921. }
  1922. if (dev->phy.rev == 2) {
  1923. for (i = 0; i < 4; i++) {
  1924. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1925. (0x0400 * i) + 0x0020);
  1926. for (j = 0; j < 21; j++) {
  1927. tmp = j * (i < 2 ? 3 : 1);
  1928. b43_phy_write(dev,
  1929. B43_NPHY_TABLE_DATALO, tmp);
  1930. }
  1931. }
  1932. }
  1933. b43_nphy_set_rf_sequence(dev, 5,
  1934. rfseq_events, rfseq_delays, 3);
  1935. b43_phy_maskset(dev, B43_NPHY_OVER_DGAIN1,
  1936. ~B43_NPHY_OVER_DGAIN_CCKDGECV & 0xFFFF,
  1937. 0x5A << B43_NPHY_OVER_DGAIN_CCKDGECV_SHIFT);
  1938. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  1939. b43_phy_maskset(dev, B43_PHY_N(0xC5D),
  1940. 0xFF80, 4);
  1941. }
  1942. }
  1943. static void b43_nphy_workarounds_rev3plus(struct b43_wldev *dev)
  1944. {
  1945. struct b43_phy_n *nphy = dev->phy.n;
  1946. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  1947. /* TX to RX */
  1948. u8 tx2rx_events[8] = { 0x4, 0x3, 0x6, 0x5, 0x2, 0x1, 0x8, 0x1F };
  1949. u8 tx2rx_delays[8] = { 8, 4, 2, 2, 4, 4, 6, 1 };
  1950. /* RX to TX */
  1951. u8 rx2tx_events_ipa[9] = { 0x0, 0x1, 0x2, 0x8, 0x5, 0x6, 0xF, 0x3,
  1952. 0x1F };
  1953. u8 rx2tx_delays_ipa[9] = { 8, 6, 6, 4, 4, 16, 43, 1, 1 };
  1954. u8 rx2tx_events[9] = { 0x0, 0x1, 0x2, 0x8, 0x5, 0x6, 0x3, 0x4, 0x1F };
  1955. u8 rx2tx_delays[9] = { 8, 6, 6, 4, 4, 18, 42, 1, 1 };
  1956. u16 tmp16;
  1957. u32 tmp32;
  1958. b43_phy_write(dev, 0x23f, 0x1f8);
  1959. b43_phy_write(dev, 0x240, 0x1f8);
  1960. tmp32 = b43_ntab_read(dev, B43_NTAB32(30, 0));
  1961. tmp32 &= 0xffffff;
  1962. b43_ntab_write(dev, B43_NTAB32(30, 0), tmp32);
  1963. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x0125);
  1964. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x01B3);
  1965. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x0105);
  1966. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x016E);
  1967. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0x00CD);
  1968. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x0020);
  1969. b43_phy_write(dev, B43_NPHY_C2_CLIP1_MEDGAIN, 0x000C);
  1970. b43_phy_write(dev, 0x2AE, 0x000C);
  1971. /* TX to RX */
  1972. b43_nphy_set_rf_sequence(dev, 1, tx2rx_events, tx2rx_delays,
  1973. ARRAY_SIZE(tx2rx_events));
  1974. /* RX to TX */
  1975. if (b43_nphy_ipa(dev))
  1976. b43_nphy_set_rf_sequence(dev, 0, rx2tx_events_ipa,
  1977. rx2tx_delays_ipa, ARRAY_SIZE(rx2tx_events_ipa));
  1978. if (nphy->hw_phyrxchain != 3 &&
  1979. nphy->hw_phyrxchain != nphy->hw_phytxchain) {
  1980. if (b43_nphy_ipa(dev)) {
  1981. rx2tx_delays[5] = 59;
  1982. rx2tx_delays[6] = 1;
  1983. rx2tx_events[7] = 0x1F;
  1984. }
  1985. b43_nphy_set_rf_sequence(dev, 1, rx2tx_events, rx2tx_delays,
  1986. ARRAY_SIZE(rx2tx_events));
  1987. }
  1988. tmp16 = (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) ?
  1989. 0x2 : 0x9C40;
  1990. b43_phy_write(dev, B43_NPHY_ENDROP_TLEN, tmp16);
  1991. b43_phy_maskset(dev, 0x294, 0xF0FF, 0x0700);
  1992. b43_ntab_write(dev, B43_NTAB32(16, 3), 0x18D);
  1993. b43_ntab_write(dev, B43_NTAB32(16, 127), 0x18D);
  1994. b43_nphy_gain_ctrl_workarounds(dev);
  1995. b43_ntab_write(dev, B43_NTAB16(8, 0), 2);
  1996. b43_ntab_write(dev, B43_NTAB16(8, 16), 2);
  1997. /* TODO */
  1998. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_MAST_BIAS, 0x00);
  1999. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_MAST_BIAS, 0x00);
  2000. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_BIAS_MAIN, 0x06);
  2001. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_BIAS_MAIN, 0x06);
  2002. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_BIAS_AUX, 0x07);
  2003. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_BIAS_AUX, 0x07);
  2004. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_LOB_BIAS, 0x88);
  2005. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_LOB_BIAS, 0x88);
  2006. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_CMFB_IDAC, 0x00);
  2007. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_CMFB_IDAC, 0x00);
  2008. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXG_CMFB_IDAC, 0x00);
  2009. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXG_CMFB_IDAC, 0x00);
  2010. /* N PHY WAR TX Chain Update with hw_phytxchain as argument */
  2011. if ((sprom->boardflags2_lo & B43_BFL2_APLL_WAR &&
  2012. b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ||
  2013. (sprom->boardflags2_lo & B43_BFL2_GPLL_WAR &&
  2014. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ))
  2015. tmp32 = 0x00088888;
  2016. else
  2017. tmp32 = 0x88888888;
  2018. b43_ntab_write(dev, B43_NTAB32(30, 1), tmp32);
  2019. b43_ntab_write(dev, B43_NTAB32(30, 2), tmp32);
  2020. b43_ntab_write(dev, B43_NTAB32(30, 3), tmp32);
  2021. if (dev->phy.rev == 4 &&
  2022. b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  2023. b43_radio_write(dev, B2056_TX0 | B2056_TX_GMBB_IDAC,
  2024. 0x70);
  2025. b43_radio_write(dev, B2056_TX1 | B2056_TX_GMBB_IDAC,
  2026. 0x70);
  2027. }
  2028. b43_phy_write(dev, 0x224, 0x03eb);
  2029. b43_phy_write(dev, 0x225, 0x03eb);
  2030. b43_phy_write(dev, 0x226, 0x0341);
  2031. b43_phy_write(dev, 0x227, 0x0341);
  2032. b43_phy_write(dev, 0x228, 0x042b);
  2033. b43_phy_write(dev, 0x229, 0x042b);
  2034. b43_phy_write(dev, 0x22a, 0x0381);
  2035. b43_phy_write(dev, 0x22b, 0x0381);
  2036. b43_phy_write(dev, 0x22c, 0x042b);
  2037. b43_phy_write(dev, 0x22d, 0x042b);
  2038. b43_phy_write(dev, 0x22e, 0x0381);
  2039. b43_phy_write(dev, 0x22f, 0x0381);
  2040. }
  2041. static void b43_nphy_workarounds_rev1_2(struct b43_wldev *dev)
  2042. {
  2043. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  2044. struct b43_phy *phy = &dev->phy;
  2045. struct b43_phy_n *nphy = phy->n;
  2046. u8 events1[7] = { 0x0, 0x1, 0x2, 0x8, 0x4, 0x5, 0x3 };
  2047. u8 delays1[7] = { 0x8, 0x6, 0x6, 0x2, 0x4, 0x3C, 0x1 };
  2048. u8 events2[7] = { 0x0, 0x3, 0x5, 0x4, 0x2, 0x1, 0x8 };
  2049. u8 delays2[7] = { 0x8, 0x6, 0x2, 0x4, 0x4, 0x6, 0x1 };
  2050. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ &&
  2051. nphy->band5g_pwrgain) {
  2052. b43_radio_mask(dev, B2055_C1_TX_RF_SPARE, ~0x8);
  2053. b43_radio_mask(dev, B2055_C2_TX_RF_SPARE, ~0x8);
  2054. } else {
  2055. b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
  2056. b43_radio_set(dev, B2055_C2_TX_RF_SPARE, 0x8);
  2057. }
  2058. b43_ntab_write(dev, B43_NTAB16(8, 0x00), 0x000A);
  2059. b43_ntab_write(dev, B43_NTAB16(8, 0x10), 0x000A);
  2060. b43_ntab_write(dev, B43_NTAB16(8, 0x02), 0xCDAA);
  2061. b43_ntab_write(dev, B43_NTAB16(8, 0x12), 0xCDAA);
  2062. if (dev->phy.rev < 2) {
  2063. b43_ntab_write(dev, B43_NTAB16(8, 0x08), 0x0000);
  2064. b43_ntab_write(dev, B43_NTAB16(8, 0x18), 0x0000);
  2065. b43_ntab_write(dev, B43_NTAB16(8, 0x07), 0x7AAB);
  2066. b43_ntab_write(dev, B43_NTAB16(8, 0x17), 0x7AAB);
  2067. b43_ntab_write(dev, B43_NTAB16(8, 0x06), 0x0800);
  2068. b43_ntab_write(dev, B43_NTAB16(8, 0x16), 0x0800);
  2069. }
  2070. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  2071. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  2072. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  2073. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  2074. if (sprom->boardflags2_lo & B43_BFL2_SKWRKFEM_BRD &&
  2075. dev->dev->board_type == 0x8B) {
  2076. delays1[0] = 0x1;
  2077. delays1[5] = 0x14;
  2078. }
  2079. b43_nphy_set_rf_sequence(dev, 0, events1, delays1, 7);
  2080. b43_nphy_set_rf_sequence(dev, 1, events2, delays2, 7);
  2081. b43_nphy_gain_ctrl_workarounds(dev);
  2082. if (dev->phy.rev < 2) {
  2083. if (b43_phy_read(dev, B43_NPHY_RXCTL) & 0x2)
  2084. b43_hf_write(dev, b43_hf_read(dev) |
  2085. B43_HF_MLADVW);
  2086. } else if (dev->phy.rev == 2) {
  2087. b43_phy_write(dev, B43_NPHY_CRSCHECK2, 0);
  2088. b43_phy_write(dev, B43_NPHY_CRSCHECK3, 0);
  2089. }
  2090. if (dev->phy.rev < 2)
  2091. b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
  2092. ~B43_NPHY_SCRAM_SIGCTL_SCM);
  2093. /* Set phase track alpha and beta */
  2094. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
  2095. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
  2096. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
  2097. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
  2098. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
  2099. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
  2100. b43_phy_mask(dev, B43_NPHY_PIL_DW1,
  2101. ~B43_NPHY_PIL_DW_64QAM & 0xFFFF);
  2102. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B1, 0xB5);
  2103. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B2, 0xA4);
  2104. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B3, 0x00);
  2105. if (dev->phy.rev == 2)
  2106. b43_phy_set(dev, B43_NPHY_FINERX2_CGC,
  2107. B43_NPHY_FINERX2_CGC_DECGC);
  2108. }
  2109. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Workarounds */
  2110. static void b43_nphy_workarounds(struct b43_wldev *dev)
  2111. {
  2112. struct b43_phy *phy = &dev->phy;
  2113. struct b43_phy_n *nphy = phy->n;
  2114. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  2115. b43_nphy_classifier(dev, 1, 0);
  2116. else
  2117. b43_nphy_classifier(dev, 1, 1);
  2118. if (nphy->hang_avoid)
  2119. b43_nphy_stay_in_carrier_search(dev, 1);
  2120. b43_phy_set(dev, B43_NPHY_IQFLIP,
  2121. B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
  2122. if (dev->phy.rev >= 3)
  2123. b43_nphy_workarounds_rev3plus(dev);
  2124. else
  2125. b43_nphy_workarounds_rev1_2(dev);
  2126. if (nphy->hang_avoid)
  2127. b43_nphy_stay_in_carrier_search(dev, 0);
  2128. }
  2129. /*
  2130. * Transmits a known value for LO calibration
  2131. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/TXTone
  2132. */
  2133. static int b43_nphy_tx_tone(struct b43_wldev *dev, u32 freq, u16 max_val,
  2134. bool iqmode, bool dac_test)
  2135. {
  2136. u16 samp = b43_nphy_gen_load_samples(dev, freq, max_val, dac_test);
  2137. if (samp == 0)
  2138. return -1;
  2139. b43_nphy_run_samples(dev, samp, 0xFFFF, 0, iqmode, dac_test);
  2140. return 0;
  2141. }
  2142. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlCoefSetup */
  2143. static void b43_nphy_tx_pwr_ctrl_coef_setup(struct b43_wldev *dev)
  2144. {
  2145. struct b43_phy_n *nphy = dev->phy.n;
  2146. int i, j;
  2147. u32 tmp;
  2148. u32 cur_real, cur_imag, real_part, imag_part;
  2149. u16 buffer[7];
  2150. if (nphy->hang_avoid)
  2151. b43_nphy_stay_in_carrier_search(dev, true);
  2152. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  2153. for (i = 0; i < 2; i++) {
  2154. tmp = ((buffer[i * 2] & 0x3FF) << 10) |
  2155. (buffer[i * 2 + 1] & 0x3FF);
  2156. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  2157. (((i + 26) << 10) | 320));
  2158. for (j = 0; j < 128; j++) {
  2159. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  2160. ((tmp >> 16) & 0xFFFF));
  2161. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  2162. (tmp & 0xFFFF));
  2163. }
  2164. }
  2165. for (i = 0; i < 2; i++) {
  2166. tmp = buffer[5 + i];
  2167. real_part = (tmp >> 8) & 0xFF;
  2168. imag_part = (tmp & 0xFF);
  2169. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  2170. (((i + 26) << 10) | 448));
  2171. if (dev->phy.rev >= 3) {
  2172. cur_real = real_part;
  2173. cur_imag = imag_part;
  2174. tmp = ((cur_real & 0xFF) << 8) | (cur_imag & 0xFF);
  2175. }
  2176. for (j = 0; j < 128; j++) {
  2177. if (dev->phy.rev < 3) {
  2178. cur_real = (real_part * loscale[j] + 128) >> 8;
  2179. cur_imag = (imag_part * loscale[j] + 128) >> 8;
  2180. tmp = ((cur_real & 0xFF) << 8) |
  2181. (cur_imag & 0xFF);
  2182. }
  2183. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  2184. ((tmp >> 16) & 0xFFFF));
  2185. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  2186. (tmp & 0xFFFF));
  2187. }
  2188. }
  2189. if (dev->phy.rev >= 3) {
  2190. b43_shm_write16(dev, B43_SHM_SHARED,
  2191. B43_SHM_SH_NPHY_TXPWR_INDX0, 0xFFFF);
  2192. b43_shm_write16(dev, B43_SHM_SHARED,
  2193. B43_SHM_SH_NPHY_TXPWR_INDX1, 0xFFFF);
  2194. }
  2195. if (nphy->hang_avoid)
  2196. b43_nphy_stay_in_carrier_search(dev, false);
  2197. }
  2198. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BPHYInit */
  2199. static void b43_nphy_bphy_init(struct b43_wldev *dev)
  2200. {
  2201. unsigned int i;
  2202. u16 val;
  2203. val = 0x1E1F;
  2204. for (i = 0; i < 16; i++) {
  2205. b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
  2206. val -= 0x202;
  2207. }
  2208. val = 0x3E3F;
  2209. for (i = 0; i < 16; i++) {
  2210. b43_phy_write(dev, B43_PHY_N_BMODE(0x98 + i), val);
  2211. val -= 0x202;
  2212. }
  2213. b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
  2214. }
  2215. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRssi2055Vcm */
  2216. static void b43_nphy_set_rssi_2055_vcm(struct b43_wldev *dev, u8 type, u8 *buf)
  2217. {
  2218. int i;
  2219. for (i = 0; i < 2; i++) {
  2220. if (type == 2) {
  2221. if (i == 0) {
  2222. b43_radio_maskset(dev, B2055_C1_B0NB_RSSIVCM,
  2223. 0xFC, buf[0]);
  2224. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  2225. 0xFC, buf[1]);
  2226. } else {
  2227. b43_radio_maskset(dev, B2055_C2_B0NB_RSSIVCM,
  2228. 0xFC, buf[2 * i]);
  2229. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  2230. 0xFC, buf[2 * i + 1]);
  2231. }
  2232. } else {
  2233. if (i == 0)
  2234. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  2235. 0xF3, buf[0] << 2);
  2236. else
  2237. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  2238. 0xF3, buf[2 * i + 1] << 2);
  2239. }
  2240. }
  2241. }
  2242. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PollRssi */
  2243. static int b43_nphy_poll_rssi(struct b43_wldev *dev, u8 type, s32 *buf,
  2244. u8 nsamp)
  2245. {
  2246. int i;
  2247. int out;
  2248. u16 save_regs_phy[9];
  2249. u16 s[2];
  2250. if (dev->phy.rev >= 3) {
  2251. save_regs_phy[0] = b43_phy_read(dev,
  2252. B43_NPHY_RFCTL_LUT_TRSW_UP1);
  2253. save_regs_phy[1] = b43_phy_read(dev,
  2254. B43_NPHY_RFCTL_LUT_TRSW_UP2);
  2255. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  2256. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  2257. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  2258. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2259. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S0);
  2260. save_regs_phy[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B32S1);
  2261. save_regs_phy[8] = 0;
  2262. } else {
  2263. save_regs_phy[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  2264. save_regs_phy[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  2265. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2266. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_RFCTL_CMD);
  2267. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  2268. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  2269. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  2270. save_regs_phy[7] = 0;
  2271. save_regs_phy[8] = 0;
  2272. }
  2273. b43_nphy_rssi_select(dev, 5, type);
  2274. if (dev->phy.rev < 2) {
  2275. save_regs_phy[8] = b43_phy_read(dev, B43_NPHY_GPIO_SEL);
  2276. b43_phy_write(dev, B43_NPHY_GPIO_SEL, 5);
  2277. }
  2278. for (i = 0; i < 4; i++)
  2279. buf[i] = 0;
  2280. for (i = 0; i < nsamp; i++) {
  2281. if (dev->phy.rev < 2) {
  2282. s[0] = b43_phy_read(dev, B43_NPHY_GPIO_LOOUT);
  2283. s[1] = b43_phy_read(dev, B43_NPHY_GPIO_HIOUT);
  2284. } else {
  2285. s[0] = b43_phy_read(dev, B43_NPHY_RSSI1);
  2286. s[1] = b43_phy_read(dev, B43_NPHY_RSSI2);
  2287. }
  2288. buf[0] += ((s8)((s[0] & 0x3F) << 2)) >> 2;
  2289. buf[1] += ((s8)(((s[0] >> 8) & 0x3F) << 2)) >> 2;
  2290. buf[2] += ((s8)((s[1] & 0x3F) << 2)) >> 2;
  2291. buf[3] += ((s8)(((s[1] >> 8) & 0x3F) << 2)) >> 2;
  2292. }
  2293. out = (buf[0] & 0xFF) << 24 | (buf[1] & 0xFF) << 16 |
  2294. (buf[2] & 0xFF) << 8 | (buf[3] & 0xFF);
  2295. if (dev->phy.rev < 2)
  2296. b43_phy_write(dev, B43_NPHY_GPIO_SEL, save_regs_phy[8]);
  2297. if (dev->phy.rev >= 3) {
  2298. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1,
  2299. save_regs_phy[0]);
  2300. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2,
  2301. save_regs_phy[1]);
  2302. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[2]);
  2303. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[3]);
  2304. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, save_regs_phy[4]);
  2305. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[5]);
  2306. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, save_regs_phy[6]);
  2307. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, save_regs_phy[7]);
  2308. } else {
  2309. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[0]);
  2310. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[1]);
  2311. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[2]);
  2312. b43_phy_write(dev, B43_NPHY_RFCTL_CMD, save_regs_phy[3]);
  2313. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, save_regs_phy[4]);
  2314. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, save_regs_phy[5]);
  2315. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, save_regs_phy[6]);
  2316. }
  2317. return out;
  2318. }
  2319. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */
  2320. static void b43_nphy_rev2_rssi_cal(struct b43_wldev *dev, u8 type)
  2321. {
  2322. int i, j;
  2323. u8 state[4];
  2324. u8 code, val;
  2325. u16 class, override;
  2326. u8 regs_save_radio[2];
  2327. u16 regs_save_phy[2];
  2328. s8 offset[4];
  2329. u8 core;
  2330. u8 rail;
  2331. u16 clip_state[2];
  2332. u16 clip_off[2] = { 0xFFFF, 0xFFFF };
  2333. s32 results_min[4] = { };
  2334. u8 vcm_final[4] = { };
  2335. s32 results[4][4] = { };
  2336. s32 miniq[4][2] = { };
  2337. if (type == 2) {
  2338. code = 0;
  2339. val = 6;
  2340. } else if (type < 2) {
  2341. code = 25;
  2342. val = 4;
  2343. } else {
  2344. B43_WARN_ON(1);
  2345. return;
  2346. }
  2347. class = b43_nphy_classifier(dev, 0, 0);
  2348. b43_nphy_classifier(dev, 7, 4);
  2349. b43_nphy_read_clip_detection(dev, clip_state);
  2350. b43_nphy_write_clip_detection(dev, clip_off);
  2351. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  2352. override = 0x140;
  2353. else
  2354. override = 0x110;
  2355. regs_save_phy[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2356. regs_save_radio[0] = b43_radio_read16(dev, B2055_C1_PD_RXTX);
  2357. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, override);
  2358. b43_radio_write16(dev, B2055_C1_PD_RXTX, val);
  2359. regs_save_phy[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2360. regs_save_radio[1] = b43_radio_read16(dev, B2055_C2_PD_RXTX);
  2361. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, override);
  2362. b43_radio_write16(dev, B2055_C2_PD_RXTX, val);
  2363. state[0] = b43_radio_read16(dev, B2055_C1_PD_RSSIMISC) & 0x07;
  2364. state[1] = b43_radio_read16(dev, B2055_C2_PD_RSSIMISC) & 0x07;
  2365. b43_radio_mask(dev, B2055_C1_PD_RSSIMISC, 0xF8);
  2366. b43_radio_mask(dev, B2055_C2_PD_RSSIMISC, 0xF8);
  2367. state[2] = b43_radio_read16(dev, B2055_C1_SP_RSSI) & 0x07;
  2368. state[3] = b43_radio_read16(dev, B2055_C2_SP_RSSI) & 0x07;
  2369. b43_nphy_rssi_select(dev, 5, type);
  2370. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 0, type);
  2371. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 1, type);
  2372. for (i = 0; i < 4; i++) {
  2373. u8 tmp[4];
  2374. for (j = 0; j < 4; j++)
  2375. tmp[j] = i;
  2376. if (type != 1)
  2377. b43_nphy_set_rssi_2055_vcm(dev, type, tmp);
  2378. b43_nphy_poll_rssi(dev, type, results[i], 8);
  2379. if (type < 2)
  2380. for (j = 0; j < 2; j++)
  2381. miniq[i][j] = min(results[i][2 * j],
  2382. results[i][2 * j + 1]);
  2383. }
  2384. for (i = 0; i < 4; i++) {
  2385. s32 mind = 40;
  2386. u8 minvcm = 0;
  2387. s32 minpoll = 249;
  2388. s32 curr;
  2389. for (j = 0; j < 4; j++) {
  2390. if (type == 2)
  2391. curr = abs(results[j][i]);
  2392. else
  2393. curr = abs(miniq[j][i / 2] - code * 8);
  2394. if (curr < mind) {
  2395. mind = curr;
  2396. minvcm = j;
  2397. }
  2398. if (results[j][i] < minpoll)
  2399. minpoll = results[j][i];
  2400. }
  2401. results_min[i] = minpoll;
  2402. vcm_final[i] = minvcm;
  2403. }
  2404. if (type != 1)
  2405. b43_nphy_set_rssi_2055_vcm(dev, type, vcm_final);
  2406. for (i = 0; i < 4; i++) {
  2407. offset[i] = (code * 8) - results[vcm_final[i]][i];
  2408. if (offset[i] < 0)
  2409. offset[i] = -((abs(offset[i]) + 4) / 8);
  2410. else
  2411. offset[i] = (offset[i] + 4) / 8;
  2412. if (results_min[i] == 248)
  2413. offset[i] = code - 32;
  2414. core = (i / 2) ? 2 : 1;
  2415. rail = (i % 2) ? 1 : 0;
  2416. b43_nphy_scale_offset_rssi(dev, 0, offset[i], core, rail,
  2417. type);
  2418. }
  2419. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[0]);
  2420. b43_radio_maskset(dev, B2055_C2_PD_RSSIMISC, 0xF8, state[1]);
  2421. switch (state[2]) {
  2422. case 1:
  2423. b43_nphy_rssi_select(dev, 1, 2);
  2424. break;
  2425. case 4:
  2426. b43_nphy_rssi_select(dev, 1, 0);
  2427. break;
  2428. case 2:
  2429. b43_nphy_rssi_select(dev, 1, 1);
  2430. break;
  2431. default:
  2432. b43_nphy_rssi_select(dev, 1, 1);
  2433. break;
  2434. }
  2435. switch (state[3]) {
  2436. case 1:
  2437. b43_nphy_rssi_select(dev, 2, 2);
  2438. break;
  2439. case 4:
  2440. b43_nphy_rssi_select(dev, 2, 0);
  2441. break;
  2442. default:
  2443. b43_nphy_rssi_select(dev, 2, 1);
  2444. break;
  2445. }
  2446. b43_nphy_rssi_select(dev, 0, type);
  2447. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs_save_phy[0]);
  2448. b43_radio_write16(dev, B2055_C1_PD_RXTX, regs_save_radio[0]);
  2449. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs_save_phy[1]);
  2450. b43_radio_write16(dev, B2055_C2_PD_RXTX, regs_save_radio[1]);
  2451. b43_nphy_classifier(dev, 7, class);
  2452. b43_nphy_write_clip_detection(dev, clip_state);
  2453. /* Specs don't say about reset here, but it makes wl and b43 dumps
  2454. identical, it really seems wl performs this */
  2455. b43_nphy_reset_cca(dev);
  2456. }
  2457. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */
  2458. static void b43_nphy_rev3_rssi_cal(struct b43_wldev *dev)
  2459. {
  2460. /* TODO */
  2461. }
  2462. /*
  2463. * RSSI Calibration
  2464. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal
  2465. */
  2466. static void b43_nphy_rssi_cal(struct b43_wldev *dev)
  2467. {
  2468. if (dev->phy.rev >= 3) {
  2469. b43_nphy_rev3_rssi_cal(dev);
  2470. } else {
  2471. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_Z);
  2472. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_X);
  2473. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_Y);
  2474. }
  2475. }
  2476. /*
  2477. * Restore RSSI Calibration
  2478. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreRssiCal
  2479. */
  2480. static void b43_nphy_restore_rssi_cal(struct b43_wldev *dev)
  2481. {
  2482. struct b43_phy_n *nphy = dev->phy.n;
  2483. u16 *rssical_radio_regs = NULL;
  2484. u16 *rssical_phy_regs = NULL;
  2485. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2486. if (!nphy->rssical_chanspec_2G.center_freq)
  2487. return;
  2488. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
  2489. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
  2490. } else {
  2491. if (!nphy->rssical_chanspec_5G.center_freq)
  2492. return;
  2493. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
  2494. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
  2495. }
  2496. /* TODO use some definitions */
  2497. b43_radio_maskset(dev, 0x602B, 0xE3, rssical_radio_regs[0]);
  2498. b43_radio_maskset(dev, 0x702B, 0xE3, rssical_radio_regs[1]);
  2499. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, rssical_phy_regs[0]);
  2500. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, rssical_phy_regs[1]);
  2501. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, rssical_phy_regs[2]);
  2502. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, rssical_phy_regs[3]);
  2503. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, rssical_phy_regs[4]);
  2504. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, rssical_phy_regs[5]);
  2505. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, rssical_phy_regs[6]);
  2506. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, rssical_phy_regs[7]);
  2507. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, rssical_phy_regs[8]);
  2508. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, rssical_phy_regs[9]);
  2509. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, rssical_phy_regs[10]);
  2510. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, rssical_phy_regs[11]);
  2511. }
  2512. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalRadioSetup */
  2513. static void b43_nphy_tx_cal_radio_setup(struct b43_wldev *dev)
  2514. {
  2515. struct b43_phy_n *nphy = dev->phy.n;
  2516. u16 *save = nphy->tx_rx_cal_radio_saveregs;
  2517. u16 tmp;
  2518. u8 offset, i;
  2519. if (dev->phy.rev >= 3) {
  2520. for (i = 0; i < 2; i++) {
  2521. tmp = (i == 0) ? 0x2000 : 0x3000;
  2522. offset = i * 11;
  2523. save[offset + 0] = b43_radio_read16(dev, B2055_CAL_RVARCTL);
  2524. save[offset + 1] = b43_radio_read16(dev, B2055_CAL_LPOCTL);
  2525. save[offset + 2] = b43_radio_read16(dev, B2055_CAL_TS);
  2526. save[offset + 3] = b43_radio_read16(dev, B2055_CAL_RCCALRTS);
  2527. save[offset + 4] = b43_radio_read16(dev, B2055_CAL_RCALRTS);
  2528. save[offset + 5] = b43_radio_read16(dev, B2055_PADDRV);
  2529. save[offset + 6] = b43_radio_read16(dev, B2055_XOCTL1);
  2530. save[offset + 7] = b43_radio_read16(dev, B2055_XOCTL2);
  2531. save[offset + 8] = b43_radio_read16(dev, B2055_XOREGUL);
  2532. save[offset + 9] = b43_radio_read16(dev, B2055_XOMISC);
  2533. save[offset + 10] = b43_radio_read16(dev, B2055_PLL_LFC1);
  2534. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  2535. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x0A);
  2536. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  2537. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  2538. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  2539. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  2540. if (nphy->ipa5g_on) {
  2541. b43_radio_write16(dev, tmp | B2055_PADDRV, 4);
  2542. b43_radio_write16(dev, tmp | B2055_XOCTL1, 1);
  2543. } else {
  2544. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  2545. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0x2F);
  2546. }
  2547. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  2548. } else {
  2549. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x06);
  2550. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  2551. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  2552. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  2553. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  2554. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0);
  2555. if (nphy->ipa2g_on) {
  2556. b43_radio_write16(dev, tmp | B2055_PADDRV, 6);
  2557. b43_radio_write16(dev, tmp | B2055_XOCTL2,
  2558. (dev->phy.rev < 5) ? 0x11 : 0x01);
  2559. } else {
  2560. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  2561. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  2562. }
  2563. }
  2564. b43_radio_write16(dev, tmp | B2055_XOREGUL, 0);
  2565. b43_radio_write16(dev, tmp | B2055_XOMISC, 0);
  2566. b43_radio_write16(dev, tmp | B2055_PLL_LFC1, 0);
  2567. }
  2568. } else {
  2569. save[0] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL1);
  2570. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL1, 0x29);
  2571. save[1] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL2);
  2572. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL2, 0x54);
  2573. save[2] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL1);
  2574. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL1, 0x29);
  2575. save[3] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL2);
  2576. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL2, 0x54);
  2577. save[3] = b43_radio_read16(dev, B2055_C1_PWRDET_RXTX);
  2578. save[4] = b43_radio_read16(dev, B2055_C2_PWRDET_RXTX);
  2579. if (!(b43_phy_read(dev, B43_NPHY_BANDCTL) &
  2580. B43_NPHY_BANDCTL_5GHZ)) {
  2581. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x04);
  2582. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x04);
  2583. } else {
  2584. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x20);
  2585. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x20);
  2586. }
  2587. if (dev->phy.rev < 2) {
  2588. b43_radio_set(dev, B2055_C1_TX_BB_MXGM, 0x20);
  2589. b43_radio_set(dev, B2055_C2_TX_BB_MXGM, 0x20);
  2590. } else {
  2591. b43_radio_mask(dev, B2055_C1_TX_BB_MXGM, ~0x20);
  2592. b43_radio_mask(dev, B2055_C2_TX_BB_MXGM, ~0x20);
  2593. }
  2594. }
  2595. }
  2596. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IqCalGainParams */
  2597. static void b43_nphy_iq_cal_gain_params(struct b43_wldev *dev, u16 core,
  2598. struct nphy_txgains target,
  2599. struct nphy_iqcal_params *params)
  2600. {
  2601. int i, j, indx;
  2602. u16 gain;
  2603. if (dev->phy.rev >= 3) {
  2604. params->txgm = target.txgm[core];
  2605. params->pga = target.pga[core];
  2606. params->pad = target.pad[core];
  2607. params->ipa = target.ipa[core];
  2608. params->cal_gain = (params->txgm << 12) | (params->pga << 8) |
  2609. (params->pad << 4) | (params->ipa);
  2610. for (j = 0; j < 5; j++)
  2611. params->ncorr[j] = 0x79;
  2612. } else {
  2613. gain = (target.pad[core]) | (target.pga[core] << 4) |
  2614. (target.txgm[core] << 8);
  2615. indx = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ?
  2616. 1 : 0;
  2617. for (i = 0; i < 9; i++)
  2618. if (tbl_iqcal_gainparams[indx][i][0] == gain)
  2619. break;
  2620. i = min(i, 8);
  2621. params->txgm = tbl_iqcal_gainparams[indx][i][1];
  2622. params->pga = tbl_iqcal_gainparams[indx][i][2];
  2623. params->pad = tbl_iqcal_gainparams[indx][i][3];
  2624. params->cal_gain = (params->txgm << 7) | (params->pga << 4) |
  2625. (params->pad << 2);
  2626. for (j = 0; j < 4; j++)
  2627. params->ncorr[j] = tbl_iqcal_gainparams[indx][i][4 + j];
  2628. }
  2629. }
  2630. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/UpdateTxCalLadder */
  2631. static void b43_nphy_update_tx_cal_ladder(struct b43_wldev *dev, u16 core)
  2632. {
  2633. struct b43_phy_n *nphy = dev->phy.n;
  2634. int i;
  2635. u16 scale, entry;
  2636. u16 tmp = nphy->txcal_bbmult;
  2637. if (core == 0)
  2638. tmp >>= 8;
  2639. tmp &= 0xff;
  2640. for (i = 0; i < 18; i++) {
  2641. scale = (ladder_lo[i].percent * tmp) / 100;
  2642. entry = ((scale & 0xFF) << 8) | ladder_lo[i].g_env;
  2643. b43_ntab_write(dev, B43_NTAB16(15, i), entry);
  2644. scale = (ladder_iq[i].percent * tmp) / 100;
  2645. entry = ((scale & 0xFF) << 8) | ladder_iq[i].g_env;
  2646. b43_ntab_write(dev, B43_NTAB16(15, i + 32), entry);
  2647. }
  2648. }
  2649. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ExtPaSetTxDigiFilts */
  2650. static void b43_nphy_ext_pa_set_tx_dig_filters(struct b43_wldev *dev)
  2651. {
  2652. int i;
  2653. for (i = 0; i < 15; i++)
  2654. b43_phy_write(dev, B43_PHY_N(0x2C5 + i),
  2655. tbl_tx_filter_coef_rev4[2][i]);
  2656. }
  2657. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IpaSetTxDigiFilts */
  2658. static void b43_nphy_int_pa_set_tx_dig_filters(struct b43_wldev *dev)
  2659. {
  2660. int i, j;
  2661. /* B43_NPHY_TXF_20CO_S0A1, B43_NPHY_TXF_40CO_S0A1, unknown */
  2662. static const u16 offset[] = { 0x186, 0x195, 0x2C5 };
  2663. for (i = 0; i < 3; i++)
  2664. for (j = 0; j < 15; j++)
  2665. b43_phy_write(dev, B43_PHY_N(offset[i] + j),
  2666. tbl_tx_filter_coef_rev4[i][j]);
  2667. if (dev->phy.is_40mhz) {
  2668. for (j = 0; j < 15; j++)
  2669. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2670. tbl_tx_filter_coef_rev4[3][j]);
  2671. } else if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  2672. for (j = 0; j < 15; j++)
  2673. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2674. tbl_tx_filter_coef_rev4[5][j]);
  2675. }
  2676. if (dev->phy.channel == 14)
  2677. for (j = 0; j < 15; j++)
  2678. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2679. tbl_tx_filter_coef_rev4[6][j]);
  2680. }
  2681. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetTxGain */
  2682. static struct nphy_txgains b43_nphy_get_tx_gains(struct b43_wldev *dev)
  2683. {
  2684. struct b43_phy_n *nphy = dev->phy.n;
  2685. u16 curr_gain[2];
  2686. struct nphy_txgains target;
  2687. const u32 *table = NULL;
  2688. if (!nphy->txpwrctrl) {
  2689. int i;
  2690. if (nphy->hang_avoid)
  2691. b43_nphy_stay_in_carrier_search(dev, true);
  2692. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, curr_gain);
  2693. if (nphy->hang_avoid)
  2694. b43_nphy_stay_in_carrier_search(dev, false);
  2695. for (i = 0; i < 2; ++i) {
  2696. if (dev->phy.rev >= 3) {
  2697. target.ipa[i] = curr_gain[i] & 0x000F;
  2698. target.pad[i] = (curr_gain[i] & 0x00F0) >> 4;
  2699. target.pga[i] = (curr_gain[i] & 0x0F00) >> 8;
  2700. target.txgm[i] = (curr_gain[i] & 0x7000) >> 12;
  2701. } else {
  2702. target.ipa[i] = curr_gain[i] & 0x0003;
  2703. target.pad[i] = (curr_gain[i] & 0x000C) >> 2;
  2704. target.pga[i] = (curr_gain[i] & 0x0070) >> 4;
  2705. target.txgm[i] = (curr_gain[i] & 0x0380) >> 7;
  2706. }
  2707. }
  2708. } else {
  2709. int i;
  2710. u16 index[2];
  2711. index[0] = (b43_phy_read(dev, B43_NPHY_C1_TXPCTL_STAT) &
  2712. B43_NPHY_TXPCTL_STAT_BIDX) >>
  2713. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  2714. index[1] = (b43_phy_read(dev, B43_NPHY_C2_TXPCTL_STAT) &
  2715. B43_NPHY_TXPCTL_STAT_BIDX) >>
  2716. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  2717. for (i = 0; i < 2; ++i) {
  2718. if (dev->phy.rev >= 3) {
  2719. enum ieee80211_band band =
  2720. b43_current_band(dev->wl);
  2721. if (b43_nphy_ipa(dev)) {
  2722. table = b43_nphy_get_ipa_gain_table(dev);
  2723. } else {
  2724. if (band == IEEE80211_BAND_5GHZ) {
  2725. if (dev->phy.rev == 3)
  2726. table = b43_ntab_tx_gain_rev3_5ghz;
  2727. else if (dev->phy.rev == 4)
  2728. table = b43_ntab_tx_gain_rev4_5ghz;
  2729. else
  2730. table = b43_ntab_tx_gain_rev5plus_5ghz;
  2731. } else {
  2732. table = b43_ntab_tx_gain_rev3plus_2ghz;
  2733. }
  2734. }
  2735. target.ipa[i] = (table[index[i]] >> 16) & 0xF;
  2736. target.pad[i] = (table[index[i]] >> 20) & 0xF;
  2737. target.pga[i] = (table[index[i]] >> 24) & 0xF;
  2738. target.txgm[i] = (table[index[i]] >> 28) & 0xF;
  2739. } else {
  2740. table = b43_ntab_tx_gain_rev0_1_2;
  2741. target.ipa[i] = (table[index[i]] >> 16) & 0x3;
  2742. target.pad[i] = (table[index[i]] >> 18) & 0x3;
  2743. target.pga[i] = (table[index[i]] >> 20) & 0x7;
  2744. target.txgm[i] = (table[index[i]] >> 23) & 0x7;
  2745. }
  2746. }
  2747. }
  2748. return target;
  2749. }
  2750. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhyCleanup */
  2751. static void b43_nphy_tx_cal_phy_cleanup(struct b43_wldev *dev)
  2752. {
  2753. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2754. if (dev->phy.rev >= 3) {
  2755. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[0]);
  2756. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  2757. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  2758. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[3]);
  2759. b43_phy_write(dev, B43_NPHY_BBCFG, regs[4]);
  2760. b43_ntab_write(dev, B43_NTAB16(8, 3), regs[5]);
  2761. b43_ntab_write(dev, B43_NTAB16(8, 19), regs[6]);
  2762. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[7]);
  2763. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[8]);
  2764. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  2765. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  2766. b43_nphy_reset_cca(dev);
  2767. } else {
  2768. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, regs[0]);
  2769. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, regs[1]);
  2770. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  2771. b43_ntab_write(dev, B43_NTAB16(8, 2), regs[3]);
  2772. b43_ntab_write(dev, B43_NTAB16(8, 18), regs[4]);
  2773. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[5]);
  2774. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[6]);
  2775. }
  2776. }
  2777. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhySetup */
  2778. static void b43_nphy_tx_cal_phy_setup(struct b43_wldev *dev)
  2779. {
  2780. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2781. u16 tmp;
  2782. regs[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  2783. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  2784. if (dev->phy.rev >= 3) {
  2785. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0xF0FF, 0x0A00);
  2786. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0xF0FF, 0x0A00);
  2787. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  2788. regs[2] = tmp;
  2789. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, tmp | 0x0600);
  2790. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2791. regs[3] = tmp;
  2792. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x0600);
  2793. regs[4] = b43_phy_read(dev, B43_NPHY_BBCFG);
  2794. b43_phy_mask(dev, B43_NPHY_BBCFG,
  2795. ~B43_NPHY_BBCFG_RSTRX & 0xFFFF);
  2796. tmp = b43_ntab_read(dev, B43_NTAB16(8, 3));
  2797. regs[5] = tmp;
  2798. b43_ntab_write(dev, B43_NTAB16(8, 3), 0);
  2799. tmp = b43_ntab_read(dev, B43_NTAB16(8, 19));
  2800. regs[6] = tmp;
  2801. b43_ntab_write(dev, B43_NTAB16(8, 19), 0);
  2802. regs[7] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2803. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2804. b43_nphy_rf_control_intc_override(dev, 2, 1, 3);
  2805. b43_nphy_rf_control_intc_override(dev, 1, 2, 1);
  2806. b43_nphy_rf_control_intc_override(dev, 1, 8, 2);
  2807. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  2808. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  2809. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  2810. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  2811. } else {
  2812. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, 0xA000);
  2813. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, 0xA000);
  2814. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2815. regs[2] = tmp;
  2816. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x3000);
  2817. tmp = b43_ntab_read(dev, B43_NTAB16(8, 2));
  2818. regs[3] = tmp;
  2819. tmp |= 0x2000;
  2820. b43_ntab_write(dev, B43_NTAB16(8, 2), tmp);
  2821. tmp = b43_ntab_read(dev, B43_NTAB16(8, 18));
  2822. regs[4] = tmp;
  2823. tmp |= 0x2000;
  2824. b43_ntab_write(dev, B43_NTAB16(8, 18), tmp);
  2825. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2826. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2827. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  2828. tmp = 0x0180;
  2829. else
  2830. tmp = 0x0120;
  2831. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  2832. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  2833. }
  2834. }
  2835. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SaveCal */
  2836. static void b43_nphy_save_cal(struct b43_wldev *dev)
  2837. {
  2838. struct b43_phy_n *nphy = dev->phy.n;
  2839. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2840. u16 *txcal_radio_regs = NULL;
  2841. struct b43_chanspec *iqcal_chanspec;
  2842. u16 *table = NULL;
  2843. if (nphy->hang_avoid)
  2844. b43_nphy_stay_in_carrier_search(dev, 1);
  2845. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2846. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2847. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2848. iqcal_chanspec = &nphy->iqcal_chanspec_2G;
  2849. table = nphy->cal_cache.txcal_coeffs_2G;
  2850. } else {
  2851. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2852. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2853. iqcal_chanspec = &nphy->iqcal_chanspec_5G;
  2854. table = nphy->cal_cache.txcal_coeffs_5G;
  2855. }
  2856. b43_nphy_rx_iq_coeffs(dev, false, rxcal_coeffs);
  2857. /* TODO use some definitions */
  2858. if (dev->phy.rev >= 3) {
  2859. txcal_radio_regs[0] = b43_radio_read(dev, 0x2021);
  2860. txcal_radio_regs[1] = b43_radio_read(dev, 0x2022);
  2861. txcal_radio_regs[2] = b43_radio_read(dev, 0x3021);
  2862. txcal_radio_regs[3] = b43_radio_read(dev, 0x3022);
  2863. txcal_radio_regs[4] = b43_radio_read(dev, 0x2023);
  2864. txcal_radio_regs[5] = b43_radio_read(dev, 0x2024);
  2865. txcal_radio_regs[6] = b43_radio_read(dev, 0x3023);
  2866. txcal_radio_regs[7] = b43_radio_read(dev, 0x3024);
  2867. } else {
  2868. txcal_radio_regs[0] = b43_radio_read(dev, 0x8B);
  2869. txcal_radio_regs[1] = b43_radio_read(dev, 0xBA);
  2870. txcal_radio_regs[2] = b43_radio_read(dev, 0x8D);
  2871. txcal_radio_regs[3] = b43_radio_read(dev, 0xBC);
  2872. }
  2873. iqcal_chanspec->center_freq = dev->phy.channel_freq;
  2874. iqcal_chanspec->channel_type = dev->phy.channel_type;
  2875. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 8, table);
  2876. if (nphy->hang_avoid)
  2877. b43_nphy_stay_in_carrier_search(dev, 0);
  2878. }
  2879. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreCal */
  2880. static void b43_nphy_restore_cal(struct b43_wldev *dev)
  2881. {
  2882. struct b43_phy_n *nphy = dev->phy.n;
  2883. u16 coef[4];
  2884. u16 *loft = NULL;
  2885. u16 *table = NULL;
  2886. int i;
  2887. u16 *txcal_radio_regs = NULL;
  2888. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2889. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2890. if (!nphy->iqcal_chanspec_2G.center_freq)
  2891. return;
  2892. table = nphy->cal_cache.txcal_coeffs_2G;
  2893. loft = &nphy->cal_cache.txcal_coeffs_2G[5];
  2894. } else {
  2895. if (!nphy->iqcal_chanspec_5G.center_freq)
  2896. return;
  2897. table = nphy->cal_cache.txcal_coeffs_5G;
  2898. loft = &nphy->cal_cache.txcal_coeffs_5G[5];
  2899. }
  2900. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4, table);
  2901. for (i = 0; i < 4; i++) {
  2902. if (dev->phy.rev >= 3)
  2903. table[i] = coef[i];
  2904. else
  2905. coef[i] = 0;
  2906. }
  2907. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4, coef);
  2908. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2, loft);
  2909. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2, loft);
  2910. if (dev->phy.rev < 2)
  2911. b43_nphy_tx_iq_workaround(dev);
  2912. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2913. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2914. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2915. } else {
  2916. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2917. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2918. }
  2919. /* TODO use some definitions */
  2920. if (dev->phy.rev >= 3) {
  2921. b43_radio_write(dev, 0x2021, txcal_radio_regs[0]);
  2922. b43_radio_write(dev, 0x2022, txcal_radio_regs[1]);
  2923. b43_radio_write(dev, 0x3021, txcal_radio_regs[2]);
  2924. b43_radio_write(dev, 0x3022, txcal_radio_regs[3]);
  2925. b43_radio_write(dev, 0x2023, txcal_radio_regs[4]);
  2926. b43_radio_write(dev, 0x2024, txcal_radio_regs[5]);
  2927. b43_radio_write(dev, 0x3023, txcal_radio_regs[6]);
  2928. b43_radio_write(dev, 0x3024, txcal_radio_regs[7]);
  2929. } else {
  2930. b43_radio_write(dev, 0x8B, txcal_radio_regs[0]);
  2931. b43_radio_write(dev, 0xBA, txcal_radio_regs[1]);
  2932. b43_radio_write(dev, 0x8D, txcal_radio_regs[2]);
  2933. b43_radio_write(dev, 0xBC, txcal_radio_regs[3]);
  2934. }
  2935. b43_nphy_rx_iq_coeffs(dev, true, rxcal_coeffs);
  2936. }
  2937. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalTxIqlo */
  2938. static int b43_nphy_cal_tx_iq_lo(struct b43_wldev *dev,
  2939. struct nphy_txgains target,
  2940. bool full, bool mphase)
  2941. {
  2942. struct b43_phy_n *nphy = dev->phy.n;
  2943. int i;
  2944. int error = 0;
  2945. int freq;
  2946. bool avoid = false;
  2947. u8 length;
  2948. u16 tmp, core, type, count, max, numb, last = 0, cmd;
  2949. const u16 *table;
  2950. bool phy6or5x;
  2951. u16 buffer[11];
  2952. u16 diq_start = 0;
  2953. u16 save[2];
  2954. u16 gain[2];
  2955. struct nphy_iqcal_params params[2];
  2956. bool updated[2] = { };
  2957. b43_nphy_stay_in_carrier_search(dev, true);
  2958. if (dev->phy.rev >= 4) {
  2959. avoid = nphy->hang_avoid;
  2960. nphy->hang_avoid = 0;
  2961. }
  2962. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  2963. for (i = 0; i < 2; i++) {
  2964. b43_nphy_iq_cal_gain_params(dev, i, target, &params[i]);
  2965. gain[i] = params[i].cal_gain;
  2966. }
  2967. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain);
  2968. b43_nphy_tx_cal_radio_setup(dev);
  2969. b43_nphy_tx_cal_phy_setup(dev);
  2970. phy6or5x = dev->phy.rev >= 6 ||
  2971. (dev->phy.rev == 5 && nphy->ipa2g_on &&
  2972. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ);
  2973. if (phy6or5x) {
  2974. if (dev->phy.is_40mhz) {
  2975. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2976. tbl_tx_iqlo_cal_loft_ladder_40);
  2977. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2978. tbl_tx_iqlo_cal_iqimb_ladder_40);
  2979. } else {
  2980. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2981. tbl_tx_iqlo_cal_loft_ladder_20);
  2982. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2983. tbl_tx_iqlo_cal_iqimb_ladder_20);
  2984. }
  2985. }
  2986. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8AA9);
  2987. if (!dev->phy.is_40mhz)
  2988. freq = 2500;
  2989. else
  2990. freq = 5000;
  2991. if (nphy->mphase_cal_phase_id > 2)
  2992. b43_nphy_run_samples(dev, (dev->phy.is_40mhz ? 40 : 20) * 8,
  2993. 0xFFFF, 0, true, false);
  2994. else
  2995. error = b43_nphy_tx_tone(dev, freq, 250, true, false);
  2996. if (error == 0) {
  2997. if (nphy->mphase_cal_phase_id > 2) {
  2998. table = nphy->mphase_txcal_bestcoeffs;
  2999. length = 11;
  3000. if (dev->phy.rev < 3)
  3001. length -= 2;
  3002. } else {
  3003. if (!full && nphy->txiqlocal_coeffsvalid) {
  3004. table = nphy->txiqlocal_bestc;
  3005. length = 11;
  3006. if (dev->phy.rev < 3)
  3007. length -= 2;
  3008. } else {
  3009. full = true;
  3010. if (dev->phy.rev >= 3) {
  3011. table = tbl_tx_iqlo_cal_startcoefs_nphyrev3;
  3012. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS_REV3;
  3013. } else {
  3014. table = tbl_tx_iqlo_cal_startcoefs;
  3015. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS;
  3016. }
  3017. }
  3018. }
  3019. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length, table);
  3020. if (full) {
  3021. if (dev->phy.rev >= 3)
  3022. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL_REV3;
  3023. else
  3024. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL;
  3025. } else {
  3026. if (dev->phy.rev >= 3)
  3027. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL_REV3;
  3028. else
  3029. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL;
  3030. }
  3031. if (mphase) {
  3032. count = nphy->mphase_txcal_cmdidx;
  3033. numb = min(max,
  3034. (u16)(count + nphy->mphase_txcal_numcmds));
  3035. } else {
  3036. count = 0;
  3037. numb = max;
  3038. }
  3039. for (; count < numb; count++) {
  3040. if (full) {
  3041. if (dev->phy.rev >= 3)
  3042. cmd = tbl_tx_iqlo_cal_cmds_fullcal_nphyrev3[count];
  3043. else
  3044. cmd = tbl_tx_iqlo_cal_cmds_fullcal[count];
  3045. } else {
  3046. if (dev->phy.rev >= 3)
  3047. cmd = tbl_tx_iqlo_cal_cmds_recal_nphyrev3[count];
  3048. else
  3049. cmd = tbl_tx_iqlo_cal_cmds_recal[count];
  3050. }
  3051. core = (cmd & 0x3000) >> 12;
  3052. type = (cmd & 0x0F00) >> 8;
  3053. if (phy6or5x && updated[core] == 0) {
  3054. b43_nphy_update_tx_cal_ladder(dev, core);
  3055. updated[core] = 1;
  3056. }
  3057. tmp = (params[core].ncorr[type] << 8) | 0x66;
  3058. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDNNUM, tmp);
  3059. if (type == 1 || type == 3 || type == 4) {
  3060. buffer[0] = b43_ntab_read(dev,
  3061. B43_NTAB16(15, 69 + core));
  3062. diq_start = buffer[0];
  3063. buffer[0] = 0;
  3064. b43_ntab_write(dev, B43_NTAB16(15, 69 + core),
  3065. 0);
  3066. }
  3067. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMD, cmd);
  3068. for (i = 0; i < 2000; i++) {
  3069. tmp = b43_phy_read(dev, B43_NPHY_IQLOCAL_CMD);
  3070. if (tmp & 0xC000)
  3071. break;
  3072. udelay(10);
  3073. }
  3074. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  3075. buffer);
  3076. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length,
  3077. buffer);
  3078. if (type == 1 || type == 3 || type == 4)
  3079. buffer[0] = diq_start;
  3080. }
  3081. if (mphase)
  3082. nphy->mphase_txcal_cmdidx = (numb >= max) ? 0 : numb;
  3083. last = (dev->phy.rev < 3) ? 6 : 7;
  3084. if (!mphase || nphy->mphase_cal_phase_id == last) {
  3085. b43_ntab_write_bulk(dev, B43_NTAB16(15, 96), 4, buffer);
  3086. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 4, buffer);
  3087. if (dev->phy.rev < 3) {
  3088. buffer[0] = 0;
  3089. buffer[1] = 0;
  3090. buffer[2] = 0;
  3091. buffer[3] = 0;
  3092. }
  3093. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  3094. buffer);
  3095. b43_ntab_read_bulk(dev, B43_NTAB16(15, 101), 2,
  3096. buffer);
  3097. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  3098. buffer);
  3099. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  3100. buffer);
  3101. length = 11;
  3102. if (dev->phy.rev < 3)
  3103. length -= 2;
  3104. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  3105. nphy->txiqlocal_bestc);
  3106. nphy->txiqlocal_coeffsvalid = true;
  3107. nphy->txiqlocal_chanspec.center_freq =
  3108. dev->phy.channel_freq;
  3109. nphy->txiqlocal_chanspec.channel_type =
  3110. dev->phy.channel_type;
  3111. } else {
  3112. length = 11;
  3113. if (dev->phy.rev < 3)
  3114. length -= 2;
  3115. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  3116. nphy->mphase_txcal_bestcoeffs);
  3117. }
  3118. b43_nphy_stop_playback(dev);
  3119. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0);
  3120. }
  3121. b43_nphy_tx_cal_phy_cleanup(dev);
  3122. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  3123. if (dev->phy.rev < 2 && (!mphase || nphy->mphase_cal_phase_id == last))
  3124. b43_nphy_tx_iq_workaround(dev);
  3125. if (dev->phy.rev >= 4)
  3126. nphy->hang_avoid = avoid;
  3127. b43_nphy_stay_in_carrier_search(dev, false);
  3128. return error;
  3129. }
  3130. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ReapplyTxCalCoeffs */
  3131. static void b43_nphy_reapply_tx_cal_coeffs(struct b43_wldev *dev)
  3132. {
  3133. struct b43_phy_n *nphy = dev->phy.n;
  3134. u8 i;
  3135. u16 buffer[7];
  3136. bool equal = true;
  3137. if (!nphy->txiqlocal_coeffsvalid ||
  3138. nphy->txiqlocal_chanspec.center_freq != dev->phy.channel_freq ||
  3139. nphy->txiqlocal_chanspec.channel_type != dev->phy.channel_type)
  3140. return;
  3141. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  3142. for (i = 0; i < 4; i++) {
  3143. if (buffer[i] != nphy->txiqlocal_bestc[i]) {
  3144. equal = false;
  3145. break;
  3146. }
  3147. }
  3148. if (!equal) {
  3149. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4,
  3150. nphy->txiqlocal_bestc);
  3151. for (i = 0; i < 4; i++)
  3152. buffer[i] = 0;
  3153. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  3154. buffer);
  3155. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  3156. &nphy->txiqlocal_bestc[5]);
  3157. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  3158. &nphy->txiqlocal_bestc[5]);
  3159. }
  3160. }
  3161. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIqRev2 */
  3162. static int b43_nphy_rev2_cal_rx_iq(struct b43_wldev *dev,
  3163. struct nphy_txgains target, u8 type, bool debug)
  3164. {
  3165. struct b43_phy_n *nphy = dev->phy.n;
  3166. int i, j, index;
  3167. u8 rfctl[2];
  3168. u8 afectl_core;
  3169. u16 tmp[6];
  3170. u16 uninitialized_var(cur_hpf1), uninitialized_var(cur_hpf2), cur_lna;
  3171. u32 real, imag;
  3172. enum ieee80211_band band;
  3173. u8 use;
  3174. u16 cur_hpf;
  3175. u16 lna[3] = { 3, 3, 1 };
  3176. u16 hpf1[3] = { 7, 2, 0 };
  3177. u16 hpf2[3] = { 2, 0, 0 };
  3178. u32 power[3] = { };
  3179. u16 gain_save[2];
  3180. u16 cal_gain[2];
  3181. struct nphy_iqcal_params cal_params[2];
  3182. struct nphy_iq_est est;
  3183. int ret = 0;
  3184. bool playtone = true;
  3185. int desired = 13;
  3186. b43_nphy_stay_in_carrier_search(dev, 1);
  3187. if (dev->phy.rev < 2)
  3188. b43_nphy_reapply_tx_cal_coeffs(dev);
  3189. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  3190. for (i = 0; i < 2; i++) {
  3191. b43_nphy_iq_cal_gain_params(dev, i, target, &cal_params[i]);
  3192. cal_gain[i] = cal_params[i].cal_gain;
  3193. }
  3194. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, cal_gain);
  3195. for (i = 0; i < 2; i++) {
  3196. if (i == 0) {
  3197. rfctl[0] = B43_NPHY_RFCTL_INTC1;
  3198. rfctl[1] = B43_NPHY_RFCTL_INTC2;
  3199. afectl_core = B43_NPHY_AFECTL_C1;
  3200. } else {
  3201. rfctl[0] = B43_NPHY_RFCTL_INTC2;
  3202. rfctl[1] = B43_NPHY_RFCTL_INTC1;
  3203. afectl_core = B43_NPHY_AFECTL_C2;
  3204. }
  3205. tmp[1] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  3206. tmp[2] = b43_phy_read(dev, afectl_core);
  3207. tmp[3] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  3208. tmp[4] = b43_phy_read(dev, rfctl[0]);
  3209. tmp[5] = b43_phy_read(dev, rfctl[1]);
  3210. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  3211. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  3212. ((1 - i) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  3213. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  3214. (1 - i));
  3215. b43_phy_set(dev, afectl_core, 0x0006);
  3216. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0006);
  3217. band = b43_current_band(dev->wl);
  3218. if (nphy->rxcalparams & 0xFF000000) {
  3219. if (band == IEEE80211_BAND_5GHZ)
  3220. b43_phy_write(dev, rfctl[0], 0x140);
  3221. else
  3222. b43_phy_write(dev, rfctl[0], 0x110);
  3223. } else {
  3224. if (band == IEEE80211_BAND_5GHZ)
  3225. b43_phy_write(dev, rfctl[0], 0x180);
  3226. else
  3227. b43_phy_write(dev, rfctl[0], 0x120);
  3228. }
  3229. if (band == IEEE80211_BAND_5GHZ)
  3230. b43_phy_write(dev, rfctl[1], 0x148);
  3231. else
  3232. b43_phy_write(dev, rfctl[1], 0x114);
  3233. if (nphy->rxcalparams & 0x10000) {
  3234. b43_radio_maskset(dev, B2055_C1_GENSPARE2, 0xFC,
  3235. (i + 1));
  3236. b43_radio_maskset(dev, B2055_C2_GENSPARE2, 0xFC,
  3237. (2 - i));
  3238. }
  3239. for (j = 0; j < 4; j++) {
  3240. if (j < 3) {
  3241. cur_lna = lna[j];
  3242. cur_hpf1 = hpf1[j];
  3243. cur_hpf2 = hpf2[j];
  3244. } else {
  3245. if (power[1] > 10000) {
  3246. use = 1;
  3247. cur_hpf = cur_hpf1;
  3248. index = 2;
  3249. } else {
  3250. if (power[0] > 10000) {
  3251. use = 1;
  3252. cur_hpf = cur_hpf1;
  3253. index = 1;
  3254. } else {
  3255. index = 0;
  3256. use = 2;
  3257. cur_hpf = cur_hpf2;
  3258. }
  3259. }
  3260. cur_lna = lna[index];
  3261. cur_hpf1 = hpf1[index];
  3262. cur_hpf2 = hpf2[index];
  3263. cur_hpf += desired - hweight32(power[index]);
  3264. cur_hpf = clamp_val(cur_hpf, 0, 10);
  3265. if (use == 1)
  3266. cur_hpf1 = cur_hpf;
  3267. else
  3268. cur_hpf2 = cur_hpf;
  3269. }
  3270. tmp[0] = ((cur_hpf2 << 8) | (cur_hpf1 << 4) |
  3271. (cur_lna << 2));
  3272. b43_nphy_rf_control_override(dev, 0x400, tmp[0], 3,
  3273. false);
  3274. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  3275. b43_nphy_stop_playback(dev);
  3276. if (playtone) {
  3277. ret = b43_nphy_tx_tone(dev, 4000,
  3278. (nphy->rxcalparams & 0xFFFF),
  3279. false, false);
  3280. playtone = false;
  3281. } else {
  3282. b43_nphy_run_samples(dev, 160, 0xFFFF, 0,
  3283. false, false);
  3284. }
  3285. if (ret == 0) {
  3286. if (j < 3) {
  3287. b43_nphy_rx_iq_est(dev, &est, 1024, 32,
  3288. false);
  3289. if (i == 0) {
  3290. real = est.i0_pwr;
  3291. imag = est.q0_pwr;
  3292. } else {
  3293. real = est.i1_pwr;
  3294. imag = est.q1_pwr;
  3295. }
  3296. power[i] = ((real + imag) / 1024) + 1;
  3297. } else {
  3298. b43_nphy_calc_rx_iq_comp(dev, 1 << i);
  3299. }
  3300. b43_nphy_stop_playback(dev);
  3301. }
  3302. if (ret != 0)
  3303. break;
  3304. }
  3305. b43_radio_mask(dev, B2055_C1_GENSPARE2, 0xFC);
  3306. b43_radio_mask(dev, B2055_C2_GENSPARE2, 0xFC);
  3307. b43_phy_write(dev, rfctl[1], tmp[5]);
  3308. b43_phy_write(dev, rfctl[0], tmp[4]);
  3309. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp[3]);
  3310. b43_phy_write(dev, afectl_core, tmp[2]);
  3311. b43_phy_write(dev, B43_NPHY_RFSEQCA, tmp[1]);
  3312. if (ret != 0)
  3313. break;
  3314. }
  3315. b43_nphy_rf_control_override(dev, 0x400, 0, 3, true);
  3316. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  3317. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  3318. b43_nphy_stay_in_carrier_search(dev, 0);
  3319. return ret;
  3320. }
  3321. static int b43_nphy_rev3_cal_rx_iq(struct b43_wldev *dev,
  3322. struct nphy_txgains target, u8 type, bool debug)
  3323. {
  3324. return -1;
  3325. }
  3326. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIq */
  3327. static int b43_nphy_cal_rx_iq(struct b43_wldev *dev,
  3328. struct nphy_txgains target, u8 type, bool debug)
  3329. {
  3330. if (dev->phy.rev >= 3)
  3331. return b43_nphy_rev3_cal_rx_iq(dev, target, type, debug);
  3332. else
  3333. return b43_nphy_rev2_cal_rx_iq(dev, target, type, debug);
  3334. }
  3335. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCoreSetState */
  3336. static void b43_nphy_set_rx_core_state(struct b43_wldev *dev, u8 mask)
  3337. {
  3338. struct b43_phy *phy = &dev->phy;
  3339. struct b43_phy_n *nphy = phy->n;
  3340. /* u16 buf[16]; it's rev3+ */
  3341. nphy->phyrxchain = mask;
  3342. if (0 /* FIXME clk */)
  3343. return;
  3344. b43_mac_suspend(dev);
  3345. if (nphy->hang_avoid)
  3346. b43_nphy_stay_in_carrier_search(dev, true);
  3347. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  3348. (mask & 0x3) << B43_NPHY_RFSEQCA_RXEN_SHIFT);
  3349. if ((mask & 0x3) != 0x3) {
  3350. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 1);
  3351. if (dev->phy.rev >= 3) {
  3352. /* TODO */
  3353. }
  3354. } else {
  3355. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 0x1E);
  3356. if (dev->phy.rev >= 3) {
  3357. /* TODO */
  3358. }
  3359. }
  3360. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  3361. if (nphy->hang_avoid)
  3362. b43_nphy_stay_in_carrier_search(dev, false);
  3363. b43_mac_enable(dev);
  3364. }
  3365. /*
  3366. * Init N-PHY
  3367. * http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N
  3368. */
  3369. int b43_phy_initn(struct b43_wldev *dev)
  3370. {
  3371. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  3372. struct b43_phy *phy = &dev->phy;
  3373. struct b43_phy_n *nphy = phy->n;
  3374. u8 tx_pwr_state;
  3375. struct nphy_txgains target;
  3376. u16 tmp;
  3377. enum ieee80211_band tmp2;
  3378. bool do_rssi_cal;
  3379. u16 clip[2];
  3380. bool do_cal = false;
  3381. if ((dev->phy.rev >= 3) &&
  3382. (sprom->boardflags_lo & B43_BFL_EXTLNA) &&
  3383. (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)) {
  3384. switch (dev->dev->bus_type) {
  3385. #ifdef CONFIG_B43_BCMA
  3386. case B43_BUS_BCMA:
  3387. bcma_cc_set32(&dev->dev->bdev->bus->drv_cc,
  3388. BCMA_CC_CHIPCTL, 0x40);
  3389. break;
  3390. #endif
  3391. #ifdef CONFIG_B43_SSB
  3392. case B43_BUS_SSB:
  3393. chipco_set32(&dev->dev->sdev->bus->chipco,
  3394. SSB_CHIPCO_CHIPCTL, 0x40);
  3395. break;
  3396. #endif
  3397. }
  3398. }
  3399. nphy->deaf_count = 0;
  3400. b43_nphy_tables_init(dev);
  3401. nphy->crsminpwr_adjusted = false;
  3402. nphy->noisevars_adjusted = false;
  3403. /* Clear all overrides */
  3404. if (dev->phy.rev >= 3) {
  3405. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0);
  3406. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  3407. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0);
  3408. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0);
  3409. } else {
  3410. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  3411. }
  3412. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
  3413. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
  3414. if (dev->phy.rev < 6) {
  3415. b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
  3416. b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
  3417. }
  3418. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  3419. ~(B43_NPHY_RFSEQMODE_CAOVER |
  3420. B43_NPHY_RFSEQMODE_TROVER));
  3421. if (dev->phy.rev >= 3)
  3422. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0);
  3423. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
  3424. if (dev->phy.rev <= 2) {
  3425. tmp = (dev->phy.rev == 2) ? 0x3B : 0x40;
  3426. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  3427. ~B43_NPHY_BPHY_CTL3_SCALE,
  3428. tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
  3429. }
  3430. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
  3431. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
  3432. if (sprom->boardflags2_lo & B43_BFL2_SKWRKFEM_BRD ||
  3433. (dev->dev->board_vendor == PCI_VENDOR_ID_APPLE &&
  3434. dev->dev->board_type == 0x8B))
  3435. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0);
  3436. else
  3437. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8);
  3438. b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8);
  3439. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50);
  3440. b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30);
  3441. b43_nphy_update_mimo_config(dev, nphy->preamble_override);
  3442. b43_nphy_update_txrx_chain(dev);
  3443. if (phy->rev < 2) {
  3444. b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
  3445. b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
  3446. }
  3447. tmp2 = b43_current_band(dev->wl);
  3448. if (b43_nphy_ipa(dev)) {
  3449. b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1);
  3450. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F,
  3451. nphy->papd_epsilon_offset[0] << 7);
  3452. b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1);
  3453. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F,
  3454. nphy->papd_epsilon_offset[1] << 7);
  3455. b43_nphy_int_pa_set_tx_dig_filters(dev);
  3456. } else if (phy->rev >= 5) {
  3457. b43_nphy_ext_pa_set_tx_dig_filters(dev);
  3458. }
  3459. b43_nphy_workarounds(dev);
  3460. /* Reset CCA, in init code it differs a little from standard way */
  3461. b43_phy_force_clock(dev, 1);
  3462. tmp = b43_phy_read(dev, B43_NPHY_BBCFG);
  3463. b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA);
  3464. b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA);
  3465. b43_phy_force_clock(dev, 0);
  3466. b43_mac_phy_clock_set(dev, true);
  3467. b43_nphy_pa_override(dev, false);
  3468. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  3469. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  3470. b43_nphy_pa_override(dev, true);
  3471. b43_nphy_classifier(dev, 0, 0);
  3472. b43_nphy_read_clip_detection(dev, clip);
  3473. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3474. b43_nphy_bphy_init(dev);
  3475. tx_pwr_state = nphy->txpwrctrl;
  3476. b43_nphy_tx_power_ctrl(dev, false);
  3477. b43_nphy_tx_power_fix(dev);
  3478. /* TODO N PHY TX Power Control Idle TSSI */
  3479. /* TODO N PHY TX Power Control Setup */
  3480. b43_nphy_tx_gain_table_upload(dev);
  3481. if (nphy->phyrxchain != 3)
  3482. b43_nphy_set_rx_core_state(dev, nphy->phyrxchain);
  3483. if (nphy->mphase_cal_phase_id > 0)
  3484. ;/* TODO PHY Periodic Calibration Multi-Phase Restart */
  3485. do_rssi_cal = false;
  3486. if (phy->rev >= 3) {
  3487. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3488. do_rssi_cal = !nphy->rssical_chanspec_2G.center_freq;
  3489. else
  3490. do_rssi_cal = !nphy->rssical_chanspec_5G.center_freq;
  3491. if (do_rssi_cal)
  3492. b43_nphy_rssi_cal(dev);
  3493. else
  3494. b43_nphy_restore_rssi_cal(dev);
  3495. } else {
  3496. b43_nphy_rssi_cal(dev);
  3497. }
  3498. if (!((nphy->measure_hold & 0x6) != 0)) {
  3499. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3500. do_cal = !nphy->iqcal_chanspec_2G.center_freq;
  3501. else
  3502. do_cal = !nphy->iqcal_chanspec_5G.center_freq;
  3503. if (nphy->mute)
  3504. do_cal = false;
  3505. if (do_cal) {
  3506. target = b43_nphy_get_tx_gains(dev);
  3507. if (nphy->antsel_type == 2)
  3508. b43_nphy_superswitch_init(dev, true);
  3509. if (nphy->perical != 2) {
  3510. b43_nphy_rssi_cal(dev);
  3511. if (phy->rev >= 3) {
  3512. nphy->cal_orig_pwr_idx[0] =
  3513. nphy->txpwrindex[0].index_internal;
  3514. nphy->cal_orig_pwr_idx[1] =
  3515. nphy->txpwrindex[1].index_internal;
  3516. /* TODO N PHY Pre Calibrate TX Gain */
  3517. target = b43_nphy_get_tx_gains(dev);
  3518. }
  3519. if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false))
  3520. if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0)
  3521. b43_nphy_save_cal(dev);
  3522. } else if (nphy->mphase_cal_phase_id == 0)
  3523. ;/* N PHY Periodic Calibration with arg 3 */
  3524. } else {
  3525. b43_nphy_restore_cal(dev);
  3526. }
  3527. }
  3528. b43_nphy_tx_pwr_ctrl_coef_setup(dev);
  3529. b43_nphy_tx_power_ctrl(dev, tx_pwr_state);
  3530. b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015);
  3531. b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320);
  3532. if (phy->rev >= 3 && phy->rev <= 6)
  3533. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0014);
  3534. b43_nphy_tx_lp_fbw(dev);
  3535. if (phy->rev >= 3)
  3536. b43_nphy_spur_workaround(dev);
  3537. return 0;
  3538. }
  3539. /* http://bcm-v4.sipsolutions.net/802.11/PmuSpurAvoid */
  3540. static void b43_nphy_pmu_spur_avoid(struct b43_wldev *dev, bool avoid)
  3541. {
  3542. struct bcma_drv_cc __maybe_unused *cc;
  3543. u32 __maybe_unused pmu_ctl;
  3544. switch (dev->dev->bus_type) {
  3545. #ifdef CONFIG_B43_BCMA
  3546. case B43_BUS_BCMA:
  3547. cc = &dev->dev->bdev->bus->drv_cc;
  3548. if (dev->dev->chip_id == 43224 || dev->dev->chip_id == 43225) {
  3549. if (avoid) {
  3550. bcma_chipco_pll_write(cc, 0x0, 0x11500010);
  3551. bcma_chipco_pll_write(cc, 0x1, 0x000C0C06);
  3552. bcma_chipco_pll_write(cc, 0x2, 0x0F600a08);
  3553. bcma_chipco_pll_write(cc, 0x3, 0x00000000);
  3554. bcma_chipco_pll_write(cc, 0x4, 0x2001E920);
  3555. bcma_chipco_pll_write(cc, 0x5, 0x88888815);
  3556. } else {
  3557. bcma_chipco_pll_write(cc, 0x0, 0x11100010);
  3558. bcma_chipco_pll_write(cc, 0x1, 0x000c0c06);
  3559. bcma_chipco_pll_write(cc, 0x2, 0x03000a08);
  3560. bcma_chipco_pll_write(cc, 0x3, 0x00000000);
  3561. bcma_chipco_pll_write(cc, 0x4, 0x200005c0);
  3562. bcma_chipco_pll_write(cc, 0x5, 0x88888815);
  3563. }
  3564. pmu_ctl = BCMA_CC_PMU_CTL_PLL_UPD;
  3565. } else if (dev->dev->chip_id == 0x4716) {
  3566. if (avoid) {
  3567. bcma_chipco_pll_write(cc, 0x0, 0x11500060);
  3568. bcma_chipco_pll_write(cc, 0x1, 0x080C0C06);
  3569. bcma_chipco_pll_write(cc, 0x2, 0x0F600000);
  3570. bcma_chipco_pll_write(cc, 0x3, 0x00000000);
  3571. bcma_chipco_pll_write(cc, 0x4, 0x2001E924);
  3572. bcma_chipco_pll_write(cc, 0x5, 0x88888815);
  3573. } else {
  3574. bcma_chipco_pll_write(cc, 0x0, 0x11100060);
  3575. bcma_chipco_pll_write(cc, 0x1, 0x080c0c06);
  3576. bcma_chipco_pll_write(cc, 0x2, 0x03000000);
  3577. bcma_chipco_pll_write(cc, 0x3, 0x00000000);
  3578. bcma_chipco_pll_write(cc, 0x4, 0x200005c0);
  3579. bcma_chipco_pll_write(cc, 0x5, 0x88888815);
  3580. }
  3581. pmu_ctl = BCMA_CC_PMU_CTL_PLL_UPD |
  3582. BCMA_CC_PMU_CTL_NOILPONW;
  3583. } else if (dev->dev->chip_id == 0x4322 ||
  3584. dev->dev->chip_id == 0x4340 ||
  3585. dev->dev->chip_id == 0x4341) {
  3586. bcma_chipco_pll_write(cc, 0x0, 0x11100070);
  3587. bcma_chipco_pll_write(cc, 0x1, 0x1014140a);
  3588. bcma_chipco_pll_write(cc, 0x5, 0x88888854);
  3589. if (avoid)
  3590. bcma_chipco_pll_write(cc, 0x2, 0x05201828);
  3591. else
  3592. bcma_chipco_pll_write(cc, 0x2, 0x05001828);
  3593. pmu_ctl = BCMA_CC_PMU_CTL_PLL_UPD;
  3594. } else {
  3595. return;
  3596. }
  3597. bcma_cc_set32(cc, BCMA_CC_PMU_CTL, pmu_ctl);
  3598. break;
  3599. #endif
  3600. #ifdef CONFIG_B43_SSB
  3601. case B43_BUS_SSB:
  3602. /* FIXME */
  3603. break;
  3604. #endif
  3605. }
  3606. }
  3607. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ChanspecSetup */
  3608. static void b43_nphy_channel_setup(struct b43_wldev *dev,
  3609. const struct b43_phy_n_sfo_cfg *e,
  3610. struct ieee80211_channel *new_channel)
  3611. {
  3612. struct b43_phy *phy = &dev->phy;
  3613. struct b43_phy_n *nphy = dev->phy.n;
  3614. int ch = new_channel->hw_value;
  3615. u16 old_band_5ghz;
  3616. u32 tmp32;
  3617. old_band_5ghz =
  3618. b43_phy_read(dev, B43_NPHY_BANDCTL) & B43_NPHY_BANDCTL_5GHZ;
  3619. if (new_channel->band == IEEE80211_BAND_5GHZ && !old_band_5ghz) {
  3620. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  3621. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  3622. b43_phy_set(dev, B43_PHY_B_BBCFG, 0xC000);
  3623. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  3624. b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
  3625. } else if (new_channel->band == IEEE80211_BAND_2GHZ && old_band_5ghz) {
  3626. b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
  3627. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  3628. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  3629. b43_phy_mask(dev, B43_PHY_B_BBCFG, 0x3FFF);
  3630. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  3631. }
  3632. b43_chantab_phy_upload(dev, e);
  3633. if (new_channel->hw_value == 14) {
  3634. b43_nphy_classifier(dev, 2, 0);
  3635. b43_phy_set(dev, B43_PHY_B_TEST, 0x0800);
  3636. } else {
  3637. b43_nphy_classifier(dev, 2, 2);
  3638. if (new_channel->band == IEEE80211_BAND_2GHZ)
  3639. b43_phy_mask(dev, B43_PHY_B_TEST, ~0x840);
  3640. }
  3641. if (!nphy->txpwrctrl)
  3642. b43_nphy_tx_power_fix(dev);
  3643. if (dev->phy.rev < 3)
  3644. b43_nphy_adjust_lna_gain_table(dev);
  3645. b43_nphy_tx_lp_fbw(dev);
  3646. if (dev->phy.rev >= 3 &&
  3647. dev->phy.n->spur_avoid != B43_SPUR_AVOID_DISABLE) {
  3648. bool avoid = false;
  3649. if (dev->phy.n->spur_avoid == B43_SPUR_AVOID_FORCE) {
  3650. avoid = true;
  3651. } else if (!b43_channel_type_is_40mhz(phy->channel_type)) {
  3652. if ((ch >= 5 && ch <= 8) || ch == 13 || ch == 14)
  3653. avoid = true;
  3654. } else { /* 40MHz */
  3655. if (nphy->aband_spurwar_en &&
  3656. (ch == 38 || ch == 102 || ch == 118))
  3657. avoid = dev->dev->chip_id == 0x4716;
  3658. }
  3659. b43_nphy_pmu_spur_avoid(dev, avoid);
  3660. if (dev->dev->chip_id == 43222 || dev->dev->chip_id == 43224 ||
  3661. dev->dev->chip_id == 43225) {
  3662. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_LOW,
  3663. avoid ? 0x5341 : 0x8889);
  3664. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_HIGH, 0x8);
  3665. }
  3666. if (dev->phy.rev == 3 || dev->phy.rev == 4)
  3667. ; /* TODO: reset PLL */
  3668. if (avoid)
  3669. b43_phy_set(dev, B43_NPHY_BBCFG, B43_NPHY_BBCFG_RSTRX);
  3670. else
  3671. b43_phy_mask(dev, B43_NPHY_BBCFG,
  3672. ~B43_NPHY_BBCFG_RSTRX & 0xFFFF);
  3673. b43_nphy_reset_cca(dev);
  3674. /* wl sets useless phy_isspuravoid here */
  3675. }
  3676. b43_phy_write(dev, B43_NPHY_NDATAT_DUP40, 0x3830);
  3677. if (phy->rev >= 3)
  3678. b43_nphy_spur_workaround(dev);
  3679. }
  3680. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetChanspec */
  3681. static int b43_nphy_set_channel(struct b43_wldev *dev,
  3682. struct ieee80211_channel *channel,
  3683. enum nl80211_channel_type channel_type)
  3684. {
  3685. struct b43_phy *phy = &dev->phy;
  3686. const struct b43_nphy_channeltab_entry_rev2 *tabent_r2 = NULL;
  3687. const struct b43_nphy_channeltab_entry_rev3 *tabent_r3 = NULL;
  3688. u8 tmp;
  3689. if (dev->phy.rev >= 3) {
  3690. tabent_r3 = b43_nphy_get_chantabent_rev3(dev,
  3691. channel->center_freq);
  3692. if (!tabent_r3)
  3693. return -ESRCH;
  3694. } else {
  3695. tabent_r2 = b43_nphy_get_chantabent_rev2(dev,
  3696. channel->hw_value);
  3697. if (!tabent_r2)
  3698. return -ESRCH;
  3699. }
  3700. /* Channel is set later in common code, but we need to set it on our
  3701. own to let this function's subcalls work properly. */
  3702. phy->channel = channel->hw_value;
  3703. phy->channel_freq = channel->center_freq;
  3704. if (b43_channel_type_is_40mhz(phy->channel_type) !=
  3705. b43_channel_type_is_40mhz(channel_type))
  3706. ; /* TODO: BMAC BW Set (channel_type) */
  3707. if (channel_type == NL80211_CHAN_HT40PLUS)
  3708. b43_phy_set(dev, B43_NPHY_RXCTL,
  3709. B43_NPHY_RXCTL_BSELU20);
  3710. else if (channel_type == NL80211_CHAN_HT40MINUS)
  3711. b43_phy_mask(dev, B43_NPHY_RXCTL,
  3712. ~B43_NPHY_RXCTL_BSELU20);
  3713. if (dev->phy.rev >= 3) {
  3714. tmp = (channel->band == IEEE80211_BAND_5GHZ) ? 4 : 0;
  3715. b43_radio_maskset(dev, 0x08, 0xFFFB, tmp);
  3716. b43_radio_2056_setup(dev, tabent_r3);
  3717. b43_nphy_channel_setup(dev, &(tabent_r3->phy_regs), channel);
  3718. } else {
  3719. tmp = (channel->band == IEEE80211_BAND_5GHZ) ? 0x0020 : 0x0050;
  3720. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, tmp);
  3721. b43_radio_2055_setup(dev, tabent_r2);
  3722. b43_nphy_channel_setup(dev, &(tabent_r2->phy_regs), channel);
  3723. }
  3724. return 0;
  3725. }
  3726. static int b43_nphy_op_allocate(struct b43_wldev *dev)
  3727. {
  3728. struct b43_phy_n *nphy;
  3729. nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
  3730. if (!nphy)
  3731. return -ENOMEM;
  3732. dev->phy.n = nphy;
  3733. return 0;
  3734. }
  3735. static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
  3736. {
  3737. struct b43_phy *phy = &dev->phy;
  3738. struct b43_phy_n *nphy = phy->n;
  3739. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  3740. memset(nphy, 0, sizeof(*nphy));
  3741. nphy->hang_avoid = (phy->rev == 3 || phy->rev == 4);
  3742. nphy->spur_avoid = (phy->rev >= 3) ?
  3743. B43_SPUR_AVOID_AUTO : B43_SPUR_AVOID_DISABLE;
  3744. nphy->gain_boost = true; /* this way we follow wl, assume it is true */
  3745. nphy->txrx_chain = 2; /* sth different than 0 and 1 for now */
  3746. nphy->phyrxchain = 3; /* to avoid b43_nphy_set_rx_core_state like wl */
  3747. nphy->perical = 2; /* avoid additional rssi cal on init (like wl) */
  3748. /* 128 can mean disabled-by-default state of TX pwr ctl. Max value is
  3749. * 0x7f == 127 and we check for 128 when restoring TX pwr ctl. */
  3750. nphy->tx_pwr_idx[0] = 128;
  3751. nphy->tx_pwr_idx[1] = 128;
  3752. /* Hardware TX power control and 5GHz power gain */
  3753. nphy->txpwrctrl = false;
  3754. nphy->pwg_gain_5ghz = false;
  3755. if (dev->phy.rev >= 3 ||
  3756. (dev->dev->board_vendor == PCI_VENDOR_ID_APPLE &&
  3757. (dev->dev->core_rev == 11 || dev->dev->core_rev == 12))) {
  3758. nphy->txpwrctrl = true;
  3759. nphy->pwg_gain_5ghz = true;
  3760. } else if (sprom->revision >= 4) {
  3761. if (dev->phy.rev >= 2 &&
  3762. (sprom->boardflags2_lo & B43_BFL2_TXPWRCTRL_EN)) {
  3763. nphy->txpwrctrl = true;
  3764. #ifdef CONFIG_B43_SSB
  3765. if (dev->dev->bus_type == B43_BUS_SSB &&
  3766. dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI) {
  3767. struct pci_dev *pdev =
  3768. dev->dev->sdev->bus->host_pci;
  3769. if (pdev->device == 0x4328 ||
  3770. pdev->device == 0x432a)
  3771. nphy->pwg_gain_5ghz = true;
  3772. }
  3773. #endif
  3774. } else if (sprom->boardflags2_lo & B43_BFL2_5G_PWRGAIN) {
  3775. nphy->pwg_gain_5ghz = true;
  3776. }
  3777. }
  3778. if (dev->phy.rev >= 3) {
  3779. nphy->ipa2g_on = sprom->fem.ghz2.extpa_gain == 2;
  3780. nphy->ipa5g_on = sprom->fem.ghz5.extpa_gain == 2;
  3781. }
  3782. }
  3783. static void b43_nphy_op_free(struct b43_wldev *dev)
  3784. {
  3785. struct b43_phy *phy = &dev->phy;
  3786. struct b43_phy_n *nphy = phy->n;
  3787. kfree(nphy);
  3788. phy->n = NULL;
  3789. }
  3790. static int b43_nphy_op_init(struct b43_wldev *dev)
  3791. {
  3792. return b43_phy_initn(dev);
  3793. }
  3794. static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
  3795. {
  3796. #if B43_DEBUG
  3797. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
  3798. /* OFDM registers are onnly available on A/G-PHYs */
  3799. b43err(dev->wl, "Invalid OFDM PHY access at "
  3800. "0x%04X on N-PHY\n", offset);
  3801. dump_stack();
  3802. }
  3803. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
  3804. /* Ext-G registers are only available on G-PHYs */
  3805. b43err(dev->wl, "Invalid EXT-G PHY access at "
  3806. "0x%04X on N-PHY\n", offset);
  3807. dump_stack();
  3808. }
  3809. #endif /* B43_DEBUG */
  3810. }
  3811. static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
  3812. {
  3813. check_phyreg(dev, reg);
  3814. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3815. return b43_read16(dev, B43_MMIO_PHY_DATA);
  3816. }
  3817. static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  3818. {
  3819. check_phyreg(dev, reg);
  3820. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3821. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  3822. }
  3823. static void b43_nphy_op_maskset(struct b43_wldev *dev, u16 reg, u16 mask,
  3824. u16 set)
  3825. {
  3826. check_phyreg(dev, reg);
  3827. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3828. b43_write16(dev, B43_MMIO_PHY_DATA,
  3829. (b43_read16(dev, B43_MMIO_PHY_DATA) & mask) | set);
  3830. }
  3831. static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
  3832. {
  3833. /* Register 1 is a 32-bit register. */
  3834. B43_WARN_ON(reg == 1);
  3835. /* N-PHY needs 0x100 for read access */
  3836. reg |= 0x100;
  3837. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  3838. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  3839. }
  3840. static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
  3841. {
  3842. /* Register 1 is a 32-bit register. */
  3843. B43_WARN_ON(reg == 1);
  3844. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  3845. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
  3846. }
  3847. /* http://bcm-v4.sipsolutions.net/802.11/Radio/Switch%20Radio */
  3848. static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
  3849. bool blocked)
  3850. {
  3851. if (b43_read32(dev, B43_MMIO_MACCTL) & B43_MACCTL_ENABLED)
  3852. b43err(dev->wl, "MAC not suspended\n");
  3853. if (blocked) {
  3854. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  3855. ~B43_NPHY_RFCTL_CMD_CHIP0PU);
  3856. if (dev->phy.rev >= 3) {
  3857. b43_radio_mask(dev, 0x09, ~0x2);
  3858. b43_radio_write(dev, 0x204D, 0);
  3859. b43_radio_write(dev, 0x2053, 0);
  3860. b43_radio_write(dev, 0x2058, 0);
  3861. b43_radio_write(dev, 0x205E, 0);
  3862. b43_radio_mask(dev, 0x2062, ~0xF0);
  3863. b43_radio_write(dev, 0x2064, 0);
  3864. b43_radio_write(dev, 0x304D, 0);
  3865. b43_radio_write(dev, 0x3053, 0);
  3866. b43_radio_write(dev, 0x3058, 0);
  3867. b43_radio_write(dev, 0x305E, 0);
  3868. b43_radio_mask(dev, 0x3062, ~0xF0);
  3869. b43_radio_write(dev, 0x3064, 0);
  3870. }
  3871. } else {
  3872. if (dev->phy.rev >= 3) {
  3873. b43_radio_init2056(dev);
  3874. b43_switch_channel(dev, dev->phy.channel);
  3875. } else {
  3876. b43_radio_init2055(dev);
  3877. }
  3878. }
  3879. }
  3880. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Anacore */
  3881. static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
  3882. {
  3883. u16 override = on ? 0x0 : 0x7FFF;
  3884. u16 core = on ? 0xD : 0x00FD;
  3885. if (dev->phy.rev >= 3) {
  3886. if (on) {
  3887. b43_phy_write(dev, B43_NPHY_AFECTL_C1, core);
  3888. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, override);
  3889. b43_phy_write(dev, B43_NPHY_AFECTL_C2, core);
  3890. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, override);
  3891. } else {
  3892. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, override);
  3893. b43_phy_write(dev, B43_NPHY_AFECTL_C1, core);
  3894. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, override);
  3895. b43_phy_write(dev, B43_NPHY_AFECTL_C2, core);
  3896. }
  3897. } else {
  3898. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, override);
  3899. }
  3900. }
  3901. static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
  3902. unsigned int new_channel)
  3903. {
  3904. struct ieee80211_channel *channel = dev->wl->hw->conf.channel;
  3905. enum nl80211_channel_type channel_type = dev->wl->hw->conf.channel_type;
  3906. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  3907. if ((new_channel < 1) || (new_channel > 14))
  3908. return -EINVAL;
  3909. } else {
  3910. if (new_channel > 200)
  3911. return -EINVAL;
  3912. }
  3913. return b43_nphy_set_channel(dev, channel, channel_type);
  3914. }
  3915. static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
  3916. {
  3917. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3918. return 1;
  3919. return 36;
  3920. }
  3921. const struct b43_phy_operations b43_phyops_n = {
  3922. .allocate = b43_nphy_op_allocate,
  3923. .free = b43_nphy_op_free,
  3924. .prepare_structs = b43_nphy_op_prepare_structs,
  3925. .init = b43_nphy_op_init,
  3926. .phy_read = b43_nphy_op_read,
  3927. .phy_write = b43_nphy_op_write,
  3928. .phy_maskset = b43_nphy_op_maskset,
  3929. .radio_read = b43_nphy_op_radio_read,
  3930. .radio_write = b43_nphy_op_radio_write,
  3931. .software_rfkill = b43_nphy_op_software_rfkill,
  3932. .switch_analog = b43_nphy_op_switch_analog,
  3933. .switch_channel = b43_nphy_op_switch_channel,
  3934. .get_default_chan = b43_nphy_op_get_default_chan,
  3935. .recalc_txpower = b43_nphy_op_recalc_txpower,
  3936. .adjust_txpower = b43_nphy_op_adjust_txpower,
  3937. };