timer.c 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345
  1. /*
  2. *
  3. * Copyright (C) 2007 Google, Inc.
  4. * Copyright (c) 2009-2012, The Linux Foundation. All rights reserved.
  5. *
  6. * This software is licensed under the terms of the GNU General Public
  7. * License version 2, as published by the Free Software Foundation, and
  8. * may be copied, distributed, and modified under those terms.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. */
  16. #include <linux/clocksource.h>
  17. #include <linux/clockchips.h>
  18. #include <linux/cpu.h>
  19. #include <linux/init.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/irq.h>
  22. #include <linux/io.h>
  23. #include <linux/of.h>
  24. #include <linux/of_address.h>
  25. #include <linux/of_irq.h>
  26. #include <linux/sched_clock.h>
  27. #include <asm/mach/time.h>
  28. #include "common.h"
  29. #define TIMER_MATCH_VAL 0x0000
  30. #define TIMER_COUNT_VAL 0x0004
  31. #define TIMER_ENABLE 0x0008
  32. #define TIMER_ENABLE_CLR_ON_MATCH_EN BIT(1)
  33. #define TIMER_ENABLE_EN BIT(0)
  34. #define TIMER_CLEAR 0x000C
  35. #define DGT_CLK_CTL 0x10
  36. #define DGT_CLK_CTL_DIV_4 0x3
  37. #define TIMER_STS_GPT0_CLR_PEND BIT(10)
  38. #define GPT_HZ 32768
  39. #define MSM_DGT_SHIFT 5
  40. static void __iomem *event_base;
  41. static void __iomem *sts_base;
  42. static irqreturn_t msm_timer_interrupt(int irq, void *dev_id)
  43. {
  44. struct clock_event_device *evt = dev_id;
  45. /* Stop the timer tick */
  46. if (evt->mode == CLOCK_EVT_MODE_ONESHOT) {
  47. u32 ctrl = readl_relaxed(event_base + TIMER_ENABLE);
  48. ctrl &= ~TIMER_ENABLE_EN;
  49. writel_relaxed(ctrl, event_base + TIMER_ENABLE);
  50. }
  51. evt->event_handler(evt);
  52. return IRQ_HANDLED;
  53. }
  54. static int msm_timer_set_next_event(unsigned long cycles,
  55. struct clock_event_device *evt)
  56. {
  57. u32 ctrl = readl_relaxed(event_base + TIMER_ENABLE);
  58. ctrl &= ~TIMER_ENABLE_EN;
  59. writel_relaxed(ctrl, event_base + TIMER_ENABLE);
  60. writel_relaxed(ctrl, event_base + TIMER_CLEAR);
  61. writel_relaxed(cycles, event_base + TIMER_MATCH_VAL);
  62. if (sts_base)
  63. while (readl_relaxed(sts_base) & TIMER_STS_GPT0_CLR_PEND)
  64. cpu_relax();
  65. writel_relaxed(ctrl | TIMER_ENABLE_EN, event_base + TIMER_ENABLE);
  66. return 0;
  67. }
  68. static void msm_timer_set_mode(enum clock_event_mode mode,
  69. struct clock_event_device *evt)
  70. {
  71. u32 ctrl;
  72. ctrl = readl_relaxed(event_base + TIMER_ENABLE);
  73. ctrl &= ~(TIMER_ENABLE_EN | TIMER_ENABLE_CLR_ON_MATCH_EN);
  74. switch (mode) {
  75. case CLOCK_EVT_MODE_RESUME:
  76. case CLOCK_EVT_MODE_PERIODIC:
  77. break;
  78. case CLOCK_EVT_MODE_ONESHOT:
  79. /* Timer is enabled in set_next_event */
  80. break;
  81. case CLOCK_EVT_MODE_UNUSED:
  82. case CLOCK_EVT_MODE_SHUTDOWN:
  83. break;
  84. }
  85. writel_relaxed(ctrl, event_base + TIMER_ENABLE);
  86. }
  87. static struct clock_event_device __percpu *msm_evt;
  88. static void __iomem *source_base;
  89. static notrace cycle_t msm_read_timer_count(struct clocksource *cs)
  90. {
  91. return readl_relaxed(source_base + TIMER_COUNT_VAL);
  92. }
  93. static notrace cycle_t msm_read_timer_count_shift(struct clocksource *cs)
  94. {
  95. /*
  96. * Shift timer count down by a constant due to unreliable lower bits
  97. * on some targets.
  98. */
  99. return msm_read_timer_count(cs) >> MSM_DGT_SHIFT;
  100. }
  101. static struct clocksource msm_clocksource = {
  102. .name = "dg_timer",
  103. .rating = 300,
  104. .read = msm_read_timer_count,
  105. .mask = CLOCKSOURCE_MASK(32),
  106. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  107. };
  108. static int msm_timer_irq;
  109. static int msm_timer_has_ppi;
  110. static int __cpuinit msm_local_timer_setup(struct clock_event_device *evt)
  111. {
  112. int cpu = smp_processor_id();
  113. int err;
  114. evt->irq = msm_timer_irq;
  115. evt->name = "msm_timer";
  116. evt->features = CLOCK_EVT_FEAT_ONESHOT;
  117. evt->rating = 200;
  118. evt->set_mode = msm_timer_set_mode;
  119. evt->set_next_event = msm_timer_set_next_event;
  120. evt->cpumask = cpumask_of(cpu);
  121. clockevents_config_and_register(evt, GPT_HZ, 4, 0xffffffff);
  122. if (msm_timer_has_ppi) {
  123. enable_percpu_irq(evt->irq, IRQ_TYPE_EDGE_RISING);
  124. } else {
  125. err = request_irq(evt->irq, msm_timer_interrupt,
  126. IRQF_TIMER | IRQF_NOBALANCING |
  127. IRQF_TRIGGER_RISING, "gp_timer", evt);
  128. if (err)
  129. pr_err("request_irq failed\n");
  130. }
  131. return 0;
  132. }
  133. static void __cpuinit msm_local_timer_stop(struct clock_event_device *evt)
  134. {
  135. evt->set_mode(CLOCK_EVT_MODE_UNUSED, evt);
  136. disable_percpu_irq(evt->irq);
  137. }
  138. static int __cpuinit msm_timer_cpu_notify(struct notifier_block *self,
  139. unsigned long action, void *hcpu)
  140. {
  141. /*
  142. * Grab cpu pointer in each case to avoid spurious
  143. * preemptible warnings
  144. */
  145. switch (action & ~CPU_TASKS_FROZEN) {
  146. case CPU_STARTING:
  147. msm_local_timer_setup(this_cpu_ptr(msm_evt));
  148. break;
  149. case CPU_DYING:
  150. msm_local_timer_stop(this_cpu_ptr(msm_evt));
  151. break;
  152. }
  153. return NOTIFY_OK;
  154. }
  155. static struct notifier_block msm_timer_cpu_nb __cpuinitdata = {
  156. .notifier_call = msm_timer_cpu_notify,
  157. };
  158. static notrace u32 msm_sched_clock_read(void)
  159. {
  160. return msm_clocksource.read(&msm_clocksource);
  161. }
  162. static void __init msm_timer_init(u32 dgt_hz, int sched_bits, int irq,
  163. bool percpu)
  164. {
  165. struct clocksource *cs = &msm_clocksource;
  166. int res = 0;
  167. msm_timer_irq = irq;
  168. msm_timer_has_ppi = percpu;
  169. msm_evt = alloc_percpu(struct clock_event_device);
  170. if (!msm_evt) {
  171. pr_err("memory allocation failed for clockevents\n");
  172. goto err;
  173. }
  174. if (percpu)
  175. res = request_percpu_irq(irq, msm_timer_interrupt,
  176. "gp_timer", msm_evt);
  177. if (res) {
  178. pr_err("request_percpu_irq failed\n");
  179. } else {
  180. res = register_cpu_notifier(&msm_timer_cpu_nb);
  181. if (res) {
  182. free_percpu_irq(irq, msm_evt);
  183. goto err;
  184. }
  185. /* Immediately configure the timer on the boot CPU */
  186. msm_local_timer_setup(__this_cpu_ptr(msm_evt));
  187. }
  188. err:
  189. writel_relaxed(TIMER_ENABLE_EN, source_base + TIMER_ENABLE);
  190. res = clocksource_register_hz(cs, dgt_hz);
  191. if (res)
  192. pr_err("clocksource_register failed\n");
  193. setup_sched_clock(msm_sched_clock_read, sched_bits, dgt_hz);
  194. }
  195. #ifdef CONFIG_OF
  196. static const struct of_device_id msm_timer_match[] __initconst = {
  197. { .compatible = "qcom,kpss-timer" },
  198. { .compatible = "qcom,scss-timer" },
  199. { },
  200. };
  201. void __init msm_dt_timer_init(void)
  202. {
  203. struct device_node *np;
  204. u32 freq;
  205. int irq;
  206. struct resource res;
  207. u32 percpu_offset;
  208. void __iomem *base;
  209. void __iomem *cpu0_base;
  210. np = of_find_matching_node(NULL, msm_timer_match);
  211. if (!np) {
  212. pr_err("Can't find msm timer DT node\n");
  213. return;
  214. }
  215. base = of_iomap(np, 0);
  216. if (!base) {
  217. pr_err("Failed to map event base\n");
  218. return;
  219. }
  220. /* We use GPT0 for the clockevent */
  221. irq = irq_of_parse_and_map(np, 1);
  222. if (irq <= 0) {
  223. pr_err("Can't get irq\n");
  224. return;
  225. }
  226. /* We use CPU0's DGT for the clocksource */
  227. if (of_property_read_u32(np, "cpu-offset", &percpu_offset))
  228. percpu_offset = 0;
  229. if (of_address_to_resource(np, 0, &res)) {
  230. pr_err("Failed to parse DGT resource\n");
  231. return;
  232. }
  233. cpu0_base = ioremap(res.start + percpu_offset, resource_size(&res));
  234. if (!cpu0_base) {
  235. pr_err("Failed to map source base\n");
  236. return;
  237. }
  238. if (of_property_read_u32(np, "clock-frequency", &freq)) {
  239. pr_err("Unknown frequency\n");
  240. return;
  241. }
  242. of_node_put(np);
  243. event_base = base + 0x4;
  244. sts_base = base + 0x88;
  245. source_base = cpu0_base + 0x24;
  246. freq /= 4;
  247. writel_relaxed(DGT_CLK_CTL_DIV_4, source_base + DGT_CLK_CTL);
  248. msm_timer_init(freq, 32, irq, !!percpu_offset);
  249. }
  250. #endif
  251. static int __init msm_timer_map(phys_addr_t addr, u32 event, u32 source,
  252. u32 sts)
  253. {
  254. void __iomem *base;
  255. base = ioremap(addr, SZ_256);
  256. if (!base) {
  257. pr_err("Failed to map timer base\n");
  258. return -ENOMEM;
  259. }
  260. event_base = base + event;
  261. source_base = base + source;
  262. if (sts)
  263. sts_base = base + sts;
  264. return 0;
  265. }
  266. void __init msm7x01_timer_init(void)
  267. {
  268. struct clocksource *cs = &msm_clocksource;
  269. if (msm_timer_map(0xc0100000, 0x0, 0x10, 0x0))
  270. return;
  271. cs->read = msm_read_timer_count_shift;
  272. cs->mask = CLOCKSOURCE_MASK((32 - MSM_DGT_SHIFT));
  273. /* 600 KHz */
  274. msm_timer_init(19200000 >> MSM_DGT_SHIFT, 32 - MSM_DGT_SHIFT, 7,
  275. false);
  276. }
  277. void __init msm7x30_timer_init(void)
  278. {
  279. if (msm_timer_map(0xc0100000, 0x4, 0x24, 0x80))
  280. return;
  281. msm_timer_init(24576000 / 4, 32, 1, false);
  282. }
  283. void __init qsd8x50_timer_init(void)
  284. {
  285. if (msm_timer_map(0xAC100000, 0x0, 0x10, 0x34))
  286. return;
  287. msm_timer_init(19200000 / 4, 32, 7, false);
  288. }