intel-agp.c 67 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294
  1. /*
  2. * Intel AGPGART routines.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/pci.h>
  6. #include <linux/init.h>
  7. #include <linux/kernel.h>
  8. #include <linux/pagemap.h>
  9. #include <linux/agp_backend.h>
  10. #include "agp.h"
  11. #define PCI_DEVICE_ID_INTEL_E7221_HB 0x2588
  12. #define PCI_DEVICE_ID_INTEL_E7221_IG 0x258a
  13. #define PCI_DEVICE_ID_INTEL_82946GZ_HB 0x2970
  14. #define PCI_DEVICE_ID_INTEL_82946GZ_IG 0x2972
  15. #define PCI_DEVICE_ID_INTEL_82965G_1_HB 0x2980
  16. #define PCI_DEVICE_ID_INTEL_82965G_1_IG 0x2982
  17. #define PCI_DEVICE_ID_INTEL_82965Q_HB 0x2990
  18. #define PCI_DEVICE_ID_INTEL_82965Q_IG 0x2992
  19. #define PCI_DEVICE_ID_INTEL_82965G_HB 0x29A0
  20. #define PCI_DEVICE_ID_INTEL_82965G_IG 0x29A2
  21. #define PCI_DEVICE_ID_INTEL_82965GM_HB 0x2A00
  22. #define PCI_DEVICE_ID_INTEL_82965GM_IG 0x2A02
  23. #define PCI_DEVICE_ID_INTEL_82965GME_HB 0x2A10
  24. #define PCI_DEVICE_ID_INTEL_82965GME_IG 0x2A12
  25. #define PCI_DEVICE_ID_INTEL_82945GME_HB 0x27AC
  26. #define PCI_DEVICE_ID_INTEL_82945GME_IG 0x27AE
  27. #define PCI_DEVICE_ID_INTEL_G33_HB 0x29C0
  28. #define PCI_DEVICE_ID_INTEL_G33_IG 0x29C2
  29. #define PCI_DEVICE_ID_INTEL_Q35_HB 0x29B0
  30. #define PCI_DEVICE_ID_INTEL_Q35_IG 0x29B2
  31. #define PCI_DEVICE_ID_INTEL_Q33_HB 0x29D0
  32. #define PCI_DEVICE_ID_INTEL_Q33_IG 0x29D2
  33. #define PCI_DEVICE_ID_INTEL_IGD_HB 0x2A40
  34. #define PCI_DEVICE_ID_INTEL_IGD_IG 0x2A42
  35. #define IS_I965 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82946GZ_HB || \
  36. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_1_HB || \
  37. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965Q_HB || \
  38. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_HB || \
  39. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GM_HB || \
  40. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GME_HB || \
  41. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGD_HB)
  42. #define IS_G33 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G33_HB || \
  43. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q35_HB || \
  44. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q33_HB)
  45. extern int agp_memory_reserved;
  46. /* Intel 815 register */
  47. #define INTEL_815_APCONT 0x51
  48. #define INTEL_815_ATTBASE_MASK ~0x1FFFFFFF
  49. /* Intel i820 registers */
  50. #define INTEL_I820_RDCR 0x51
  51. #define INTEL_I820_ERRSTS 0xc8
  52. /* Intel i840 registers */
  53. #define INTEL_I840_MCHCFG 0x50
  54. #define INTEL_I840_ERRSTS 0xc8
  55. /* Intel i850 registers */
  56. #define INTEL_I850_MCHCFG 0x50
  57. #define INTEL_I850_ERRSTS 0xc8
  58. /* intel 915G registers */
  59. #define I915_GMADDR 0x18
  60. #define I915_MMADDR 0x10
  61. #define I915_PTEADDR 0x1C
  62. #define I915_GMCH_GMS_STOLEN_48M (0x6 << 4)
  63. #define I915_GMCH_GMS_STOLEN_64M (0x7 << 4)
  64. #define G33_GMCH_GMS_STOLEN_128M (0x8 << 4)
  65. #define G33_GMCH_GMS_STOLEN_256M (0x9 << 4)
  66. #define I915_IFPADDR 0x60
  67. /* Intel 965G registers */
  68. #define I965_MSAC 0x62
  69. #define I965_IFPADDR 0x70
  70. /* Intel 7505 registers */
  71. #define INTEL_I7505_APSIZE 0x74
  72. #define INTEL_I7505_NCAPID 0x60
  73. #define INTEL_I7505_NISTAT 0x6c
  74. #define INTEL_I7505_ATTBASE 0x78
  75. #define INTEL_I7505_ERRSTS 0x42
  76. #define INTEL_I7505_AGPCTRL 0x70
  77. #define INTEL_I7505_MCHCFG 0x50
  78. static const struct aper_size_info_fixed intel_i810_sizes[] =
  79. {
  80. {64, 16384, 4},
  81. /* The 32M mode still requires a 64k gatt */
  82. {32, 8192, 4}
  83. };
  84. #define AGP_DCACHE_MEMORY 1
  85. #define AGP_PHYS_MEMORY 2
  86. #define INTEL_AGP_CACHED_MEMORY 3
  87. static struct gatt_mask intel_i810_masks[] =
  88. {
  89. {.mask = I810_PTE_VALID, .type = 0},
  90. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  91. {.mask = I810_PTE_VALID, .type = 0},
  92. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  93. .type = INTEL_AGP_CACHED_MEMORY}
  94. };
  95. static struct _intel_private {
  96. struct pci_dev *pcidev; /* device one */
  97. u8 __iomem *registers;
  98. u32 __iomem *gtt; /* I915G */
  99. int num_dcache_entries;
  100. /* gtt_entries is the number of gtt entries that are already mapped
  101. * to stolen memory. Stolen memory is larger than the memory mapped
  102. * through gtt_entries, as it includes some reserved space for the BIOS
  103. * popup and for the GTT.
  104. */
  105. int gtt_entries; /* i830+ */
  106. union {
  107. void __iomem *i9xx_flush_page;
  108. void *i8xx_flush_page;
  109. };
  110. struct page *i8xx_page;
  111. struct resource ifp_resource;
  112. int resource_valid;
  113. } intel_private;
  114. static int intel_i810_fetch_size(void)
  115. {
  116. u32 smram_miscc;
  117. struct aper_size_info_fixed *values;
  118. pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
  119. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  120. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  121. printk(KERN_WARNING PFX "i810 is disabled\n");
  122. return 0;
  123. }
  124. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  125. agp_bridge->previous_size =
  126. agp_bridge->current_size = (void *) (values + 1);
  127. agp_bridge->aperture_size_idx = 1;
  128. return values[1].size;
  129. } else {
  130. agp_bridge->previous_size =
  131. agp_bridge->current_size = (void *) (values);
  132. agp_bridge->aperture_size_idx = 0;
  133. return values[0].size;
  134. }
  135. return 0;
  136. }
  137. static int intel_i810_configure(void)
  138. {
  139. struct aper_size_info_fixed *current_size;
  140. u32 temp;
  141. int i;
  142. current_size = A_SIZE_FIX(agp_bridge->current_size);
  143. if (!intel_private.registers) {
  144. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  145. temp &= 0xfff80000;
  146. intel_private.registers = ioremap(temp, 128 * 4096);
  147. if (!intel_private.registers) {
  148. printk(KERN_ERR PFX "Unable to remap memory.\n");
  149. return -ENOMEM;
  150. }
  151. }
  152. if ((readl(intel_private.registers+I810_DRAM_CTL)
  153. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  154. /* This will need to be dynamically assigned */
  155. printk(KERN_INFO PFX "detected 4MB dedicated video ram.\n");
  156. intel_private.num_dcache_entries = 1024;
  157. }
  158. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  159. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  160. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  161. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  162. if (agp_bridge->driver->needs_scratch_page) {
  163. for (i = 0; i < current_size->num_entries; i++) {
  164. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  165. readl(intel_private.registers+I810_PTE_BASE+(i*4)); /* PCI posting. */
  166. }
  167. }
  168. global_cache_flush();
  169. return 0;
  170. }
  171. static void intel_i810_cleanup(void)
  172. {
  173. writel(0, intel_private.registers+I810_PGETBL_CTL);
  174. readl(intel_private.registers); /* PCI Posting. */
  175. iounmap(intel_private.registers);
  176. }
  177. static void intel_i810_tlbflush(struct agp_memory *mem)
  178. {
  179. return;
  180. }
  181. static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  182. {
  183. return;
  184. }
  185. /* Exists to support ARGB cursors */
  186. static void *i8xx_alloc_pages(void)
  187. {
  188. struct page * page;
  189. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  190. if (page == NULL)
  191. return NULL;
  192. if (set_pages_uc(page, 4) < 0) {
  193. set_pages_wb(page, 4);
  194. __free_pages(page, 2);
  195. return NULL;
  196. }
  197. get_page(page);
  198. atomic_inc(&agp_bridge->current_memory_agp);
  199. return page_address(page);
  200. }
  201. static void i8xx_destroy_pages(void *addr)
  202. {
  203. struct page *page;
  204. if (addr == NULL)
  205. return;
  206. page = virt_to_page(addr);
  207. set_pages_wb(page, 4);
  208. put_page(page);
  209. __free_pages(page, 2);
  210. atomic_dec(&agp_bridge->current_memory_agp);
  211. }
  212. static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
  213. int type)
  214. {
  215. if (type < AGP_USER_TYPES)
  216. return type;
  217. else if (type == AGP_USER_CACHED_MEMORY)
  218. return INTEL_AGP_CACHED_MEMORY;
  219. else
  220. return 0;
  221. }
  222. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  223. int type)
  224. {
  225. int i, j, num_entries;
  226. void *temp;
  227. int ret = -EINVAL;
  228. int mask_type;
  229. if (mem->page_count == 0)
  230. goto out;
  231. temp = agp_bridge->current_size;
  232. num_entries = A_SIZE_FIX(temp)->num_entries;
  233. if ((pg_start + mem->page_count) > num_entries)
  234. goto out_err;
  235. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  236. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  237. ret = -EBUSY;
  238. goto out_err;
  239. }
  240. }
  241. if (type != mem->type)
  242. goto out_err;
  243. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  244. switch (mask_type) {
  245. case AGP_DCACHE_MEMORY:
  246. if (!mem->is_flushed)
  247. global_cache_flush();
  248. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  249. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  250. intel_private.registers+I810_PTE_BASE+(i*4));
  251. }
  252. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  253. break;
  254. case AGP_PHYS_MEMORY:
  255. case AGP_NORMAL_MEMORY:
  256. if (!mem->is_flushed)
  257. global_cache_flush();
  258. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  259. writel(agp_bridge->driver->mask_memory(agp_bridge,
  260. mem->memory[i],
  261. mask_type),
  262. intel_private.registers+I810_PTE_BASE+(j*4));
  263. }
  264. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  265. break;
  266. default:
  267. goto out_err;
  268. }
  269. agp_bridge->driver->tlb_flush(mem);
  270. out:
  271. ret = 0;
  272. out_err:
  273. mem->is_flushed = 1;
  274. return ret;
  275. }
  276. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  277. int type)
  278. {
  279. int i;
  280. if (mem->page_count == 0)
  281. return 0;
  282. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  283. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  284. }
  285. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  286. agp_bridge->driver->tlb_flush(mem);
  287. return 0;
  288. }
  289. /*
  290. * The i810/i830 requires a physical address to program its mouse
  291. * pointer into hardware.
  292. * However the Xserver still writes to it through the agp aperture.
  293. */
  294. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  295. {
  296. struct agp_memory *new;
  297. void *addr;
  298. switch (pg_count) {
  299. case 1: addr = agp_bridge->driver->agp_alloc_page(agp_bridge);
  300. break;
  301. case 4:
  302. /* kludge to get 4 physical pages for ARGB cursor */
  303. addr = i8xx_alloc_pages();
  304. break;
  305. default:
  306. return NULL;
  307. }
  308. if (addr == NULL)
  309. return NULL;
  310. new = agp_create_memory(pg_count);
  311. if (new == NULL)
  312. return NULL;
  313. new->memory[0] = virt_to_gart(addr);
  314. if (pg_count == 4) {
  315. /* kludge to get 4 physical pages for ARGB cursor */
  316. new->memory[1] = new->memory[0] + PAGE_SIZE;
  317. new->memory[2] = new->memory[1] + PAGE_SIZE;
  318. new->memory[3] = new->memory[2] + PAGE_SIZE;
  319. }
  320. new->page_count = pg_count;
  321. new->num_scratch_pages = pg_count;
  322. new->type = AGP_PHYS_MEMORY;
  323. new->physical = new->memory[0];
  324. return new;
  325. }
  326. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  327. {
  328. struct agp_memory *new;
  329. if (type == AGP_DCACHE_MEMORY) {
  330. if (pg_count != intel_private.num_dcache_entries)
  331. return NULL;
  332. new = agp_create_memory(1);
  333. if (new == NULL)
  334. return NULL;
  335. new->type = AGP_DCACHE_MEMORY;
  336. new->page_count = pg_count;
  337. new->num_scratch_pages = 0;
  338. agp_free_page_array(new);
  339. return new;
  340. }
  341. if (type == AGP_PHYS_MEMORY)
  342. return alloc_agpphysmem_i8xx(pg_count, type);
  343. return NULL;
  344. }
  345. static void intel_i810_free_by_type(struct agp_memory *curr)
  346. {
  347. agp_free_key(curr->key);
  348. if (curr->type == AGP_PHYS_MEMORY) {
  349. if (curr->page_count == 4)
  350. i8xx_destroy_pages(gart_to_virt(curr->memory[0]));
  351. else {
  352. agp_bridge->driver->agp_destroy_page(gart_to_virt(curr->memory[0]),
  353. AGP_PAGE_DESTROY_UNMAP);
  354. agp_bridge->driver->agp_destroy_page(gart_to_virt(curr->memory[0]),
  355. AGP_PAGE_DESTROY_FREE);
  356. }
  357. agp_free_page_array(curr);
  358. }
  359. kfree(curr);
  360. }
  361. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  362. unsigned long addr, int type)
  363. {
  364. /* Type checking must be done elsewhere */
  365. return addr | bridge->driver->masks[type].mask;
  366. }
  367. static struct aper_size_info_fixed intel_i830_sizes[] =
  368. {
  369. {128, 32768, 5},
  370. /* The 64M mode still requires a 128k gatt */
  371. {64, 16384, 5},
  372. {256, 65536, 6},
  373. {512, 131072, 7},
  374. };
  375. static void intel_i830_init_gtt_entries(void)
  376. {
  377. u16 gmch_ctrl;
  378. int gtt_entries;
  379. u8 rdct;
  380. int local = 0;
  381. static const int ddt[4] = { 0, 16, 32, 64 };
  382. int size; /* reserved space (in kb) at the top of stolen memory */
  383. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  384. if (IS_I965) {
  385. u32 pgetbl_ctl;
  386. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  387. /* The 965 has a field telling us the size of the GTT,
  388. * which may be larger than what is necessary to map the
  389. * aperture.
  390. */
  391. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  392. case I965_PGETBL_SIZE_128KB:
  393. size = 128;
  394. break;
  395. case I965_PGETBL_SIZE_256KB:
  396. size = 256;
  397. break;
  398. case I965_PGETBL_SIZE_512KB:
  399. size = 512;
  400. break;
  401. case I965_PGETBL_SIZE_1MB:
  402. size = 1024;
  403. break;
  404. case I965_PGETBL_SIZE_2MB:
  405. size = 2048;
  406. break;
  407. case I965_PGETBL_SIZE_1_5MB:
  408. size = 1024 + 512;
  409. break;
  410. default:
  411. printk(KERN_INFO PFX "Unknown page table size, "
  412. "assuming 512KB\n");
  413. size = 512;
  414. }
  415. size += 4; /* add in BIOS popup space */
  416. } else if (IS_G33) {
  417. /* G33's GTT size defined in gmch_ctrl */
  418. switch (gmch_ctrl & G33_PGETBL_SIZE_MASK) {
  419. case G33_PGETBL_SIZE_1M:
  420. size = 1024;
  421. break;
  422. case G33_PGETBL_SIZE_2M:
  423. size = 2048;
  424. break;
  425. default:
  426. printk(KERN_INFO PFX "Unknown page table size 0x%x, "
  427. "assuming 512KB\n",
  428. (gmch_ctrl & G33_PGETBL_SIZE_MASK));
  429. size = 512;
  430. }
  431. size += 4;
  432. } else {
  433. /* On previous hardware, the GTT size was just what was
  434. * required to map the aperture.
  435. */
  436. size = agp_bridge->driver->fetch_size() + 4;
  437. }
  438. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  439. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  440. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  441. case I830_GMCH_GMS_STOLEN_512:
  442. gtt_entries = KB(512) - KB(size);
  443. break;
  444. case I830_GMCH_GMS_STOLEN_1024:
  445. gtt_entries = MB(1) - KB(size);
  446. break;
  447. case I830_GMCH_GMS_STOLEN_8192:
  448. gtt_entries = MB(8) - KB(size);
  449. break;
  450. case I830_GMCH_GMS_LOCAL:
  451. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  452. gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
  453. MB(ddt[I830_RDRAM_DDT(rdct)]);
  454. local = 1;
  455. break;
  456. default:
  457. gtt_entries = 0;
  458. break;
  459. }
  460. } else {
  461. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  462. case I855_GMCH_GMS_STOLEN_1M:
  463. gtt_entries = MB(1) - KB(size);
  464. break;
  465. case I855_GMCH_GMS_STOLEN_4M:
  466. gtt_entries = MB(4) - KB(size);
  467. break;
  468. case I855_GMCH_GMS_STOLEN_8M:
  469. gtt_entries = MB(8) - KB(size);
  470. break;
  471. case I855_GMCH_GMS_STOLEN_16M:
  472. gtt_entries = MB(16) - KB(size);
  473. break;
  474. case I855_GMCH_GMS_STOLEN_32M:
  475. gtt_entries = MB(32) - KB(size);
  476. break;
  477. case I915_GMCH_GMS_STOLEN_48M:
  478. /* Check it's really I915G */
  479. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_E7221_HB ||
  480. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB ||
  481. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB ||
  482. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB ||
  483. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB ||
  484. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GME_HB ||
  485. IS_I965 || IS_G33)
  486. gtt_entries = MB(48) - KB(size);
  487. else
  488. gtt_entries = 0;
  489. break;
  490. case I915_GMCH_GMS_STOLEN_64M:
  491. /* Check it's really I915G */
  492. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_E7221_HB ||
  493. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB ||
  494. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB ||
  495. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB ||
  496. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB ||
  497. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GME_HB ||
  498. IS_I965 || IS_G33)
  499. gtt_entries = MB(64) - KB(size);
  500. else
  501. gtt_entries = 0;
  502. break;
  503. case G33_GMCH_GMS_STOLEN_128M:
  504. if (IS_G33)
  505. gtt_entries = MB(128) - KB(size);
  506. else
  507. gtt_entries = 0;
  508. break;
  509. case G33_GMCH_GMS_STOLEN_256M:
  510. if (IS_G33)
  511. gtt_entries = MB(256) - KB(size);
  512. else
  513. gtt_entries = 0;
  514. break;
  515. default:
  516. gtt_entries = 0;
  517. break;
  518. }
  519. }
  520. if (gtt_entries > 0)
  521. printk(KERN_INFO PFX "Detected %dK %s memory.\n",
  522. gtt_entries / KB(1), local ? "local" : "stolen");
  523. else
  524. printk(KERN_INFO PFX
  525. "No pre-allocated video memory detected.\n");
  526. gtt_entries /= KB(4);
  527. intel_private.gtt_entries = gtt_entries;
  528. }
  529. static void intel_i830_fini_flush(void)
  530. {
  531. kunmap(intel_private.i8xx_page);
  532. intel_private.i8xx_flush_page = NULL;
  533. unmap_page_from_agp(intel_private.i8xx_page);
  534. flush_agp_mappings();
  535. __free_page(intel_private.i8xx_page);
  536. intel_private.i8xx_page = NULL;
  537. }
  538. static void intel_i830_setup_flush(void)
  539. {
  540. /* return if we've already set the flush mechanism up */
  541. if (intel_private.i8xx_page)
  542. return;
  543. intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
  544. if (!intel_private.i8xx_page) {
  545. return;
  546. }
  547. /* make page uncached */
  548. map_page_into_agp(intel_private.i8xx_page);
  549. flush_agp_mappings();
  550. intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
  551. if (!intel_private.i8xx_flush_page)
  552. intel_i830_fini_flush();
  553. }
  554. static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
  555. {
  556. unsigned int *pg = intel_private.i8xx_flush_page;
  557. int i;
  558. for (i = 0; i < 256; i+=2)
  559. *(pg + i) = i;
  560. wmb();
  561. }
  562. /* The intel i830 automatically initializes the agp aperture during POST.
  563. * Use the memory already set aside for in the GTT.
  564. */
  565. static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
  566. {
  567. int page_order;
  568. struct aper_size_info_fixed *size;
  569. int num_entries;
  570. u32 temp;
  571. size = agp_bridge->current_size;
  572. page_order = size->page_order;
  573. num_entries = size->num_entries;
  574. agp_bridge->gatt_table_real = NULL;
  575. pci_read_config_dword(intel_private.pcidev,I810_MMADDR,&temp);
  576. temp &= 0xfff80000;
  577. intel_private.registers = ioremap(temp,128 * 4096);
  578. if (!intel_private.registers)
  579. return -ENOMEM;
  580. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  581. global_cache_flush(); /* FIXME: ?? */
  582. /* we have to call this as early as possible after the MMIO base address is known */
  583. intel_i830_init_gtt_entries();
  584. agp_bridge->gatt_table = NULL;
  585. agp_bridge->gatt_bus_addr = temp;
  586. return 0;
  587. }
  588. /* Return the gatt table to a sane state. Use the top of stolen
  589. * memory for the GTT.
  590. */
  591. static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
  592. {
  593. return 0;
  594. }
  595. static int intel_i830_fetch_size(void)
  596. {
  597. u16 gmch_ctrl;
  598. struct aper_size_info_fixed *values;
  599. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  600. if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
  601. agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
  602. /* 855GM/852GM/865G has 128MB aperture size */
  603. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  604. agp_bridge->aperture_size_idx = 0;
  605. return values[0].size;
  606. }
  607. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  608. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
  609. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  610. agp_bridge->aperture_size_idx = 0;
  611. return values[0].size;
  612. } else {
  613. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1);
  614. agp_bridge->aperture_size_idx = 1;
  615. return values[1].size;
  616. }
  617. return 0;
  618. }
  619. static int intel_i830_configure(void)
  620. {
  621. struct aper_size_info_fixed *current_size;
  622. u32 temp;
  623. u16 gmch_ctrl;
  624. int i;
  625. current_size = A_SIZE_FIX(agp_bridge->current_size);
  626. pci_read_config_dword(intel_private.pcidev,I810_GMADDR,&temp);
  627. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  628. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  629. gmch_ctrl |= I830_GMCH_ENABLED;
  630. pci_write_config_word(agp_bridge->dev,I830_GMCH_CTRL,gmch_ctrl);
  631. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  632. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  633. if (agp_bridge->driver->needs_scratch_page) {
  634. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  635. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  636. readl(intel_private.registers+I810_PTE_BASE+(i*4)); /* PCI Posting. */
  637. }
  638. }
  639. global_cache_flush();
  640. intel_i830_setup_flush();
  641. return 0;
  642. }
  643. static void intel_i830_cleanup(void)
  644. {
  645. iounmap(intel_private.registers);
  646. }
  647. static int intel_i830_insert_entries(struct agp_memory *mem,off_t pg_start, int type)
  648. {
  649. int i,j,num_entries;
  650. void *temp;
  651. int ret = -EINVAL;
  652. int mask_type;
  653. if (mem->page_count == 0)
  654. goto out;
  655. temp = agp_bridge->current_size;
  656. num_entries = A_SIZE_FIX(temp)->num_entries;
  657. if (pg_start < intel_private.gtt_entries) {
  658. printk (KERN_DEBUG PFX "pg_start == 0x%.8lx,intel_private.gtt_entries == 0x%.8x\n",
  659. pg_start,intel_private.gtt_entries);
  660. printk (KERN_INFO PFX "Trying to insert into local/stolen memory\n");
  661. goto out_err;
  662. }
  663. if ((pg_start + mem->page_count) > num_entries)
  664. goto out_err;
  665. /* The i830 can't check the GTT for entries since its read only,
  666. * depend on the caller to make the correct offset decisions.
  667. */
  668. if (type != mem->type)
  669. goto out_err;
  670. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  671. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  672. mask_type != INTEL_AGP_CACHED_MEMORY)
  673. goto out_err;
  674. if (!mem->is_flushed)
  675. global_cache_flush();
  676. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  677. writel(agp_bridge->driver->mask_memory(agp_bridge,
  678. mem->memory[i], mask_type),
  679. intel_private.registers+I810_PTE_BASE+(j*4));
  680. }
  681. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  682. agp_bridge->driver->tlb_flush(mem);
  683. out:
  684. ret = 0;
  685. out_err:
  686. mem->is_flushed = 1;
  687. return ret;
  688. }
  689. static int intel_i830_remove_entries(struct agp_memory *mem,off_t pg_start,
  690. int type)
  691. {
  692. int i;
  693. if (mem->page_count == 0)
  694. return 0;
  695. if (pg_start < intel_private.gtt_entries) {
  696. printk (KERN_INFO PFX "Trying to disable local/stolen memory\n");
  697. return -EINVAL;
  698. }
  699. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  700. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  701. }
  702. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  703. agp_bridge->driver->tlb_flush(mem);
  704. return 0;
  705. }
  706. static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count,int type)
  707. {
  708. if (type == AGP_PHYS_MEMORY)
  709. return alloc_agpphysmem_i8xx(pg_count, type);
  710. /* always return NULL for other allocation types for now */
  711. return NULL;
  712. }
  713. static int intel_alloc_chipset_flush_resource(void)
  714. {
  715. int ret;
  716. ret = pci_bus_alloc_resource(agp_bridge->dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  717. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  718. pcibios_align_resource, agp_bridge->dev);
  719. return ret;
  720. }
  721. static void intel_i915_setup_chipset_flush(void)
  722. {
  723. int ret;
  724. u32 temp;
  725. pci_read_config_dword(agp_bridge->dev, I915_IFPADDR, &temp);
  726. if (!(temp & 0x1)) {
  727. intel_alloc_chipset_flush_resource();
  728. intel_private.resource_valid = 1;
  729. pci_write_config_dword(agp_bridge->dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  730. } else {
  731. temp &= ~1;
  732. intel_private.resource_valid = 1;
  733. intel_private.ifp_resource.start = temp;
  734. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  735. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  736. /* some BIOSes reserve this area in a pnp some don't */
  737. if (ret)
  738. intel_private.resource_valid = 0;
  739. }
  740. }
  741. static void intel_i965_g33_setup_chipset_flush(void)
  742. {
  743. u32 temp_hi, temp_lo;
  744. int ret;
  745. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR + 4, &temp_hi);
  746. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR, &temp_lo);
  747. if (!(temp_lo & 0x1)) {
  748. intel_alloc_chipset_flush_resource();
  749. intel_private.resource_valid = 1;
  750. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR + 4,
  751. upper_32_bits(intel_private.ifp_resource.start));
  752. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  753. } else {
  754. u64 l64;
  755. temp_lo &= ~0x1;
  756. l64 = ((u64)temp_hi << 32) | temp_lo;
  757. intel_private.resource_valid = 1;
  758. intel_private.ifp_resource.start = l64;
  759. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  760. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  761. /* some BIOSes reserve this area in a pnp some don't */
  762. if (ret)
  763. intel_private.resource_valid = 0;
  764. }
  765. }
  766. static void intel_i9xx_setup_flush(void)
  767. {
  768. /* return if already configured */
  769. if (intel_private.ifp_resource.start)
  770. return;
  771. /* setup a resource for this object */
  772. intel_private.ifp_resource.name = "Intel Flush Page";
  773. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  774. /* Setup chipset flush for 915 */
  775. if (IS_I965 || IS_G33) {
  776. intel_i965_g33_setup_chipset_flush();
  777. } else {
  778. intel_i915_setup_chipset_flush();
  779. }
  780. if (intel_private.ifp_resource.start) {
  781. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  782. if (!intel_private.i9xx_flush_page)
  783. printk("unable to ioremap flush page - no chipset flushing");
  784. }
  785. }
  786. static int intel_i915_configure(void)
  787. {
  788. struct aper_size_info_fixed *current_size;
  789. u32 temp;
  790. u16 gmch_ctrl;
  791. int i;
  792. current_size = A_SIZE_FIX(agp_bridge->current_size);
  793. pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
  794. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  795. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  796. gmch_ctrl |= I830_GMCH_ENABLED;
  797. pci_write_config_word(agp_bridge->dev,I830_GMCH_CTRL,gmch_ctrl);
  798. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  799. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  800. if (agp_bridge->driver->needs_scratch_page) {
  801. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  802. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  803. readl(intel_private.gtt+i); /* PCI Posting. */
  804. }
  805. }
  806. global_cache_flush();
  807. intel_i9xx_setup_flush();
  808. return 0;
  809. }
  810. static void intel_i915_cleanup(void)
  811. {
  812. if (intel_private.i9xx_flush_page)
  813. iounmap(intel_private.i9xx_flush_page);
  814. if (intel_private.resource_valid)
  815. release_resource(&intel_private.ifp_resource);
  816. intel_private.ifp_resource.start = 0;
  817. intel_private.resource_valid = 0;
  818. iounmap(intel_private.gtt);
  819. iounmap(intel_private.registers);
  820. }
  821. static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
  822. {
  823. if (intel_private.i9xx_flush_page)
  824. writel(1, intel_private.i9xx_flush_page);
  825. }
  826. static int intel_i915_insert_entries(struct agp_memory *mem,off_t pg_start,
  827. int type)
  828. {
  829. int i,j,num_entries;
  830. void *temp;
  831. int ret = -EINVAL;
  832. int mask_type;
  833. if (mem->page_count == 0)
  834. goto out;
  835. temp = agp_bridge->current_size;
  836. num_entries = A_SIZE_FIX(temp)->num_entries;
  837. if (pg_start < intel_private.gtt_entries) {
  838. printk (KERN_DEBUG PFX "pg_start == 0x%.8lx,intel_private.gtt_entries == 0x%.8x\n",
  839. pg_start,intel_private.gtt_entries);
  840. printk (KERN_INFO PFX "Trying to insert into local/stolen memory\n");
  841. goto out_err;
  842. }
  843. if ((pg_start + mem->page_count) > num_entries)
  844. goto out_err;
  845. /* The i915 can't check the GTT for entries since its read only,
  846. * depend on the caller to make the correct offset decisions.
  847. */
  848. if (type != mem->type)
  849. goto out_err;
  850. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  851. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  852. mask_type != INTEL_AGP_CACHED_MEMORY)
  853. goto out_err;
  854. if (!mem->is_flushed)
  855. global_cache_flush();
  856. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  857. writel(agp_bridge->driver->mask_memory(agp_bridge,
  858. mem->memory[i], mask_type), intel_private.gtt+j);
  859. }
  860. readl(intel_private.gtt+j-1);
  861. agp_bridge->driver->tlb_flush(mem);
  862. out:
  863. ret = 0;
  864. out_err:
  865. mem->is_flushed = 1;
  866. return ret;
  867. }
  868. static int intel_i915_remove_entries(struct agp_memory *mem,off_t pg_start,
  869. int type)
  870. {
  871. int i;
  872. if (mem->page_count == 0)
  873. return 0;
  874. if (pg_start < intel_private.gtt_entries) {
  875. printk (KERN_INFO PFX "Trying to disable local/stolen memory\n");
  876. return -EINVAL;
  877. }
  878. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  879. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  880. }
  881. readl(intel_private.gtt+i-1);
  882. agp_bridge->driver->tlb_flush(mem);
  883. return 0;
  884. }
  885. /* Return the aperture size by just checking the resource length. The effect
  886. * described in the spec of the MSAC registers is just changing of the
  887. * resource size.
  888. */
  889. static int intel_i9xx_fetch_size(void)
  890. {
  891. int num_sizes = ARRAY_SIZE(intel_i830_sizes);
  892. int aper_size; /* size in megabytes */
  893. int i;
  894. aper_size = pci_resource_len(intel_private.pcidev, 2) / MB(1);
  895. for (i = 0; i < num_sizes; i++) {
  896. if (aper_size == intel_i830_sizes[i].size) {
  897. agp_bridge->current_size = intel_i830_sizes + i;
  898. agp_bridge->previous_size = agp_bridge->current_size;
  899. return aper_size;
  900. }
  901. }
  902. return 0;
  903. }
  904. /* The intel i915 automatically initializes the agp aperture during POST.
  905. * Use the memory already set aside for in the GTT.
  906. */
  907. static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
  908. {
  909. int page_order;
  910. struct aper_size_info_fixed *size;
  911. int num_entries;
  912. u32 temp, temp2;
  913. int gtt_map_size = 256 * 1024;
  914. size = agp_bridge->current_size;
  915. page_order = size->page_order;
  916. num_entries = size->num_entries;
  917. agp_bridge->gatt_table_real = NULL;
  918. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  919. pci_read_config_dword(intel_private.pcidev, I915_PTEADDR,&temp2);
  920. if (IS_G33)
  921. gtt_map_size = 1024 * 1024; /* 1M on G33 */
  922. intel_private.gtt = ioremap(temp2, gtt_map_size);
  923. if (!intel_private.gtt)
  924. return -ENOMEM;
  925. temp &= 0xfff80000;
  926. intel_private.registers = ioremap(temp,128 * 4096);
  927. if (!intel_private.registers) {
  928. iounmap(intel_private.gtt);
  929. return -ENOMEM;
  930. }
  931. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  932. global_cache_flush(); /* FIXME: ? */
  933. /* we have to call this as early as possible after the MMIO base address is known */
  934. intel_i830_init_gtt_entries();
  935. agp_bridge->gatt_table = NULL;
  936. agp_bridge->gatt_bus_addr = temp;
  937. return 0;
  938. }
  939. /*
  940. * The i965 supports 36-bit physical addresses, but to keep
  941. * the format of the GTT the same, the bits that don't fit
  942. * in a 32-bit word are shifted down to bits 4..7.
  943. *
  944. * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
  945. * is always zero on 32-bit architectures, so no need to make
  946. * this conditional.
  947. */
  948. static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
  949. unsigned long addr, int type)
  950. {
  951. /* Shift high bits down */
  952. addr |= (addr >> 28) & 0xf0;
  953. /* Type checking must be done elsewhere */
  954. return addr | bridge->driver->masks[type].mask;
  955. }
  956. /* The intel i965 automatically initializes the agp aperture during POST.
  957. * Use the memory already set aside for in the GTT.
  958. */
  959. static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
  960. {
  961. int page_order;
  962. struct aper_size_info_fixed *size;
  963. int num_entries;
  964. u32 temp;
  965. int gtt_offset, gtt_size;
  966. size = agp_bridge->current_size;
  967. page_order = size->page_order;
  968. num_entries = size->num_entries;
  969. agp_bridge->gatt_table_real = NULL;
  970. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  971. temp &= 0xfff00000;
  972. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGD_HB)
  973. gtt_offset = gtt_size = MB(2);
  974. else
  975. gtt_offset = gtt_size = KB(512);
  976. intel_private.gtt = ioremap((temp + gtt_offset) , gtt_size);
  977. if (!intel_private.gtt)
  978. return -ENOMEM;
  979. intel_private.registers = ioremap(temp, 128 * 4096);
  980. if (!intel_private.registers) {
  981. iounmap(intel_private.gtt);
  982. return -ENOMEM;
  983. }
  984. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  985. global_cache_flush(); /* FIXME: ? */
  986. /* we have to call this as early as possible after the MMIO base address is known */
  987. intel_i830_init_gtt_entries();
  988. agp_bridge->gatt_table = NULL;
  989. agp_bridge->gatt_bus_addr = temp;
  990. return 0;
  991. }
  992. static int intel_fetch_size(void)
  993. {
  994. int i;
  995. u16 temp;
  996. struct aper_size_info_16 *values;
  997. pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
  998. values = A_SIZE_16(agp_bridge->driver->aperture_sizes);
  999. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  1000. if (temp == values[i].size_value) {
  1001. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
  1002. agp_bridge->aperture_size_idx = i;
  1003. return values[i].size;
  1004. }
  1005. }
  1006. return 0;
  1007. }
  1008. static int __intel_8xx_fetch_size(u8 temp)
  1009. {
  1010. int i;
  1011. struct aper_size_info_8 *values;
  1012. values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
  1013. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  1014. if (temp == values[i].size_value) {
  1015. agp_bridge->previous_size =
  1016. agp_bridge->current_size = (void *) (values + i);
  1017. agp_bridge->aperture_size_idx = i;
  1018. return values[i].size;
  1019. }
  1020. }
  1021. return 0;
  1022. }
  1023. static int intel_8xx_fetch_size(void)
  1024. {
  1025. u8 temp;
  1026. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  1027. return __intel_8xx_fetch_size(temp);
  1028. }
  1029. static int intel_815_fetch_size(void)
  1030. {
  1031. u8 temp;
  1032. /* Intel 815 chipsets have a _weird_ APSIZE register with only
  1033. * one non-reserved bit, so mask the others out ... */
  1034. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  1035. temp &= (1 << 3);
  1036. return __intel_8xx_fetch_size(temp);
  1037. }
  1038. static void intel_tlbflush(struct agp_memory *mem)
  1039. {
  1040. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
  1041. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  1042. }
  1043. static void intel_8xx_tlbflush(struct agp_memory *mem)
  1044. {
  1045. u32 temp;
  1046. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  1047. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
  1048. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  1049. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
  1050. }
  1051. static void intel_cleanup(void)
  1052. {
  1053. u16 temp;
  1054. struct aper_size_info_16 *previous_size;
  1055. previous_size = A_SIZE_16(agp_bridge->previous_size);
  1056. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  1057. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  1058. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  1059. }
  1060. static void intel_8xx_cleanup(void)
  1061. {
  1062. u16 temp;
  1063. struct aper_size_info_8 *previous_size;
  1064. previous_size = A_SIZE_8(agp_bridge->previous_size);
  1065. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  1066. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  1067. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  1068. }
  1069. static int intel_configure(void)
  1070. {
  1071. u32 temp;
  1072. u16 temp2;
  1073. struct aper_size_info_16 *current_size;
  1074. current_size = A_SIZE_16(agp_bridge->current_size);
  1075. /* aperture size */
  1076. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1077. /* address to map to */
  1078. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1079. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1080. /* attbase - aperture base */
  1081. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1082. /* agpctrl */
  1083. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  1084. /* paccfg/nbxcfg */
  1085. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1086. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
  1087. (temp2 & ~(1 << 10)) | (1 << 9));
  1088. /* clear any possible error conditions */
  1089. pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
  1090. return 0;
  1091. }
  1092. static int intel_815_configure(void)
  1093. {
  1094. u32 temp, addr;
  1095. u8 temp2;
  1096. struct aper_size_info_8 *current_size;
  1097. /* attbase - aperture base */
  1098. /* the Intel 815 chipset spec. says that bits 29-31 in the
  1099. * ATTBASE register are reserved -> try not to write them */
  1100. if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
  1101. printk (KERN_EMERG PFX "gatt bus addr too high");
  1102. return -EINVAL;
  1103. }
  1104. current_size = A_SIZE_8(agp_bridge->current_size);
  1105. /* aperture size */
  1106. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  1107. current_size->size_value);
  1108. /* address to map to */
  1109. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1110. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1111. pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
  1112. addr &= INTEL_815_ATTBASE_MASK;
  1113. addr |= agp_bridge->gatt_bus_addr;
  1114. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);
  1115. /* agpctrl */
  1116. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1117. /* apcont */
  1118. pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
  1119. pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));
  1120. /* clear any possible error conditions */
  1121. /* Oddness : this chipset seems to have no ERRSTS register ! */
  1122. return 0;
  1123. }
  1124. static void intel_820_tlbflush(struct agp_memory *mem)
  1125. {
  1126. return;
  1127. }
  1128. static void intel_820_cleanup(void)
  1129. {
  1130. u8 temp;
  1131. struct aper_size_info_8 *previous_size;
  1132. previous_size = A_SIZE_8(agp_bridge->previous_size);
  1133. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
  1134. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
  1135. temp & ~(1 << 1));
  1136. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  1137. previous_size->size_value);
  1138. }
  1139. static int intel_820_configure(void)
  1140. {
  1141. u32 temp;
  1142. u8 temp2;
  1143. struct aper_size_info_8 *current_size;
  1144. current_size = A_SIZE_8(agp_bridge->current_size);
  1145. /* aperture size */
  1146. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1147. /* address to map to */
  1148. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1149. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1150. /* attbase - aperture base */
  1151. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1152. /* agpctrl */
  1153. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1154. /* global enable aperture access */
  1155. /* This flag is not accessed through MCHCFG register as in */
  1156. /* i850 chipset. */
  1157. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
  1158. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
  1159. /* clear any possible AGP-related error conditions */
  1160. pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
  1161. return 0;
  1162. }
  1163. static int intel_840_configure(void)
  1164. {
  1165. u32 temp;
  1166. u16 temp2;
  1167. struct aper_size_info_8 *current_size;
  1168. current_size = A_SIZE_8(agp_bridge->current_size);
  1169. /* aperture size */
  1170. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1171. /* address to map to */
  1172. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1173. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1174. /* attbase - aperture base */
  1175. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1176. /* agpctrl */
  1177. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1178. /* mcgcfg */
  1179. pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
  1180. pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
  1181. /* clear any possible error conditions */
  1182. pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
  1183. return 0;
  1184. }
  1185. static int intel_845_configure(void)
  1186. {
  1187. u32 temp;
  1188. u8 temp2;
  1189. struct aper_size_info_8 *current_size;
  1190. current_size = A_SIZE_8(agp_bridge->current_size);
  1191. /* aperture size */
  1192. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1193. if (agp_bridge->apbase_config != 0) {
  1194. pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
  1195. agp_bridge->apbase_config);
  1196. } else {
  1197. /* address to map to */
  1198. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1199. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1200. agp_bridge->apbase_config = temp;
  1201. }
  1202. /* attbase - aperture base */
  1203. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1204. /* agpctrl */
  1205. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1206. /* agpm */
  1207. pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
  1208. pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
  1209. /* clear any possible error conditions */
  1210. pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
  1211. intel_i830_setup_flush();
  1212. return 0;
  1213. }
  1214. static int intel_850_configure(void)
  1215. {
  1216. u32 temp;
  1217. u16 temp2;
  1218. struct aper_size_info_8 *current_size;
  1219. current_size = A_SIZE_8(agp_bridge->current_size);
  1220. /* aperture size */
  1221. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1222. /* address to map to */
  1223. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1224. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1225. /* attbase - aperture base */
  1226. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1227. /* agpctrl */
  1228. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1229. /* mcgcfg */
  1230. pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
  1231. pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
  1232. /* clear any possible AGP-related error conditions */
  1233. pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
  1234. return 0;
  1235. }
  1236. static int intel_860_configure(void)
  1237. {
  1238. u32 temp;
  1239. u16 temp2;
  1240. struct aper_size_info_8 *current_size;
  1241. current_size = A_SIZE_8(agp_bridge->current_size);
  1242. /* aperture size */
  1243. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1244. /* address to map to */
  1245. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1246. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1247. /* attbase - aperture base */
  1248. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1249. /* agpctrl */
  1250. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1251. /* mcgcfg */
  1252. pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
  1253. pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
  1254. /* clear any possible AGP-related error conditions */
  1255. pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
  1256. return 0;
  1257. }
  1258. static int intel_830mp_configure(void)
  1259. {
  1260. u32 temp;
  1261. u16 temp2;
  1262. struct aper_size_info_8 *current_size;
  1263. current_size = A_SIZE_8(agp_bridge->current_size);
  1264. /* aperture size */
  1265. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1266. /* address to map to */
  1267. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1268. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1269. /* attbase - aperture base */
  1270. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1271. /* agpctrl */
  1272. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1273. /* gmch */
  1274. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1275. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
  1276. /* clear any possible AGP-related error conditions */
  1277. pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
  1278. return 0;
  1279. }
  1280. static int intel_7505_configure(void)
  1281. {
  1282. u32 temp;
  1283. u16 temp2;
  1284. struct aper_size_info_8 *current_size;
  1285. current_size = A_SIZE_8(agp_bridge->current_size);
  1286. /* aperture size */
  1287. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1288. /* address to map to */
  1289. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1290. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1291. /* attbase - aperture base */
  1292. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1293. /* agpctrl */
  1294. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1295. /* mchcfg */
  1296. pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
  1297. pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));
  1298. return 0;
  1299. }
  1300. /* Setup function */
  1301. static const struct gatt_mask intel_generic_masks[] =
  1302. {
  1303. {.mask = 0x00000017, .type = 0}
  1304. };
  1305. static const struct aper_size_info_8 intel_815_sizes[2] =
  1306. {
  1307. {64, 16384, 4, 0},
  1308. {32, 8192, 3, 8},
  1309. };
  1310. static const struct aper_size_info_8 intel_8xx_sizes[7] =
  1311. {
  1312. {256, 65536, 6, 0},
  1313. {128, 32768, 5, 32},
  1314. {64, 16384, 4, 48},
  1315. {32, 8192, 3, 56},
  1316. {16, 4096, 2, 60},
  1317. {8, 2048, 1, 62},
  1318. {4, 1024, 0, 63}
  1319. };
  1320. static const struct aper_size_info_16 intel_generic_sizes[7] =
  1321. {
  1322. {256, 65536, 6, 0},
  1323. {128, 32768, 5, 32},
  1324. {64, 16384, 4, 48},
  1325. {32, 8192, 3, 56},
  1326. {16, 4096, 2, 60},
  1327. {8, 2048, 1, 62},
  1328. {4, 1024, 0, 63}
  1329. };
  1330. static const struct aper_size_info_8 intel_830mp_sizes[4] =
  1331. {
  1332. {256, 65536, 6, 0},
  1333. {128, 32768, 5, 32},
  1334. {64, 16384, 4, 48},
  1335. {32, 8192, 3, 56}
  1336. };
  1337. static const struct agp_bridge_driver intel_generic_driver = {
  1338. .owner = THIS_MODULE,
  1339. .aperture_sizes = intel_generic_sizes,
  1340. .size_type = U16_APER_SIZE,
  1341. .num_aperture_sizes = 7,
  1342. .configure = intel_configure,
  1343. .fetch_size = intel_fetch_size,
  1344. .cleanup = intel_cleanup,
  1345. .tlb_flush = intel_tlbflush,
  1346. .mask_memory = agp_generic_mask_memory,
  1347. .masks = intel_generic_masks,
  1348. .agp_enable = agp_generic_enable,
  1349. .cache_flush = global_cache_flush,
  1350. .create_gatt_table = agp_generic_create_gatt_table,
  1351. .free_gatt_table = agp_generic_free_gatt_table,
  1352. .insert_memory = agp_generic_insert_memory,
  1353. .remove_memory = agp_generic_remove_memory,
  1354. .alloc_by_type = agp_generic_alloc_by_type,
  1355. .free_by_type = agp_generic_free_by_type,
  1356. .agp_alloc_page = agp_generic_alloc_page,
  1357. .agp_destroy_page = agp_generic_destroy_page,
  1358. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1359. };
  1360. static const struct agp_bridge_driver intel_810_driver = {
  1361. .owner = THIS_MODULE,
  1362. .aperture_sizes = intel_i810_sizes,
  1363. .size_type = FIXED_APER_SIZE,
  1364. .num_aperture_sizes = 2,
  1365. .needs_scratch_page = TRUE,
  1366. .configure = intel_i810_configure,
  1367. .fetch_size = intel_i810_fetch_size,
  1368. .cleanup = intel_i810_cleanup,
  1369. .tlb_flush = intel_i810_tlbflush,
  1370. .mask_memory = intel_i810_mask_memory,
  1371. .masks = intel_i810_masks,
  1372. .agp_enable = intel_i810_agp_enable,
  1373. .cache_flush = global_cache_flush,
  1374. .create_gatt_table = agp_generic_create_gatt_table,
  1375. .free_gatt_table = agp_generic_free_gatt_table,
  1376. .insert_memory = intel_i810_insert_entries,
  1377. .remove_memory = intel_i810_remove_entries,
  1378. .alloc_by_type = intel_i810_alloc_by_type,
  1379. .free_by_type = intel_i810_free_by_type,
  1380. .agp_alloc_page = agp_generic_alloc_page,
  1381. .agp_destroy_page = agp_generic_destroy_page,
  1382. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1383. };
  1384. static const struct agp_bridge_driver intel_815_driver = {
  1385. .owner = THIS_MODULE,
  1386. .aperture_sizes = intel_815_sizes,
  1387. .size_type = U8_APER_SIZE,
  1388. .num_aperture_sizes = 2,
  1389. .configure = intel_815_configure,
  1390. .fetch_size = intel_815_fetch_size,
  1391. .cleanup = intel_8xx_cleanup,
  1392. .tlb_flush = intel_8xx_tlbflush,
  1393. .mask_memory = agp_generic_mask_memory,
  1394. .masks = intel_generic_masks,
  1395. .agp_enable = agp_generic_enable,
  1396. .cache_flush = global_cache_flush,
  1397. .create_gatt_table = agp_generic_create_gatt_table,
  1398. .free_gatt_table = agp_generic_free_gatt_table,
  1399. .insert_memory = agp_generic_insert_memory,
  1400. .remove_memory = agp_generic_remove_memory,
  1401. .alloc_by_type = agp_generic_alloc_by_type,
  1402. .free_by_type = agp_generic_free_by_type,
  1403. .agp_alloc_page = agp_generic_alloc_page,
  1404. .agp_destroy_page = agp_generic_destroy_page,
  1405. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1406. };
  1407. static const struct agp_bridge_driver intel_830_driver = {
  1408. .owner = THIS_MODULE,
  1409. .aperture_sizes = intel_i830_sizes,
  1410. .size_type = FIXED_APER_SIZE,
  1411. .num_aperture_sizes = 4,
  1412. .needs_scratch_page = TRUE,
  1413. .configure = intel_i830_configure,
  1414. .fetch_size = intel_i830_fetch_size,
  1415. .cleanup = intel_i830_cleanup,
  1416. .tlb_flush = intel_i810_tlbflush,
  1417. .mask_memory = intel_i810_mask_memory,
  1418. .masks = intel_i810_masks,
  1419. .agp_enable = intel_i810_agp_enable,
  1420. .cache_flush = global_cache_flush,
  1421. .create_gatt_table = intel_i830_create_gatt_table,
  1422. .free_gatt_table = intel_i830_free_gatt_table,
  1423. .insert_memory = intel_i830_insert_entries,
  1424. .remove_memory = intel_i830_remove_entries,
  1425. .alloc_by_type = intel_i830_alloc_by_type,
  1426. .free_by_type = intel_i810_free_by_type,
  1427. .agp_alloc_page = agp_generic_alloc_page,
  1428. .agp_destroy_page = agp_generic_destroy_page,
  1429. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1430. .chipset_flush = intel_i830_chipset_flush,
  1431. };
  1432. static const struct agp_bridge_driver intel_820_driver = {
  1433. .owner = THIS_MODULE,
  1434. .aperture_sizes = intel_8xx_sizes,
  1435. .size_type = U8_APER_SIZE,
  1436. .num_aperture_sizes = 7,
  1437. .configure = intel_820_configure,
  1438. .fetch_size = intel_8xx_fetch_size,
  1439. .cleanup = intel_820_cleanup,
  1440. .tlb_flush = intel_820_tlbflush,
  1441. .mask_memory = agp_generic_mask_memory,
  1442. .masks = intel_generic_masks,
  1443. .agp_enable = agp_generic_enable,
  1444. .cache_flush = global_cache_flush,
  1445. .create_gatt_table = agp_generic_create_gatt_table,
  1446. .free_gatt_table = agp_generic_free_gatt_table,
  1447. .insert_memory = agp_generic_insert_memory,
  1448. .remove_memory = agp_generic_remove_memory,
  1449. .alloc_by_type = agp_generic_alloc_by_type,
  1450. .free_by_type = agp_generic_free_by_type,
  1451. .agp_alloc_page = agp_generic_alloc_page,
  1452. .agp_destroy_page = agp_generic_destroy_page,
  1453. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1454. };
  1455. static const struct agp_bridge_driver intel_830mp_driver = {
  1456. .owner = THIS_MODULE,
  1457. .aperture_sizes = intel_830mp_sizes,
  1458. .size_type = U8_APER_SIZE,
  1459. .num_aperture_sizes = 4,
  1460. .configure = intel_830mp_configure,
  1461. .fetch_size = intel_8xx_fetch_size,
  1462. .cleanup = intel_8xx_cleanup,
  1463. .tlb_flush = intel_8xx_tlbflush,
  1464. .mask_memory = agp_generic_mask_memory,
  1465. .masks = intel_generic_masks,
  1466. .agp_enable = agp_generic_enable,
  1467. .cache_flush = global_cache_flush,
  1468. .create_gatt_table = agp_generic_create_gatt_table,
  1469. .free_gatt_table = agp_generic_free_gatt_table,
  1470. .insert_memory = agp_generic_insert_memory,
  1471. .remove_memory = agp_generic_remove_memory,
  1472. .alloc_by_type = agp_generic_alloc_by_type,
  1473. .free_by_type = agp_generic_free_by_type,
  1474. .agp_alloc_page = agp_generic_alloc_page,
  1475. .agp_destroy_page = agp_generic_destroy_page,
  1476. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1477. };
  1478. static const struct agp_bridge_driver intel_840_driver = {
  1479. .owner = THIS_MODULE,
  1480. .aperture_sizes = intel_8xx_sizes,
  1481. .size_type = U8_APER_SIZE,
  1482. .num_aperture_sizes = 7,
  1483. .configure = intel_840_configure,
  1484. .fetch_size = intel_8xx_fetch_size,
  1485. .cleanup = intel_8xx_cleanup,
  1486. .tlb_flush = intel_8xx_tlbflush,
  1487. .mask_memory = agp_generic_mask_memory,
  1488. .masks = intel_generic_masks,
  1489. .agp_enable = agp_generic_enable,
  1490. .cache_flush = global_cache_flush,
  1491. .create_gatt_table = agp_generic_create_gatt_table,
  1492. .free_gatt_table = agp_generic_free_gatt_table,
  1493. .insert_memory = agp_generic_insert_memory,
  1494. .remove_memory = agp_generic_remove_memory,
  1495. .alloc_by_type = agp_generic_alloc_by_type,
  1496. .free_by_type = agp_generic_free_by_type,
  1497. .agp_alloc_page = agp_generic_alloc_page,
  1498. .agp_destroy_page = agp_generic_destroy_page,
  1499. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1500. };
  1501. static const struct agp_bridge_driver intel_845_driver = {
  1502. .owner = THIS_MODULE,
  1503. .aperture_sizes = intel_8xx_sizes,
  1504. .size_type = U8_APER_SIZE,
  1505. .num_aperture_sizes = 7,
  1506. .configure = intel_845_configure,
  1507. .fetch_size = intel_8xx_fetch_size,
  1508. .cleanup = intel_8xx_cleanup,
  1509. .tlb_flush = intel_8xx_tlbflush,
  1510. .mask_memory = agp_generic_mask_memory,
  1511. .masks = intel_generic_masks,
  1512. .agp_enable = agp_generic_enable,
  1513. .cache_flush = global_cache_flush,
  1514. .create_gatt_table = agp_generic_create_gatt_table,
  1515. .free_gatt_table = agp_generic_free_gatt_table,
  1516. .insert_memory = agp_generic_insert_memory,
  1517. .remove_memory = agp_generic_remove_memory,
  1518. .alloc_by_type = agp_generic_alloc_by_type,
  1519. .free_by_type = agp_generic_free_by_type,
  1520. .agp_alloc_page = agp_generic_alloc_page,
  1521. .agp_destroy_page = agp_generic_destroy_page,
  1522. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1523. .chipset_flush = intel_i830_chipset_flush,
  1524. };
  1525. static const struct agp_bridge_driver intel_850_driver = {
  1526. .owner = THIS_MODULE,
  1527. .aperture_sizes = intel_8xx_sizes,
  1528. .size_type = U8_APER_SIZE,
  1529. .num_aperture_sizes = 7,
  1530. .configure = intel_850_configure,
  1531. .fetch_size = intel_8xx_fetch_size,
  1532. .cleanup = intel_8xx_cleanup,
  1533. .tlb_flush = intel_8xx_tlbflush,
  1534. .mask_memory = agp_generic_mask_memory,
  1535. .masks = intel_generic_masks,
  1536. .agp_enable = agp_generic_enable,
  1537. .cache_flush = global_cache_flush,
  1538. .create_gatt_table = agp_generic_create_gatt_table,
  1539. .free_gatt_table = agp_generic_free_gatt_table,
  1540. .insert_memory = agp_generic_insert_memory,
  1541. .remove_memory = agp_generic_remove_memory,
  1542. .alloc_by_type = agp_generic_alloc_by_type,
  1543. .free_by_type = agp_generic_free_by_type,
  1544. .agp_alloc_page = agp_generic_alloc_page,
  1545. .agp_destroy_page = agp_generic_destroy_page,
  1546. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1547. };
  1548. static const struct agp_bridge_driver intel_860_driver = {
  1549. .owner = THIS_MODULE,
  1550. .aperture_sizes = intel_8xx_sizes,
  1551. .size_type = U8_APER_SIZE,
  1552. .num_aperture_sizes = 7,
  1553. .configure = intel_860_configure,
  1554. .fetch_size = intel_8xx_fetch_size,
  1555. .cleanup = intel_8xx_cleanup,
  1556. .tlb_flush = intel_8xx_tlbflush,
  1557. .mask_memory = agp_generic_mask_memory,
  1558. .masks = intel_generic_masks,
  1559. .agp_enable = agp_generic_enable,
  1560. .cache_flush = global_cache_flush,
  1561. .create_gatt_table = agp_generic_create_gatt_table,
  1562. .free_gatt_table = agp_generic_free_gatt_table,
  1563. .insert_memory = agp_generic_insert_memory,
  1564. .remove_memory = agp_generic_remove_memory,
  1565. .alloc_by_type = agp_generic_alloc_by_type,
  1566. .free_by_type = agp_generic_free_by_type,
  1567. .agp_alloc_page = agp_generic_alloc_page,
  1568. .agp_destroy_page = agp_generic_destroy_page,
  1569. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1570. };
  1571. static const struct agp_bridge_driver intel_915_driver = {
  1572. .owner = THIS_MODULE,
  1573. .aperture_sizes = intel_i830_sizes,
  1574. .size_type = FIXED_APER_SIZE,
  1575. .num_aperture_sizes = 4,
  1576. .needs_scratch_page = TRUE,
  1577. .configure = intel_i915_configure,
  1578. .fetch_size = intel_i9xx_fetch_size,
  1579. .cleanup = intel_i915_cleanup,
  1580. .tlb_flush = intel_i810_tlbflush,
  1581. .mask_memory = intel_i810_mask_memory,
  1582. .masks = intel_i810_masks,
  1583. .agp_enable = intel_i810_agp_enable,
  1584. .cache_flush = global_cache_flush,
  1585. .create_gatt_table = intel_i915_create_gatt_table,
  1586. .free_gatt_table = intel_i830_free_gatt_table,
  1587. .insert_memory = intel_i915_insert_entries,
  1588. .remove_memory = intel_i915_remove_entries,
  1589. .alloc_by_type = intel_i830_alloc_by_type,
  1590. .free_by_type = intel_i810_free_by_type,
  1591. .agp_alloc_page = agp_generic_alloc_page,
  1592. .agp_destroy_page = agp_generic_destroy_page,
  1593. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1594. .chipset_flush = intel_i915_chipset_flush,
  1595. };
  1596. static const struct agp_bridge_driver intel_i965_driver = {
  1597. .owner = THIS_MODULE,
  1598. .aperture_sizes = intel_i830_sizes,
  1599. .size_type = FIXED_APER_SIZE,
  1600. .num_aperture_sizes = 4,
  1601. .needs_scratch_page = TRUE,
  1602. .configure = intel_i915_configure,
  1603. .fetch_size = intel_i9xx_fetch_size,
  1604. .cleanup = intel_i915_cleanup,
  1605. .tlb_flush = intel_i810_tlbflush,
  1606. .mask_memory = intel_i965_mask_memory,
  1607. .masks = intel_i810_masks,
  1608. .agp_enable = intel_i810_agp_enable,
  1609. .cache_flush = global_cache_flush,
  1610. .create_gatt_table = intel_i965_create_gatt_table,
  1611. .free_gatt_table = intel_i830_free_gatt_table,
  1612. .insert_memory = intel_i915_insert_entries,
  1613. .remove_memory = intel_i915_remove_entries,
  1614. .alloc_by_type = intel_i830_alloc_by_type,
  1615. .free_by_type = intel_i810_free_by_type,
  1616. .agp_alloc_page = agp_generic_alloc_page,
  1617. .agp_destroy_page = agp_generic_destroy_page,
  1618. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1619. .chipset_flush = intel_i915_chipset_flush,
  1620. };
  1621. static const struct agp_bridge_driver intel_7505_driver = {
  1622. .owner = THIS_MODULE,
  1623. .aperture_sizes = intel_8xx_sizes,
  1624. .size_type = U8_APER_SIZE,
  1625. .num_aperture_sizes = 7,
  1626. .configure = intel_7505_configure,
  1627. .fetch_size = intel_8xx_fetch_size,
  1628. .cleanup = intel_8xx_cleanup,
  1629. .tlb_flush = intel_8xx_tlbflush,
  1630. .mask_memory = agp_generic_mask_memory,
  1631. .masks = intel_generic_masks,
  1632. .agp_enable = agp_generic_enable,
  1633. .cache_flush = global_cache_flush,
  1634. .create_gatt_table = agp_generic_create_gatt_table,
  1635. .free_gatt_table = agp_generic_free_gatt_table,
  1636. .insert_memory = agp_generic_insert_memory,
  1637. .remove_memory = agp_generic_remove_memory,
  1638. .alloc_by_type = agp_generic_alloc_by_type,
  1639. .free_by_type = agp_generic_free_by_type,
  1640. .agp_alloc_page = agp_generic_alloc_page,
  1641. .agp_destroy_page = agp_generic_destroy_page,
  1642. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1643. };
  1644. static const struct agp_bridge_driver intel_g33_driver = {
  1645. .owner = THIS_MODULE,
  1646. .aperture_sizes = intel_i830_sizes,
  1647. .size_type = FIXED_APER_SIZE,
  1648. .num_aperture_sizes = 4,
  1649. .needs_scratch_page = TRUE,
  1650. .configure = intel_i915_configure,
  1651. .fetch_size = intel_i9xx_fetch_size,
  1652. .cleanup = intel_i915_cleanup,
  1653. .tlb_flush = intel_i810_tlbflush,
  1654. .mask_memory = intel_i965_mask_memory,
  1655. .masks = intel_i810_masks,
  1656. .agp_enable = intel_i810_agp_enable,
  1657. .cache_flush = global_cache_flush,
  1658. .create_gatt_table = intel_i915_create_gatt_table,
  1659. .free_gatt_table = intel_i830_free_gatt_table,
  1660. .insert_memory = intel_i915_insert_entries,
  1661. .remove_memory = intel_i915_remove_entries,
  1662. .alloc_by_type = intel_i830_alloc_by_type,
  1663. .free_by_type = intel_i810_free_by_type,
  1664. .agp_alloc_page = agp_generic_alloc_page,
  1665. .agp_destroy_page = agp_generic_destroy_page,
  1666. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1667. .chipset_flush = intel_i915_chipset_flush,
  1668. };
  1669. static int find_gmch(u16 device)
  1670. {
  1671. struct pci_dev *gmch_device;
  1672. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1673. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1674. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1675. device, gmch_device);
  1676. }
  1677. if (!gmch_device)
  1678. return 0;
  1679. intel_private.pcidev = gmch_device;
  1680. return 1;
  1681. }
  1682. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1683. * driver and gmch_driver must be non-null, and find_gmch will determine
  1684. * which one should be used if a gmch_chip_id is present.
  1685. */
  1686. static const struct intel_driver_description {
  1687. unsigned int chip_id;
  1688. unsigned int gmch_chip_id;
  1689. unsigned int multi_gmch_chip; /* if we have more gfx chip type on this HB. */
  1690. char *name;
  1691. const struct agp_bridge_driver *driver;
  1692. const struct agp_bridge_driver *gmch_driver;
  1693. } intel_agp_chipsets[] = {
  1694. { PCI_DEVICE_ID_INTEL_82443LX_0, 0, 0, "440LX", &intel_generic_driver, NULL },
  1695. { PCI_DEVICE_ID_INTEL_82443BX_0, 0, 0, "440BX", &intel_generic_driver, NULL },
  1696. { PCI_DEVICE_ID_INTEL_82443GX_0, 0, 0, "440GX", &intel_generic_driver, NULL },
  1697. { PCI_DEVICE_ID_INTEL_82810_MC1, PCI_DEVICE_ID_INTEL_82810_IG1, 0, "i810",
  1698. NULL, &intel_810_driver },
  1699. { PCI_DEVICE_ID_INTEL_82810_MC3, PCI_DEVICE_ID_INTEL_82810_IG3, 0, "i810",
  1700. NULL, &intel_810_driver },
  1701. { PCI_DEVICE_ID_INTEL_82810E_MC, PCI_DEVICE_ID_INTEL_82810E_IG, 0, "i810",
  1702. NULL, &intel_810_driver },
  1703. { PCI_DEVICE_ID_INTEL_82815_MC, PCI_DEVICE_ID_INTEL_82815_CGC, 0, "i815",
  1704. &intel_815_driver, &intel_810_driver },
  1705. { PCI_DEVICE_ID_INTEL_82820_HB, 0, 0, "i820", &intel_820_driver, NULL },
  1706. { PCI_DEVICE_ID_INTEL_82820_UP_HB, 0, 0, "i820", &intel_820_driver, NULL },
  1707. { PCI_DEVICE_ID_INTEL_82830_HB, PCI_DEVICE_ID_INTEL_82830_CGC, 0, "830M",
  1708. &intel_830mp_driver, &intel_830_driver },
  1709. { PCI_DEVICE_ID_INTEL_82840_HB, 0, 0, "i840", &intel_840_driver, NULL },
  1710. { PCI_DEVICE_ID_INTEL_82845_HB, 0, 0, "845G", &intel_845_driver, NULL },
  1711. { PCI_DEVICE_ID_INTEL_82845G_HB, PCI_DEVICE_ID_INTEL_82845G_IG, 0, "830M",
  1712. &intel_845_driver, &intel_830_driver },
  1713. { PCI_DEVICE_ID_INTEL_82850_HB, 0, 0, "i850", &intel_850_driver, NULL },
  1714. { PCI_DEVICE_ID_INTEL_82855PM_HB, 0, 0, "855PM", &intel_845_driver, NULL },
  1715. { PCI_DEVICE_ID_INTEL_82855GM_HB, PCI_DEVICE_ID_INTEL_82855GM_IG, 0, "855GM",
  1716. &intel_845_driver, &intel_830_driver },
  1717. { PCI_DEVICE_ID_INTEL_82860_HB, 0, 0, "i860", &intel_860_driver, NULL },
  1718. { PCI_DEVICE_ID_INTEL_82865_HB, PCI_DEVICE_ID_INTEL_82865_IG, 0, "865",
  1719. &intel_845_driver, &intel_830_driver },
  1720. { PCI_DEVICE_ID_INTEL_82875_HB, 0, 0, "i875", &intel_845_driver, NULL },
  1721. { PCI_DEVICE_ID_INTEL_E7221_HB, PCI_DEVICE_ID_INTEL_E7221_IG, 0, "E7221 (i915)",
  1722. NULL, &intel_915_driver },
  1723. { PCI_DEVICE_ID_INTEL_82915G_HB, PCI_DEVICE_ID_INTEL_82915G_IG, 0, "915G",
  1724. NULL, &intel_915_driver },
  1725. { PCI_DEVICE_ID_INTEL_82915GM_HB, PCI_DEVICE_ID_INTEL_82915GM_IG, 0, "915GM",
  1726. NULL, &intel_915_driver },
  1727. { PCI_DEVICE_ID_INTEL_82945G_HB, PCI_DEVICE_ID_INTEL_82945G_IG, 0, "945G",
  1728. NULL, &intel_915_driver },
  1729. { PCI_DEVICE_ID_INTEL_82945GM_HB, PCI_DEVICE_ID_INTEL_82945GM_IG, 0, "945GM",
  1730. NULL, &intel_915_driver },
  1731. { PCI_DEVICE_ID_INTEL_82945GME_HB, PCI_DEVICE_ID_INTEL_82945GME_IG, 0, "945GME",
  1732. NULL, &intel_915_driver },
  1733. { PCI_DEVICE_ID_INTEL_82946GZ_HB, PCI_DEVICE_ID_INTEL_82946GZ_IG, 0, "946GZ",
  1734. NULL, &intel_i965_driver },
  1735. { PCI_DEVICE_ID_INTEL_82965G_1_HB, PCI_DEVICE_ID_INTEL_82965G_1_IG, 0, "965G",
  1736. NULL, &intel_i965_driver },
  1737. { PCI_DEVICE_ID_INTEL_82965Q_HB, PCI_DEVICE_ID_INTEL_82965Q_IG, 0, "965Q",
  1738. NULL, &intel_i965_driver },
  1739. { PCI_DEVICE_ID_INTEL_82965G_HB, PCI_DEVICE_ID_INTEL_82965G_IG, 0, "965G",
  1740. NULL, &intel_i965_driver },
  1741. { PCI_DEVICE_ID_INTEL_82965GM_HB, PCI_DEVICE_ID_INTEL_82965GM_IG, 0, "965GM",
  1742. NULL, &intel_i965_driver },
  1743. { PCI_DEVICE_ID_INTEL_82965GME_HB, PCI_DEVICE_ID_INTEL_82965GME_IG, 0, "965GME/GLE",
  1744. NULL, &intel_i965_driver },
  1745. { PCI_DEVICE_ID_INTEL_7505_0, 0, 0, "E7505", &intel_7505_driver, NULL },
  1746. { PCI_DEVICE_ID_INTEL_7205_0, 0, 0, "E7205", &intel_7505_driver, NULL },
  1747. { PCI_DEVICE_ID_INTEL_G33_HB, PCI_DEVICE_ID_INTEL_G33_IG, 0, "G33",
  1748. NULL, &intel_g33_driver },
  1749. { PCI_DEVICE_ID_INTEL_Q35_HB, PCI_DEVICE_ID_INTEL_Q35_IG, 0, "Q35",
  1750. NULL, &intel_g33_driver },
  1751. { PCI_DEVICE_ID_INTEL_Q33_HB, PCI_DEVICE_ID_INTEL_Q33_IG, 0, "Q33",
  1752. NULL, &intel_g33_driver },
  1753. { PCI_DEVICE_ID_INTEL_IGD_HB, PCI_DEVICE_ID_INTEL_IGD_IG, 0,
  1754. "Intel Integrated Graphics Device", NULL, &intel_i965_driver },
  1755. { 0, 0, 0, NULL, NULL, NULL }
  1756. };
  1757. static int __devinit agp_intel_probe(struct pci_dev *pdev,
  1758. const struct pci_device_id *ent)
  1759. {
  1760. struct agp_bridge_data *bridge;
  1761. u8 cap_ptr = 0;
  1762. struct resource *r;
  1763. int i;
  1764. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  1765. bridge = agp_alloc_bridge();
  1766. if (!bridge)
  1767. return -ENOMEM;
  1768. for (i = 0; intel_agp_chipsets[i].name != NULL; i++) {
  1769. /* In case that multiple models of gfx chip may
  1770. stand on same host bridge type, this can be
  1771. sure we detect the right IGD. */
  1772. if (pdev->device == intel_agp_chipsets[i].chip_id) {
  1773. if ((intel_agp_chipsets[i].gmch_chip_id != 0) &&
  1774. find_gmch(intel_agp_chipsets[i].gmch_chip_id)) {
  1775. bridge->driver =
  1776. intel_agp_chipsets[i].gmch_driver;
  1777. break;
  1778. } else if (intel_agp_chipsets[i].multi_gmch_chip) {
  1779. continue;
  1780. } else {
  1781. bridge->driver = intel_agp_chipsets[i].driver;
  1782. break;
  1783. }
  1784. }
  1785. }
  1786. if (intel_agp_chipsets[i].name == NULL) {
  1787. if (cap_ptr)
  1788. printk(KERN_WARNING PFX "Unsupported Intel chipset"
  1789. "(device id: %04x)\n", pdev->device);
  1790. agp_put_bridge(bridge);
  1791. return -ENODEV;
  1792. }
  1793. if (bridge->driver == NULL) {
  1794. /* bridge has no AGP and no IGD detected */
  1795. if (cap_ptr)
  1796. printk(KERN_WARNING PFX "Failed to find bridge device "
  1797. "(chip_id: %04x)\n",
  1798. intel_agp_chipsets[i].gmch_chip_id);
  1799. agp_put_bridge(bridge);
  1800. return -ENODEV;
  1801. }
  1802. bridge->dev = pdev;
  1803. bridge->capndx = cap_ptr;
  1804. bridge->dev_private_data = &intel_private;
  1805. printk(KERN_INFO PFX "Detected an Intel %s Chipset.\n",
  1806. intel_agp_chipsets[i].name);
  1807. /*
  1808. * The following fixes the case where the BIOS has "forgotten" to
  1809. * provide an address range for the GART.
  1810. * 20030610 - hamish@zot.org
  1811. */
  1812. r = &pdev->resource[0];
  1813. if (!r->start && r->end) {
  1814. if (pci_assign_resource(pdev, 0)) {
  1815. printk(KERN_ERR PFX "could not assign resource 0\n");
  1816. agp_put_bridge(bridge);
  1817. return -ENODEV;
  1818. }
  1819. }
  1820. /*
  1821. * If the device has not been properly setup, the following will catch
  1822. * the problem and should stop the system from crashing.
  1823. * 20030610 - hamish@zot.org
  1824. */
  1825. if (pci_enable_device(pdev)) {
  1826. printk(KERN_ERR PFX "Unable to Enable PCI device\n");
  1827. agp_put_bridge(bridge);
  1828. return -ENODEV;
  1829. }
  1830. /* Fill in the mode register */
  1831. if (cap_ptr) {
  1832. pci_read_config_dword(pdev,
  1833. bridge->capndx+PCI_AGP_STATUS,
  1834. &bridge->mode);
  1835. }
  1836. pci_set_drvdata(pdev, bridge);
  1837. return agp_add_bridge(bridge);
  1838. }
  1839. static void __devexit agp_intel_remove(struct pci_dev *pdev)
  1840. {
  1841. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  1842. agp_remove_bridge(bridge);
  1843. if (intel_private.pcidev)
  1844. pci_dev_put(intel_private.pcidev);
  1845. agp_put_bridge(bridge);
  1846. }
  1847. #ifdef CONFIG_PM
  1848. static int agp_intel_resume(struct pci_dev *pdev)
  1849. {
  1850. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  1851. pci_restore_state(pdev);
  1852. /* We should restore our graphics device's config space,
  1853. * as host bridge (00:00) resumes before graphics device (02:00),
  1854. * then our access to its pci space can work right.
  1855. */
  1856. if (intel_private.pcidev)
  1857. pci_restore_state(intel_private.pcidev);
  1858. if (bridge->driver == &intel_generic_driver)
  1859. intel_configure();
  1860. else if (bridge->driver == &intel_850_driver)
  1861. intel_850_configure();
  1862. else if (bridge->driver == &intel_845_driver)
  1863. intel_845_configure();
  1864. else if (bridge->driver == &intel_830mp_driver)
  1865. intel_830mp_configure();
  1866. else if (bridge->driver == &intel_915_driver)
  1867. intel_i915_configure();
  1868. else if (bridge->driver == &intel_830_driver)
  1869. intel_i830_configure();
  1870. else if (bridge->driver == &intel_810_driver)
  1871. intel_i810_configure();
  1872. else if (bridge->driver == &intel_i965_driver)
  1873. intel_i915_configure();
  1874. return 0;
  1875. }
  1876. #endif
  1877. static struct pci_device_id agp_intel_pci_table[] = {
  1878. #define ID(x) \
  1879. { \
  1880. .class = (PCI_CLASS_BRIDGE_HOST << 8), \
  1881. .class_mask = ~0, \
  1882. .vendor = PCI_VENDOR_ID_INTEL, \
  1883. .device = x, \
  1884. .subvendor = PCI_ANY_ID, \
  1885. .subdevice = PCI_ANY_ID, \
  1886. }
  1887. ID(PCI_DEVICE_ID_INTEL_82443LX_0),
  1888. ID(PCI_DEVICE_ID_INTEL_82443BX_0),
  1889. ID(PCI_DEVICE_ID_INTEL_82443GX_0),
  1890. ID(PCI_DEVICE_ID_INTEL_82810_MC1),
  1891. ID(PCI_DEVICE_ID_INTEL_82810_MC3),
  1892. ID(PCI_DEVICE_ID_INTEL_82810E_MC),
  1893. ID(PCI_DEVICE_ID_INTEL_82815_MC),
  1894. ID(PCI_DEVICE_ID_INTEL_82820_HB),
  1895. ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
  1896. ID(PCI_DEVICE_ID_INTEL_82830_HB),
  1897. ID(PCI_DEVICE_ID_INTEL_82840_HB),
  1898. ID(PCI_DEVICE_ID_INTEL_82845_HB),
  1899. ID(PCI_DEVICE_ID_INTEL_82845G_HB),
  1900. ID(PCI_DEVICE_ID_INTEL_82850_HB),
  1901. ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
  1902. ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
  1903. ID(PCI_DEVICE_ID_INTEL_82860_HB),
  1904. ID(PCI_DEVICE_ID_INTEL_82865_HB),
  1905. ID(PCI_DEVICE_ID_INTEL_82875_HB),
  1906. ID(PCI_DEVICE_ID_INTEL_7505_0),
  1907. ID(PCI_DEVICE_ID_INTEL_7205_0),
  1908. ID(PCI_DEVICE_ID_INTEL_E7221_HB),
  1909. ID(PCI_DEVICE_ID_INTEL_82915G_HB),
  1910. ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
  1911. ID(PCI_DEVICE_ID_INTEL_82945G_HB),
  1912. ID(PCI_DEVICE_ID_INTEL_82945GM_HB),
  1913. ID(PCI_DEVICE_ID_INTEL_82945GME_HB),
  1914. ID(PCI_DEVICE_ID_INTEL_82946GZ_HB),
  1915. ID(PCI_DEVICE_ID_INTEL_82965G_1_HB),
  1916. ID(PCI_DEVICE_ID_INTEL_82965Q_HB),
  1917. ID(PCI_DEVICE_ID_INTEL_82965G_HB),
  1918. ID(PCI_DEVICE_ID_INTEL_82965GM_HB),
  1919. ID(PCI_DEVICE_ID_INTEL_82965GME_HB),
  1920. ID(PCI_DEVICE_ID_INTEL_G33_HB),
  1921. ID(PCI_DEVICE_ID_INTEL_Q35_HB),
  1922. ID(PCI_DEVICE_ID_INTEL_Q33_HB),
  1923. ID(PCI_DEVICE_ID_INTEL_IGD_HB),
  1924. { }
  1925. };
  1926. MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);
  1927. static struct pci_driver agp_intel_pci_driver = {
  1928. .name = "agpgart-intel",
  1929. .id_table = agp_intel_pci_table,
  1930. .probe = agp_intel_probe,
  1931. .remove = __devexit_p(agp_intel_remove),
  1932. #ifdef CONFIG_PM
  1933. .resume = agp_intel_resume,
  1934. #endif
  1935. };
  1936. static int __init agp_intel_init(void)
  1937. {
  1938. if (agp_off)
  1939. return -EINVAL;
  1940. return pci_register_driver(&agp_intel_pci_driver);
  1941. }
  1942. static void __exit agp_intel_cleanup(void)
  1943. {
  1944. pci_unregister_driver(&agp_intel_pci_driver);
  1945. }
  1946. module_init(agp_intel_init);
  1947. module_exit(agp_intel_cleanup);
  1948. MODULE_AUTHOR("Dave Jones <davej@codemonkey.org.uk>");
  1949. MODULE_LICENSE("GPL and additional rights");