wm_adsp.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728
  1. /*
  2. * wm_adsp.c -- Wolfson ADSP support
  3. *
  4. * Copyright 2012 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/init.h>
  15. #include <linux/delay.h>
  16. #include <linux/firmware.h>
  17. #include <linux/pm.h>
  18. #include <linux/pm_runtime.h>
  19. #include <linux/regmap.h>
  20. #include <linux/regulator/consumer.h>
  21. #include <linux/slab.h>
  22. #include <sound/core.h>
  23. #include <sound/pcm.h>
  24. #include <sound/pcm_params.h>
  25. #include <sound/soc.h>
  26. #include <sound/jack.h>
  27. #include <sound/initval.h>
  28. #include <sound/tlv.h>
  29. #include <linux/mfd/arizona/registers.h>
  30. #include "wm_adsp.h"
  31. #define adsp_crit(_dsp, fmt, ...) \
  32. dev_crit(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  33. #define adsp_err(_dsp, fmt, ...) \
  34. dev_err(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  35. #define adsp_warn(_dsp, fmt, ...) \
  36. dev_warn(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  37. #define adsp_info(_dsp, fmt, ...) \
  38. dev_info(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  39. #define adsp_dbg(_dsp, fmt, ...) \
  40. dev_dbg(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  41. #define ADSP1_CONTROL_1 0x00
  42. #define ADSP1_CONTROL_2 0x02
  43. #define ADSP1_CONTROL_3 0x03
  44. #define ADSP1_CONTROL_4 0x04
  45. #define ADSP1_CONTROL_5 0x06
  46. #define ADSP1_CONTROL_6 0x07
  47. #define ADSP1_CONTROL_7 0x08
  48. #define ADSP1_CONTROL_8 0x09
  49. #define ADSP1_CONTROL_9 0x0A
  50. #define ADSP1_CONTROL_10 0x0B
  51. #define ADSP1_CONTROL_11 0x0C
  52. #define ADSP1_CONTROL_12 0x0D
  53. #define ADSP1_CONTROL_13 0x0F
  54. #define ADSP1_CONTROL_14 0x10
  55. #define ADSP1_CONTROL_15 0x11
  56. #define ADSP1_CONTROL_16 0x12
  57. #define ADSP1_CONTROL_17 0x13
  58. #define ADSP1_CONTROL_18 0x14
  59. #define ADSP1_CONTROL_19 0x16
  60. #define ADSP1_CONTROL_20 0x17
  61. #define ADSP1_CONTROL_21 0x18
  62. #define ADSP1_CONTROL_22 0x1A
  63. #define ADSP1_CONTROL_23 0x1B
  64. #define ADSP1_CONTROL_24 0x1C
  65. #define ADSP1_CONTROL_25 0x1E
  66. #define ADSP1_CONTROL_26 0x20
  67. #define ADSP1_CONTROL_27 0x21
  68. #define ADSP1_CONTROL_28 0x22
  69. #define ADSP1_CONTROL_29 0x23
  70. #define ADSP1_CONTROL_30 0x24
  71. #define ADSP1_CONTROL_31 0x26
  72. /*
  73. * ADSP1 Control 19
  74. */
  75. #define ADSP1_WDMA_BUFFER_LENGTH_MASK 0x00FF /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  76. #define ADSP1_WDMA_BUFFER_LENGTH_SHIFT 0 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  77. #define ADSP1_WDMA_BUFFER_LENGTH_WIDTH 8 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  78. /*
  79. * ADSP1 Control 30
  80. */
  81. #define ADSP1_DBG_CLK_ENA 0x0008 /* DSP1_DBG_CLK_ENA */
  82. #define ADSP1_DBG_CLK_ENA_MASK 0x0008 /* DSP1_DBG_CLK_ENA */
  83. #define ADSP1_DBG_CLK_ENA_SHIFT 3 /* DSP1_DBG_CLK_ENA */
  84. #define ADSP1_DBG_CLK_ENA_WIDTH 1 /* DSP1_DBG_CLK_ENA */
  85. #define ADSP1_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
  86. #define ADSP1_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
  87. #define ADSP1_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
  88. #define ADSP1_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
  89. #define ADSP1_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
  90. #define ADSP1_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
  91. #define ADSP1_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
  92. #define ADSP1_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
  93. #define ADSP1_START 0x0001 /* DSP1_START */
  94. #define ADSP1_START_MASK 0x0001 /* DSP1_START */
  95. #define ADSP1_START_SHIFT 0 /* DSP1_START */
  96. #define ADSP1_START_WIDTH 1 /* DSP1_START */
  97. #define ADSP2_CONTROL 0x0
  98. #define ADSP2_CLOCKING 0x1
  99. #define ADSP2_STATUS1 0x4
  100. #define ADSP2_WDMA_CONFIG_1 0x30
  101. #define ADSP2_WDMA_CONFIG_2 0x31
  102. #define ADSP2_RDMA_CONFIG_1 0x34
  103. /*
  104. * ADSP2 Control
  105. */
  106. #define ADSP2_MEM_ENA 0x0010 /* DSP1_MEM_ENA */
  107. #define ADSP2_MEM_ENA_MASK 0x0010 /* DSP1_MEM_ENA */
  108. #define ADSP2_MEM_ENA_SHIFT 4 /* DSP1_MEM_ENA */
  109. #define ADSP2_MEM_ENA_WIDTH 1 /* DSP1_MEM_ENA */
  110. #define ADSP2_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
  111. #define ADSP2_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
  112. #define ADSP2_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
  113. #define ADSP2_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
  114. #define ADSP2_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
  115. #define ADSP2_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
  116. #define ADSP2_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
  117. #define ADSP2_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
  118. #define ADSP2_START 0x0001 /* DSP1_START */
  119. #define ADSP2_START_MASK 0x0001 /* DSP1_START */
  120. #define ADSP2_START_SHIFT 0 /* DSP1_START */
  121. #define ADSP2_START_WIDTH 1 /* DSP1_START */
  122. /*
  123. * ADSP2 clocking
  124. */
  125. #define ADSP2_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
  126. #define ADSP2_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
  127. #define ADSP2_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
  128. /*
  129. * ADSP2 Status 1
  130. */
  131. #define ADSP2_RAM_RDY 0x0001
  132. #define ADSP2_RAM_RDY_MASK 0x0001
  133. #define ADSP2_RAM_RDY_SHIFT 0
  134. #define ADSP2_RAM_RDY_WIDTH 1
  135. static struct wm_adsp_region const *wm_adsp_find_region(struct wm_adsp *dsp,
  136. int type)
  137. {
  138. int i;
  139. for (i = 0; i < dsp->num_mems; i++)
  140. if (dsp->mem[i].type == type)
  141. return &dsp->mem[i];
  142. return NULL;
  143. }
  144. static int wm_adsp_load(struct wm_adsp *dsp)
  145. {
  146. const struct firmware *firmware;
  147. struct regmap *regmap = dsp->regmap;
  148. unsigned int pos = 0;
  149. const struct wmfw_header *header;
  150. const struct wmfw_adsp1_sizes *adsp1_sizes;
  151. const struct wmfw_adsp2_sizes *adsp2_sizes;
  152. const struct wmfw_footer *footer;
  153. const struct wmfw_region *region;
  154. const struct wm_adsp_region *mem;
  155. const char *region_name;
  156. char *file, *text;
  157. void *buf;
  158. unsigned int reg;
  159. int regions = 0;
  160. int ret, offset, type, sizes;
  161. file = kzalloc(PAGE_SIZE, GFP_KERNEL);
  162. if (file == NULL)
  163. return -ENOMEM;
  164. snprintf(file, PAGE_SIZE, "%s-dsp%d.wmfw", dsp->part, dsp->num);
  165. file[PAGE_SIZE - 1] = '\0';
  166. ret = request_firmware(&firmware, file, dsp->dev);
  167. if (ret != 0) {
  168. adsp_err(dsp, "Failed to request '%s'\n", file);
  169. goto out;
  170. }
  171. ret = -EINVAL;
  172. pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
  173. if (pos >= firmware->size) {
  174. adsp_err(dsp, "%s: file too short, %zu bytes\n",
  175. file, firmware->size);
  176. goto out_fw;
  177. }
  178. header = (void*)&firmware->data[0];
  179. if (memcmp(&header->magic[0], "WMFW", 4) != 0) {
  180. adsp_err(dsp, "%s: invalid magic\n", file);
  181. goto out_fw;
  182. }
  183. if (header->ver != 0) {
  184. adsp_err(dsp, "%s: unknown file format %d\n",
  185. file, header->ver);
  186. goto out_fw;
  187. }
  188. if (header->core != dsp->type) {
  189. adsp_err(dsp, "%s: invalid core %d != %d\n",
  190. file, header->core, dsp->type);
  191. goto out_fw;
  192. }
  193. switch (dsp->type) {
  194. case WMFW_ADSP1:
  195. pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
  196. adsp1_sizes = (void *)&(header[1]);
  197. footer = (void *)&(adsp1_sizes[1]);
  198. sizes = sizeof(*adsp1_sizes);
  199. adsp_dbg(dsp, "%s: %d DM, %d PM, %d ZM\n",
  200. file, le32_to_cpu(adsp1_sizes->dm),
  201. le32_to_cpu(adsp1_sizes->pm),
  202. le32_to_cpu(adsp1_sizes->zm));
  203. break;
  204. case WMFW_ADSP2:
  205. pos = sizeof(*header) + sizeof(*adsp2_sizes) + sizeof(*footer);
  206. adsp2_sizes = (void *)&(header[1]);
  207. footer = (void *)&(adsp2_sizes[1]);
  208. sizes = sizeof(*adsp2_sizes);
  209. adsp_dbg(dsp, "%s: %d XM, %d YM %d PM, %d ZM\n",
  210. file, le32_to_cpu(adsp2_sizes->xm),
  211. le32_to_cpu(adsp2_sizes->ym),
  212. le32_to_cpu(adsp2_sizes->pm),
  213. le32_to_cpu(adsp2_sizes->zm));
  214. break;
  215. default:
  216. BUG_ON(NULL == "Unknown DSP type");
  217. goto out_fw;
  218. }
  219. if (le32_to_cpu(header->len) != sizeof(*header) +
  220. sizes + sizeof(*footer)) {
  221. adsp_err(dsp, "%s: unexpected header length %d\n",
  222. file, le32_to_cpu(header->len));
  223. goto out_fw;
  224. }
  225. adsp_dbg(dsp, "%s: timestamp %llu\n", file,
  226. le64_to_cpu(footer->timestamp));
  227. while (pos < firmware->size &&
  228. pos - firmware->size > sizeof(*region)) {
  229. region = (void *)&(firmware->data[pos]);
  230. region_name = "Unknown";
  231. reg = 0;
  232. text = NULL;
  233. offset = le32_to_cpu(region->offset) & 0xffffff;
  234. type = be32_to_cpu(region->type) & 0xff;
  235. mem = wm_adsp_find_region(dsp, type);
  236. switch (type) {
  237. case WMFW_NAME_TEXT:
  238. region_name = "Firmware name";
  239. text = kzalloc(le32_to_cpu(region->len) + 1,
  240. GFP_KERNEL);
  241. break;
  242. case WMFW_INFO_TEXT:
  243. region_name = "Information";
  244. text = kzalloc(le32_to_cpu(region->len) + 1,
  245. GFP_KERNEL);
  246. break;
  247. case WMFW_ABSOLUTE:
  248. region_name = "Absolute";
  249. reg = offset;
  250. break;
  251. case WMFW_ADSP1_PM:
  252. BUG_ON(!mem);
  253. region_name = "PM";
  254. reg = mem->base + (offset * 3);
  255. break;
  256. case WMFW_ADSP1_DM:
  257. BUG_ON(!mem);
  258. region_name = "DM";
  259. reg = mem->base + (offset * 2);
  260. break;
  261. case WMFW_ADSP2_XM:
  262. BUG_ON(!mem);
  263. region_name = "XM";
  264. reg = mem->base + (offset * 2);
  265. break;
  266. case WMFW_ADSP2_YM:
  267. BUG_ON(!mem);
  268. region_name = "YM";
  269. reg = mem->base + (offset * 2);
  270. break;
  271. case WMFW_ADSP1_ZM:
  272. BUG_ON(!mem);
  273. region_name = "ZM";
  274. reg = mem->base + (offset * 2);
  275. break;
  276. default:
  277. adsp_warn(dsp,
  278. "%s.%d: Unknown region type %x at %d(%x)\n",
  279. file, regions, type, pos, pos);
  280. break;
  281. }
  282. adsp_dbg(dsp, "%s.%d: %d bytes at %d in %s\n", file,
  283. regions, le32_to_cpu(region->len), offset,
  284. region_name);
  285. if (text) {
  286. memcpy(text, region->data, le32_to_cpu(region->len));
  287. adsp_info(dsp, "%s: %s\n", file, text);
  288. kfree(text);
  289. }
  290. if (reg) {
  291. buf = kmemdup(region->data, le32_to_cpu(region->len),
  292. GFP_KERNEL | GFP_DMA);
  293. if (!buf) {
  294. adsp_err(dsp, "Out of memory\n");
  295. return -ENOMEM;
  296. }
  297. ret = regmap_raw_write(regmap, reg, buf,
  298. le32_to_cpu(region->len));
  299. kfree(buf);
  300. if (ret != 0) {
  301. adsp_err(dsp,
  302. "%s.%d: Failed to write %d bytes at %d in %s: %d\n",
  303. file, regions,
  304. le32_to_cpu(region->len), offset,
  305. region_name, ret);
  306. goto out_fw;
  307. }
  308. }
  309. pos += le32_to_cpu(region->len) + sizeof(*region);
  310. regions++;
  311. }
  312. if (pos > firmware->size)
  313. adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
  314. file, regions, pos - firmware->size);
  315. out_fw:
  316. release_firmware(firmware);
  317. out:
  318. kfree(file);
  319. return ret;
  320. }
  321. static int wm_adsp_load_coeff(struct wm_adsp *dsp)
  322. {
  323. struct regmap *regmap = dsp->regmap;
  324. struct wmfw_coeff_hdr *hdr;
  325. struct wmfw_coeff_item *blk;
  326. const struct firmware *firmware;
  327. const char *region_name;
  328. int ret, pos, blocks, type, offset, reg;
  329. char *file;
  330. void *buf;
  331. file = kzalloc(PAGE_SIZE, GFP_KERNEL);
  332. if (file == NULL)
  333. return -ENOMEM;
  334. snprintf(file, PAGE_SIZE, "%s-dsp%d.bin", dsp->part, dsp->num);
  335. file[PAGE_SIZE - 1] = '\0';
  336. ret = request_firmware(&firmware, file, dsp->dev);
  337. if (ret != 0) {
  338. adsp_warn(dsp, "Failed to request '%s'\n", file);
  339. ret = 0;
  340. goto out;
  341. }
  342. ret = -EINVAL;
  343. if (sizeof(*hdr) >= firmware->size) {
  344. adsp_err(dsp, "%s: file too short, %zu bytes\n",
  345. file, firmware->size);
  346. goto out_fw;
  347. }
  348. hdr = (void*)&firmware->data[0];
  349. if (memcmp(hdr->magic, "WMDR", 4) != 0) {
  350. adsp_err(dsp, "%s: invalid magic\n", file);
  351. goto out_fw;
  352. }
  353. adsp_dbg(dsp, "%s: v%d.%d.%d\n", file,
  354. (le32_to_cpu(hdr->ver) >> 16) & 0xff,
  355. (le32_to_cpu(hdr->ver) >> 8) & 0xff,
  356. le32_to_cpu(hdr->ver) & 0xff);
  357. pos = le32_to_cpu(hdr->len);
  358. blocks = 0;
  359. while (pos < firmware->size &&
  360. pos - firmware->size > sizeof(*blk)) {
  361. blk = (void*)(&firmware->data[pos]);
  362. type = be32_to_cpu(blk->type) & 0xff;
  363. offset = le32_to_cpu(blk->offset) & 0xffffff;
  364. adsp_dbg(dsp, "%s.%d: %x v%d.%d.%d\n",
  365. file, blocks, le32_to_cpu(blk->id),
  366. (le32_to_cpu(blk->ver) >> 16) & 0xff,
  367. (le32_to_cpu(blk->ver) >> 8) & 0xff,
  368. le32_to_cpu(blk->ver) & 0xff);
  369. adsp_dbg(dsp, "%s.%d: %d bytes at 0x%x in %x\n",
  370. file, blocks, le32_to_cpu(blk->len), offset, type);
  371. reg = 0;
  372. region_name = "Unknown";
  373. switch (type) {
  374. case WMFW_NAME_TEXT:
  375. case WMFW_INFO_TEXT:
  376. break;
  377. case WMFW_ABSOLUTE:
  378. region_name = "register";
  379. reg = offset;
  380. break;
  381. default:
  382. adsp_err(dsp, "Unknown region type %x\n", type);
  383. break;
  384. }
  385. if (reg) {
  386. buf = kmemdup(blk->data, le32_to_cpu(blk->len),
  387. GFP_KERNEL | GFP_DMA);
  388. if (!buf) {
  389. adsp_err(dsp, "Out of memory\n");
  390. return -ENOMEM;
  391. }
  392. ret = regmap_raw_write(regmap, reg, blk->data,
  393. le32_to_cpu(blk->len));
  394. if (ret != 0) {
  395. adsp_err(dsp,
  396. "%s.%d: Failed to write to %x in %s\n",
  397. file, blocks, reg, region_name);
  398. }
  399. kfree(buf);
  400. }
  401. pos += le32_to_cpu(blk->len) + sizeof(*blk);
  402. blocks++;
  403. }
  404. if (pos > firmware->size)
  405. adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
  406. file, blocks, pos - firmware->size);
  407. out_fw:
  408. release_firmware(firmware);
  409. out:
  410. kfree(file);
  411. return 0;
  412. }
  413. int wm_adsp1_event(struct snd_soc_dapm_widget *w,
  414. struct snd_kcontrol *kcontrol,
  415. int event)
  416. {
  417. struct snd_soc_codec *codec = w->codec;
  418. struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
  419. struct wm_adsp *dsp = &dsps[w->shift];
  420. int ret;
  421. switch (event) {
  422. case SND_SOC_DAPM_POST_PMU:
  423. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  424. ADSP1_SYS_ENA, ADSP1_SYS_ENA);
  425. ret = wm_adsp_load(dsp);
  426. if (ret != 0)
  427. goto err;
  428. ret = wm_adsp_load_coeff(dsp);
  429. if (ret != 0)
  430. goto err;
  431. /* Start the core running */
  432. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  433. ADSP1_CORE_ENA | ADSP1_START,
  434. ADSP1_CORE_ENA | ADSP1_START);
  435. break;
  436. case SND_SOC_DAPM_PRE_PMD:
  437. /* Halt the core */
  438. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  439. ADSP1_CORE_ENA | ADSP1_START, 0);
  440. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_19,
  441. ADSP1_WDMA_BUFFER_LENGTH_MASK, 0);
  442. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  443. ADSP1_SYS_ENA, 0);
  444. break;
  445. default:
  446. break;
  447. }
  448. return 0;
  449. err:
  450. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  451. ADSP1_SYS_ENA, 0);
  452. return ret;
  453. }
  454. EXPORT_SYMBOL_GPL(wm_adsp1_event);
  455. static int wm_adsp2_ena(struct wm_adsp *dsp)
  456. {
  457. unsigned int val;
  458. int ret, count;
  459. ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  460. ADSP2_SYS_ENA, ADSP2_SYS_ENA);
  461. if (ret != 0)
  462. return ret;
  463. /* Wait for the RAM to start, should be near instantaneous */
  464. count = 0;
  465. do {
  466. ret = regmap_read(dsp->regmap, dsp->base + ADSP2_STATUS1,
  467. &val);
  468. if (ret != 0)
  469. return ret;
  470. } while (!(val & ADSP2_RAM_RDY) && ++count < 10);
  471. if (!(val & ADSP2_RAM_RDY)) {
  472. adsp_err(dsp, "Failed to start DSP RAM\n");
  473. return -EBUSY;
  474. }
  475. adsp_dbg(dsp, "RAM ready after %d polls\n", count);
  476. adsp_info(dsp, "RAM ready after %d polls\n", count);
  477. return 0;
  478. }
  479. int wm_adsp2_event(struct snd_soc_dapm_widget *w,
  480. struct snd_kcontrol *kcontrol, int event)
  481. {
  482. struct snd_soc_codec *codec = w->codec;
  483. struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
  484. struct wm_adsp *dsp = &dsps[w->shift];
  485. unsigned int val;
  486. int ret;
  487. switch (event) {
  488. case SND_SOC_DAPM_POST_PMU:
  489. /*
  490. * For simplicity set the DSP clock rate to be the
  491. * SYSCLK rate rather than making it configurable.
  492. */
  493. ret = regmap_read(dsp->regmap, ARIZONA_SYSTEM_CLOCK_1, &val);
  494. if (ret != 0) {
  495. adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
  496. ret);
  497. return ret;
  498. }
  499. val = (val & ARIZONA_SYSCLK_FREQ_MASK)
  500. >> ARIZONA_SYSCLK_FREQ_SHIFT;
  501. ret = regmap_update_bits(dsp->regmap,
  502. dsp->base + ADSP2_CLOCKING,
  503. ADSP2_CLK_SEL_MASK, val);
  504. if (ret != 0) {
  505. adsp_err(dsp, "Failed to set clock rate: %d\n",
  506. ret);
  507. return ret;
  508. }
  509. if (dsp->dvfs) {
  510. ret = regmap_read(dsp->regmap,
  511. dsp->base + ADSP2_CLOCKING, &val);
  512. if (ret != 0) {
  513. dev_err(dsp->dev,
  514. "Failed to read clocking: %d\n", ret);
  515. return ret;
  516. }
  517. if ((val & ADSP2_CLK_SEL_MASK) >= 3) {
  518. ret = regulator_enable(dsp->dvfs);
  519. if (ret != 0) {
  520. dev_err(dsp->dev,
  521. "Failed to enable supply: %d\n",
  522. ret);
  523. return ret;
  524. }
  525. ret = regulator_set_voltage(dsp->dvfs,
  526. 1800000,
  527. 1800000);
  528. if (ret != 0) {
  529. dev_err(dsp->dev,
  530. "Failed to raise supply: %d\n",
  531. ret);
  532. return ret;
  533. }
  534. }
  535. }
  536. ret = wm_adsp2_ena(dsp);
  537. if (ret != 0)
  538. return ret;
  539. ret = wm_adsp_load(dsp);
  540. if (ret != 0)
  541. goto err;
  542. ret = wm_adsp_load_coeff(dsp);
  543. if (ret != 0)
  544. goto err;
  545. ret = regmap_update_bits(dsp->regmap,
  546. dsp->base + ADSP2_CONTROL,
  547. ADSP2_CORE_ENA | ADSP2_START,
  548. ADSP2_CORE_ENA | ADSP2_START);
  549. if (ret != 0)
  550. goto err;
  551. break;
  552. case SND_SOC_DAPM_PRE_PMD:
  553. regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  554. ADSP2_SYS_ENA | ADSP2_CORE_ENA |
  555. ADSP2_START, 0);
  556. /* Make sure DMAs are quiesced */
  557. regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_1, 0);
  558. regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_2, 0);
  559. regmap_write(dsp->regmap, dsp->base + ADSP2_RDMA_CONFIG_1, 0);
  560. if (dsp->dvfs) {
  561. ret = regulator_set_voltage(dsp->dvfs, 1200000,
  562. 1800000);
  563. if (ret != 0)
  564. dev_warn(dsp->dev,
  565. "Failed to lower supply: %d\n",
  566. ret);
  567. ret = regulator_disable(dsp->dvfs);
  568. if (ret != 0)
  569. dev_err(dsp->dev,
  570. "Failed to enable supply: %d\n",
  571. ret);
  572. }
  573. break;
  574. default:
  575. break;
  576. }
  577. return 0;
  578. err:
  579. regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  580. ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
  581. return ret;
  582. }
  583. EXPORT_SYMBOL_GPL(wm_adsp2_event);
  584. int wm_adsp2_init(struct wm_adsp *adsp, bool dvfs)
  585. {
  586. int ret;
  587. /*
  588. * Disable the DSP memory by default when in reset for a small
  589. * power saving.
  590. */
  591. ret = regmap_update_bits(adsp->regmap, adsp->base + ADSP2_CONTROL,
  592. ADSP2_MEM_ENA, 0);
  593. if (ret != 0) {
  594. adsp_err(adsp, "Failed to clear memory retention: %d\n", ret);
  595. return ret;
  596. }
  597. if (dvfs) {
  598. adsp->dvfs = devm_regulator_get(adsp->dev, "DCVDD");
  599. if (IS_ERR(adsp->dvfs)) {
  600. ret = PTR_ERR(adsp->dvfs);
  601. dev_err(adsp->dev, "Failed to get DCVDD: %d\n", ret);
  602. return ret;
  603. }
  604. ret = regulator_enable(adsp->dvfs);
  605. if (ret != 0) {
  606. dev_err(adsp->dev, "Failed to enable DCVDD: %d\n",
  607. ret);
  608. return ret;
  609. }
  610. ret = regulator_set_voltage(adsp->dvfs, 1200000, 1800000);
  611. if (ret != 0) {
  612. dev_err(adsp->dev, "Failed to initialise DVFS: %d\n",
  613. ret);
  614. return ret;
  615. }
  616. ret = regulator_disable(adsp->dvfs);
  617. if (ret != 0) {
  618. dev_err(adsp->dev, "Failed to disable DCVDD: %d\n",
  619. ret);
  620. return ret;
  621. }
  622. }
  623. return 0;
  624. }
  625. EXPORT_SYMBOL_GPL(wm_adsp2_init);