fw.c 55 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
  4. * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #include <linux/etherdevice.h>
  35. #include <linux/mlx4/cmd.h>
  36. #include <linux/module.h>
  37. #include <linux/cache.h>
  38. #include "fw.h"
  39. #include "icm.h"
  40. enum {
  41. MLX4_COMMAND_INTERFACE_MIN_REV = 2,
  42. MLX4_COMMAND_INTERFACE_MAX_REV = 3,
  43. MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS = 3,
  44. };
  45. extern void __buggy_use_of_MLX4_GET(void);
  46. extern void __buggy_use_of_MLX4_PUT(void);
  47. static bool enable_qos;
  48. module_param(enable_qos, bool, 0444);
  49. MODULE_PARM_DESC(enable_qos, "Enable Quality of Service support in the HCA (default: off)");
  50. #define MLX4_GET(dest, source, offset) \
  51. do { \
  52. void *__p = (char *) (source) + (offset); \
  53. switch (sizeof (dest)) { \
  54. case 1: (dest) = *(u8 *) __p; break; \
  55. case 2: (dest) = be16_to_cpup(__p); break; \
  56. case 4: (dest) = be32_to_cpup(__p); break; \
  57. case 8: (dest) = be64_to_cpup(__p); break; \
  58. default: __buggy_use_of_MLX4_GET(); \
  59. } \
  60. } while (0)
  61. #define MLX4_PUT(dest, source, offset) \
  62. do { \
  63. void *__d = ((char *) (dest) + (offset)); \
  64. switch (sizeof(source)) { \
  65. case 1: *(u8 *) __d = (source); break; \
  66. case 2: *(__be16 *) __d = cpu_to_be16(source); break; \
  67. case 4: *(__be32 *) __d = cpu_to_be32(source); break; \
  68. case 8: *(__be64 *) __d = cpu_to_be64(source); break; \
  69. default: __buggy_use_of_MLX4_PUT(); \
  70. } \
  71. } while (0)
  72. static void dump_dev_cap_flags(struct mlx4_dev *dev, u64 flags)
  73. {
  74. static const char *fname[] = {
  75. [ 0] = "RC transport",
  76. [ 1] = "UC transport",
  77. [ 2] = "UD transport",
  78. [ 3] = "XRC transport",
  79. [ 4] = "reliable multicast",
  80. [ 5] = "FCoIB support",
  81. [ 6] = "SRQ support",
  82. [ 7] = "IPoIB checksum offload",
  83. [ 8] = "P_Key violation counter",
  84. [ 9] = "Q_Key violation counter",
  85. [10] = "VMM",
  86. [12] = "Dual Port Different Protocol (DPDP) support",
  87. [15] = "Big LSO headers",
  88. [16] = "MW support",
  89. [17] = "APM support",
  90. [18] = "Atomic ops support",
  91. [19] = "Raw multicast support",
  92. [20] = "Address vector port checking support",
  93. [21] = "UD multicast support",
  94. [24] = "Demand paging support",
  95. [25] = "Router support",
  96. [30] = "IBoE support",
  97. [32] = "Unicast loopback support",
  98. [34] = "FCS header control",
  99. [38] = "Wake On LAN support",
  100. [40] = "UDP RSS support",
  101. [41] = "Unicast VEP steering support",
  102. [42] = "Multicast VEP steering support",
  103. [48] = "Counters support",
  104. [55] = "Port link type sensing support",
  105. [59] = "Port management change event support",
  106. [61] = "64 byte EQE support",
  107. [62] = "64 byte CQE support",
  108. };
  109. int i;
  110. mlx4_dbg(dev, "DEV_CAP flags:\n");
  111. for (i = 0; i < ARRAY_SIZE(fname); ++i)
  112. if (fname[i] && (flags & (1LL << i)))
  113. mlx4_dbg(dev, " %s\n", fname[i]);
  114. }
  115. static void dump_dev_cap_flags2(struct mlx4_dev *dev, u64 flags)
  116. {
  117. static const char * const fname[] = {
  118. [0] = "RSS support",
  119. [1] = "RSS Toeplitz Hash Function support",
  120. [2] = "RSS XOR Hash Function support",
  121. [3] = "Device manage flow steering support",
  122. [4] = "Automatic mac reassignment support"
  123. };
  124. int i;
  125. for (i = 0; i < ARRAY_SIZE(fname); ++i)
  126. if (fname[i] && (flags & (1LL << i)))
  127. mlx4_dbg(dev, " %s\n", fname[i]);
  128. }
  129. int mlx4_MOD_STAT_CFG(struct mlx4_dev *dev, struct mlx4_mod_stat_cfg *cfg)
  130. {
  131. struct mlx4_cmd_mailbox *mailbox;
  132. u32 *inbox;
  133. int err = 0;
  134. #define MOD_STAT_CFG_IN_SIZE 0x100
  135. #define MOD_STAT_CFG_PG_SZ_M_OFFSET 0x002
  136. #define MOD_STAT_CFG_PG_SZ_OFFSET 0x003
  137. mailbox = mlx4_alloc_cmd_mailbox(dev);
  138. if (IS_ERR(mailbox))
  139. return PTR_ERR(mailbox);
  140. inbox = mailbox->buf;
  141. memset(inbox, 0, MOD_STAT_CFG_IN_SIZE);
  142. MLX4_PUT(inbox, cfg->log_pg_sz, MOD_STAT_CFG_PG_SZ_OFFSET);
  143. MLX4_PUT(inbox, cfg->log_pg_sz_m, MOD_STAT_CFG_PG_SZ_M_OFFSET);
  144. err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_MOD_STAT_CFG,
  145. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  146. mlx4_free_cmd_mailbox(dev, mailbox);
  147. return err;
  148. }
  149. int mlx4_QUERY_FUNC_CAP_wrapper(struct mlx4_dev *dev, int slave,
  150. struct mlx4_vhcr *vhcr,
  151. struct mlx4_cmd_mailbox *inbox,
  152. struct mlx4_cmd_mailbox *outbox,
  153. struct mlx4_cmd_info *cmd)
  154. {
  155. u8 field;
  156. u32 size;
  157. int err = 0;
  158. #define QUERY_FUNC_CAP_FLAGS_OFFSET 0x0
  159. #define QUERY_FUNC_CAP_NUM_PORTS_OFFSET 0x1
  160. #define QUERY_FUNC_CAP_PF_BHVR_OFFSET 0x4
  161. #define QUERY_FUNC_CAP_FMR_OFFSET 0x8
  162. #define QUERY_FUNC_CAP_QP_QUOTA_OFFSET 0x10
  163. #define QUERY_FUNC_CAP_CQ_QUOTA_OFFSET 0x14
  164. #define QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET 0x18
  165. #define QUERY_FUNC_CAP_MPT_QUOTA_OFFSET 0x20
  166. #define QUERY_FUNC_CAP_MTT_QUOTA_OFFSET 0x24
  167. #define QUERY_FUNC_CAP_MCG_QUOTA_OFFSET 0x28
  168. #define QUERY_FUNC_CAP_MAX_EQ_OFFSET 0x2c
  169. #define QUERY_FUNC_CAP_RESERVED_EQ_OFFSET 0x30
  170. #define QUERY_FUNC_CAP_FMR_FLAG 0x80
  171. #define QUERY_FUNC_CAP_FLAG_RDMA 0x40
  172. #define QUERY_FUNC_CAP_FLAG_ETH 0x80
  173. /* when opcode modifier = 1 */
  174. #define QUERY_FUNC_CAP_PHYS_PORT_OFFSET 0x3
  175. #define QUERY_FUNC_CAP_RDMA_PROPS_OFFSET 0x8
  176. #define QUERY_FUNC_CAP_ETH_PROPS_OFFSET 0xc
  177. #define QUERY_FUNC_CAP_QP0_TUNNEL 0x10
  178. #define QUERY_FUNC_CAP_QP0_PROXY 0x14
  179. #define QUERY_FUNC_CAP_QP1_TUNNEL 0x18
  180. #define QUERY_FUNC_CAP_QP1_PROXY 0x1c
  181. #define QUERY_FUNC_CAP_ETH_PROPS_FORCE_MAC 0x40
  182. #define QUERY_FUNC_CAP_ETH_PROPS_FORCE_VLAN 0x80
  183. #define QUERY_FUNC_CAP_RDMA_PROPS_FORCE_PHY_WQE_GID 0x80
  184. if (vhcr->op_modifier == 1) {
  185. field = 0;
  186. /* ensure force vlan and force mac bits are not set */
  187. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_ETH_PROPS_OFFSET);
  188. /* ensure that phy_wqe_gid bit is not set */
  189. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_RDMA_PROPS_OFFSET);
  190. field = vhcr->in_modifier; /* phys-port = logical-port */
  191. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_PHYS_PORT_OFFSET);
  192. /* size is now the QP number */
  193. size = dev->phys_caps.base_tunnel_sqpn + 8 * slave + field - 1;
  194. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP0_TUNNEL);
  195. size += 2;
  196. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP1_TUNNEL);
  197. size = dev->phys_caps.base_proxy_sqpn + 8 * slave + field - 1;
  198. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP0_PROXY);
  199. size += 2;
  200. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP1_PROXY);
  201. } else if (vhcr->op_modifier == 0) {
  202. /* enable rdma and ethernet interfaces */
  203. field = (QUERY_FUNC_CAP_FLAG_ETH | QUERY_FUNC_CAP_FLAG_RDMA);
  204. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FLAGS_OFFSET);
  205. field = dev->caps.num_ports;
  206. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_NUM_PORTS_OFFSET);
  207. size = dev->caps.function_caps; /* set PF behaviours */
  208. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_PF_BHVR_OFFSET);
  209. field = 0; /* protected FMR support not available as yet */
  210. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FMR_OFFSET);
  211. size = dev->caps.num_qps;
  212. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP_QUOTA_OFFSET);
  213. size = dev->caps.num_srqs;
  214. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET);
  215. size = dev->caps.num_cqs;
  216. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET);
  217. size = dev->caps.num_eqs;
  218. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MAX_EQ_OFFSET);
  219. size = dev->caps.reserved_eqs;
  220. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_RESERVED_EQ_OFFSET);
  221. size = dev->caps.num_mpts;
  222. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET);
  223. size = dev->caps.num_mtts;
  224. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET);
  225. size = dev->caps.num_mgms + dev->caps.num_amgms;
  226. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET);
  227. } else
  228. err = -EINVAL;
  229. return err;
  230. }
  231. int mlx4_QUERY_FUNC_CAP(struct mlx4_dev *dev, u32 gen_or_port,
  232. struct mlx4_func_cap *func_cap)
  233. {
  234. struct mlx4_cmd_mailbox *mailbox;
  235. u32 *outbox;
  236. u8 field, op_modifier;
  237. u32 size;
  238. int err = 0;
  239. op_modifier = !!gen_or_port; /* 0 = general, 1 = logical port */
  240. mailbox = mlx4_alloc_cmd_mailbox(dev);
  241. if (IS_ERR(mailbox))
  242. return PTR_ERR(mailbox);
  243. err = mlx4_cmd_box(dev, 0, mailbox->dma, gen_or_port, op_modifier,
  244. MLX4_CMD_QUERY_FUNC_CAP,
  245. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  246. if (err)
  247. goto out;
  248. outbox = mailbox->buf;
  249. if (!op_modifier) {
  250. MLX4_GET(field, outbox, QUERY_FUNC_CAP_FLAGS_OFFSET);
  251. if (!(field & (QUERY_FUNC_CAP_FLAG_ETH | QUERY_FUNC_CAP_FLAG_RDMA))) {
  252. mlx4_err(dev, "The host supports neither eth nor rdma interfaces\n");
  253. err = -EPROTONOSUPPORT;
  254. goto out;
  255. }
  256. func_cap->flags = field;
  257. MLX4_GET(field, outbox, QUERY_FUNC_CAP_NUM_PORTS_OFFSET);
  258. func_cap->num_ports = field;
  259. MLX4_GET(size, outbox, QUERY_FUNC_CAP_PF_BHVR_OFFSET);
  260. func_cap->pf_context_behaviour = size;
  261. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP_QUOTA_OFFSET);
  262. func_cap->qp_quota = size & 0xFFFFFF;
  263. MLX4_GET(size, outbox, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET);
  264. func_cap->srq_quota = size & 0xFFFFFF;
  265. MLX4_GET(size, outbox, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET);
  266. func_cap->cq_quota = size & 0xFFFFFF;
  267. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MAX_EQ_OFFSET);
  268. func_cap->max_eq = size & 0xFFFFFF;
  269. MLX4_GET(size, outbox, QUERY_FUNC_CAP_RESERVED_EQ_OFFSET);
  270. func_cap->reserved_eq = size & 0xFFFFFF;
  271. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET);
  272. func_cap->mpt_quota = size & 0xFFFFFF;
  273. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET);
  274. func_cap->mtt_quota = size & 0xFFFFFF;
  275. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET);
  276. func_cap->mcg_quota = size & 0xFFFFFF;
  277. goto out;
  278. }
  279. /* logical port query */
  280. if (gen_or_port > dev->caps.num_ports) {
  281. err = -EINVAL;
  282. goto out;
  283. }
  284. if (dev->caps.port_type[gen_or_port] == MLX4_PORT_TYPE_ETH) {
  285. MLX4_GET(field, outbox, QUERY_FUNC_CAP_ETH_PROPS_OFFSET);
  286. if (field & QUERY_FUNC_CAP_ETH_PROPS_FORCE_VLAN) {
  287. mlx4_err(dev, "VLAN is enforced on this port\n");
  288. err = -EPROTONOSUPPORT;
  289. goto out;
  290. }
  291. if (field & QUERY_FUNC_CAP_ETH_PROPS_FORCE_MAC) {
  292. mlx4_err(dev, "Force mac is enabled on this port\n");
  293. err = -EPROTONOSUPPORT;
  294. goto out;
  295. }
  296. } else if (dev->caps.port_type[gen_or_port] == MLX4_PORT_TYPE_IB) {
  297. MLX4_GET(field, outbox, QUERY_FUNC_CAP_RDMA_PROPS_OFFSET);
  298. if (field & QUERY_FUNC_CAP_RDMA_PROPS_FORCE_PHY_WQE_GID) {
  299. mlx4_err(dev, "phy_wqe_gid is "
  300. "enforced on this ib port\n");
  301. err = -EPROTONOSUPPORT;
  302. goto out;
  303. }
  304. }
  305. MLX4_GET(field, outbox, QUERY_FUNC_CAP_PHYS_PORT_OFFSET);
  306. func_cap->physical_port = field;
  307. if (func_cap->physical_port != gen_or_port) {
  308. err = -ENOSYS;
  309. goto out;
  310. }
  311. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP0_TUNNEL);
  312. func_cap->qp0_tunnel_qpn = size & 0xFFFFFF;
  313. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP0_PROXY);
  314. func_cap->qp0_proxy_qpn = size & 0xFFFFFF;
  315. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP1_TUNNEL);
  316. func_cap->qp1_tunnel_qpn = size & 0xFFFFFF;
  317. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP1_PROXY);
  318. func_cap->qp1_proxy_qpn = size & 0xFFFFFF;
  319. /* All other resources are allocated by the master, but we still report
  320. * 'num' and 'reserved' capabilities as follows:
  321. * - num remains the maximum resource index
  322. * - 'num - reserved' is the total available objects of a resource, but
  323. * resource indices may be less than 'reserved'
  324. * TODO: set per-resource quotas */
  325. out:
  326. mlx4_free_cmd_mailbox(dev, mailbox);
  327. return err;
  328. }
  329. int mlx4_QUERY_DEV_CAP(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
  330. {
  331. struct mlx4_cmd_mailbox *mailbox;
  332. u32 *outbox;
  333. u8 field;
  334. u32 field32, flags, ext_flags;
  335. u16 size;
  336. u16 stat_rate;
  337. int err;
  338. int i;
  339. #define QUERY_DEV_CAP_OUT_SIZE 0x100
  340. #define QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET 0x10
  341. #define QUERY_DEV_CAP_MAX_QP_SZ_OFFSET 0x11
  342. #define QUERY_DEV_CAP_RSVD_QP_OFFSET 0x12
  343. #define QUERY_DEV_CAP_MAX_QP_OFFSET 0x13
  344. #define QUERY_DEV_CAP_RSVD_SRQ_OFFSET 0x14
  345. #define QUERY_DEV_CAP_MAX_SRQ_OFFSET 0x15
  346. #define QUERY_DEV_CAP_RSVD_EEC_OFFSET 0x16
  347. #define QUERY_DEV_CAP_MAX_EEC_OFFSET 0x17
  348. #define QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET 0x19
  349. #define QUERY_DEV_CAP_RSVD_CQ_OFFSET 0x1a
  350. #define QUERY_DEV_CAP_MAX_CQ_OFFSET 0x1b
  351. #define QUERY_DEV_CAP_MAX_MPT_OFFSET 0x1d
  352. #define QUERY_DEV_CAP_RSVD_EQ_OFFSET 0x1e
  353. #define QUERY_DEV_CAP_MAX_EQ_OFFSET 0x1f
  354. #define QUERY_DEV_CAP_RSVD_MTT_OFFSET 0x20
  355. #define QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET 0x21
  356. #define QUERY_DEV_CAP_RSVD_MRW_OFFSET 0x22
  357. #define QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET 0x23
  358. #define QUERY_DEV_CAP_MAX_AV_OFFSET 0x27
  359. #define QUERY_DEV_CAP_MAX_REQ_QP_OFFSET 0x29
  360. #define QUERY_DEV_CAP_MAX_RES_QP_OFFSET 0x2b
  361. #define QUERY_DEV_CAP_MAX_GSO_OFFSET 0x2d
  362. #define QUERY_DEV_CAP_RSS_OFFSET 0x2e
  363. #define QUERY_DEV_CAP_MAX_RDMA_OFFSET 0x2f
  364. #define QUERY_DEV_CAP_RSZ_SRQ_OFFSET 0x33
  365. #define QUERY_DEV_CAP_ACK_DELAY_OFFSET 0x35
  366. #define QUERY_DEV_CAP_MTU_WIDTH_OFFSET 0x36
  367. #define QUERY_DEV_CAP_VL_PORT_OFFSET 0x37
  368. #define QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET 0x38
  369. #define QUERY_DEV_CAP_MAX_GID_OFFSET 0x3b
  370. #define QUERY_DEV_CAP_RATE_SUPPORT_OFFSET 0x3c
  371. #define QUERY_DEV_CAP_MAX_PKEY_OFFSET 0x3f
  372. #define QUERY_DEV_CAP_EXT_FLAGS_OFFSET 0x40
  373. #define QUERY_DEV_CAP_FLAGS_OFFSET 0x44
  374. #define QUERY_DEV_CAP_RSVD_UAR_OFFSET 0x48
  375. #define QUERY_DEV_CAP_UAR_SZ_OFFSET 0x49
  376. #define QUERY_DEV_CAP_PAGE_SZ_OFFSET 0x4b
  377. #define QUERY_DEV_CAP_BF_OFFSET 0x4c
  378. #define QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET 0x4d
  379. #define QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET 0x4e
  380. #define QUERY_DEV_CAP_LOG_MAX_BF_PAGES_OFFSET 0x4f
  381. #define QUERY_DEV_CAP_MAX_SG_SQ_OFFSET 0x51
  382. #define QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET 0x52
  383. #define QUERY_DEV_CAP_MAX_SG_RQ_OFFSET 0x55
  384. #define QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET 0x56
  385. #define QUERY_DEV_CAP_MAX_QP_MCG_OFFSET 0x61
  386. #define QUERY_DEV_CAP_RSVD_MCG_OFFSET 0x62
  387. #define QUERY_DEV_CAP_MAX_MCG_OFFSET 0x63
  388. #define QUERY_DEV_CAP_RSVD_PD_OFFSET 0x64
  389. #define QUERY_DEV_CAP_MAX_PD_OFFSET 0x65
  390. #define QUERY_DEV_CAP_RSVD_XRC_OFFSET 0x66
  391. #define QUERY_DEV_CAP_MAX_XRC_OFFSET 0x67
  392. #define QUERY_DEV_CAP_MAX_COUNTERS_OFFSET 0x68
  393. #define QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET 0x76
  394. #define QUERY_DEV_CAP_FLOW_STEERING_MAX_QP_OFFSET 0x77
  395. #define QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET 0x80
  396. #define QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET 0x82
  397. #define QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET 0x84
  398. #define QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET 0x86
  399. #define QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET 0x88
  400. #define QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET 0x8a
  401. #define QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET 0x8c
  402. #define QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET 0x8e
  403. #define QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET 0x90
  404. #define QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET 0x92
  405. #define QUERY_DEV_CAP_BMME_FLAGS_OFFSET 0x94
  406. #define QUERY_DEV_CAP_RSVD_LKEY_OFFSET 0x98
  407. #define QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET 0xa0
  408. #define QUERY_DEV_CAP_FW_REASSIGN_MAC 0x9d
  409. dev_cap->flags2 = 0;
  410. mailbox = mlx4_alloc_cmd_mailbox(dev);
  411. if (IS_ERR(mailbox))
  412. return PTR_ERR(mailbox);
  413. outbox = mailbox->buf;
  414. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
  415. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  416. if (err)
  417. goto out;
  418. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_QP_OFFSET);
  419. dev_cap->reserved_qps = 1 << (field & 0xf);
  420. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_OFFSET);
  421. dev_cap->max_qps = 1 << (field & 0x1f);
  422. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_SRQ_OFFSET);
  423. dev_cap->reserved_srqs = 1 << (field >> 4);
  424. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_OFFSET);
  425. dev_cap->max_srqs = 1 << (field & 0x1f);
  426. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET);
  427. dev_cap->max_cq_sz = 1 << field;
  428. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_CQ_OFFSET);
  429. dev_cap->reserved_cqs = 1 << (field & 0xf);
  430. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_OFFSET);
  431. dev_cap->max_cqs = 1 << (field & 0x1f);
  432. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MPT_OFFSET);
  433. dev_cap->max_mpts = 1 << (field & 0x3f);
  434. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_EQ_OFFSET);
  435. dev_cap->reserved_eqs = field & 0xf;
  436. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_EQ_OFFSET);
  437. dev_cap->max_eqs = 1 << (field & 0xf);
  438. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MTT_OFFSET);
  439. dev_cap->reserved_mtts = 1 << (field >> 4);
  440. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET);
  441. dev_cap->max_mrw_sz = 1 << field;
  442. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MRW_OFFSET);
  443. dev_cap->reserved_mrws = 1 << (field & 0xf);
  444. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET);
  445. dev_cap->max_mtt_seg = 1 << (field & 0x3f);
  446. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_REQ_QP_OFFSET);
  447. dev_cap->max_requester_per_qp = 1 << (field & 0x3f);
  448. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RES_QP_OFFSET);
  449. dev_cap->max_responder_per_qp = 1 << (field & 0x3f);
  450. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GSO_OFFSET);
  451. field &= 0x1f;
  452. if (!field)
  453. dev_cap->max_gso_sz = 0;
  454. else
  455. dev_cap->max_gso_sz = 1 << field;
  456. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSS_OFFSET);
  457. if (field & 0x20)
  458. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS_XOR;
  459. if (field & 0x10)
  460. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS_TOP;
  461. field &= 0xf;
  462. if (field) {
  463. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS;
  464. dev_cap->max_rss_tbl_sz = 1 << field;
  465. } else
  466. dev_cap->max_rss_tbl_sz = 0;
  467. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RDMA_OFFSET);
  468. dev_cap->max_rdma_global = 1 << (field & 0x3f);
  469. MLX4_GET(field, outbox, QUERY_DEV_CAP_ACK_DELAY_OFFSET);
  470. dev_cap->local_ca_ack_delay = field & 0x1f;
  471. MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
  472. dev_cap->num_ports = field & 0xf;
  473. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET);
  474. dev_cap->max_msg_sz = 1 << (field & 0x1f);
  475. MLX4_GET(field, outbox, QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET);
  476. if (field & 0x80)
  477. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_FS_EN;
  478. dev_cap->fs_log_max_ucast_qp_range_size = field & 0x1f;
  479. MLX4_GET(field, outbox, QUERY_DEV_CAP_FLOW_STEERING_MAX_QP_OFFSET);
  480. dev_cap->fs_max_num_qp_per_entry = field;
  481. MLX4_GET(stat_rate, outbox, QUERY_DEV_CAP_RATE_SUPPORT_OFFSET);
  482. dev_cap->stat_rate_support = stat_rate;
  483. MLX4_GET(ext_flags, outbox, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
  484. MLX4_GET(flags, outbox, QUERY_DEV_CAP_FLAGS_OFFSET);
  485. dev_cap->flags = flags | (u64)ext_flags << 32;
  486. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_UAR_OFFSET);
  487. dev_cap->reserved_uars = field >> 4;
  488. MLX4_GET(field, outbox, QUERY_DEV_CAP_UAR_SZ_OFFSET);
  489. dev_cap->uar_size = 1 << ((field & 0x3f) + 20);
  490. MLX4_GET(field, outbox, QUERY_DEV_CAP_PAGE_SZ_OFFSET);
  491. dev_cap->min_page_sz = 1 << field;
  492. MLX4_GET(field, outbox, QUERY_DEV_CAP_BF_OFFSET);
  493. if (field & 0x80) {
  494. MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET);
  495. dev_cap->bf_reg_size = 1 << (field & 0x1f);
  496. MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET);
  497. if ((1 << (field & 0x3f)) > (PAGE_SIZE / dev_cap->bf_reg_size))
  498. field = 3;
  499. dev_cap->bf_regs_per_page = 1 << (field & 0x3f);
  500. mlx4_dbg(dev, "BlueFlame available (reg size %d, regs/page %d)\n",
  501. dev_cap->bf_reg_size, dev_cap->bf_regs_per_page);
  502. } else {
  503. dev_cap->bf_reg_size = 0;
  504. mlx4_dbg(dev, "BlueFlame not available\n");
  505. }
  506. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_SQ_OFFSET);
  507. dev_cap->max_sq_sg = field;
  508. MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET);
  509. dev_cap->max_sq_desc_sz = size;
  510. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_MCG_OFFSET);
  511. dev_cap->max_qp_per_mcg = 1 << field;
  512. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MCG_OFFSET);
  513. dev_cap->reserved_mgms = field & 0xf;
  514. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MCG_OFFSET);
  515. dev_cap->max_mcgs = 1 << field;
  516. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_PD_OFFSET);
  517. dev_cap->reserved_pds = field >> 4;
  518. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PD_OFFSET);
  519. dev_cap->max_pds = 1 << (field & 0x3f);
  520. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_XRC_OFFSET);
  521. dev_cap->reserved_xrcds = field >> 4;
  522. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_XRC_OFFSET);
  523. dev_cap->max_xrcds = 1 << (field & 0x1f);
  524. MLX4_GET(size, outbox, QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET);
  525. dev_cap->rdmarc_entry_sz = size;
  526. MLX4_GET(size, outbox, QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET);
  527. dev_cap->qpc_entry_sz = size;
  528. MLX4_GET(size, outbox, QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET);
  529. dev_cap->aux_entry_sz = size;
  530. MLX4_GET(size, outbox, QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET);
  531. dev_cap->altc_entry_sz = size;
  532. MLX4_GET(size, outbox, QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET);
  533. dev_cap->eqc_entry_sz = size;
  534. MLX4_GET(size, outbox, QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET);
  535. dev_cap->cqc_entry_sz = size;
  536. MLX4_GET(size, outbox, QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET);
  537. dev_cap->srq_entry_sz = size;
  538. MLX4_GET(size, outbox, QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET);
  539. dev_cap->cmpt_entry_sz = size;
  540. MLX4_GET(size, outbox, QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET);
  541. dev_cap->mtt_entry_sz = size;
  542. MLX4_GET(size, outbox, QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET);
  543. dev_cap->dmpt_entry_sz = size;
  544. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET);
  545. dev_cap->max_srq_sz = 1 << field;
  546. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_SZ_OFFSET);
  547. dev_cap->max_qp_sz = 1 << field;
  548. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSZ_SRQ_OFFSET);
  549. dev_cap->resize_srq = field & 1;
  550. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_RQ_OFFSET);
  551. dev_cap->max_rq_sg = field;
  552. MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET);
  553. dev_cap->max_rq_desc_sz = size;
  554. MLX4_GET(dev_cap->bmme_flags, outbox,
  555. QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
  556. MLX4_GET(dev_cap->reserved_lkey, outbox,
  557. QUERY_DEV_CAP_RSVD_LKEY_OFFSET);
  558. MLX4_GET(field, outbox, QUERY_DEV_CAP_FW_REASSIGN_MAC);
  559. if (field & 1<<6)
  560. dev_cap->flags2 |= MLX4_DEV_CAP_FLAGS2_REASSIGN_MAC_EN;
  561. MLX4_GET(dev_cap->max_icm_sz, outbox,
  562. QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET);
  563. if (dev_cap->flags & MLX4_DEV_CAP_FLAG_COUNTERS)
  564. MLX4_GET(dev_cap->max_counters, outbox,
  565. QUERY_DEV_CAP_MAX_COUNTERS_OFFSET);
  566. if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
  567. for (i = 1; i <= dev_cap->num_ports; ++i) {
  568. MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
  569. dev_cap->max_vl[i] = field >> 4;
  570. MLX4_GET(field, outbox, QUERY_DEV_CAP_MTU_WIDTH_OFFSET);
  571. dev_cap->ib_mtu[i] = field >> 4;
  572. dev_cap->max_port_width[i] = field & 0xf;
  573. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GID_OFFSET);
  574. dev_cap->max_gids[i] = 1 << (field & 0xf);
  575. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PKEY_OFFSET);
  576. dev_cap->max_pkeys[i] = 1 << (field & 0xf);
  577. }
  578. } else {
  579. #define QUERY_PORT_SUPPORTED_TYPE_OFFSET 0x00
  580. #define QUERY_PORT_MTU_OFFSET 0x01
  581. #define QUERY_PORT_ETH_MTU_OFFSET 0x02
  582. #define QUERY_PORT_WIDTH_OFFSET 0x06
  583. #define QUERY_PORT_MAX_GID_PKEY_OFFSET 0x07
  584. #define QUERY_PORT_MAX_MACVLAN_OFFSET 0x0a
  585. #define QUERY_PORT_MAX_VL_OFFSET 0x0b
  586. #define QUERY_PORT_MAC_OFFSET 0x10
  587. #define QUERY_PORT_TRANS_VENDOR_OFFSET 0x18
  588. #define QUERY_PORT_WAVELENGTH_OFFSET 0x1c
  589. #define QUERY_PORT_TRANS_CODE_OFFSET 0x20
  590. for (i = 1; i <= dev_cap->num_ports; ++i) {
  591. err = mlx4_cmd_box(dev, 0, mailbox->dma, i, 0, MLX4_CMD_QUERY_PORT,
  592. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  593. if (err)
  594. goto out;
  595. MLX4_GET(field, outbox, QUERY_PORT_SUPPORTED_TYPE_OFFSET);
  596. dev_cap->supported_port_types[i] = field & 3;
  597. dev_cap->suggested_type[i] = (field >> 3) & 1;
  598. dev_cap->default_sense[i] = (field >> 4) & 1;
  599. MLX4_GET(field, outbox, QUERY_PORT_MTU_OFFSET);
  600. dev_cap->ib_mtu[i] = field & 0xf;
  601. MLX4_GET(field, outbox, QUERY_PORT_WIDTH_OFFSET);
  602. dev_cap->max_port_width[i] = field & 0xf;
  603. MLX4_GET(field, outbox, QUERY_PORT_MAX_GID_PKEY_OFFSET);
  604. dev_cap->max_gids[i] = 1 << (field >> 4);
  605. dev_cap->max_pkeys[i] = 1 << (field & 0xf);
  606. MLX4_GET(field, outbox, QUERY_PORT_MAX_VL_OFFSET);
  607. dev_cap->max_vl[i] = field & 0xf;
  608. MLX4_GET(field, outbox, QUERY_PORT_MAX_MACVLAN_OFFSET);
  609. dev_cap->log_max_macs[i] = field & 0xf;
  610. dev_cap->log_max_vlans[i] = field >> 4;
  611. MLX4_GET(dev_cap->eth_mtu[i], outbox, QUERY_PORT_ETH_MTU_OFFSET);
  612. MLX4_GET(dev_cap->def_mac[i], outbox, QUERY_PORT_MAC_OFFSET);
  613. MLX4_GET(field32, outbox, QUERY_PORT_TRANS_VENDOR_OFFSET);
  614. dev_cap->trans_type[i] = field32 >> 24;
  615. dev_cap->vendor_oui[i] = field32 & 0xffffff;
  616. MLX4_GET(dev_cap->wavelength[i], outbox, QUERY_PORT_WAVELENGTH_OFFSET);
  617. MLX4_GET(dev_cap->trans_code[i], outbox, QUERY_PORT_TRANS_CODE_OFFSET);
  618. }
  619. }
  620. mlx4_dbg(dev, "Base MM extensions: flags %08x, rsvd L_Key %08x\n",
  621. dev_cap->bmme_flags, dev_cap->reserved_lkey);
  622. /*
  623. * Each UAR has 4 EQ doorbells; so if a UAR is reserved, then
  624. * we can't use any EQs whose doorbell falls on that page,
  625. * even if the EQ itself isn't reserved.
  626. */
  627. dev_cap->reserved_eqs = max(dev_cap->reserved_uars * 4,
  628. dev_cap->reserved_eqs);
  629. mlx4_dbg(dev, "Max ICM size %lld MB\n",
  630. (unsigned long long) dev_cap->max_icm_sz >> 20);
  631. mlx4_dbg(dev, "Max QPs: %d, reserved QPs: %d, entry size: %d\n",
  632. dev_cap->max_qps, dev_cap->reserved_qps, dev_cap->qpc_entry_sz);
  633. mlx4_dbg(dev, "Max SRQs: %d, reserved SRQs: %d, entry size: %d\n",
  634. dev_cap->max_srqs, dev_cap->reserved_srqs, dev_cap->srq_entry_sz);
  635. mlx4_dbg(dev, "Max CQs: %d, reserved CQs: %d, entry size: %d\n",
  636. dev_cap->max_cqs, dev_cap->reserved_cqs, dev_cap->cqc_entry_sz);
  637. mlx4_dbg(dev, "Max EQs: %d, reserved EQs: %d, entry size: %d\n",
  638. dev_cap->max_eqs, dev_cap->reserved_eqs, dev_cap->eqc_entry_sz);
  639. mlx4_dbg(dev, "reserved MPTs: %d, reserved MTTs: %d\n",
  640. dev_cap->reserved_mrws, dev_cap->reserved_mtts);
  641. mlx4_dbg(dev, "Max PDs: %d, reserved PDs: %d, reserved UARs: %d\n",
  642. dev_cap->max_pds, dev_cap->reserved_pds, dev_cap->reserved_uars);
  643. mlx4_dbg(dev, "Max QP/MCG: %d, reserved MGMs: %d\n",
  644. dev_cap->max_pds, dev_cap->reserved_mgms);
  645. mlx4_dbg(dev, "Max CQEs: %d, max WQEs: %d, max SRQ WQEs: %d\n",
  646. dev_cap->max_cq_sz, dev_cap->max_qp_sz, dev_cap->max_srq_sz);
  647. mlx4_dbg(dev, "Local CA ACK delay: %d, max MTU: %d, port width cap: %d\n",
  648. dev_cap->local_ca_ack_delay, 128 << dev_cap->ib_mtu[1],
  649. dev_cap->max_port_width[1]);
  650. mlx4_dbg(dev, "Max SQ desc size: %d, max SQ S/G: %d\n",
  651. dev_cap->max_sq_desc_sz, dev_cap->max_sq_sg);
  652. mlx4_dbg(dev, "Max RQ desc size: %d, max RQ S/G: %d\n",
  653. dev_cap->max_rq_desc_sz, dev_cap->max_rq_sg);
  654. mlx4_dbg(dev, "Max GSO size: %d\n", dev_cap->max_gso_sz);
  655. mlx4_dbg(dev, "Max counters: %d\n", dev_cap->max_counters);
  656. mlx4_dbg(dev, "Max RSS Table size: %d\n", dev_cap->max_rss_tbl_sz);
  657. dump_dev_cap_flags(dev, dev_cap->flags);
  658. dump_dev_cap_flags2(dev, dev_cap->flags2);
  659. out:
  660. mlx4_free_cmd_mailbox(dev, mailbox);
  661. return err;
  662. }
  663. int mlx4_QUERY_DEV_CAP_wrapper(struct mlx4_dev *dev, int slave,
  664. struct mlx4_vhcr *vhcr,
  665. struct mlx4_cmd_mailbox *inbox,
  666. struct mlx4_cmd_mailbox *outbox,
  667. struct mlx4_cmd_info *cmd)
  668. {
  669. u64 flags;
  670. int err = 0;
  671. u8 field;
  672. u32 bmme_flags;
  673. err = mlx4_cmd_box(dev, 0, outbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
  674. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  675. if (err)
  676. return err;
  677. /* add port mng change event capability and disable mw type 1
  678. * unconditionally to slaves
  679. */
  680. MLX4_GET(flags, outbox->buf, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
  681. flags |= MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV;
  682. flags &= ~MLX4_DEV_CAP_FLAG_MEM_WINDOW;
  683. MLX4_PUT(outbox->buf, flags, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
  684. /* For guests, report Blueflame disabled */
  685. MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_BF_OFFSET);
  686. field &= 0x7f;
  687. MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_BF_OFFSET);
  688. /* For guests, disable mw type 2 */
  689. MLX4_GET(bmme_flags, outbox, QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
  690. bmme_flags &= ~MLX4_BMME_FLAG_TYPE_2_WIN;
  691. MLX4_PUT(outbox->buf, bmme_flags, QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
  692. /* turn off device-managed steering capability if not enabled */
  693. if (dev->caps.steering_mode != MLX4_STEERING_MODE_DEVICE_MANAGED) {
  694. MLX4_GET(field, outbox->buf,
  695. QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET);
  696. field &= 0x7f;
  697. MLX4_PUT(outbox->buf, field,
  698. QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET);
  699. }
  700. return 0;
  701. }
  702. int mlx4_QUERY_PORT_wrapper(struct mlx4_dev *dev, int slave,
  703. struct mlx4_vhcr *vhcr,
  704. struct mlx4_cmd_mailbox *inbox,
  705. struct mlx4_cmd_mailbox *outbox,
  706. struct mlx4_cmd_info *cmd)
  707. {
  708. u64 def_mac;
  709. u8 port_type;
  710. u16 short_field;
  711. int err;
  712. #define MLX4_VF_PORT_NO_LINK_SENSE_MASK 0xE0
  713. #define QUERY_PORT_CUR_MAX_PKEY_OFFSET 0x0c
  714. #define QUERY_PORT_CUR_MAX_GID_OFFSET 0x0e
  715. err = mlx4_cmd_box(dev, 0, outbox->dma, vhcr->in_modifier, 0,
  716. MLX4_CMD_QUERY_PORT, MLX4_CMD_TIME_CLASS_B,
  717. MLX4_CMD_NATIVE);
  718. if (!err && dev->caps.function != slave) {
  719. /* set slave default_mac address */
  720. MLX4_GET(def_mac, outbox->buf, QUERY_PORT_MAC_OFFSET);
  721. def_mac += slave << 8;
  722. MLX4_PUT(outbox->buf, def_mac, QUERY_PORT_MAC_OFFSET);
  723. /* get port type - currently only eth is enabled */
  724. MLX4_GET(port_type, outbox->buf,
  725. QUERY_PORT_SUPPORTED_TYPE_OFFSET);
  726. /* No link sensing allowed */
  727. port_type &= MLX4_VF_PORT_NO_LINK_SENSE_MASK;
  728. /* set port type to currently operating port type */
  729. port_type |= (dev->caps.port_type[vhcr->in_modifier] & 0x3);
  730. MLX4_PUT(outbox->buf, port_type,
  731. QUERY_PORT_SUPPORTED_TYPE_OFFSET);
  732. short_field = 1; /* slave max gids */
  733. MLX4_PUT(outbox->buf, short_field,
  734. QUERY_PORT_CUR_MAX_GID_OFFSET);
  735. short_field = dev->caps.pkey_table_len[vhcr->in_modifier];
  736. MLX4_PUT(outbox->buf, short_field,
  737. QUERY_PORT_CUR_MAX_PKEY_OFFSET);
  738. }
  739. return err;
  740. }
  741. int mlx4_get_slave_pkey_gid_tbl_len(struct mlx4_dev *dev, u8 port,
  742. int *gid_tbl_len, int *pkey_tbl_len)
  743. {
  744. struct mlx4_cmd_mailbox *mailbox;
  745. u32 *outbox;
  746. u16 field;
  747. int err;
  748. mailbox = mlx4_alloc_cmd_mailbox(dev);
  749. if (IS_ERR(mailbox))
  750. return PTR_ERR(mailbox);
  751. err = mlx4_cmd_box(dev, 0, mailbox->dma, port, 0,
  752. MLX4_CMD_QUERY_PORT, MLX4_CMD_TIME_CLASS_B,
  753. MLX4_CMD_WRAPPED);
  754. if (err)
  755. goto out;
  756. outbox = mailbox->buf;
  757. MLX4_GET(field, outbox, QUERY_PORT_CUR_MAX_GID_OFFSET);
  758. *gid_tbl_len = field;
  759. MLX4_GET(field, outbox, QUERY_PORT_CUR_MAX_PKEY_OFFSET);
  760. *pkey_tbl_len = field;
  761. out:
  762. mlx4_free_cmd_mailbox(dev, mailbox);
  763. return err;
  764. }
  765. EXPORT_SYMBOL(mlx4_get_slave_pkey_gid_tbl_len);
  766. int mlx4_map_cmd(struct mlx4_dev *dev, u16 op, struct mlx4_icm *icm, u64 virt)
  767. {
  768. struct mlx4_cmd_mailbox *mailbox;
  769. struct mlx4_icm_iter iter;
  770. __be64 *pages;
  771. int lg;
  772. int nent = 0;
  773. int i;
  774. int err = 0;
  775. int ts = 0, tc = 0;
  776. mailbox = mlx4_alloc_cmd_mailbox(dev);
  777. if (IS_ERR(mailbox))
  778. return PTR_ERR(mailbox);
  779. memset(mailbox->buf, 0, MLX4_MAILBOX_SIZE);
  780. pages = mailbox->buf;
  781. for (mlx4_icm_first(icm, &iter);
  782. !mlx4_icm_last(&iter);
  783. mlx4_icm_next(&iter)) {
  784. /*
  785. * We have to pass pages that are aligned to their
  786. * size, so find the least significant 1 in the
  787. * address or size and use that as our log2 size.
  788. */
  789. lg = ffs(mlx4_icm_addr(&iter) | mlx4_icm_size(&iter)) - 1;
  790. if (lg < MLX4_ICM_PAGE_SHIFT) {
  791. mlx4_warn(dev, "Got FW area not aligned to %d (%llx/%lx).\n",
  792. MLX4_ICM_PAGE_SIZE,
  793. (unsigned long long) mlx4_icm_addr(&iter),
  794. mlx4_icm_size(&iter));
  795. err = -EINVAL;
  796. goto out;
  797. }
  798. for (i = 0; i < mlx4_icm_size(&iter) >> lg; ++i) {
  799. if (virt != -1) {
  800. pages[nent * 2] = cpu_to_be64(virt);
  801. virt += 1 << lg;
  802. }
  803. pages[nent * 2 + 1] =
  804. cpu_to_be64((mlx4_icm_addr(&iter) + (i << lg)) |
  805. (lg - MLX4_ICM_PAGE_SHIFT));
  806. ts += 1 << (lg - 10);
  807. ++tc;
  808. if (++nent == MLX4_MAILBOX_SIZE / 16) {
  809. err = mlx4_cmd(dev, mailbox->dma, nent, 0, op,
  810. MLX4_CMD_TIME_CLASS_B,
  811. MLX4_CMD_NATIVE);
  812. if (err)
  813. goto out;
  814. nent = 0;
  815. }
  816. }
  817. }
  818. if (nent)
  819. err = mlx4_cmd(dev, mailbox->dma, nent, 0, op,
  820. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  821. if (err)
  822. goto out;
  823. switch (op) {
  824. case MLX4_CMD_MAP_FA:
  825. mlx4_dbg(dev, "Mapped %d chunks/%d KB for FW.\n", tc, ts);
  826. break;
  827. case MLX4_CMD_MAP_ICM_AUX:
  828. mlx4_dbg(dev, "Mapped %d chunks/%d KB for ICM aux.\n", tc, ts);
  829. break;
  830. case MLX4_CMD_MAP_ICM:
  831. mlx4_dbg(dev, "Mapped %d chunks/%d KB at %llx for ICM.\n",
  832. tc, ts, (unsigned long long) virt - (ts << 10));
  833. break;
  834. }
  835. out:
  836. mlx4_free_cmd_mailbox(dev, mailbox);
  837. return err;
  838. }
  839. int mlx4_MAP_FA(struct mlx4_dev *dev, struct mlx4_icm *icm)
  840. {
  841. return mlx4_map_cmd(dev, MLX4_CMD_MAP_FA, icm, -1);
  842. }
  843. int mlx4_UNMAP_FA(struct mlx4_dev *dev)
  844. {
  845. return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_UNMAP_FA,
  846. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  847. }
  848. int mlx4_RUN_FW(struct mlx4_dev *dev)
  849. {
  850. return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_RUN_FW,
  851. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  852. }
  853. int mlx4_QUERY_FW(struct mlx4_dev *dev)
  854. {
  855. struct mlx4_fw *fw = &mlx4_priv(dev)->fw;
  856. struct mlx4_cmd *cmd = &mlx4_priv(dev)->cmd;
  857. struct mlx4_cmd_mailbox *mailbox;
  858. u32 *outbox;
  859. int err = 0;
  860. u64 fw_ver;
  861. u16 cmd_if_rev;
  862. u8 lg;
  863. #define QUERY_FW_OUT_SIZE 0x100
  864. #define QUERY_FW_VER_OFFSET 0x00
  865. #define QUERY_FW_PPF_ID 0x09
  866. #define QUERY_FW_CMD_IF_REV_OFFSET 0x0a
  867. #define QUERY_FW_MAX_CMD_OFFSET 0x0f
  868. #define QUERY_FW_ERR_START_OFFSET 0x30
  869. #define QUERY_FW_ERR_SIZE_OFFSET 0x38
  870. #define QUERY_FW_ERR_BAR_OFFSET 0x3c
  871. #define QUERY_FW_SIZE_OFFSET 0x00
  872. #define QUERY_FW_CLR_INT_BASE_OFFSET 0x20
  873. #define QUERY_FW_CLR_INT_BAR_OFFSET 0x28
  874. #define QUERY_FW_COMM_BASE_OFFSET 0x40
  875. #define QUERY_FW_COMM_BAR_OFFSET 0x48
  876. mailbox = mlx4_alloc_cmd_mailbox(dev);
  877. if (IS_ERR(mailbox))
  878. return PTR_ERR(mailbox);
  879. outbox = mailbox->buf;
  880. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_FW,
  881. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  882. if (err)
  883. goto out;
  884. MLX4_GET(fw_ver, outbox, QUERY_FW_VER_OFFSET);
  885. /*
  886. * FW subminor version is at more significant bits than minor
  887. * version, so swap here.
  888. */
  889. dev->caps.fw_ver = (fw_ver & 0xffff00000000ull) |
  890. ((fw_ver & 0xffff0000ull) >> 16) |
  891. ((fw_ver & 0x0000ffffull) << 16);
  892. MLX4_GET(lg, outbox, QUERY_FW_PPF_ID);
  893. dev->caps.function = lg;
  894. if (mlx4_is_slave(dev))
  895. goto out;
  896. MLX4_GET(cmd_if_rev, outbox, QUERY_FW_CMD_IF_REV_OFFSET);
  897. if (cmd_if_rev < MLX4_COMMAND_INTERFACE_MIN_REV ||
  898. cmd_if_rev > MLX4_COMMAND_INTERFACE_MAX_REV) {
  899. mlx4_err(dev, "Installed FW has unsupported "
  900. "command interface revision %d.\n",
  901. cmd_if_rev);
  902. mlx4_err(dev, "(Installed FW version is %d.%d.%03d)\n",
  903. (int) (dev->caps.fw_ver >> 32),
  904. (int) (dev->caps.fw_ver >> 16) & 0xffff,
  905. (int) dev->caps.fw_ver & 0xffff);
  906. mlx4_err(dev, "This driver version supports only revisions %d to %d.\n",
  907. MLX4_COMMAND_INTERFACE_MIN_REV, MLX4_COMMAND_INTERFACE_MAX_REV);
  908. err = -ENODEV;
  909. goto out;
  910. }
  911. if (cmd_if_rev < MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS)
  912. dev->flags |= MLX4_FLAG_OLD_PORT_CMDS;
  913. MLX4_GET(lg, outbox, QUERY_FW_MAX_CMD_OFFSET);
  914. cmd->max_cmds = 1 << lg;
  915. mlx4_dbg(dev, "FW version %d.%d.%03d (cmd intf rev %d), max commands %d\n",
  916. (int) (dev->caps.fw_ver >> 32),
  917. (int) (dev->caps.fw_ver >> 16) & 0xffff,
  918. (int) dev->caps.fw_ver & 0xffff,
  919. cmd_if_rev, cmd->max_cmds);
  920. MLX4_GET(fw->catas_offset, outbox, QUERY_FW_ERR_START_OFFSET);
  921. MLX4_GET(fw->catas_size, outbox, QUERY_FW_ERR_SIZE_OFFSET);
  922. MLX4_GET(fw->catas_bar, outbox, QUERY_FW_ERR_BAR_OFFSET);
  923. fw->catas_bar = (fw->catas_bar >> 6) * 2;
  924. mlx4_dbg(dev, "Catastrophic error buffer at 0x%llx, size 0x%x, BAR %d\n",
  925. (unsigned long long) fw->catas_offset, fw->catas_size, fw->catas_bar);
  926. MLX4_GET(fw->fw_pages, outbox, QUERY_FW_SIZE_OFFSET);
  927. MLX4_GET(fw->clr_int_base, outbox, QUERY_FW_CLR_INT_BASE_OFFSET);
  928. MLX4_GET(fw->clr_int_bar, outbox, QUERY_FW_CLR_INT_BAR_OFFSET);
  929. fw->clr_int_bar = (fw->clr_int_bar >> 6) * 2;
  930. MLX4_GET(fw->comm_base, outbox, QUERY_FW_COMM_BASE_OFFSET);
  931. MLX4_GET(fw->comm_bar, outbox, QUERY_FW_COMM_BAR_OFFSET);
  932. fw->comm_bar = (fw->comm_bar >> 6) * 2;
  933. mlx4_dbg(dev, "Communication vector bar:%d offset:0x%llx\n",
  934. fw->comm_bar, fw->comm_base);
  935. mlx4_dbg(dev, "FW size %d KB\n", fw->fw_pages >> 2);
  936. /*
  937. * Round up number of system pages needed in case
  938. * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
  939. */
  940. fw->fw_pages =
  941. ALIGN(fw->fw_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
  942. (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
  943. mlx4_dbg(dev, "Clear int @ %llx, BAR %d\n",
  944. (unsigned long long) fw->clr_int_base, fw->clr_int_bar);
  945. out:
  946. mlx4_free_cmd_mailbox(dev, mailbox);
  947. return err;
  948. }
  949. int mlx4_QUERY_FW_wrapper(struct mlx4_dev *dev, int slave,
  950. struct mlx4_vhcr *vhcr,
  951. struct mlx4_cmd_mailbox *inbox,
  952. struct mlx4_cmd_mailbox *outbox,
  953. struct mlx4_cmd_info *cmd)
  954. {
  955. u8 *outbuf;
  956. int err;
  957. outbuf = outbox->buf;
  958. err = mlx4_cmd_box(dev, 0, outbox->dma, 0, 0, MLX4_CMD_QUERY_FW,
  959. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  960. if (err)
  961. return err;
  962. /* for slaves, set pci PPF ID to invalid and zero out everything
  963. * else except FW version */
  964. outbuf[0] = outbuf[1] = 0;
  965. memset(&outbuf[8], 0, QUERY_FW_OUT_SIZE - 8);
  966. outbuf[QUERY_FW_PPF_ID] = MLX4_INVALID_SLAVE_ID;
  967. return 0;
  968. }
  969. static void get_board_id(void *vsd, char *board_id)
  970. {
  971. int i;
  972. #define VSD_OFFSET_SIG1 0x00
  973. #define VSD_OFFSET_SIG2 0xde
  974. #define VSD_OFFSET_MLX_BOARD_ID 0xd0
  975. #define VSD_OFFSET_TS_BOARD_ID 0x20
  976. #define VSD_SIGNATURE_TOPSPIN 0x5ad
  977. memset(board_id, 0, MLX4_BOARD_ID_LEN);
  978. if (be16_to_cpup(vsd + VSD_OFFSET_SIG1) == VSD_SIGNATURE_TOPSPIN &&
  979. be16_to_cpup(vsd + VSD_OFFSET_SIG2) == VSD_SIGNATURE_TOPSPIN) {
  980. strlcpy(board_id, vsd + VSD_OFFSET_TS_BOARD_ID, MLX4_BOARD_ID_LEN);
  981. } else {
  982. /*
  983. * The board ID is a string but the firmware byte
  984. * swaps each 4-byte word before passing it back to
  985. * us. Therefore we need to swab it before printing.
  986. */
  987. for (i = 0; i < 4; ++i)
  988. ((u32 *) board_id)[i] =
  989. swab32(*(u32 *) (vsd + VSD_OFFSET_MLX_BOARD_ID + i * 4));
  990. }
  991. }
  992. int mlx4_QUERY_ADAPTER(struct mlx4_dev *dev, struct mlx4_adapter *adapter)
  993. {
  994. struct mlx4_cmd_mailbox *mailbox;
  995. u32 *outbox;
  996. int err;
  997. #define QUERY_ADAPTER_OUT_SIZE 0x100
  998. #define QUERY_ADAPTER_INTA_PIN_OFFSET 0x10
  999. #define QUERY_ADAPTER_VSD_OFFSET 0x20
  1000. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1001. if (IS_ERR(mailbox))
  1002. return PTR_ERR(mailbox);
  1003. outbox = mailbox->buf;
  1004. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_ADAPTER,
  1005. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1006. if (err)
  1007. goto out;
  1008. MLX4_GET(adapter->inta_pin, outbox, QUERY_ADAPTER_INTA_PIN_OFFSET);
  1009. get_board_id(outbox + QUERY_ADAPTER_VSD_OFFSET / 4,
  1010. adapter->board_id);
  1011. out:
  1012. mlx4_free_cmd_mailbox(dev, mailbox);
  1013. return err;
  1014. }
  1015. int mlx4_INIT_HCA(struct mlx4_dev *dev, struct mlx4_init_hca_param *param)
  1016. {
  1017. struct mlx4_cmd_mailbox *mailbox;
  1018. __be32 *inbox;
  1019. int err;
  1020. #define INIT_HCA_IN_SIZE 0x200
  1021. #define INIT_HCA_VERSION_OFFSET 0x000
  1022. #define INIT_HCA_VERSION 2
  1023. #define INIT_HCA_CACHELINE_SZ_OFFSET 0x0e
  1024. #define INIT_HCA_FLAGS_OFFSET 0x014
  1025. #define INIT_HCA_QPC_OFFSET 0x020
  1026. #define INIT_HCA_QPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x10)
  1027. #define INIT_HCA_LOG_QP_OFFSET (INIT_HCA_QPC_OFFSET + 0x17)
  1028. #define INIT_HCA_SRQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x28)
  1029. #define INIT_HCA_LOG_SRQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x2f)
  1030. #define INIT_HCA_CQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x30)
  1031. #define INIT_HCA_LOG_CQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x37)
  1032. #define INIT_HCA_EQE_CQE_OFFSETS (INIT_HCA_QPC_OFFSET + 0x38)
  1033. #define INIT_HCA_ALTC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x40)
  1034. #define INIT_HCA_AUXC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x50)
  1035. #define INIT_HCA_EQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x60)
  1036. #define INIT_HCA_LOG_EQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x67)
  1037. #define INIT_HCA_RDMARC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x70)
  1038. #define INIT_HCA_LOG_RD_OFFSET (INIT_HCA_QPC_OFFSET + 0x77)
  1039. #define INIT_HCA_MCAST_OFFSET 0x0c0
  1040. #define INIT_HCA_MC_BASE_OFFSET (INIT_HCA_MCAST_OFFSET + 0x00)
  1041. #define INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x12)
  1042. #define INIT_HCA_LOG_MC_HASH_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x16)
  1043. #define INIT_HCA_UC_STEERING_OFFSET (INIT_HCA_MCAST_OFFSET + 0x18)
  1044. #define INIT_HCA_LOG_MC_TABLE_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x1b)
  1045. #define INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN 0x6
  1046. #define INIT_HCA_FS_PARAM_OFFSET 0x1d0
  1047. #define INIT_HCA_FS_BASE_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x00)
  1048. #define INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x12)
  1049. #define INIT_HCA_FS_LOG_TABLE_SZ_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x1b)
  1050. #define INIT_HCA_FS_ETH_BITS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x21)
  1051. #define INIT_HCA_FS_ETH_NUM_ADDRS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x22)
  1052. #define INIT_HCA_FS_IB_BITS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x25)
  1053. #define INIT_HCA_FS_IB_NUM_ADDRS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x26)
  1054. #define INIT_HCA_TPT_OFFSET 0x0f0
  1055. #define INIT_HCA_DMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x00)
  1056. #define INIT_HCA_TPT_MW_OFFSET (INIT_HCA_TPT_OFFSET + 0x08)
  1057. #define INIT_HCA_LOG_MPT_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x0b)
  1058. #define INIT_HCA_MTT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x10)
  1059. #define INIT_HCA_CMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x18)
  1060. #define INIT_HCA_UAR_OFFSET 0x120
  1061. #define INIT_HCA_LOG_UAR_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0a)
  1062. #define INIT_HCA_UAR_PAGE_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0b)
  1063. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1064. if (IS_ERR(mailbox))
  1065. return PTR_ERR(mailbox);
  1066. inbox = mailbox->buf;
  1067. memset(inbox, 0, INIT_HCA_IN_SIZE);
  1068. *((u8 *) mailbox->buf + INIT_HCA_VERSION_OFFSET) = INIT_HCA_VERSION;
  1069. *((u8 *) mailbox->buf + INIT_HCA_CACHELINE_SZ_OFFSET) =
  1070. (ilog2(cache_line_size()) - 4) << 5;
  1071. #if defined(__LITTLE_ENDIAN)
  1072. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) &= ~cpu_to_be32(1 << 1);
  1073. #elif defined(__BIG_ENDIAN)
  1074. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 1);
  1075. #else
  1076. #error Host endianness not defined
  1077. #endif
  1078. /* Check port for UD address vector: */
  1079. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1);
  1080. /* Enable IPoIB checksumming if we can: */
  1081. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_IPOIB_CSUM)
  1082. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 3);
  1083. /* Enable QoS support if module parameter set */
  1084. if (enable_qos)
  1085. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 2);
  1086. /* enable counters */
  1087. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS)
  1088. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 4);
  1089. /* CX3 is capable of extending CQEs/EQEs from 32 to 64 bytes */
  1090. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_64B_EQE) {
  1091. *(inbox + INIT_HCA_EQE_CQE_OFFSETS / 4) |= cpu_to_be32(1 << 29);
  1092. dev->caps.eqe_size = 64;
  1093. dev->caps.eqe_factor = 1;
  1094. } else {
  1095. dev->caps.eqe_size = 32;
  1096. dev->caps.eqe_factor = 0;
  1097. }
  1098. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_64B_CQE) {
  1099. *(inbox + INIT_HCA_EQE_CQE_OFFSETS / 4) |= cpu_to_be32(1 << 30);
  1100. dev->caps.cqe_size = 64;
  1101. dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_64B_CQE;
  1102. } else {
  1103. dev->caps.cqe_size = 32;
  1104. }
  1105. /* QPC/EEC/CQC/EQC/RDMARC attributes */
  1106. MLX4_PUT(inbox, param->qpc_base, INIT_HCA_QPC_BASE_OFFSET);
  1107. MLX4_PUT(inbox, param->log_num_qps, INIT_HCA_LOG_QP_OFFSET);
  1108. MLX4_PUT(inbox, param->srqc_base, INIT_HCA_SRQC_BASE_OFFSET);
  1109. MLX4_PUT(inbox, param->log_num_srqs, INIT_HCA_LOG_SRQ_OFFSET);
  1110. MLX4_PUT(inbox, param->cqc_base, INIT_HCA_CQC_BASE_OFFSET);
  1111. MLX4_PUT(inbox, param->log_num_cqs, INIT_HCA_LOG_CQ_OFFSET);
  1112. MLX4_PUT(inbox, param->altc_base, INIT_HCA_ALTC_BASE_OFFSET);
  1113. MLX4_PUT(inbox, param->auxc_base, INIT_HCA_AUXC_BASE_OFFSET);
  1114. MLX4_PUT(inbox, param->eqc_base, INIT_HCA_EQC_BASE_OFFSET);
  1115. MLX4_PUT(inbox, param->log_num_eqs, INIT_HCA_LOG_EQ_OFFSET);
  1116. MLX4_PUT(inbox, param->rdmarc_base, INIT_HCA_RDMARC_BASE_OFFSET);
  1117. MLX4_PUT(inbox, param->log_rd_per_qp, INIT_HCA_LOG_RD_OFFSET);
  1118. /* steering attributes */
  1119. if (dev->caps.steering_mode ==
  1120. MLX4_STEERING_MODE_DEVICE_MANAGED) {
  1121. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |=
  1122. cpu_to_be32(1 <<
  1123. INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN);
  1124. MLX4_PUT(inbox, param->mc_base, INIT_HCA_FS_BASE_OFFSET);
  1125. MLX4_PUT(inbox, param->log_mc_entry_sz,
  1126. INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET);
  1127. MLX4_PUT(inbox, param->log_mc_table_sz,
  1128. INIT_HCA_FS_LOG_TABLE_SZ_OFFSET);
  1129. /* Enable Ethernet flow steering
  1130. * with udp unicast and tcp unicast
  1131. */
  1132. MLX4_PUT(inbox, (u8) (MLX4_FS_UDP_UC_EN | MLX4_FS_TCP_UC_EN),
  1133. INIT_HCA_FS_ETH_BITS_OFFSET);
  1134. MLX4_PUT(inbox, (u16) MLX4_FS_NUM_OF_L2_ADDR,
  1135. INIT_HCA_FS_ETH_NUM_ADDRS_OFFSET);
  1136. /* Enable IPoIB flow steering
  1137. * with udp unicast and tcp unicast
  1138. */
  1139. MLX4_PUT(inbox, (u8) (MLX4_FS_UDP_UC_EN | MLX4_FS_TCP_UC_EN),
  1140. INIT_HCA_FS_IB_BITS_OFFSET);
  1141. MLX4_PUT(inbox, (u16) MLX4_FS_NUM_OF_L2_ADDR,
  1142. INIT_HCA_FS_IB_NUM_ADDRS_OFFSET);
  1143. } else {
  1144. MLX4_PUT(inbox, param->mc_base, INIT_HCA_MC_BASE_OFFSET);
  1145. MLX4_PUT(inbox, param->log_mc_entry_sz,
  1146. INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
  1147. MLX4_PUT(inbox, param->log_mc_hash_sz,
  1148. INIT_HCA_LOG_MC_HASH_SZ_OFFSET);
  1149. MLX4_PUT(inbox, param->log_mc_table_sz,
  1150. INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
  1151. if (dev->caps.steering_mode == MLX4_STEERING_MODE_B0)
  1152. MLX4_PUT(inbox, (u8) (1 << 3),
  1153. INIT_HCA_UC_STEERING_OFFSET);
  1154. }
  1155. /* TPT attributes */
  1156. MLX4_PUT(inbox, param->dmpt_base, INIT_HCA_DMPT_BASE_OFFSET);
  1157. MLX4_PUT(inbox, param->mw_enabled, INIT_HCA_TPT_MW_OFFSET);
  1158. MLX4_PUT(inbox, param->log_mpt_sz, INIT_HCA_LOG_MPT_SZ_OFFSET);
  1159. MLX4_PUT(inbox, param->mtt_base, INIT_HCA_MTT_BASE_OFFSET);
  1160. MLX4_PUT(inbox, param->cmpt_base, INIT_HCA_CMPT_BASE_OFFSET);
  1161. /* UAR attributes */
  1162. MLX4_PUT(inbox, param->uar_page_sz, INIT_HCA_UAR_PAGE_SZ_OFFSET);
  1163. MLX4_PUT(inbox, param->log_uar_sz, INIT_HCA_LOG_UAR_SZ_OFFSET);
  1164. err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_INIT_HCA, 10000,
  1165. MLX4_CMD_NATIVE);
  1166. if (err)
  1167. mlx4_err(dev, "INIT_HCA returns %d\n", err);
  1168. mlx4_free_cmd_mailbox(dev, mailbox);
  1169. return err;
  1170. }
  1171. int mlx4_QUERY_HCA(struct mlx4_dev *dev,
  1172. struct mlx4_init_hca_param *param)
  1173. {
  1174. struct mlx4_cmd_mailbox *mailbox;
  1175. __be32 *outbox;
  1176. u32 dword_field;
  1177. int err;
  1178. u8 byte_field;
  1179. #define QUERY_HCA_GLOBAL_CAPS_OFFSET 0x04
  1180. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1181. if (IS_ERR(mailbox))
  1182. return PTR_ERR(mailbox);
  1183. outbox = mailbox->buf;
  1184. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0,
  1185. MLX4_CMD_QUERY_HCA,
  1186. MLX4_CMD_TIME_CLASS_B,
  1187. !mlx4_is_slave(dev));
  1188. if (err)
  1189. goto out;
  1190. MLX4_GET(param->global_caps, outbox, QUERY_HCA_GLOBAL_CAPS_OFFSET);
  1191. /* QPC/EEC/CQC/EQC/RDMARC attributes */
  1192. MLX4_GET(param->qpc_base, outbox, INIT_HCA_QPC_BASE_OFFSET);
  1193. MLX4_GET(param->log_num_qps, outbox, INIT_HCA_LOG_QP_OFFSET);
  1194. MLX4_GET(param->srqc_base, outbox, INIT_HCA_SRQC_BASE_OFFSET);
  1195. MLX4_GET(param->log_num_srqs, outbox, INIT_HCA_LOG_SRQ_OFFSET);
  1196. MLX4_GET(param->cqc_base, outbox, INIT_HCA_CQC_BASE_OFFSET);
  1197. MLX4_GET(param->log_num_cqs, outbox, INIT_HCA_LOG_CQ_OFFSET);
  1198. MLX4_GET(param->altc_base, outbox, INIT_HCA_ALTC_BASE_OFFSET);
  1199. MLX4_GET(param->auxc_base, outbox, INIT_HCA_AUXC_BASE_OFFSET);
  1200. MLX4_GET(param->eqc_base, outbox, INIT_HCA_EQC_BASE_OFFSET);
  1201. MLX4_GET(param->log_num_eqs, outbox, INIT_HCA_LOG_EQ_OFFSET);
  1202. MLX4_GET(param->rdmarc_base, outbox, INIT_HCA_RDMARC_BASE_OFFSET);
  1203. MLX4_GET(param->log_rd_per_qp, outbox, INIT_HCA_LOG_RD_OFFSET);
  1204. MLX4_GET(dword_field, outbox, INIT_HCA_FLAGS_OFFSET);
  1205. if (dword_field & (1 << INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN)) {
  1206. param->steering_mode = MLX4_STEERING_MODE_DEVICE_MANAGED;
  1207. } else {
  1208. MLX4_GET(byte_field, outbox, INIT_HCA_UC_STEERING_OFFSET);
  1209. if (byte_field & 0x8)
  1210. param->steering_mode = MLX4_STEERING_MODE_B0;
  1211. else
  1212. param->steering_mode = MLX4_STEERING_MODE_A0;
  1213. }
  1214. /* steering attributes */
  1215. if (param->steering_mode == MLX4_STEERING_MODE_DEVICE_MANAGED) {
  1216. MLX4_GET(param->mc_base, outbox, INIT_HCA_FS_BASE_OFFSET);
  1217. MLX4_GET(param->log_mc_entry_sz, outbox,
  1218. INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET);
  1219. MLX4_GET(param->log_mc_table_sz, outbox,
  1220. INIT_HCA_FS_LOG_TABLE_SZ_OFFSET);
  1221. } else {
  1222. MLX4_GET(param->mc_base, outbox, INIT_HCA_MC_BASE_OFFSET);
  1223. MLX4_GET(param->log_mc_entry_sz, outbox,
  1224. INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
  1225. MLX4_GET(param->log_mc_hash_sz, outbox,
  1226. INIT_HCA_LOG_MC_HASH_SZ_OFFSET);
  1227. MLX4_GET(param->log_mc_table_sz, outbox,
  1228. INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
  1229. }
  1230. /* CX3 is capable of extending CQEs/EQEs from 32 to 64 bytes */
  1231. MLX4_GET(byte_field, outbox, INIT_HCA_EQE_CQE_OFFSETS);
  1232. if (byte_field & 0x20) /* 64-bytes eqe enabled */
  1233. param->dev_cap_enabled |= MLX4_DEV_CAP_64B_EQE_ENABLED;
  1234. if (byte_field & 0x40) /* 64-bytes cqe enabled */
  1235. param->dev_cap_enabled |= MLX4_DEV_CAP_64B_CQE_ENABLED;
  1236. /* TPT attributes */
  1237. MLX4_GET(param->dmpt_base, outbox, INIT_HCA_DMPT_BASE_OFFSET);
  1238. MLX4_GET(param->mw_enabled, outbox, INIT_HCA_TPT_MW_OFFSET);
  1239. MLX4_GET(param->log_mpt_sz, outbox, INIT_HCA_LOG_MPT_SZ_OFFSET);
  1240. MLX4_GET(param->mtt_base, outbox, INIT_HCA_MTT_BASE_OFFSET);
  1241. MLX4_GET(param->cmpt_base, outbox, INIT_HCA_CMPT_BASE_OFFSET);
  1242. /* UAR attributes */
  1243. MLX4_GET(param->uar_page_sz, outbox, INIT_HCA_UAR_PAGE_SZ_OFFSET);
  1244. MLX4_GET(param->log_uar_sz, outbox, INIT_HCA_LOG_UAR_SZ_OFFSET);
  1245. out:
  1246. mlx4_free_cmd_mailbox(dev, mailbox);
  1247. return err;
  1248. }
  1249. /* for IB-type ports only in SRIOV mode. Checks that both proxy QP0
  1250. * and real QP0 are active, so that the paravirtualized QP0 is ready
  1251. * to operate */
  1252. static int check_qp0_state(struct mlx4_dev *dev, int function, int port)
  1253. {
  1254. struct mlx4_priv *priv = mlx4_priv(dev);
  1255. /* irrelevant if not infiniband */
  1256. if (priv->mfunc.master.qp0_state[port].proxy_qp0_active &&
  1257. priv->mfunc.master.qp0_state[port].qp0_active)
  1258. return 1;
  1259. return 0;
  1260. }
  1261. int mlx4_INIT_PORT_wrapper(struct mlx4_dev *dev, int slave,
  1262. struct mlx4_vhcr *vhcr,
  1263. struct mlx4_cmd_mailbox *inbox,
  1264. struct mlx4_cmd_mailbox *outbox,
  1265. struct mlx4_cmd_info *cmd)
  1266. {
  1267. struct mlx4_priv *priv = mlx4_priv(dev);
  1268. int port = vhcr->in_modifier;
  1269. int err;
  1270. if (priv->mfunc.master.slave_state[slave].init_port_mask & (1 << port))
  1271. return 0;
  1272. if (dev->caps.port_mask[port] != MLX4_PORT_TYPE_IB) {
  1273. /* Enable port only if it was previously disabled */
  1274. if (!priv->mfunc.master.init_port_ref[port]) {
  1275. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
  1276. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1277. if (err)
  1278. return err;
  1279. }
  1280. priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
  1281. } else {
  1282. if (slave == mlx4_master_func_num(dev)) {
  1283. if (check_qp0_state(dev, slave, port) &&
  1284. !priv->mfunc.master.qp0_state[port].port_active) {
  1285. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
  1286. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1287. if (err)
  1288. return err;
  1289. priv->mfunc.master.qp0_state[port].port_active = 1;
  1290. priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
  1291. }
  1292. } else
  1293. priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
  1294. }
  1295. ++priv->mfunc.master.init_port_ref[port];
  1296. return 0;
  1297. }
  1298. int mlx4_INIT_PORT(struct mlx4_dev *dev, int port)
  1299. {
  1300. struct mlx4_cmd_mailbox *mailbox;
  1301. u32 *inbox;
  1302. int err;
  1303. u32 flags;
  1304. u16 field;
  1305. if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
  1306. #define INIT_PORT_IN_SIZE 256
  1307. #define INIT_PORT_FLAGS_OFFSET 0x00
  1308. #define INIT_PORT_FLAG_SIG (1 << 18)
  1309. #define INIT_PORT_FLAG_NG (1 << 17)
  1310. #define INIT_PORT_FLAG_G0 (1 << 16)
  1311. #define INIT_PORT_VL_SHIFT 4
  1312. #define INIT_PORT_PORT_WIDTH_SHIFT 8
  1313. #define INIT_PORT_MTU_OFFSET 0x04
  1314. #define INIT_PORT_MAX_GID_OFFSET 0x06
  1315. #define INIT_PORT_MAX_PKEY_OFFSET 0x0a
  1316. #define INIT_PORT_GUID0_OFFSET 0x10
  1317. #define INIT_PORT_NODE_GUID_OFFSET 0x18
  1318. #define INIT_PORT_SI_GUID_OFFSET 0x20
  1319. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1320. if (IS_ERR(mailbox))
  1321. return PTR_ERR(mailbox);
  1322. inbox = mailbox->buf;
  1323. memset(inbox, 0, INIT_PORT_IN_SIZE);
  1324. flags = 0;
  1325. flags |= (dev->caps.vl_cap[port] & 0xf) << INIT_PORT_VL_SHIFT;
  1326. flags |= (dev->caps.port_width_cap[port] & 0xf) << INIT_PORT_PORT_WIDTH_SHIFT;
  1327. MLX4_PUT(inbox, flags, INIT_PORT_FLAGS_OFFSET);
  1328. field = 128 << dev->caps.ib_mtu_cap[port];
  1329. MLX4_PUT(inbox, field, INIT_PORT_MTU_OFFSET);
  1330. field = dev->caps.gid_table_len[port];
  1331. MLX4_PUT(inbox, field, INIT_PORT_MAX_GID_OFFSET);
  1332. field = dev->caps.pkey_table_len[port];
  1333. MLX4_PUT(inbox, field, INIT_PORT_MAX_PKEY_OFFSET);
  1334. err = mlx4_cmd(dev, mailbox->dma, port, 0, MLX4_CMD_INIT_PORT,
  1335. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1336. mlx4_free_cmd_mailbox(dev, mailbox);
  1337. } else
  1338. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
  1339. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  1340. return err;
  1341. }
  1342. EXPORT_SYMBOL_GPL(mlx4_INIT_PORT);
  1343. int mlx4_CLOSE_PORT_wrapper(struct mlx4_dev *dev, int slave,
  1344. struct mlx4_vhcr *vhcr,
  1345. struct mlx4_cmd_mailbox *inbox,
  1346. struct mlx4_cmd_mailbox *outbox,
  1347. struct mlx4_cmd_info *cmd)
  1348. {
  1349. struct mlx4_priv *priv = mlx4_priv(dev);
  1350. int port = vhcr->in_modifier;
  1351. int err;
  1352. if (!(priv->mfunc.master.slave_state[slave].init_port_mask &
  1353. (1 << port)))
  1354. return 0;
  1355. if (dev->caps.port_mask[port] != MLX4_PORT_TYPE_IB) {
  1356. if (priv->mfunc.master.init_port_ref[port] == 1) {
  1357. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT,
  1358. 1000, MLX4_CMD_NATIVE);
  1359. if (err)
  1360. return err;
  1361. }
  1362. priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
  1363. } else {
  1364. /* infiniband port */
  1365. if (slave == mlx4_master_func_num(dev)) {
  1366. if (!priv->mfunc.master.qp0_state[port].qp0_active &&
  1367. priv->mfunc.master.qp0_state[port].port_active) {
  1368. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT,
  1369. 1000, MLX4_CMD_NATIVE);
  1370. if (err)
  1371. return err;
  1372. priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
  1373. priv->mfunc.master.qp0_state[port].port_active = 0;
  1374. }
  1375. } else
  1376. priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
  1377. }
  1378. --priv->mfunc.master.init_port_ref[port];
  1379. return 0;
  1380. }
  1381. int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port)
  1382. {
  1383. return mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT, 1000,
  1384. MLX4_CMD_WRAPPED);
  1385. }
  1386. EXPORT_SYMBOL_GPL(mlx4_CLOSE_PORT);
  1387. int mlx4_CLOSE_HCA(struct mlx4_dev *dev, int panic)
  1388. {
  1389. return mlx4_cmd(dev, 0, 0, panic, MLX4_CMD_CLOSE_HCA, 1000,
  1390. MLX4_CMD_NATIVE);
  1391. }
  1392. int mlx4_SET_ICM_SIZE(struct mlx4_dev *dev, u64 icm_size, u64 *aux_pages)
  1393. {
  1394. int ret = mlx4_cmd_imm(dev, icm_size, aux_pages, 0, 0,
  1395. MLX4_CMD_SET_ICM_SIZE,
  1396. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1397. if (ret)
  1398. return ret;
  1399. /*
  1400. * Round up number of system pages needed in case
  1401. * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
  1402. */
  1403. *aux_pages = ALIGN(*aux_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
  1404. (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
  1405. return 0;
  1406. }
  1407. int mlx4_NOP(struct mlx4_dev *dev)
  1408. {
  1409. /* Input modifier of 0x1f means "finish as soon as possible." */
  1410. return mlx4_cmd(dev, 0, 0x1f, 0, MLX4_CMD_NOP, 100, MLX4_CMD_NATIVE);
  1411. }
  1412. #define MLX4_WOL_SETUP_MODE (5 << 28)
  1413. int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port)
  1414. {
  1415. u32 in_mod = MLX4_WOL_SETUP_MODE | port << 8;
  1416. return mlx4_cmd_imm(dev, 0, config, in_mod, 0x3,
  1417. MLX4_CMD_MOD_STAT_CFG, MLX4_CMD_TIME_CLASS_A,
  1418. MLX4_CMD_NATIVE);
  1419. }
  1420. EXPORT_SYMBOL_GPL(mlx4_wol_read);
  1421. int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port)
  1422. {
  1423. u32 in_mod = MLX4_WOL_SETUP_MODE | port << 8;
  1424. return mlx4_cmd(dev, config, in_mod, 0x1, MLX4_CMD_MOD_STAT_CFG,
  1425. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1426. }
  1427. EXPORT_SYMBOL_GPL(mlx4_wol_write);