unaligned.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822
  1. /*
  2. * Unaligned memory access handler
  3. *
  4. * Copyright (C) 2001 Randolph Chung <tausq@debian.org>
  5. * Significantly tweaked by LaMont Jones <lamont@debian.org>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2, or (at your option)
  10. * any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  20. *
  21. */
  22. #include <linux/config.h>
  23. #include <linux/kernel.h>
  24. #include <linux/module.h>
  25. #include <asm/uaccess.h>
  26. /* #define DEBUG_UNALIGNED 1 */
  27. #ifdef DEBUG_UNALIGNED
  28. #define DPRINTF(fmt, args...) do { printk(KERN_DEBUG "%s:%d:%s ", __FILE__, __LINE__, __FUNCTION__ ); printk(KERN_DEBUG fmt, ##args ); } while (0)
  29. #else
  30. #define DPRINTF(fmt, args...)
  31. #endif
  32. #ifdef __LP64__
  33. #define RFMT "%016lx"
  34. #else
  35. #define RFMT "%08lx"
  36. #endif
  37. #define FIXUP_BRANCH(lbl) \
  38. "\tldil L%%" #lbl ", %%r1\n" \
  39. "\tldo R%%" #lbl "(%%r1), %%r1\n" \
  40. "\tbv,n %%r0(%%r1)\n"
  41. /* If you use FIXUP_BRANCH, then you must list this clobber */
  42. #define FIXUP_BRANCH_CLOBBER "r1"
  43. /* 1111 1100 0000 0000 0001 0011 1100 0000 */
  44. #define OPCODE1(a,b,c) ((a)<<26|(b)<<12|(c)<<6)
  45. #define OPCODE2(a,b) ((a)<<26|(b)<<1)
  46. #define OPCODE3(a,b) ((a)<<26|(b)<<2)
  47. #define OPCODE4(a) ((a)<<26)
  48. #define OPCODE1_MASK OPCODE1(0x3f,1,0xf)
  49. #define OPCODE2_MASK OPCODE2(0x3f,1)
  50. #define OPCODE3_MASK OPCODE3(0x3f,1)
  51. #define OPCODE4_MASK OPCODE4(0x3f)
  52. /* skip LDB - never unaligned (index) */
  53. #define OPCODE_LDH_I OPCODE1(0x03,0,0x1)
  54. #define OPCODE_LDW_I OPCODE1(0x03,0,0x2)
  55. #define OPCODE_LDD_I OPCODE1(0x03,0,0x3)
  56. #define OPCODE_LDDA_I OPCODE1(0x03,0,0x4)
  57. #define OPCODE_LDCD_I OPCODE1(0x03,0,0x5)
  58. #define OPCODE_LDWA_I OPCODE1(0x03,0,0x6)
  59. #define OPCODE_LDCW_I OPCODE1(0x03,0,0x7)
  60. /* skip LDB - never unaligned (short) */
  61. #define OPCODE_LDH_S OPCODE1(0x03,1,0x1)
  62. #define OPCODE_LDW_S OPCODE1(0x03,1,0x2)
  63. #define OPCODE_LDD_S OPCODE1(0x03,1,0x3)
  64. #define OPCODE_LDDA_S OPCODE1(0x03,1,0x4)
  65. #define OPCODE_LDCD_S OPCODE1(0x03,1,0x5)
  66. #define OPCODE_LDWA_S OPCODE1(0x03,1,0x6)
  67. #define OPCODE_LDCW_S OPCODE1(0x03,1,0x7)
  68. /* skip STB - never unaligned */
  69. #define OPCODE_STH OPCODE1(0x03,1,0x9)
  70. #define OPCODE_STW OPCODE1(0x03,1,0xa)
  71. #define OPCODE_STD OPCODE1(0x03,1,0xb)
  72. /* skip STBY - never unaligned */
  73. /* skip STDBY - never unaligned */
  74. #define OPCODE_STWA OPCODE1(0x03,1,0xe)
  75. #define OPCODE_STDA OPCODE1(0x03,1,0xf)
  76. #define OPCODE_FLDWX OPCODE1(0x09,0,0x0)
  77. #define OPCODE_FLDWXR OPCODE1(0x09,0,0x1)
  78. #define OPCODE_FSTWX OPCODE1(0x09,0,0x8)
  79. #define OPCODE_FSTWXR OPCODE1(0x09,0,0x9)
  80. #define OPCODE_FLDWS OPCODE1(0x09,1,0x0)
  81. #define OPCODE_FLDWSR OPCODE1(0x09,1,0x1)
  82. #define OPCODE_FSTWS OPCODE1(0x09,1,0x8)
  83. #define OPCODE_FSTWSR OPCODE1(0x09,1,0x9)
  84. #define OPCODE_FLDDX OPCODE1(0x0b,0,0x0)
  85. #define OPCODE_FSTDX OPCODE1(0x0b,0,0x8)
  86. #define OPCODE_FLDDS OPCODE1(0x0b,1,0x0)
  87. #define OPCODE_FSTDS OPCODE1(0x0b,1,0x8)
  88. #define OPCODE_LDD_L OPCODE2(0x14,0)
  89. #define OPCODE_FLDD_L OPCODE2(0x14,1)
  90. #define OPCODE_STD_L OPCODE2(0x1c,0)
  91. #define OPCODE_FSTD_L OPCODE2(0x1c,1)
  92. #define OPCODE_LDW_M OPCODE3(0x17,1)
  93. #define OPCODE_FLDW_L OPCODE3(0x17,0)
  94. #define OPCODE_FSTW_L OPCODE3(0x1f,0)
  95. #define OPCODE_STW_M OPCODE3(0x1f,1)
  96. #define OPCODE_LDH_L OPCODE4(0x11)
  97. #define OPCODE_LDW_L OPCODE4(0x12)
  98. #define OPCODE_LDWM OPCODE4(0x13)
  99. #define OPCODE_STH_L OPCODE4(0x19)
  100. #define OPCODE_STW_L OPCODE4(0x1A)
  101. #define OPCODE_STWM OPCODE4(0x1B)
  102. #define MAJOR_OP(i) (((i)>>26)&0x3f)
  103. #define R1(i) (((i)>>21)&0x1f)
  104. #define R2(i) (((i)>>16)&0x1f)
  105. #define R3(i) ((i)&0x1f)
  106. #define FR3(i) ((((i)<<1)&0x1f)|(((i)>>6)&1))
  107. #define IM(i,n) (((i)>>1&((1<<(n-1))-1))|((i)&1?((0-1L)<<(n-1)):0))
  108. #define IM5_2(i) IM((i)>>16,5)
  109. #define IM5_3(i) IM((i),5)
  110. #define IM14(i) IM((i),14)
  111. #define ERR_NOTHANDLED -1
  112. #define ERR_PAGEFAULT -2
  113. int unaligned_enabled __read_mostly = 1;
  114. void die_if_kernel (char *str, struct pt_regs *regs, long err);
  115. static int emulate_ldh(struct pt_regs *regs, int toreg)
  116. {
  117. unsigned long saddr = regs->ior;
  118. unsigned long val = 0;
  119. int ret;
  120. DPRINTF("load " RFMT ":" RFMT " to r%d for 2 bytes\n",
  121. regs->isr, regs->ior, toreg);
  122. __asm__ __volatile__ (
  123. " mtsp %4, %%sr1\n"
  124. "1: ldbs 0(%%sr1,%3), %%r20\n"
  125. "2: ldbs 1(%%sr1,%3), %0\n"
  126. " depw %%r20, 23, 24, %0\n"
  127. " copy %%r0, %1\n"
  128. "3: \n"
  129. " .section .fixup,\"ax\"\n"
  130. "4: ldi -2, %1\n"
  131. FIXUP_BRANCH(3b)
  132. " .previous\n"
  133. " .section __ex_table,\"aw\"\n"
  134. #ifdef __LP64__
  135. " .dword 1b,4b\n"
  136. " .dword 2b,4b\n"
  137. #else
  138. " .word 1b,4b\n"
  139. " .word 2b,4b\n"
  140. #endif
  141. " .previous\n"
  142. : "=r" (val), "=r" (ret)
  143. : "0" (val), "r" (saddr), "r" (regs->isr)
  144. : "r20", FIXUP_BRANCH_CLOBBER );
  145. DPRINTF("val = 0x" RFMT "\n", val);
  146. if (toreg)
  147. regs->gr[toreg] = val;
  148. return ret;
  149. }
  150. static int emulate_ldw(struct pt_regs *regs, int toreg, int flop)
  151. {
  152. unsigned long saddr = regs->ior;
  153. unsigned long val = 0;
  154. int ret;
  155. DPRINTF("load " RFMT ":" RFMT " to r%d for 4 bytes\n",
  156. regs->isr, regs->ior, toreg);
  157. __asm__ __volatile__ (
  158. " zdep %3,28,2,%%r19\n" /* r19=(ofs&3)*8 */
  159. " mtsp %4, %%sr1\n"
  160. " depw %%r0,31,2,%3\n"
  161. "1: ldw 0(%%sr1,%3),%0\n"
  162. "2: ldw 4(%%sr1,%3),%%r20\n"
  163. " subi 32,%%r19,%%r19\n"
  164. " mtctl %%r19,11\n"
  165. " vshd %0,%%r20,%0\n"
  166. " copy %%r0, %1\n"
  167. "3: \n"
  168. " .section .fixup,\"ax\"\n"
  169. "4: ldi -2, %1\n"
  170. FIXUP_BRANCH(3b)
  171. " .previous\n"
  172. " .section __ex_table,\"aw\"\n"
  173. #ifdef __LP64__
  174. " .dword 1b,4b\n"
  175. " .dword 2b,4b\n"
  176. #else
  177. " .word 1b,4b\n"
  178. " .word 2b,4b\n"
  179. #endif
  180. " .previous\n"
  181. : "=r" (val), "=r" (ret)
  182. : "0" (val), "r" (saddr), "r" (regs->isr)
  183. : "r19", "r20", FIXUP_BRANCH_CLOBBER );
  184. DPRINTF("val = 0x" RFMT "\n", val);
  185. if (flop)
  186. ((__u32*)(regs->fr))[toreg] = val;
  187. else if (toreg)
  188. regs->gr[toreg] = val;
  189. return ret;
  190. }
  191. static int emulate_ldd(struct pt_regs *regs, int toreg, int flop)
  192. {
  193. unsigned long saddr = regs->ior;
  194. __u64 val = 0;
  195. int ret;
  196. DPRINTF("load " RFMT ":" RFMT " to r%d for 8 bytes\n",
  197. regs->isr, regs->ior, toreg);
  198. #ifdef CONFIG_PA20
  199. #ifndef __LP64__
  200. if (!flop)
  201. return -1;
  202. #endif
  203. __asm__ __volatile__ (
  204. " depd,z %3,60,3,%%r19\n" /* r19=(ofs&7)*8 */
  205. " mtsp %4, %%sr1\n"
  206. " depd %%r0,63,3,%3\n"
  207. "1: ldd 0(%%sr1,%3),%0\n"
  208. "2: ldd 8(%%sr1,%3),%%r20\n"
  209. " subi 64,%%r19,%%r19\n"
  210. " mtsar %%r19\n"
  211. " shrpd %0,%%r20,%%sar,%0\n"
  212. " copy %%r0, %1\n"
  213. "3: \n"
  214. " .section .fixup,\"ax\"\n"
  215. "4: ldi -2, %1\n"
  216. FIXUP_BRANCH(3b)
  217. " .previous\n"
  218. " .section __ex_table,\"aw\"\n"
  219. #ifdef __LP64__
  220. " .dword 1b,4b\n"
  221. " .dword 2b,4b\n"
  222. #else
  223. " .word 1b,4b\n"
  224. " .word 2b,4b\n"
  225. #endif
  226. " .previous\n"
  227. : "=r" (val), "=r" (ret)
  228. : "0" (val), "r" (saddr), "r" (regs->isr)
  229. : "r19", "r20", FIXUP_BRANCH_CLOBBER );
  230. #else
  231. {
  232. unsigned long valh=0,vall=0;
  233. __asm__ __volatile__ (
  234. " zdep %5,29,2,%%r19\n" /* r19=(ofs&3)*8 */
  235. " mtsp %6, %%sr1\n"
  236. " dep %%r0,31,2,%5\n"
  237. "1: ldw 0(%%sr1,%5),%0\n"
  238. "2: ldw 4(%%sr1,%5),%1\n"
  239. "3: ldw 8(%%sr1,%5),%%r20\n"
  240. " subi 32,%%r19,%%r19\n"
  241. " mtsar %%r19\n"
  242. " vshd %0,%1,%0\n"
  243. " vshd %1,%%r20,%1\n"
  244. " copy %%r0, %2\n"
  245. "4: \n"
  246. " .section .fixup,\"ax\"\n"
  247. "5: ldi -2, %2\n"
  248. FIXUP_BRANCH(4b)
  249. " .previous\n"
  250. " .section __ex_table,\"aw\"\n"
  251. #ifdef __LP64__
  252. " .dword 1b,5b\n"
  253. " .dword 2b,5b\n"
  254. " .dword 3b,5b\n"
  255. #else
  256. " .word 1b,5b\n"
  257. " .word 2b,5b\n"
  258. " .word 3b,5b\n"
  259. #endif
  260. " .previous\n"
  261. : "=r" (valh), "=r" (vall), "=r" (ret)
  262. : "0" (valh), "1" (vall), "r" (saddr), "r" (regs->isr)
  263. : "r19", "r20", FIXUP_BRANCH_CLOBBER );
  264. val=((__u64)valh<<32)|(__u64)vall;
  265. }
  266. #endif
  267. DPRINTF("val = 0x%llx\n", val);
  268. if (flop)
  269. regs->fr[toreg] = val;
  270. else if (toreg)
  271. regs->gr[toreg] = val;
  272. return ret;
  273. }
  274. static int emulate_sth(struct pt_regs *regs, int frreg)
  275. {
  276. unsigned long val = regs->gr[frreg];
  277. int ret;
  278. if (!frreg)
  279. val = 0;
  280. DPRINTF("store r%d (0x" RFMT ") to " RFMT ":" RFMT " for 2 bytes\n", frreg,
  281. val, regs->isr, regs->ior);
  282. __asm__ __volatile__ (
  283. " mtsp %3, %%sr1\n"
  284. " extrw,u %1, 23, 8, %%r19\n"
  285. "1: stb %1, 1(%%sr1, %2)\n"
  286. "2: stb %%r19, 0(%%sr1, %2)\n"
  287. " copy %%r0, %0\n"
  288. "3: \n"
  289. " .section .fixup,\"ax\"\n"
  290. "4: ldi -2, %0\n"
  291. FIXUP_BRANCH(3b)
  292. " .previous\n"
  293. " .section __ex_table,\"aw\"\n"
  294. #ifdef __LP64__
  295. " .dword 1b,4b\n"
  296. " .dword 2b,4b\n"
  297. #else
  298. " .word 1b,4b\n"
  299. " .word 2b,4b\n"
  300. #endif
  301. " .previous\n"
  302. : "=r" (ret)
  303. : "r" (val), "r" (regs->ior), "r" (regs->isr)
  304. : "r19", FIXUP_BRANCH_CLOBBER );
  305. return ret;
  306. }
  307. static int emulate_stw(struct pt_regs *regs, int frreg, int flop)
  308. {
  309. unsigned long val;
  310. int ret;
  311. if (flop)
  312. val = ((__u32*)(regs->fr))[frreg];
  313. else if (frreg)
  314. val = regs->gr[frreg];
  315. else
  316. val = 0;
  317. DPRINTF("store r%d (0x" RFMT ") to " RFMT ":" RFMT " for 4 bytes\n", frreg,
  318. val, regs->isr, regs->ior);
  319. __asm__ __volatile__ (
  320. " mtsp %3, %%sr1\n"
  321. " zdep %2, 28, 2, %%r19\n"
  322. " dep %%r0, 31, 2, %2\n"
  323. " mtsar %%r19\n"
  324. " depwi,z -2, %%sar, 32, %%r19\n"
  325. "1: ldw 0(%%sr1,%2),%%r20\n"
  326. "2: ldw 4(%%sr1,%2),%%r21\n"
  327. " vshd %%r0, %1, %%r22\n"
  328. " vshd %1, %%r0, %%r1\n"
  329. " and %%r20, %%r19, %%r20\n"
  330. " andcm %%r21, %%r19, %%r21\n"
  331. " or %%r22, %%r20, %%r20\n"
  332. " or %%r1, %%r21, %%r21\n"
  333. " stw %%r20,0(%%sr1,%2)\n"
  334. " stw %%r21,4(%%sr1,%2)\n"
  335. " copy %%r0, %0\n"
  336. "3: \n"
  337. " .section .fixup,\"ax\"\n"
  338. "4: ldi -2, %0\n"
  339. FIXUP_BRANCH(3b)
  340. " .previous\n"
  341. " .section __ex_table,\"aw\"\n"
  342. #ifdef __LP64__
  343. " .dword 1b,4b\n"
  344. " .dword 2b,4b\n"
  345. #else
  346. " .word 1b,4b\n"
  347. " .word 2b,4b\n"
  348. #endif
  349. " .previous\n"
  350. : "=r" (ret)
  351. : "r" (val), "r" (regs->ior), "r" (regs->isr)
  352. : "r19", "r20", "r21", "r22", "r1", FIXUP_BRANCH_CLOBBER );
  353. return 0;
  354. }
  355. static int emulate_std(struct pt_regs *regs, int frreg, int flop)
  356. {
  357. __u64 val;
  358. int ret;
  359. if (flop)
  360. val = regs->fr[frreg];
  361. else if (frreg)
  362. val = regs->gr[frreg];
  363. else
  364. val = 0;
  365. DPRINTF("store r%d (0x%016llx) to " RFMT ":" RFMT " for 8 bytes\n", frreg,
  366. val, regs->isr, regs->ior);
  367. #ifdef CONFIG_PA20
  368. #ifndef __LP64__
  369. if (!flop)
  370. return -1;
  371. #endif
  372. __asm__ __volatile__ (
  373. " mtsp %3, %%sr1\n"
  374. " depd,z %2, 60, 3, %%r19\n"
  375. " depd %%r0, 63, 3, %2\n"
  376. " mtsar %%r19\n"
  377. " depdi,z -2, %%sar, 64, %%r19\n"
  378. "1: ldd 0(%%sr1,%2),%%r20\n"
  379. "2: ldd 8(%%sr1,%2),%%r21\n"
  380. " shrpd %%r0, %1, %%sar, %%r22\n"
  381. " shrpd %1, %%r0, %%sar, %%r1\n"
  382. " and %%r20, %%r19, %%r20\n"
  383. " andcm %%r21, %%r19, %%r21\n"
  384. " or %%r22, %%r20, %%r20\n"
  385. " or %%r1, %%r21, %%r21\n"
  386. "3: std %%r20,0(%%sr1,%2)\n"
  387. "4: std %%r21,8(%%sr1,%2)\n"
  388. " copy %%r0, %0\n"
  389. "5: \n"
  390. " .section .fixup,\"ax\"\n"
  391. "6: ldi -2, %0\n"
  392. FIXUP_BRANCH(5b)
  393. " .previous\n"
  394. " .section __ex_table,\"aw\"\n"
  395. #ifdef __LP64__
  396. " .dword 1b,6b\n"
  397. " .dword 2b,6b\n"
  398. " .dword 3b,6b\n"
  399. " .dword 4b,6b\n"
  400. #else
  401. " .word 1b,6b\n"
  402. " .word 2b,6b\n"
  403. " .word 3b,6b\n"
  404. " .word 4b,6b\n"
  405. #endif
  406. " .previous\n"
  407. : "=r" (ret)
  408. : "r" (val), "r" (regs->ior), "r" (regs->isr)
  409. : "r19", "r20", "r21", "r22", "r1", FIXUP_BRANCH_CLOBBER );
  410. #else
  411. {
  412. unsigned long valh=(val>>32),vall=(val&0xffffffffl);
  413. __asm__ __volatile__ (
  414. " mtsp %4, %%sr1\n"
  415. " zdep %2, 29, 2, %%r19\n"
  416. " dep %%r0, 31, 2, %2\n"
  417. " mtsar %%r19\n"
  418. " zvdepi -2, 32, %%r19\n"
  419. "1: ldw 0(%%sr1,%3),%%r20\n"
  420. "2: ldw 8(%%sr1,%3),%%r21\n"
  421. " vshd %1, %2, %%r1\n"
  422. " vshd %%r0, %1, %1\n"
  423. " vshd %2, %%r0, %2\n"
  424. " and %%r20, %%r19, %%r20\n"
  425. " andcm %%r21, %%r19, %%r21\n"
  426. " or %1, %%r20, %1\n"
  427. " or %2, %%r21, %2\n"
  428. "3: stw %1,0(%%sr1,%1)\n"
  429. "4: stw %%r1,4(%%sr1,%3)\n"
  430. "5: stw %2,8(%%sr1,%3)\n"
  431. " copy %%r0, %0\n"
  432. "6: \n"
  433. " .section .fixup,\"ax\"\n"
  434. "7: ldi -2, %0\n"
  435. FIXUP_BRANCH(6b)
  436. " .previous\n"
  437. " .section __ex_table,\"aw\"\n"
  438. #ifdef __LP64__
  439. " .dword 1b,7b\n"
  440. " .dword 2b,7b\n"
  441. " .dword 3b,7b\n"
  442. " .dword 4b,7b\n"
  443. " .dword 5b,7b\n"
  444. #else
  445. " .word 1b,7b\n"
  446. " .word 2b,7b\n"
  447. " .word 3b,7b\n"
  448. " .word 4b,7b\n"
  449. " .word 5b,7b\n"
  450. #endif
  451. " .previous\n"
  452. : "=r" (ret)
  453. : "r" (valh), "r" (vall), "r" (regs->ior), "r" (regs->isr)
  454. : "r19", "r20", "r21", "r1", FIXUP_BRANCH_CLOBBER );
  455. }
  456. #endif
  457. return ret;
  458. }
  459. void handle_unaligned(struct pt_regs *regs)
  460. {
  461. static unsigned long unaligned_count = 0;
  462. static unsigned long last_time = 0;
  463. unsigned long newbase = R1(regs->iir)?regs->gr[R1(regs->iir)]:0;
  464. int modify = 0;
  465. int ret = ERR_NOTHANDLED;
  466. struct siginfo si;
  467. register int flop=0; /* true if this is a flop */
  468. /* log a message with pacing */
  469. if (user_mode(regs)) {
  470. if (current->thread.flags & PARISC_UAC_SIGBUS) {
  471. goto force_sigbus;
  472. }
  473. if (unaligned_count > 5 && jiffies - last_time > 5*HZ) {
  474. unaligned_count = 0;
  475. last_time = jiffies;
  476. }
  477. if (!(current->thread.flags & PARISC_UAC_NOPRINT)
  478. && ++unaligned_count < 5) {
  479. char buf[256];
  480. sprintf(buf, "%s(%d): unaligned access to 0x" RFMT " at ip=0x" RFMT "\n",
  481. current->comm, current->pid, regs->ior, regs->iaoq[0]);
  482. printk(KERN_WARNING "%s", buf);
  483. #ifdef DEBUG_UNALIGNED
  484. show_regs(regs);
  485. #endif
  486. }
  487. if (!unaligned_enabled)
  488. goto force_sigbus;
  489. }
  490. /* handle modification - OK, it's ugly, see the instruction manual */
  491. switch (MAJOR_OP(regs->iir))
  492. {
  493. case 0x03:
  494. case 0x09:
  495. case 0x0b:
  496. if (regs->iir&0x20)
  497. {
  498. modify = 1;
  499. if (regs->iir&0x1000) /* short loads */
  500. if (regs->iir&0x200)
  501. newbase += IM5_3(regs->iir);
  502. else
  503. newbase += IM5_2(regs->iir);
  504. else if (regs->iir&0x2000) /* scaled indexed */
  505. {
  506. int shift=0;
  507. switch (regs->iir & OPCODE1_MASK)
  508. {
  509. case OPCODE_LDH_I:
  510. shift= 1; break;
  511. case OPCODE_LDW_I:
  512. shift= 2; break;
  513. case OPCODE_LDD_I:
  514. case OPCODE_LDDA_I:
  515. shift= 3; break;
  516. }
  517. newbase += (R2(regs->iir)?regs->gr[R2(regs->iir)]:0)<<shift;
  518. } else /* simple indexed */
  519. newbase += (R2(regs->iir)?regs->gr[R2(regs->iir)]:0);
  520. }
  521. break;
  522. case 0x13:
  523. case 0x1b:
  524. modify = 1;
  525. newbase += IM14(regs->iir);
  526. break;
  527. case 0x14:
  528. case 0x1c:
  529. if (regs->iir&8)
  530. {
  531. modify = 1;
  532. newbase += IM14(regs->iir&~0xe);
  533. }
  534. break;
  535. case 0x16:
  536. case 0x1e:
  537. modify = 1;
  538. newbase += IM14(regs->iir&6);
  539. break;
  540. case 0x17:
  541. case 0x1f:
  542. if (regs->iir&4)
  543. {
  544. modify = 1;
  545. newbase += IM14(regs->iir&~4);
  546. }
  547. break;
  548. }
  549. /* TODO: make this cleaner... */
  550. switch (regs->iir & OPCODE1_MASK)
  551. {
  552. case OPCODE_LDH_I:
  553. case OPCODE_LDH_S:
  554. ret = emulate_ldh(regs, R3(regs->iir));
  555. break;
  556. case OPCODE_LDW_I:
  557. case OPCODE_LDWA_I:
  558. case OPCODE_LDW_S:
  559. case OPCODE_LDWA_S:
  560. ret = emulate_ldw(regs, R3(regs->iir),0);
  561. break;
  562. case OPCODE_STH:
  563. ret = emulate_sth(regs, R2(regs->iir));
  564. break;
  565. case OPCODE_STW:
  566. case OPCODE_STWA:
  567. ret = emulate_stw(regs, R2(regs->iir),0);
  568. break;
  569. #ifdef CONFIG_PA20
  570. case OPCODE_LDD_I:
  571. case OPCODE_LDDA_I:
  572. case OPCODE_LDD_S:
  573. case OPCODE_LDDA_S:
  574. ret = emulate_ldd(regs, R3(regs->iir),0);
  575. break;
  576. case OPCODE_STD:
  577. case OPCODE_STDA:
  578. ret = emulate_std(regs, R2(regs->iir),0);
  579. break;
  580. #endif
  581. case OPCODE_FLDWX:
  582. case OPCODE_FLDWS:
  583. case OPCODE_FLDWXR:
  584. case OPCODE_FLDWSR:
  585. flop=1;
  586. ret = emulate_ldw(regs,FR3(regs->iir),1);
  587. break;
  588. case OPCODE_FLDDX:
  589. case OPCODE_FLDDS:
  590. flop=1;
  591. ret = emulate_ldd(regs,R3(regs->iir),1);
  592. break;
  593. case OPCODE_FSTWX:
  594. case OPCODE_FSTWS:
  595. case OPCODE_FSTWXR:
  596. case OPCODE_FSTWSR:
  597. flop=1;
  598. ret = emulate_stw(regs,FR3(regs->iir),1);
  599. break;
  600. case OPCODE_FSTDX:
  601. case OPCODE_FSTDS:
  602. flop=1;
  603. ret = emulate_std(regs,R3(regs->iir),1);
  604. break;
  605. case OPCODE_LDCD_I:
  606. case OPCODE_LDCW_I:
  607. case OPCODE_LDCD_S:
  608. case OPCODE_LDCW_S:
  609. ret = ERR_NOTHANDLED; /* "undefined", but lets kill them. */
  610. break;
  611. }
  612. #ifdef CONFIG_PA20
  613. switch (regs->iir & OPCODE2_MASK)
  614. {
  615. case OPCODE_FLDD_L:
  616. flop=1;
  617. ret = emulate_ldd(regs,R2(regs->iir),1);
  618. break;
  619. case OPCODE_FSTD_L:
  620. flop=1;
  621. ret = emulate_std(regs, R2(regs->iir),1);
  622. break;
  623. #ifdef CONFIG_PA20
  624. case OPCODE_LDD_L:
  625. ret = emulate_ldd(regs, R2(regs->iir),0);
  626. break;
  627. case OPCODE_STD_L:
  628. ret = emulate_std(regs, R2(regs->iir),0);
  629. break;
  630. #endif
  631. }
  632. #endif
  633. switch (regs->iir & OPCODE3_MASK)
  634. {
  635. case OPCODE_FLDW_L:
  636. flop=1;
  637. ret = emulate_ldw(regs, R2(regs->iir),0);
  638. break;
  639. case OPCODE_LDW_M:
  640. ret = emulate_ldw(regs, R2(regs->iir),1);
  641. break;
  642. case OPCODE_FSTW_L:
  643. flop=1;
  644. ret = emulate_stw(regs, R2(regs->iir),1);
  645. break;
  646. case OPCODE_STW_M:
  647. ret = emulate_stw(regs, R2(regs->iir),0);
  648. break;
  649. }
  650. switch (regs->iir & OPCODE4_MASK)
  651. {
  652. case OPCODE_LDH_L:
  653. ret = emulate_ldh(regs, R2(regs->iir));
  654. break;
  655. case OPCODE_LDW_L:
  656. case OPCODE_LDWM:
  657. ret = emulate_ldw(regs, R2(regs->iir),0);
  658. break;
  659. case OPCODE_STH_L:
  660. ret = emulate_sth(regs, R2(regs->iir));
  661. break;
  662. case OPCODE_STW_L:
  663. case OPCODE_STWM:
  664. ret = emulate_stw(regs, R2(regs->iir),0);
  665. break;
  666. }
  667. if (modify && R1(regs->iir))
  668. regs->gr[R1(regs->iir)] = newbase;
  669. if (ret == ERR_NOTHANDLED)
  670. printk(KERN_CRIT "Not-handled unaligned insn 0x%08lx\n", regs->iir);
  671. DPRINTF("ret = %d\n", ret);
  672. if (ret)
  673. {
  674. printk(KERN_CRIT "Unaligned handler failed, ret = %d\n", ret);
  675. die_if_kernel("Unaligned data reference", regs, 28);
  676. if (ret == ERR_PAGEFAULT)
  677. {
  678. si.si_signo = SIGSEGV;
  679. si.si_errno = 0;
  680. si.si_code = SEGV_MAPERR;
  681. si.si_addr = (void __user *)regs->ior;
  682. force_sig_info(SIGSEGV, &si, current);
  683. }
  684. else
  685. {
  686. force_sigbus:
  687. /* couldn't handle it ... */
  688. si.si_signo = SIGBUS;
  689. si.si_errno = 0;
  690. si.si_code = BUS_ADRALN;
  691. si.si_addr = (void __user *)regs->ior;
  692. force_sig_info(SIGBUS, &si, current);
  693. }
  694. return;
  695. }
  696. /* else we handled it, let life go on. */
  697. regs->gr[0]|=PSW_N;
  698. }
  699. /*
  700. * NB: check_unaligned() is only used for PCXS processors right
  701. * now, so we only check for PA1.1 encodings at this point.
  702. */
  703. int
  704. check_unaligned(struct pt_regs *regs)
  705. {
  706. unsigned long align_mask;
  707. /* Get alignment mask */
  708. align_mask = 0UL;
  709. switch (regs->iir & OPCODE1_MASK) {
  710. case OPCODE_LDH_I:
  711. case OPCODE_LDH_S:
  712. case OPCODE_STH:
  713. align_mask = 1UL;
  714. break;
  715. case OPCODE_LDW_I:
  716. case OPCODE_LDWA_I:
  717. case OPCODE_LDW_S:
  718. case OPCODE_LDWA_S:
  719. case OPCODE_STW:
  720. case OPCODE_STWA:
  721. align_mask = 3UL;
  722. break;
  723. default:
  724. switch (regs->iir & OPCODE4_MASK) {
  725. case OPCODE_LDH_L:
  726. case OPCODE_STH_L:
  727. align_mask = 1UL;
  728. break;
  729. case OPCODE_LDW_L:
  730. case OPCODE_LDWM:
  731. case OPCODE_STW_L:
  732. case OPCODE_STWM:
  733. align_mask = 3UL;
  734. break;
  735. }
  736. break;
  737. }
  738. return (int)(regs->ior & align_mask);
  739. }