iwl-core.c 35 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274
  1. /******************************************************************************
  2. *
  3. * GPL LICENSE SUMMARY
  4. *
  5. * Copyright(c) 2008 Intel Corporation. All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of version 2 of the GNU General Public License as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  19. * USA
  20. *
  21. * The full GNU General Public License is included in this distribution
  22. * in the file called LICENSE.GPL.
  23. *
  24. * Contact Information:
  25. * Tomas Winkler <tomas.winkler@intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *****************************************************************************/
  28. #include <linux/kernel.h>
  29. #include <linux/module.h>
  30. #include <linux/version.h>
  31. #include <net/mac80211.h>
  32. struct iwl_priv; /* FIXME: remove */
  33. #include "iwl-debug.h"
  34. #include "iwl-eeprom.h"
  35. #include "iwl-dev.h" /* FIXME: remove */
  36. #include "iwl-core.h"
  37. #include "iwl-io.h"
  38. #include "iwl-rfkill.h"
  39. #include "iwl-power.h"
  40. MODULE_DESCRIPTION("iwl core");
  41. MODULE_VERSION(IWLWIFI_VERSION);
  42. MODULE_AUTHOR(DRV_COPYRIGHT);
  43. MODULE_LICENSE("GPL");
  44. #define IWL_DECLARE_RATE_INFO(r, s, ip, in, rp, rn, pp, np) \
  45. [IWL_RATE_##r##M_INDEX] = { IWL_RATE_##r##M_PLCP, \
  46. IWL_RATE_SISO_##s##M_PLCP, \
  47. IWL_RATE_MIMO2_##s##M_PLCP,\
  48. IWL_RATE_MIMO3_##s##M_PLCP,\
  49. IWL_RATE_##r##M_IEEE, \
  50. IWL_RATE_##ip##M_INDEX, \
  51. IWL_RATE_##in##M_INDEX, \
  52. IWL_RATE_##rp##M_INDEX, \
  53. IWL_RATE_##rn##M_INDEX, \
  54. IWL_RATE_##pp##M_INDEX, \
  55. IWL_RATE_##np##M_INDEX }
  56. /*
  57. * Parameter order:
  58. * rate, ht rate, prev rate, next rate, prev tgg rate, next tgg rate
  59. *
  60. * If there isn't a valid next or previous rate then INV is used which
  61. * maps to IWL_RATE_INVALID
  62. *
  63. */
  64. const struct iwl_rate_info iwl_rates[IWL_RATE_COUNT] = {
  65. IWL_DECLARE_RATE_INFO(1, INV, INV, 2, INV, 2, INV, 2), /* 1mbps */
  66. IWL_DECLARE_RATE_INFO(2, INV, 1, 5, 1, 5, 1, 5), /* 2mbps */
  67. IWL_DECLARE_RATE_INFO(5, INV, 2, 6, 2, 11, 2, 11), /*5.5mbps */
  68. IWL_DECLARE_RATE_INFO(11, INV, 9, 12, 9, 12, 5, 18), /* 11mbps */
  69. IWL_DECLARE_RATE_INFO(6, 6, 5, 9, 5, 11, 5, 11), /* 6mbps */
  70. IWL_DECLARE_RATE_INFO(9, 6, 6, 11, 6, 11, 5, 11), /* 9mbps */
  71. IWL_DECLARE_RATE_INFO(12, 12, 11, 18, 11, 18, 11, 18), /* 12mbps */
  72. IWL_DECLARE_RATE_INFO(18, 18, 12, 24, 12, 24, 11, 24), /* 18mbps */
  73. IWL_DECLARE_RATE_INFO(24, 24, 18, 36, 18, 36, 18, 36), /* 24mbps */
  74. IWL_DECLARE_RATE_INFO(36, 36, 24, 48, 24, 48, 24, 48), /* 36mbps */
  75. IWL_DECLARE_RATE_INFO(48, 48, 36, 54, 36, 54, 36, 54), /* 48mbps */
  76. IWL_DECLARE_RATE_INFO(54, 54, 48, INV, 48, INV, 48, INV),/* 54mbps */
  77. IWL_DECLARE_RATE_INFO(60, 60, 48, INV, 48, INV, 48, INV),/* 60mbps */
  78. /* FIXME:RS: ^^ should be INV (legacy) */
  79. };
  80. EXPORT_SYMBOL(iwl_rates);
  81. const u8 iwl_bcast_addr[ETH_ALEN] = { 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF };
  82. EXPORT_SYMBOL(iwl_bcast_addr);
  83. /* This function both allocates and initializes hw and priv. */
  84. struct ieee80211_hw *iwl_alloc_all(struct iwl_cfg *cfg,
  85. struct ieee80211_ops *hw_ops)
  86. {
  87. struct iwl_priv *priv;
  88. /* mac80211 allocates memory for this device instance, including
  89. * space for this driver's private structure */
  90. struct ieee80211_hw *hw =
  91. ieee80211_alloc_hw(sizeof(struct iwl_priv), hw_ops);
  92. if (hw == NULL) {
  93. IWL_ERROR("Can not allocate network device\n");
  94. goto out;
  95. }
  96. priv = hw->priv;
  97. priv->hw = hw;
  98. out:
  99. return hw;
  100. }
  101. EXPORT_SYMBOL(iwl_alloc_all);
  102. void iwl_hw_detect(struct iwl_priv *priv)
  103. {
  104. priv->hw_rev = _iwl_read32(priv, CSR_HW_REV);
  105. priv->hw_wa_rev = _iwl_read32(priv, CSR_HW_REV_WA_REG);
  106. pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &priv->rev_id);
  107. }
  108. EXPORT_SYMBOL(iwl_hw_detect);
  109. /* Tell nic where to find the "keep warm" buffer */
  110. int iwl_kw_init(struct iwl_priv *priv)
  111. {
  112. unsigned long flags;
  113. int ret;
  114. spin_lock_irqsave(&priv->lock, flags);
  115. ret = iwl_grab_nic_access(priv);
  116. if (ret)
  117. goto out;
  118. iwl_write_direct32(priv, FH_KW_MEM_ADDR_REG,
  119. priv->kw.dma_addr >> 4);
  120. iwl_release_nic_access(priv);
  121. out:
  122. spin_unlock_irqrestore(&priv->lock, flags);
  123. return ret;
  124. }
  125. int iwl_kw_alloc(struct iwl_priv *priv)
  126. {
  127. struct pci_dev *dev = priv->pci_dev;
  128. struct iwl_kw *kw = &priv->kw;
  129. kw->size = IWL_KW_SIZE;
  130. kw->v_addr = pci_alloc_consistent(dev, kw->size, &kw->dma_addr);
  131. if (!kw->v_addr)
  132. return -ENOMEM;
  133. return 0;
  134. }
  135. /**
  136. * iwl_kw_free - Free the "keep warm" buffer
  137. */
  138. void iwl_kw_free(struct iwl_priv *priv)
  139. {
  140. struct pci_dev *dev = priv->pci_dev;
  141. struct iwl_kw *kw = &priv->kw;
  142. if (kw->v_addr) {
  143. pci_free_consistent(dev, kw->size, kw->v_addr, kw->dma_addr);
  144. memset(kw, 0, sizeof(*kw));
  145. }
  146. }
  147. int iwl_hw_nic_init(struct iwl_priv *priv)
  148. {
  149. unsigned long flags;
  150. struct iwl_rx_queue *rxq = &priv->rxq;
  151. int ret;
  152. /* nic_init */
  153. spin_lock_irqsave(&priv->lock, flags);
  154. priv->cfg->ops->lib->apm_ops.init(priv);
  155. iwl_write32(priv, CSR_INT_COALESCING, 512 / 32);
  156. spin_unlock_irqrestore(&priv->lock, flags);
  157. ret = priv->cfg->ops->lib->apm_ops.set_pwr_src(priv, IWL_PWR_SRC_VMAIN);
  158. priv->cfg->ops->lib->apm_ops.config(priv);
  159. /* Allocate the RX queue, or reset if it is already allocated */
  160. if (!rxq->bd) {
  161. ret = iwl_rx_queue_alloc(priv);
  162. if (ret) {
  163. IWL_ERROR("Unable to initialize Rx queue\n");
  164. return -ENOMEM;
  165. }
  166. } else
  167. iwl_rx_queue_reset(priv, rxq);
  168. iwl_rx_replenish(priv);
  169. iwl_rx_init(priv, rxq);
  170. spin_lock_irqsave(&priv->lock, flags);
  171. rxq->need_update = 1;
  172. iwl_rx_queue_update_write_ptr(priv, rxq);
  173. spin_unlock_irqrestore(&priv->lock, flags);
  174. /* Allocate and init all Tx and Command queues */
  175. ret = iwl_txq_ctx_reset(priv);
  176. if (ret)
  177. return ret;
  178. set_bit(STATUS_INIT, &priv->status);
  179. return 0;
  180. }
  181. EXPORT_SYMBOL(iwl_hw_nic_init);
  182. /**
  183. * iwlcore_clear_stations_table - Clear the driver's station table
  184. *
  185. * NOTE: This does not clear or otherwise alter the device's station table.
  186. */
  187. void iwlcore_clear_stations_table(struct iwl_priv *priv)
  188. {
  189. unsigned long flags;
  190. spin_lock_irqsave(&priv->sta_lock, flags);
  191. priv->num_stations = 0;
  192. memset(priv->stations, 0, sizeof(priv->stations));
  193. spin_unlock_irqrestore(&priv->sta_lock, flags);
  194. }
  195. EXPORT_SYMBOL(iwlcore_clear_stations_table);
  196. void iwl_reset_qos(struct iwl_priv *priv)
  197. {
  198. u16 cw_min = 15;
  199. u16 cw_max = 1023;
  200. u8 aifs = 2;
  201. u8 is_legacy = 0;
  202. unsigned long flags;
  203. int i;
  204. spin_lock_irqsave(&priv->lock, flags);
  205. priv->qos_data.qos_active = 0;
  206. if (priv->iw_mode == IEEE80211_IF_TYPE_IBSS) {
  207. if (priv->qos_data.qos_enable)
  208. priv->qos_data.qos_active = 1;
  209. if (!(priv->active_rate & 0xfff0)) {
  210. cw_min = 31;
  211. is_legacy = 1;
  212. }
  213. } else if (priv->iw_mode == IEEE80211_IF_TYPE_AP) {
  214. if (priv->qos_data.qos_enable)
  215. priv->qos_data.qos_active = 1;
  216. } else if (!(priv->staging_rxon.flags & RXON_FLG_SHORT_SLOT_MSK)) {
  217. cw_min = 31;
  218. is_legacy = 1;
  219. }
  220. if (priv->qos_data.qos_active)
  221. aifs = 3;
  222. priv->qos_data.def_qos_parm.ac[0].cw_min = cpu_to_le16(cw_min);
  223. priv->qos_data.def_qos_parm.ac[0].cw_max = cpu_to_le16(cw_max);
  224. priv->qos_data.def_qos_parm.ac[0].aifsn = aifs;
  225. priv->qos_data.def_qos_parm.ac[0].edca_txop = 0;
  226. priv->qos_data.def_qos_parm.ac[0].reserved1 = 0;
  227. if (priv->qos_data.qos_active) {
  228. i = 1;
  229. priv->qos_data.def_qos_parm.ac[i].cw_min = cpu_to_le16(cw_min);
  230. priv->qos_data.def_qos_parm.ac[i].cw_max = cpu_to_le16(cw_max);
  231. priv->qos_data.def_qos_parm.ac[i].aifsn = 7;
  232. priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
  233. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  234. i = 2;
  235. priv->qos_data.def_qos_parm.ac[i].cw_min =
  236. cpu_to_le16((cw_min + 1) / 2 - 1);
  237. priv->qos_data.def_qos_parm.ac[i].cw_max =
  238. cpu_to_le16(cw_max);
  239. priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
  240. if (is_legacy)
  241. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  242. cpu_to_le16(6016);
  243. else
  244. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  245. cpu_to_le16(3008);
  246. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  247. i = 3;
  248. priv->qos_data.def_qos_parm.ac[i].cw_min =
  249. cpu_to_le16((cw_min + 1) / 4 - 1);
  250. priv->qos_data.def_qos_parm.ac[i].cw_max =
  251. cpu_to_le16((cw_max + 1) / 2 - 1);
  252. priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
  253. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  254. if (is_legacy)
  255. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  256. cpu_to_le16(3264);
  257. else
  258. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  259. cpu_to_le16(1504);
  260. } else {
  261. for (i = 1; i < 4; i++) {
  262. priv->qos_data.def_qos_parm.ac[i].cw_min =
  263. cpu_to_le16(cw_min);
  264. priv->qos_data.def_qos_parm.ac[i].cw_max =
  265. cpu_to_le16(cw_max);
  266. priv->qos_data.def_qos_parm.ac[i].aifsn = aifs;
  267. priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
  268. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  269. }
  270. }
  271. IWL_DEBUG_QOS("set QoS to default \n");
  272. spin_unlock_irqrestore(&priv->lock, flags);
  273. }
  274. EXPORT_SYMBOL(iwl_reset_qos);
  275. #ifdef CONFIG_IWL4965_HT
  276. #define MAX_BIT_RATE_40_MHZ 0x96; /* 150 Mbps */
  277. #define MAX_BIT_RATE_20_MHZ 0x48; /* 72 Mbps */
  278. static void iwlcore_init_ht_hw_capab(const struct iwl_priv *priv,
  279. struct ieee80211_ht_info *ht_info,
  280. enum ieee80211_band band)
  281. {
  282. u16 max_bit_rate = 0;
  283. u8 rx_chains_num = priv->hw_params.rx_chains_num;
  284. u8 tx_chains_num = priv->hw_params.tx_chains_num;
  285. ht_info->cap = 0;
  286. memset(ht_info->supp_mcs_set, 0, 16);
  287. ht_info->ht_supported = 1;
  288. ht_info->cap |= (u16)IEEE80211_HT_CAP_GRN_FLD;
  289. ht_info->cap |= (u16)IEEE80211_HT_CAP_SGI_20;
  290. ht_info->cap |= (u16)(IEEE80211_HT_CAP_MIMO_PS &
  291. (IWL_MIMO_PS_NONE << 2));
  292. max_bit_rate = MAX_BIT_RATE_20_MHZ;
  293. if (priv->hw_params.fat_channel & BIT(band)) {
  294. ht_info->cap |= (u16)IEEE80211_HT_CAP_SUP_WIDTH;
  295. ht_info->cap |= (u16)IEEE80211_HT_CAP_SGI_40;
  296. ht_info->supp_mcs_set[4] = 0x01;
  297. max_bit_rate = MAX_BIT_RATE_40_MHZ;
  298. }
  299. if (priv->cfg->mod_params->amsdu_size_8K)
  300. ht_info->cap |= (u16)IEEE80211_HT_CAP_MAX_AMSDU;
  301. ht_info->ampdu_factor = CFG_HT_RX_AMPDU_FACTOR_DEF;
  302. ht_info->ampdu_density = CFG_HT_MPDU_DENSITY_DEF;
  303. ht_info->supp_mcs_set[0] = 0xFF;
  304. if (rx_chains_num >= 2)
  305. ht_info->supp_mcs_set[1] = 0xFF;
  306. if (rx_chains_num >= 3)
  307. ht_info->supp_mcs_set[2] = 0xFF;
  308. /* Highest supported Rx data rate */
  309. max_bit_rate *= rx_chains_num;
  310. ht_info->supp_mcs_set[10] = (u8)(max_bit_rate & 0x00FF);
  311. ht_info->supp_mcs_set[11] = (u8)((max_bit_rate & 0xFF00) >> 8);
  312. /* Tx MCS capabilities */
  313. ht_info->supp_mcs_set[12] = IEEE80211_HT_CAP_MCS_TX_DEFINED;
  314. if (tx_chains_num != rx_chains_num) {
  315. ht_info->supp_mcs_set[12] |= IEEE80211_HT_CAP_MCS_TX_RX_DIFF;
  316. ht_info->supp_mcs_set[12] |= ((tx_chains_num - 1) << 2);
  317. }
  318. }
  319. #else
  320. static inline void iwlcore_init_ht_hw_capab(const struct iwl_priv *priv,
  321. struct ieee80211_ht_info *ht_info,
  322. enum ieee80211_band band)
  323. {
  324. }
  325. #endif /* CONFIG_IWL4965_HT */
  326. static void iwlcore_init_hw_rates(struct iwl_priv *priv,
  327. struct ieee80211_rate *rates)
  328. {
  329. int i;
  330. for (i = 0; i < IWL_RATE_COUNT; i++) {
  331. rates[i].bitrate = iwl_rates[i].ieee * 5;
  332. rates[i].hw_value = i; /* Rate scaling will work on indexes */
  333. rates[i].hw_value_short = i;
  334. rates[i].flags = 0;
  335. if ((i > IWL_LAST_OFDM_RATE) || (i < IWL_FIRST_OFDM_RATE)) {
  336. /*
  337. * If CCK != 1M then set short preamble rate flag.
  338. */
  339. rates[i].flags |=
  340. (iwl_rates[i].plcp == IWL_RATE_1M_PLCP) ?
  341. 0 : IEEE80211_RATE_SHORT_PREAMBLE;
  342. }
  343. }
  344. }
  345. /**
  346. * iwlcore_init_geos - Initialize mac80211's geo/channel info based from eeprom
  347. */
  348. static int iwlcore_init_geos(struct iwl_priv *priv)
  349. {
  350. struct iwl_channel_info *ch;
  351. struct ieee80211_supported_band *sband;
  352. struct ieee80211_channel *channels;
  353. struct ieee80211_channel *geo_ch;
  354. struct ieee80211_rate *rates;
  355. int i = 0;
  356. if (priv->bands[IEEE80211_BAND_2GHZ].n_bitrates ||
  357. priv->bands[IEEE80211_BAND_5GHZ].n_bitrates) {
  358. IWL_DEBUG_INFO("Geography modes already initialized.\n");
  359. set_bit(STATUS_GEO_CONFIGURED, &priv->status);
  360. return 0;
  361. }
  362. channels = kzalloc(sizeof(struct ieee80211_channel) *
  363. priv->channel_count, GFP_KERNEL);
  364. if (!channels)
  365. return -ENOMEM;
  366. rates = kzalloc((sizeof(struct ieee80211_rate) * (IWL_RATE_COUNT + 1)),
  367. GFP_KERNEL);
  368. if (!rates) {
  369. kfree(channels);
  370. return -ENOMEM;
  371. }
  372. /* 5.2GHz channels start after the 2.4GHz channels */
  373. sband = &priv->bands[IEEE80211_BAND_5GHZ];
  374. sband->channels = &channels[ARRAY_SIZE(iwl_eeprom_band_1)];
  375. /* just OFDM */
  376. sband->bitrates = &rates[IWL_FIRST_OFDM_RATE];
  377. sband->n_bitrates = IWL_RATE_COUNT - IWL_FIRST_OFDM_RATE;
  378. iwlcore_init_ht_hw_capab(priv, &sband->ht_info, IEEE80211_BAND_5GHZ);
  379. sband = &priv->bands[IEEE80211_BAND_2GHZ];
  380. sband->channels = channels;
  381. /* OFDM & CCK */
  382. sband->bitrates = rates;
  383. sband->n_bitrates = IWL_RATE_COUNT;
  384. iwlcore_init_ht_hw_capab(priv, &sband->ht_info, IEEE80211_BAND_2GHZ);
  385. priv->ieee_channels = channels;
  386. priv->ieee_rates = rates;
  387. iwlcore_init_hw_rates(priv, rates);
  388. for (i = 0; i < priv->channel_count; i++) {
  389. ch = &priv->channel_info[i];
  390. /* FIXME: might be removed if scan is OK */
  391. if (!is_channel_valid(ch))
  392. continue;
  393. if (is_channel_a_band(ch))
  394. sband = &priv->bands[IEEE80211_BAND_5GHZ];
  395. else
  396. sband = &priv->bands[IEEE80211_BAND_2GHZ];
  397. geo_ch = &sband->channels[sband->n_channels++];
  398. geo_ch->center_freq =
  399. ieee80211_channel_to_frequency(ch->channel);
  400. geo_ch->max_power = ch->max_power_avg;
  401. geo_ch->max_antenna_gain = 0xff;
  402. geo_ch->hw_value = ch->channel;
  403. if (is_channel_valid(ch)) {
  404. if (!(ch->flags & EEPROM_CHANNEL_IBSS))
  405. geo_ch->flags |= IEEE80211_CHAN_NO_IBSS;
  406. if (!(ch->flags & EEPROM_CHANNEL_ACTIVE))
  407. geo_ch->flags |= IEEE80211_CHAN_PASSIVE_SCAN;
  408. if (ch->flags & EEPROM_CHANNEL_RADAR)
  409. geo_ch->flags |= IEEE80211_CHAN_RADAR;
  410. switch (ch->fat_extension_channel) {
  411. case HT_IE_EXT_CHANNEL_ABOVE:
  412. /* only above is allowed, disable below */
  413. geo_ch->flags |= IEEE80211_CHAN_NO_FAT_BELOW;
  414. break;
  415. case HT_IE_EXT_CHANNEL_BELOW:
  416. /* only below is allowed, disable above */
  417. geo_ch->flags |= IEEE80211_CHAN_NO_FAT_ABOVE;
  418. break;
  419. case HT_IE_EXT_CHANNEL_NONE:
  420. /* fat not allowed: disable both*/
  421. geo_ch->flags |= (IEEE80211_CHAN_NO_FAT_ABOVE |
  422. IEEE80211_CHAN_NO_FAT_BELOW);
  423. break;
  424. case HT_IE_EXT_CHANNEL_MAX:
  425. /* both above and below are permitted */
  426. break;
  427. }
  428. if (ch->max_power_avg > priv->max_channel_txpower_limit)
  429. priv->max_channel_txpower_limit =
  430. ch->max_power_avg;
  431. } else {
  432. geo_ch->flags |= IEEE80211_CHAN_DISABLED;
  433. }
  434. /* Save flags for reg domain usage */
  435. geo_ch->orig_flags = geo_ch->flags;
  436. IWL_DEBUG_INFO("Channel %d Freq=%d[%sGHz] %s flag=0%X\n",
  437. ch->channel, geo_ch->center_freq,
  438. is_channel_a_band(ch) ? "5.2" : "2.4",
  439. geo_ch->flags & IEEE80211_CHAN_DISABLED ?
  440. "restricted" : "valid",
  441. geo_ch->flags);
  442. }
  443. if ((priv->bands[IEEE80211_BAND_5GHZ].n_channels == 0) &&
  444. priv->cfg->sku & IWL_SKU_A) {
  445. printk(KERN_INFO DRV_NAME
  446. ": Incorrectly detected BG card as ABG. Please send "
  447. "your PCI ID 0x%04X:0x%04X to maintainer.\n",
  448. priv->pci_dev->device, priv->pci_dev->subsystem_device);
  449. priv->cfg->sku &= ~IWL_SKU_A;
  450. }
  451. printk(KERN_INFO DRV_NAME
  452. ": Tunable channels: %d 802.11bg, %d 802.11a channels\n",
  453. priv->bands[IEEE80211_BAND_2GHZ].n_channels,
  454. priv->bands[IEEE80211_BAND_5GHZ].n_channels);
  455. set_bit(STATUS_GEO_CONFIGURED, &priv->status);
  456. return 0;
  457. }
  458. /*
  459. * iwlcore_free_geos - undo allocations in iwlcore_init_geos
  460. */
  461. static void iwlcore_free_geos(struct iwl_priv *priv)
  462. {
  463. kfree(priv->ieee_channels);
  464. kfree(priv->ieee_rates);
  465. clear_bit(STATUS_GEO_CONFIGURED, &priv->status);
  466. }
  467. #ifdef CONFIG_IWL4965_HT
  468. static u8 is_single_rx_stream(struct iwl_priv *priv)
  469. {
  470. return !priv->current_ht_config.is_ht ||
  471. ((priv->current_ht_config.supp_mcs_set[1] == 0) &&
  472. (priv->current_ht_config.supp_mcs_set[2] == 0)) ||
  473. priv->ps_mode == IWL_MIMO_PS_STATIC;
  474. }
  475. static u8 iwl_is_channel_extension(struct iwl_priv *priv,
  476. enum ieee80211_band band,
  477. u16 channel, u8 extension_chan_offset)
  478. {
  479. const struct iwl_channel_info *ch_info;
  480. ch_info = iwl_get_channel_info(priv, band, channel);
  481. if (!is_channel_valid(ch_info))
  482. return 0;
  483. if (extension_chan_offset == IWL_EXT_CHANNEL_OFFSET_NONE)
  484. return 0;
  485. if ((ch_info->fat_extension_channel == extension_chan_offset) ||
  486. (ch_info->fat_extension_channel == HT_IE_EXT_CHANNEL_MAX))
  487. return 1;
  488. return 0;
  489. }
  490. u8 iwl_is_fat_tx_allowed(struct iwl_priv *priv,
  491. struct ieee80211_ht_info *sta_ht_inf)
  492. {
  493. struct iwl_ht_info *iwl_ht_conf = &priv->current_ht_config;
  494. if ((!iwl_ht_conf->is_ht) ||
  495. (iwl_ht_conf->supported_chan_width != IWL_CHANNEL_WIDTH_40MHZ) ||
  496. (iwl_ht_conf->extension_chan_offset == IWL_EXT_CHANNEL_OFFSET_NONE))
  497. return 0;
  498. if (sta_ht_inf) {
  499. if ((!sta_ht_inf->ht_supported) ||
  500. (!(sta_ht_inf->cap & IEEE80211_HT_CAP_SUP_WIDTH)))
  501. return 0;
  502. }
  503. return iwl_is_channel_extension(priv, priv->band,
  504. iwl_ht_conf->control_channel,
  505. iwl_ht_conf->extension_chan_offset);
  506. }
  507. EXPORT_SYMBOL(iwl_is_fat_tx_allowed);
  508. void iwl_set_rxon_ht(struct iwl_priv *priv, struct iwl_ht_info *ht_info)
  509. {
  510. struct iwl_rxon_cmd *rxon = &priv->staging_rxon;
  511. u32 val;
  512. if (!ht_info->is_ht)
  513. return;
  514. /* Set up channel bandwidth: 20 MHz only, or 20/40 mixed if fat ok */
  515. if (iwl_is_fat_tx_allowed(priv, NULL))
  516. rxon->flags |= RXON_FLG_CHANNEL_MODE_MIXED_MSK;
  517. else
  518. rxon->flags &= ~(RXON_FLG_CHANNEL_MODE_MIXED_MSK |
  519. RXON_FLG_CHANNEL_MODE_PURE_40_MSK);
  520. if (le16_to_cpu(rxon->channel) != ht_info->control_channel) {
  521. IWL_DEBUG_ASSOC("control diff than current %d %d\n",
  522. le16_to_cpu(rxon->channel),
  523. ht_info->control_channel);
  524. rxon->channel = cpu_to_le16(ht_info->control_channel);
  525. return;
  526. }
  527. /* Note: control channel is opposite of extension channel */
  528. switch (ht_info->extension_chan_offset) {
  529. case IWL_EXT_CHANNEL_OFFSET_ABOVE:
  530. rxon->flags &= ~(RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK);
  531. break;
  532. case IWL_EXT_CHANNEL_OFFSET_BELOW:
  533. rxon->flags |= RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK;
  534. break;
  535. case IWL_EXT_CHANNEL_OFFSET_NONE:
  536. default:
  537. rxon->flags &= ~RXON_FLG_CHANNEL_MODE_MIXED_MSK;
  538. break;
  539. }
  540. val = ht_info->ht_protection;
  541. rxon->flags |= cpu_to_le32(val << RXON_FLG_HT_OPERATING_MODE_POS);
  542. iwl_set_rxon_chain(priv);
  543. IWL_DEBUG_ASSOC("supported HT rate 0x%X 0x%X 0x%X "
  544. "rxon flags 0x%X operation mode :0x%X "
  545. "extension channel offset 0x%x "
  546. "control chan %d\n",
  547. ht_info->supp_mcs_set[0],
  548. ht_info->supp_mcs_set[1],
  549. ht_info->supp_mcs_set[2],
  550. le32_to_cpu(rxon->flags), ht_info->ht_protection,
  551. ht_info->extension_chan_offset,
  552. ht_info->control_channel);
  553. return;
  554. }
  555. EXPORT_SYMBOL(iwl_set_rxon_ht);
  556. #else
  557. static inline u8 is_single_rx_stream(struct iwl_priv *priv)
  558. {
  559. return 1;
  560. }
  561. #endif /*CONFIG_IWL4965_HT */
  562. /*
  563. * Determine how many receiver/antenna chains to use.
  564. * More provides better reception via diversity. Fewer saves power.
  565. * MIMO (dual stream) requires at least 2, but works better with 3.
  566. * This does not determine *which* chains to use, just how many.
  567. */
  568. static int iwlcore_get_rx_chain_counter(struct iwl_priv *priv,
  569. u8 *idle_state, u8 *rx_state)
  570. {
  571. u8 is_single = is_single_rx_stream(priv);
  572. u8 is_cam = test_bit(STATUS_POWER_PMI, &priv->status) ? 0 : 1;
  573. /* # of Rx chains to use when expecting MIMO. */
  574. if (is_single || (!is_cam && (priv->ps_mode == IWL_MIMO_PS_STATIC)))
  575. *rx_state = 2;
  576. else
  577. *rx_state = 3;
  578. /* # Rx chains when idling and maybe trying to save power */
  579. switch (priv->ps_mode) {
  580. case IWL_MIMO_PS_STATIC:
  581. case IWL_MIMO_PS_DYNAMIC:
  582. *idle_state = (is_cam) ? 2 : 1;
  583. break;
  584. case IWL_MIMO_PS_NONE:
  585. *idle_state = (is_cam) ? *rx_state : 1;
  586. break;
  587. default:
  588. *idle_state = 1;
  589. break;
  590. }
  591. return 0;
  592. }
  593. /**
  594. * iwl_set_rxon_chain - Set up Rx chain usage in "staging" RXON image
  595. *
  596. * Selects how many and which Rx receivers/antennas/chains to use.
  597. * This should not be used for scan command ... it puts data in wrong place.
  598. */
  599. void iwl_set_rxon_chain(struct iwl_priv *priv)
  600. {
  601. u8 is_single = is_single_rx_stream(priv);
  602. u8 idle_state, rx_state;
  603. priv->staging_rxon.rx_chain = 0;
  604. rx_state = idle_state = 3;
  605. /* Tell uCode which antennas are actually connected.
  606. * Before first association, we assume all antennas are connected.
  607. * Just after first association, iwl_chain_noise_calibration()
  608. * checks which antennas actually *are* connected. */
  609. priv->staging_rxon.rx_chain |=
  610. cpu_to_le16(priv->hw_params.valid_rx_ant <<
  611. RXON_RX_CHAIN_VALID_POS);
  612. /* How many receivers should we use? */
  613. iwlcore_get_rx_chain_counter(priv, &idle_state, &rx_state);
  614. priv->staging_rxon.rx_chain |=
  615. cpu_to_le16(rx_state << RXON_RX_CHAIN_MIMO_CNT_POS);
  616. priv->staging_rxon.rx_chain |=
  617. cpu_to_le16(idle_state << RXON_RX_CHAIN_CNT_POS);
  618. if (!is_single && (rx_state >= 2) &&
  619. !test_bit(STATUS_POWER_PMI, &priv->status))
  620. priv->staging_rxon.rx_chain |= RXON_RX_CHAIN_MIMO_FORCE_MSK;
  621. else
  622. priv->staging_rxon.rx_chain &= ~RXON_RX_CHAIN_MIMO_FORCE_MSK;
  623. IWL_DEBUG_ASSOC("rx chain %X\n", priv->staging_rxon.rx_chain);
  624. }
  625. EXPORT_SYMBOL(iwl_set_rxon_chain);
  626. /**
  627. * iwlcore_set_rxon_channel - Set the phymode and channel values in staging RXON
  628. * @phymode: MODE_IEEE80211A sets to 5.2GHz; all else set to 2.4GHz
  629. * @channel: Any channel valid for the requested phymode
  630. * In addition to setting the staging RXON, priv->phymode is also set.
  631. *
  632. * NOTE: Does not commit to the hardware; it sets appropriate bit fields
  633. * in the staging RXON flag structure based on the phymode
  634. */
  635. int iwl_set_rxon_channel(struct iwl_priv *priv,
  636. enum ieee80211_band band,
  637. u16 channel)
  638. {
  639. if (!iwl_get_channel_info(priv, band, channel)) {
  640. IWL_DEBUG_INFO("Could not set channel to %d [%d]\n",
  641. channel, band);
  642. return -EINVAL;
  643. }
  644. if ((le16_to_cpu(priv->staging_rxon.channel) == channel) &&
  645. (priv->band == band))
  646. return 0;
  647. priv->staging_rxon.channel = cpu_to_le16(channel);
  648. if (band == IEEE80211_BAND_5GHZ)
  649. priv->staging_rxon.flags &= ~RXON_FLG_BAND_24G_MSK;
  650. else
  651. priv->staging_rxon.flags |= RXON_FLG_BAND_24G_MSK;
  652. priv->band = band;
  653. IWL_DEBUG_INFO("Staging channel set to %d [%d]\n", channel, band);
  654. return 0;
  655. }
  656. EXPORT_SYMBOL(iwl_set_rxon_channel);
  657. int iwl_setup_mac(struct iwl_priv *priv)
  658. {
  659. int ret;
  660. struct ieee80211_hw *hw = priv->hw;
  661. hw->rate_control_algorithm = "iwl-4965-rs";
  662. /* Tell mac80211 our characteristics */
  663. hw->flags = IEEE80211_HW_HOST_GEN_BEACON_TEMPLATE |
  664. IEEE80211_HW_SIGNAL_DBM |
  665. IEEE80211_HW_NOISE_DBM;
  666. /* Default value; 4 EDCA QOS priorities */
  667. hw->queues = 4;
  668. #ifdef CONFIG_IWL4965_HT
  669. /* Enhanced value; more queues, to support 11n aggregation */
  670. hw->ampdu_queues = 12;
  671. #endif /* CONFIG_IWL4965_HT */
  672. hw->conf.beacon_int = 100;
  673. if (priv->bands[IEEE80211_BAND_2GHZ].n_channels)
  674. priv->hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
  675. &priv->bands[IEEE80211_BAND_2GHZ];
  676. if (priv->bands[IEEE80211_BAND_5GHZ].n_channels)
  677. priv->hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
  678. &priv->bands[IEEE80211_BAND_5GHZ];
  679. ret = ieee80211_register_hw(priv->hw);
  680. if (ret) {
  681. IWL_ERROR("Failed to register hw (error %d)\n", ret);
  682. return ret;
  683. }
  684. priv->mac80211_registered = 1;
  685. return 0;
  686. }
  687. EXPORT_SYMBOL(iwl_setup_mac);
  688. int iwl_init_drv(struct iwl_priv *priv)
  689. {
  690. int ret;
  691. int i;
  692. priv->retry_rate = 1;
  693. priv->ibss_beacon = NULL;
  694. spin_lock_init(&priv->lock);
  695. spin_lock_init(&priv->power_data.lock);
  696. spin_lock_init(&priv->sta_lock);
  697. spin_lock_init(&priv->hcmd_lock);
  698. spin_lock_init(&priv->lq_mngr.lock);
  699. for (i = 0; i < IWL_IBSS_MAC_HASH_SIZE; i++)
  700. INIT_LIST_HEAD(&priv->ibss_mac_hash[i]);
  701. INIT_LIST_HEAD(&priv->free_frames);
  702. mutex_init(&priv->mutex);
  703. /* Clear the driver's (not device's) station table */
  704. iwlcore_clear_stations_table(priv);
  705. priv->data_retry_limit = -1;
  706. priv->ieee_channels = NULL;
  707. priv->ieee_rates = NULL;
  708. priv->band = IEEE80211_BAND_2GHZ;
  709. priv->iw_mode = IEEE80211_IF_TYPE_STA;
  710. priv->use_ant_b_for_management_frame = 1; /* start with ant B */
  711. priv->ps_mode = IWL_MIMO_PS_NONE;
  712. /* Choose which receivers/antennas to use */
  713. iwl_set_rxon_chain(priv);
  714. if (priv->cfg->mod_params->enable_qos)
  715. priv->qos_data.qos_enable = 1;
  716. iwl_reset_qos(priv);
  717. priv->qos_data.qos_active = 0;
  718. priv->qos_data.qos_cap.val = 0;
  719. iwl_set_rxon_channel(priv, IEEE80211_BAND_2GHZ, 6);
  720. priv->rates_mask = IWL_RATES_MASK;
  721. /* If power management is turned on, default to AC mode */
  722. priv->power_mode = IWL_POWER_AC;
  723. priv->user_txpower_limit = IWL_DEFAULT_TX_POWER;
  724. ret = iwl_init_channel_map(priv);
  725. if (ret) {
  726. IWL_ERROR("initializing regulatory failed: %d\n", ret);
  727. goto err;
  728. }
  729. ret = iwlcore_init_geos(priv);
  730. if (ret) {
  731. IWL_ERROR("initializing geos failed: %d\n", ret);
  732. goto err_free_channel_map;
  733. }
  734. return 0;
  735. err_free_channel_map:
  736. iwl_free_channel_map(priv);
  737. err:
  738. return ret;
  739. }
  740. EXPORT_SYMBOL(iwl_init_drv);
  741. void iwl_free_calib_results(struct iwl_priv *priv)
  742. {
  743. kfree(priv->calib_results.lo_res);
  744. priv->calib_results.lo_res = NULL;
  745. priv->calib_results.lo_res_len = 0;
  746. kfree(priv->calib_results.tx_iq_res);
  747. priv->calib_results.tx_iq_res = NULL;
  748. priv->calib_results.tx_iq_res_len = 0;
  749. kfree(priv->calib_results.tx_iq_perd_res);
  750. priv->calib_results.tx_iq_perd_res = NULL;
  751. priv->calib_results.tx_iq_perd_res_len = 0;
  752. }
  753. EXPORT_SYMBOL(iwl_free_calib_results);
  754. void iwl_uninit_drv(struct iwl_priv *priv)
  755. {
  756. iwl_free_calib_results(priv);
  757. iwlcore_free_geos(priv);
  758. iwl_free_channel_map(priv);
  759. }
  760. EXPORT_SYMBOL(iwl_uninit_drv);
  761. /* Low level driver call this function to update iwlcore with
  762. * driver status.
  763. */
  764. int iwlcore_low_level_notify(struct iwl_priv *priv,
  765. enum iwlcore_card_notify notify)
  766. {
  767. int ret;
  768. switch (notify) {
  769. case IWLCORE_INIT_EVT:
  770. ret = iwl_rfkill_init(priv);
  771. if (ret)
  772. IWL_ERROR("Unable to initialize RFKILL system. "
  773. "Ignoring error: %d\n", ret);
  774. iwl_power_initialize(priv);
  775. break;
  776. case IWLCORE_START_EVT:
  777. iwl_power_update_mode(priv, 1);
  778. break;
  779. case IWLCORE_STOP_EVT:
  780. break;
  781. case IWLCORE_REMOVE_EVT:
  782. iwl_rfkill_unregister(priv);
  783. break;
  784. }
  785. return 0;
  786. }
  787. EXPORT_SYMBOL(iwlcore_low_level_notify);
  788. int iwl_send_statistics_request(struct iwl_priv *priv, u8 flags)
  789. {
  790. u32 stat_flags = 0;
  791. struct iwl_host_cmd cmd = {
  792. .id = REPLY_STATISTICS_CMD,
  793. .meta.flags = flags,
  794. .len = sizeof(stat_flags),
  795. .data = (u8 *) &stat_flags,
  796. };
  797. return iwl_send_cmd(priv, &cmd);
  798. }
  799. EXPORT_SYMBOL(iwl_send_statistics_request);
  800. /**
  801. * iwl_verify_inst_sparse - verify runtime uCode image in card vs. host,
  802. * using sample data 100 bytes apart. If these sample points are good,
  803. * it's a pretty good bet that everything between them is good, too.
  804. */
  805. static int iwlcore_verify_inst_sparse(struct iwl_priv *priv, __le32 *image, u32 len)
  806. {
  807. u32 val;
  808. int ret = 0;
  809. u32 errcnt = 0;
  810. u32 i;
  811. IWL_DEBUG_INFO("ucode inst image size is %u\n", len);
  812. ret = iwl_grab_nic_access(priv);
  813. if (ret)
  814. return ret;
  815. for (i = 0; i < len; i += 100, image += 100/sizeof(u32)) {
  816. /* read data comes through single port, auto-incr addr */
  817. /* NOTE: Use the debugless read so we don't flood kernel log
  818. * if IWL_DL_IO is set */
  819. iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR,
  820. i + RTC_INST_LOWER_BOUND);
  821. val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  822. if (val != le32_to_cpu(*image)) {
  823. ret = -EIO;
  824. errcnt++;
  825. if (errcnt >= 3)
  826. break;
  827. }
  828. }
  829. iwl_release_nic_access(priv);
  830. return ret;
  831. }
  832. /**
  833. * iwlcore_verify_inst_full - verify runtime uCode image in card vs. host,
  834. * looking at all data.
  835. */
  836. static int iwl_verify_inst_full(struct iwl_priv *priv, __le32 *image,
  837. u32 len)
  838. {
  839. u32 val;
  840. u32 save_len = len;
  841. int ret = 0;
  842. u32 errcnt;
  843. IWL_DEBUG_INFO("ucode inst image size is %u\n", len);
  844. ret = iwl_grab_nic_access(priv);
  845. if (ret)
  846. return ret;
  847. iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, RTC_INST_LOWER_BOUND);
  848. errcnt = 0;
  849. for (; len > 0; len -= sizeof(u32), image++) {
  850. /* read data comes through single port, auto-incr addr */
  851. /* NOTE: Use the debugless read so we don't flood kernel log
  852. * if IWL_DL_IO is set */
  853. val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  854. if (val != le32_to_cpu(*image)) {
  855. IWL_ERROR("uCode INST section is invalid at "
  856. "offset 0x%x, is 0x%x, s/b 0x%x\n",
  857. save_len - len, val, le32_to_cpu(*image));
  858. ret = -EIO;
  859. errcnt++;
  860. if (errcnt >= 20)
  861. break;
  862. }
  863. }
  864. iwl_release_nic_access(priv);
  865. if (!errcnt)
  866. IWL_DEBUG_INFO
  867. ("ucode image in INSTRUCTION memory is good\n");
  868. return ret;
  869. }
  870. /**
  871. * iwl_verify_ucode - determine which instruction image is in SRAM,
  872. * and verify its contents
  873. */
  874. int iwl_verify_ucode(struct iwl_priv *priv)
  875. {
  876. __le32 *image;
  877. u32 len;
  878. int ret;
  879. /* Try bootstrap */
  880. image = (__le32 *)priv->ucode_boot.v_addr;
  881. len = priv->ucode_boot.len;
  882. ret = iwlcore_verify_inst_sparse(priv, image, len);
  883. if (!ret) {
  884. IWL_DEBUG_INFO("Bootstrap uCode is good in inst SRAM\n");
  885. return 0;
  886. }
  887. /* Try initialize */
  888. image = (__le32 *)priv->ucode_init.v_addr;
  889. len = priv->ucode_init.len;
  890. ret = iwlcore_verify_inst_sparse(priv, image, len);
  891. if (!ret) {
  892. IWL_DEBUG_INFO("Initialize uCode is good in inst SRAM\n");
  893. return 0;
  894. }
  895. /* Try runtime/protocol */
  896. image = (__le32 *)priv->ucode_code.v_addr;
  897. len = priv->ucode_code.len;
  898. ret = iwlcore_verify_inst_sparse(priv, image, len);
  899. if (!ret) {
  900. IWL_DEBUG_INFO("Runtime uCode is good in inst SRAM\n");
  901. return 0;
  902. }
  903. IWL_ERROR("NO VALID UCODE IMAGE IN INSTRUCTION SRAM!!\n");
  904. /* Since nothing seems to match, show first several data entries in
  905. * instruction SRAM, so maybe visual inspection will give a clue.
  906. * Selection of bootstrap image (vs. other images) is arbitrary. */
  907. image = (__le32 *)priv->ucode_boot.v_addr;
  908. len = priv->ucode_boot.len;
  909. ret = iwl_verify_inst_full(priv, image, len);
  910. return ret;
  911. }
  912. EXPORT_SYMBOL(iwl_verify_ucode);
  913. static const char *desc_lookup(int i)
  914. {
  915. switch (i) {
  916. case 1:
  917. return "FAIL";
  918. case 2:
  919. return "BAD_PARAM";
  920. case 3:
  921. return "BAD_CHECKSUM";
  922. case 4:
  923. return "NMI_INTERRUPT";
  924. case 5:
  925. return "SYSASSERT";
  926. case 6:
  927. return "FATAL_ERROR";
  928. }
  929. return "UNKNOWN";
  930. }
  931. #define ERROR_START_OFFSET (1 * sizeof(u32))
  932. #define ERROR_ELEM_SIZE (7 * sizeof(u32))
  933. void iwl_dump_nic_error_log(struct iwl_priv *priv)
  934. {
  935. u32 data2, line;
  936. u32 desc, time, count, base, data1;
  937. u32 blink1, blink2, ilink1, ilink2;
  938. int ret;
  939. if (priv->ucode_type == UCODE_INIT)
  940. base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
  941. else
  942. base = le32_to_cpu(priv->card_alive.error_event_table_ptr);
  943. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  944. IWL_ERROR("Not valid error log pointer 0x%08X\n", base);
  945. return;
  946. }
  947. ret = iwl_grab_nic_access(priv);
  948. if (ret) {
  949. IWL_WARNING("Can not read from adapter at this time.\n");
  950. return;
  951. }
  952. count = iwl_read_targ_mem(priv, base);
  953. if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) {
  954. IWL_ERROR("Start IWL Error Log Dump:\n");
  955. IWL_ERROR("Status: 0x%08lX, count: %d\n", priv->status, count);
  956. }
  957. desc = iwl_read_targ_mem(priv, base + 1 * sizeof(u32));
  958. blink1 = iwl_read_targ_mem(priv, base + 3 * sizeof(u32));
  959. blink2 = iwl_read_targ_mem(priv, base + 4 * sizeof(u32));
  960. ilink1 = iwl_read_targ_mem(priv, base + 5 * sizeof(u32));
  961. ilink2 = iwl_read_targ_mem(priv, base + 6 * sizeof(u32));
  962. data1 = iwl_read_targ_mem(priv, base + 7 * sizeof(u32));
  963. data2 = iwl_read_targ_mem(priv, base + 8 * sizeof(u32));
  964. line = iwl_read_targ_mem(priv, base + 9 * sizeof(u32));
  965. time = iwl_read_targ_mem(priv, base + 11 * sizeof(u32));
  966. IWL_ERROR("Desc Time "
  967. "data1 data2 line\n");
  968. IWL_ERROR("%-13s (#%d) %010u 0x%08X 0x%08X %u\n",
  969. desc_lookup(desc), desc, time, data1, data2, line);
  970. IWL_ERROR("blink1 blink2 ilink1 ilink2\n");
  971. IWL_ERROR("0x%05X 0x%05X 0x%05X 0x%05X\n", blink1, blink2,
  972. ilink1, ilink2);
  973. iwl_release_nic_access(priv);
  974. }
  975. EXPORT_SYMBOL(iwl_dump_nic_error_log);
  976. #define EVENT_START_OFFSET (4 * sizeof(u32))
  977. /**
  978. * iwl_print_event_log - Dump error event log to syslog
  979. *
  980. * NOTE: Must be called with iwl4965_grab_nic_access() already obtained!
  981. */
  982. void iwl_print_event_log(struct iwl_priv *priv, u32 start_idx,
  983. u32 num_events, u32 mode)
  984. {
  985. u32 i;
  986. u32 base; /* SRAM byte address of event log header */
  987. u32 event_size; /* 2 u32s, or 3 u32s if timestamp recorded */
  988. u32 ptr; /* SRAM byte address of log data */
  989. u32 ev, time, data; /* event log data */
  990. if (num_events == 0)
  991. return;
  992. if (priv->ucode_type == UCODE_INIT)
  993. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  994. else
  995. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  996. if (mode == 0)
  997. event_size = 2 * sizeof(u32);
  998. else
  999. event_size = 3 * sizeof(u32);
  1000. ptr = base + EVENT_START_OFFSET + (start_idx * event_size);
  1001. /* "time" is actually "data" for mode 0 (no timestamp).
  1002. * place event id # at far right for easier visual parsing. */
  1003. for (i = 0; i < num_events; i++) {
  1004. ev = iwl_read_targ_mem(priv, ptr);
  1005. ptr += sizeof(u32);
  1006. time = iwl_read_targ_mem(priv, ptr);
  1007. ptr += sizeof(u32);
  1008. if (mode == 0)
  1009. IWL_ERROR("0x%08x\t%04u\n", time, ev); /* data, ev */
  1010. else {
  1011. data = iwl_read_targ_mem(priv, ptr);
  1012. ptr += sizeof(u32);
  1013. IWL_ERROR("%010u\t0x%08x\t%04u\n", time, data, ev);
  1014. }
  1015. }
  1016. }
  1017. EXPORT_SYMBOL(iwl_print_event_log);
  1018. void iwl_dump_nic_event_log(struct iwl_priv *priv)
  1019. {
  1020. int ret;
  1021. u32 base; /* SRAM byte address of event log header */
  1022. u32 capacity; /* event log capacity in # entries */
  1023. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  1024. u32 num_wraps; /* # times uCode wrapped to top of log */
  1025. u32 next_entry; /* index of next entry to be written by uCode */
  1026. u32 size; /* # entries that we'll print */
  1027. if (priv->ucode_type == UCODE_INIT)
  1028. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  1029. else
  1030. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  1031. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  1032. IWL_ERROR("Invalid event log pointer 0x%08X\n", base);
  1033. return;
  1034. }
  1035. ret = iwl_grab_nic_access(priv);
  1036. if (ret) {
  1037. IWL_WARNING("Can not read from adapter at this time.\n");
  1038. return;
  1039. }
  1040. /* event log header */
  1041. capacity = iwl_read_targ_mem(priv, base);
  1042. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  1043. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  1044. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  1045. size = num_wraps ? capacity : next_entry;
  1046. /* bail out if nothing in log */
  1047. if (size == 0) {
  1048. IWL_ERROR("Start IWL Event Log Dump: nothing in log\n");
  1049. iwl_release_nic_access(priv);
  1050. return;
  1051. }
  1052. IWL_ERROR("Start IWL Event Log Dump: display count %d, wraps %d\n",
  1053. size, num_wraps);
  1054. /* if uCode has wrapped back to top of log, start at the oldest entry,
  1055. * i.e the next one that uCode would fill. */
  1056. if (num_wraps)
  1057. iwl_print_event_log(priv, next_entry,
  1058. capacity - next_entry, mode);
  1059. /* (then/else) start at top of log */
  1060. iwl_print_event_log(priv, 0, next_entry, mode);
  1061. iwl_release_nic_access(priv);
  1062. }
  1063. EXPORT_SYMBOL(iwl_dump_nic_event_log);