perf_event_v7.c 31 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139
  1. /*
  2. * ARMv7 Cortex-A8 and Cortex-A9 Performance Events handling code.
  3. *
  4. * ARMv7 support: Jean Pihet <jpihet@mvista.com>
  5. * 2010 (c) MontaVista Software, LLC.
  6. *
  7. * Copied from ARMv6 code, with the low level code inspired
  8. * by the ARMv7 Oprofile code.
  9. *
  10. * Cortex-A8 has up to 4 configurable performance counters and
  11. * a single cycle counter.
  12. * Cortex-A9 has up to 31 configurable performance counters and
  13. * a single cycle counter.
  14. *
  15. * All counters can be enabled/disabled and IRQ masked separately. The cycle
  16. * counter and all 4 performance counters together can be reset separately.
  17. */
  18. #ifdef CONFIG_CPU_V7
  19. static struct arm_pmu armv7pmu;
  20. /*
  21. * Common ARMv7 event types
  22. *
  23. * Note: An implementation may not be able to count all of these events
  24. * but the encodings are considered to be `reserved' in the case that
  25. * they are not available.
  26. */
  27. enum armv7_perf_types {
  28. ARMV7_PERFCTR_PMNC_SW_INCR = 0x00,
  29. ARMV7_PERFCTR_L1_ICACHE_REFILL = 0x01,
  30. ARMV7_PERFCTR_ITLB_REFILL = 0x02,
  31. ARMV7_PERFCTR_L1_DCACHE_REFILL = 0x03,
  32. ARMV7_PERFCTR_L1_DCACHE_ACCESS = 0x04,
  33. ARMV7_PERFCTR_DTLB_REFILL = 0x05,
  34. ARMV7_PERFCTR_MEM_READ = 0x06,
  35. ARMV7_PERFCTR_MEM_WRITE = 0x07,
  36. ARMV7_PERFCTR_INSTR_EXECUTED = 0x08,
  37. ARMV7_PERFCTR_EXC_TAKEN = 0x09,
  38. ARMV7_PERFCTR_EXC_EXECUTED = 0x0A,
  39. ARMV7_PERFCTR_CID_WRITE = 0x0B,
  40. /*
  41. * ARMV7_PERFCTR_PC_WRITE is equivalent to HW_BRANCH_INSTRUCTIONS.
  42. * It counts:
  43. * - all (taken) branch instructions,
  44. * - instructions that explicitly write the PC,
  45. * - exception generating instructions.
  46. */
  47. ARMV7_PERFCTR_PC_WRITE = 0x0C,
  48. ARMV7_PERFCTR_PC_IMM_BRANCH = 0x0D,
  49. ARMV7_PERFCTR_PC_PROC_RETURN = 0x0E,
  50. ARMV7_PERFCTR_MEM_UNALIGNED_ACCESS = 0x0F,
  51. ARMV7_PERFCTR_PC_BRANCH_MIS_PRED = 0x10,
  52. ARMV7_PERFCTR_CLOCK_CYCLES = 0x11,
  53. ARMV7_PERFCTR_PC_BRANCH_PRED = 0x12,
  54. /* These events are defined by the PMUv2 supplement (ARM DDI 0457A). */
  55. ARMV7_PERFCTR_MEM_ACCESS = 0x13,
  56. ARMV7_PERFCTR_L1_ICACHE_ACCESS = 0x14,
  57. ARMV7_PERFCTR_L1_DCACHE_WB = 0x15,
  58. ARMV7_PERFCTR_L2_CACHE_ACCESS = 0x16,
  59. ARMV7_PERFCTR_L2_CACHE_REFILL = 0x17,
  60. ARMV7_PERFCTR_L2_CACHE_WB = 0x18,
  61. ARMV7_PERFCTR_BUS_ACCESS = 0x19,
  62. ARMV7_PERFCTR_MEM_ERROR = 0x1A,
  63. ARMV7_PERFCTR_INSTR_SPEC = 0x1B,
  64. ARMV7_PERFCTR_TTBR_WRITE = 0x1C,
  65. ARMV7_PERFCTR_BUS_CYCLES = 0x1D,
  66. ARMV7_PERFCTR_CPU_CYCLES = 0xFF
  67. };
  68. /* ARMv7 Cortex-A8 specific event types */
  69. enum armv7_a8_perf_types {
  70. ARMV7_A8_PERFCTR_L2_CACHE_ACCESS = 0x43,
  71. ARMV7_A8_PERFCTR_L2_CACHE_REFILL = 0x44,
  72. ARMV7_A8_PERFCTR_L1_ICACHE_ACCESS = 0x50,
  73. };
  74. /* ARMv7 Cortex-A9 specific event types */
  75. enum armv7_a9_perf_types {
  76. ARMV7_A9_PERFCTR_INSTR_CORE_RENAME = 0x68,
  77. };
  78. /* ARMv7 Cortex-A5 specific event types */
  79. enum armv7_a5_perf_types {
  80. ARMV7_A5_PERFCTR_PREFETCH_LINEFILL = 0xc2,
  81. ARMV7_A5_PERFCTR_PREFETCH_LINEFILL_DROP = 0xc3,
  82. };
  83. /* ARMv7 Cortex-A15 specific event types */
  84. enum armv7_a15_perf_types {
  85. ARMV7_A15_PERFCTR_L1_DCACHE_ACCESS_READ = 0x40,
  86. ARMV7_A15_PERFCTR_L1_DCACHE_ACCESS_WRITE = 0x41,
  87. ARMV7_A15_PERFCTR_L1_DCACHE_REFILL_READ = 0x42,
  88. ARMV7_A15_PERFCTR_L1_DCACHE_REFILL_WRITE = 0x43,
  89. ARMV7_A15_PERFCTR_DTLB_REFILL_L1_READ = 0x4C,
  90. ARMV7_A15_PERFCTR_DTLB_REFILL_L1_WRITE = 0x4D,
  91. ARMV7_A15_PERFCTR_L2_CACHE_ACCESS_READ = 0x50,
  92. ARMV7_A15_PERFCTR_L2_CACHE_ACCESS_WRITE = 0x51,
  93. ARMV7_A15_PERFCTR_L2_CACHE_REFILL_READ = 0x52,
  94. ARMV7_A15_PERFCTR_L2_CACHE_REFILL_WRITE = 0x53,
  95. ARMV7_A15_PERFCTR_PC_WRITE_SPEC = 0x76,
  96. };
  97. /*
  98. * Cortex-A8 HW events mapping
  99. *
  100. * The hardware events that we support. We do support cache operations but
  101. * we have harvard caches and no way to combine instruction and data
  102. * accesses/misses in hardware.
  103. */
  104. static const unsigned armv7_a8_perf_map[PERF_COUNT_HW_MAX] = {
  105. [PERF_COUNT_HW_CPU_CYCLES] = ARMV7_PERFCTR_CPU_CYCLES,
  106. [PERF_COUNT_HW_INSTRUCTIONS] = ARMV7_PERFCTR_INSTR_EXECUTED,
  107. [PERF_COUNT_HW_CACHE_REFERENCES] = ARMV7_PERFCTR_L1_DCACHE_ACCESS,
  108. [PERF_COUNT_HW_CACHE_MISSES] = ARMV7_PERFCTR_L1_DCACHE_REFILL,
  109. [PERF_COUNT_HW_BRANCH_INSTRUCTIONS] = ARMV7_PERFCTR_PC_WRITE,
  110. [PERF_COUNT_HW_BRANCH_MISSES] = ARMV7_PERFCTR_PC_BRANCH_MIS_PRED,
  111. [PERF_COUNT_HW_BUS_CYCLES] = HW_OP_UNSUPPORTED,
  112. };
  113. static const unsigned armv7_a8_perf_cache_map[PERF_COUNT_HW_CACHE_MAX]
  114. [PERF_COUNT_HW_CACHE_OP_MAX]
  115. [PERF_COUNT_HW_CACHE_RESULT_MAX] = {
  116. [C(L1D)] = {
  117. /*
  118. * The performance counters don't differentiate between read
  119. * and write accesses/misses so this isn't strictly correct,
  120. * but it's the best we can do. Writes and reads get
  121. * combined.
  122. */
  123. [C(OP_READ)] = {
  124. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_L1_DCACHE_ACCESS,
  125. [C(RESULT_MISS)] = ARMV7_PERFCTR_L1_DCACHE_REFILL,
  126. },
  127. [C(OP_WRITE)] = {
  128. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_L1_DCACHE_ACCESS,
  129. [C(RESULT_MISS)] = ARMV7_PERFCTR_L1_DCACHE_REFILL,
  130. },
  131. [C(OP_PREFETCH)] = {
  132. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  133. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  134. },
  135. },
  136. [C(L1I)] = {
  137. [C(OP_READ)] = {
  138. [C(RESULT_ACCESS)] = ARMV7_A8_PERFCTR_L1_ICACHE_ACCESS,
  139. [C(RESULT_MISS)] = ARMV7_PERFCTR_L1_ICACHE_REFILL,
  140. },
  141. [C(OP_WRITE)] = {
  142. [C(RESULT_ACCESS)] = ARMV7_A8_PERFCTR_L1_ICACHE_ACCESS,
  143. [C(RESULT_MISS)] = ARMV7_PERFCTR_L1_ICACHE_REFILL,
  144. },
  145. [C(OP_PREFETCH)] = {
  146. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  147. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  148. },
  149. },
  150. [C(LL)] = {
  151. [C(OP_READ)] = {
  152. [C(RESULT_ACCESS)] = ARMV7_A8_PERFCTR_L2_CACHE_ACCESS,
  153. [C(RESULT_MISS)] = ARMV7_A8_PERFCTR_L2_CACHE_REFILL,
  154. },
  155. [C(OP_WRITE)] = {
  156. [C(RESULT_ACCESS)] = ARMV7_A8_PERFCTR_L2_CACHE_ACCESS,
  157. [C(RESULT_MISS)] = ARMV7_A8_PERFCTR_L2_CACHE_REFILL,
  158. },
  159. [C(OP_PREFETCH)] = {
  160. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  161. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  162. },
  163. },
  164. [C(DTLB)] = {
  165. [C(OP_READ)] = {
  166. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  167. [C(RESULT_MISS)] = ARMV7_PERFCTR_DTLB_REFILL,
  168. },
  169. [C(OP_WRITE)] = {
  170. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  171. [C(RESULT_MISS)] = ARMV7_PERFCTR_DTLB_REFILL,
  172. },
  173. [C(OP_PREFETCH)] = {
  174. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  175. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  176. },
  177. },
  178. [C(ITLB)] = {
  179. [C(OP_READ)] = {
  180. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  181. [C(RESULT_MISS)] = ARMV7_PERFCTR_ITLB_REFILL,
  182. },
  183. [C(OP_WRITE)] = {
  184. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  185. [C(RESULT_MISS)] = ARMV7_PERFCTR_ITLB_REFILL,
  186. },
  187. [C(OP_PREFETCH)] = {
  188. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  189. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  190. },
  191. },
  192. [C(BPU)] = {
  193. [C(OP_READ)] = {
  194. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_PC_BRANCH_PRED,
  195. [C(RESULT_MISS)] = ARMV7_PERFCTR_PC_BRANCH_MIS_PRED,
  196. },
  197. [C(OP_WRITE)] = {
  198. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_PC_BRANCH_PRED,
  199. [C(RESULT_MISS)] = ARMV7_PERFCTR_PC_BRANCH_MIS_PRED,
  200. },
  201. [C(OP_PREFETCH)] = {
  202. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  203. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  204. },
  205. },
  206. [C(NODE)] = {
  207. [C(OP_READ)] = {
  208. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  209. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  210. },
  211. [C(OP_WRITE)] = {
  212. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  213. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  214. },
  215. [C(OP_PREFETCH)] = {
  216. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  217. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  218. },
  219. },
  220. };
  221. /*
  222. * Cortex-A9 HW events mapping
  223. */
  224. static const unsigned armv7_a9_perf_map[PERF_COUNT_HW_MAX] = {
  225. [PERF_COUNT_HW_CPU_CYCLES] = ARMV7_PERFCTR_CPU_CYCLES,
  226. [PERF_COUNT_HW_INSTRUCTIONS] = ARMV7_A9_PERFCTR_INSTR_CORE_RENAME,
  227. [PERF_COUNT_HW_CACHE_REFERENCES] = ARMV7_PERFCTR_L1_DCACHE_ACCESS,
  228. [PERF_COUNT_HW_CACHE_MISSES] = ARMV7_PERFCTR_L1_DCACHE_REFILL,
  229. [PERF_COUNT_HW_BRANCH_INSTRUCTIONS] = ARMV7_PERFCTR_PC_WRITE,
  230. [PERF_COUNT_HW_BRANCH_MISSES] = ARMV7_PERFCTR_PC_BRANCH_MIS_PRED,
  231. [PERF_COUNT_HW_BUS_CYCLES] = HW_OP_UNSUPPORTED,
  232. };
  233. static const unsigned armv7_a9_perf_cache_map[PERF_COUNT_HW_CACHE_MAX]
  234. [PERF_COUNT_HW_CACHE_OP_MAX]
  235. [PERF_COUNT_HW_CACHE_RESULT_MAX] = {
  236. [C(L1D)] = {
  237. /*
  238. * The performance counters don't differentiate between read
  239. * and write accesses/misses so this isn't strictly correct,
  240. * but it's the best we can do. Writes and reads get
  241. * combined.
  242. */
  243. [C(OP_READ)] = {
  244. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_L1_DCACHE_ACCESS,
  245. [C(RESULT_MISS)] = ARMV7_PERFCTR_L1_DCACHE_REFILL,
  246. },
  247. [C(OP_WRITE)] = {
  248. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_L1_DCACHE_ACCESS,
  249. [C(RESULT_MISS)] = ARMV7_PERFCTR_L1_DCACHE_REFILL,
  250. },
  251. [C(OP_PREFETCH)] = {
  252. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  253. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  254. },
  255. },
  256. [C(L1I)] = {
  257. [C(OP_READ)] = {
  258. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  259. [C(RESULT_MISS)] = ARMV7_PERFCTR_L1_ICACHE_REFILL,
  260. },
  261. [C(OP_WRITE)] = {
  262. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  263. [C(RESULT_MISS)] = ARMV7_PERFCTR_L1_ICACHE_REFILL,
  264. },
  265. [C(OP_PREFETCH)] = {
  266. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  267. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  268. },
  269. },
  270. [C(LL)] = {
  271. [C(OP_READ)] = {
  272. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  273. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  274. },
  275. [C(OP_WRITE)] = {
  276. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  277. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  278. },
  279. [C(OP_PREFETCH)] = {
  280. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  281. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  282. },
  283. },
  284. [C(DTLB)] = {
  285. [C(OP_READ)] = {
  286. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  287. [C(RESULT_MISS)] = ARMV7_PERFCTR_DTLB_REFILL,
  288. },
  289. [C(OP_WRITE)] = {
  290. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  291. [C(RESULT_MISS)] = ARMV7_PERFCTR_DTLB_REFILL,
  292. },
  293. [C(OP_PREFETCH)] = {
  294. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  295. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  296. },
  297. },
  298. [C(ITLB)] = {
  299. [C(OP_READ)] = {
  300. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  301. [C(RESULT_MISS)] = ARMV7_PERFCTR_ITLB_REFILL,
  302. },
  303. [C(OP_WRITE)] = {
  304. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  305. [C(RESULT_MISS)] = ARMV7_PERFCTR_ITLB_REFILL,
  306. },
  307. [C(OP_PREFETCH)] = {
  308. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  309. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  310. },
  311. },
  312. [C(BPU)] = {
  313. [C(OP_READ)] = {
  314. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_PC_BRANCH_PRED,
  315. [C(RESULT_MISS)] = ARMV7_PERFCTR_PC_BRANCH_MIS_PRED,
  316. },
  317. [C(OP_WRITE)] = {
  318. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_PC_BRANCH_PRED,
  319. [C(RESULT_MISS)] = ARMV7_PERFCTR_PC_BRANCH_MIS_PRED,
  320. },
  321. [C(OP_PREFETCH)] = {
  322. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  323. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  324. },
  325. },
  326. [C(NODE)] = {
  327. [C(OP_READ)] = {
  328. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  329. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  330. },
  331. [C(OP_WRITE)] = {
  332. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  333. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  334. },
  335. [C(OP_PREFETCH)] = {
  336. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  337. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  338. },
  339. },
  340. };
  341. /*
  342. * Cortex-A5 HW events mapping
  343. */
  344. static const unsigned armv7_a5_perf_map[PERF_COUNT_HW_MAX] = {
  345. [PERF_COUNT_HW_CPU_CYCLES] = ARMV7_PERFCTR_CPU_CYCLES,
  346. [PERF_COUNT_HW_INSTRUCTIONS] = ARMV7_PERFCTR_INSTR_EXECUTED,
  347. [PERF_COUNT_HW_CACHE_REFERENCES] = ARMV7_PERFCTR_L1_DCACHE_ACCESS,
  348. [PERF_COUNT_HW_CACHE_MISSES] = ARMV7_PERFCTR_L1_DCACHE_REFILL,
  349. [PERF_COUNT_HW_BRANCH_INSTRUCTIONS] = ARMV7_PERFCTR_PC_WRITE,
  350. [PERF_COUNT_HW_BRANCH_MISSES] = ARMV7_PERFCTR_PC_BRANCH_MIS_PRED,
  351. [PERF_COUNT_HW_BUS_CYCLES] = HW_OP_UNSUPPORTED,
  352. };
  353. static const unsigned armv7_a5_perf_cache_map[PERF_COUNT_HW_CACHE_MAX]
  354. [PERF_COUNT_HW_CACHE_OP_MAX]
  355. [PERF_COUNT_HW_CACHE_RESULT_MAX] = {
  356. [C(L1D)] = {
  357. [C(OP_READ)] = {
  358. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_L1_DCACHE_ACCESS,
  359. [C(RESULT_MISS)] = ARMV7_PERFCTR_L1_DCACHE_REFILL,
  360. },
  361. [C(OP_WRITE)] = {
  362. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_L1_DCACHE_ACCESS,
  363. [C(RESULT_MISS)] = ARMV7_PERFCTR_L1_DCACHE_REFILL,
  364. },
  365. [C(OP_PREFETCH)] = {
  366. [C(RESULT_ACCESS)] = ARMV7_A5_PERFCTR_PREFETCH_LINEFILL,
  367. [C(RESULT_MISS)] = ARMV7_A5_PERFCTR_PREFETCH_LINEFILL_DROP,
  368. },
  369. },
  370. [C(L1I)] = {
  371. [C(OP_READ)] = {
  372. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_L1_ICACHE_ACCESS,
  373. [C(RESULT_MISS)] = ARMV7_PERFCTR_L1_ICACHE_REFILL,
  374. },
  375. [C(OP_WRITE)] = {
  376. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_L1_ICACHE_ACCESS,
  377. [C(RESULT_MISS)] = ARMV7_PERFCTR_L1_ICACHE_REFILL,
  378. },
  379. /*
  380. * The prefetch counters don't differentiate between the I
  381. * side and the D side.
  382. */
  383. [C(OP_PREFETCH)] = {
  384. [C(RESULT_ACCESS)] = ARMV7_A5_PERFCTR_PREFETCH_LINEFILL,
  385. [C(RESULT_MISS)] = ARMV7_A5_PERFCTR_PREFETCH_LINEFILL_DROP,
  386. },
  387. },
  388. [C(LL)] = {
  389. [C(OP_READ)] = {
  390. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  391. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  392. },
  393. [C(OP_WRITE)] = {
  394. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  395. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  396. },
  397. [C(OP_PREFETCH)] = {
  398. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  399. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  400. },
  401. },
  402. [C(DTLB)] = {
  403. [C(OP_READ)] = {
  404. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  405. [C(RESULT_MISS)] = ARMV7_PERFCTR_DTLB_REFILL,
  406. },
  407. [C(OP_WRITE)] = {
  408. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  409. [C(RESULT_MISS)] = ARMV7_PERFCTR_DTLB_REFILL,
  410. },
  411. [C(OP_PREFETCH)] = {
  412. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  413. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  414. },
  415. },
  416. [C(ITLB)] = {
  417. [C(OP_READ)] = {
  418. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  419. [C(RESULT_MISS)] = ARMV7_PERFCTR_ITLB_REFILL,
  420. },
  421. [C(OP_WRITE)] = {
  422. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  423. [C(RESULT_MISS)] = ARMV7_PERFCTR_ITLB_REFILL,
  424. },
  425. [C(OP_PREFETCH)] = {
  426. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  427. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  428. },
  429. },
  430. [C(BPU)] = {
  431. [C(OP_READ)] = {
  432. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_PC_BRANCH_PRED,
  433. [C(RESULT_MISS)] = ARMV7_PERFCTR_PC_BRANCH_MIS_PRED,
  434. },
  435. [C(OP_WRITE)] = {
  436. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_PC_BRANCH_PRED,
  437. [C(RESULT_MISS)] = ARMV7_PERFCTR_PC_BRANCH_MIS_PRED,
  438. },
  439. [C(OP_PREFETCH)] = {
  440. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  441. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  442. },
  443. },
  444. };
  445. /*
  446. * Cortex-A15 HW events mapping
  447. */
  448. static const unsigned armv7_a15_perf_map[PERF_COUNT_HW_MAX] = {
  449. [PERF_COUNT_HW_CPU_CYCLES] = ARMV7_PERFCTR_CPU_CYCLES,
  450. [PERF_COUNT_HW_INSTRUCTIONS] = ARMV7_PERFCTR_INSTR_EXECUTED,
  451. [PERF_COUNT_HW_CACHE_REFERENCES] = ARMV7_PERFCTR_L1_DCACHE_ACCESS,
  452. [PERF_COUNT_HW_CACHE_MISSES] = ARMV7_PERFCTR_L1_DCACHE_REFILL,
  453. [PERF_COUNT_HW_BRANCH_INSTRUCTIONS] = ARMV7_A15_PERFCTR_PC_WRITE_SPEC,
  454. [PERF_COUNT_HW_BRANCH_MISSES] = ARMV7_PERFCTR_PC_BRANCH_MIS_PRED,
  455. [PERF_COUNT_HW_BUS_CYCLES] = ARMV7_PERFCTR_BUS_CYCLES,
  456. };
  457. static const unsigned armv7_a15_perf_cache_map[PERF_COUNT_HW_CACHE_MAX]
  458. [PERF_COUNT_HW_CACHE_OP_MAX]
  459. [PERF_COUNT_HW_CACHE_RESULT_MAX] = {
  460. [C(L1D)] = {
  461. [C(OP_READ)] = {
  462. [C(RESULT_ACCESS)] = ARMV7_A15_PERFCTR_L1_DCACHE_ACCESS_READ,
  463. [C(RESULT_MISS)] = ARMV7_A15_PERFCTR_L1_DCACHE_REFILL_READ,
  464. },
  465. [C(OP_WRITE)] = {
  466. [C(RESULT_ACCESS)] = ARMV7_A15_PERFCTR_L1_DCACHE_ACCESS_WRITE,
  467. [C(RESULT_MISS)] = ARMV7_A15_PERFCTR_L1_DCACHE_REFILL_WRITE,
  468. },
  469. [C(OP_PREFETCH)] = {
  470. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  471. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  472. },
  473. },
  474. [C(L1I)] = {
  475. /*
  476. * Not all performance counters differentiate between read
  477. * and write accesses/misses so we're not always strictly
  478. * correct, but it's the best we can do. Writes and reads get
  479. * combined in these cases.
  480. */
  481. [C(OP_READ)] = {
  482. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_L1_ICACHE_ACCESS,
  483. [C(RESULT_MISS)] = ARMV7_PERFCTR_L1_ICACHE_REFILL,
  484. },
  485. [C(OP_WRITE)] = {
  486. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_L1_ICACHE_ACCESS,
  487. [C(RESULT_MISS)] = ARMV7_PERFCTR_L1_ICACHE_REFILL,
  488. },
  489. [C(OP_PREFETCH)] = {
  490. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  491. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  492. },
  493. },
  494. [C(LL)] = {
  495. [C(OP_READ)] = {
  496. [C(RESULT_ACCESS)] = ARMV7_A15_PERFCTR_L2_CACHE_ACCESS_READ,
  497. [C(RESULT_MISS)] = ARMV7_A15_PERFCTR_L2_CACHE_REFILL_READ,
  498. },
  499. [C(OP_WRITE)] = {
  500. [C(RESULT_ACCESS)] = ARMV7_A15_PERFCTR_L2_CACHE_ACCESS_WRITE,
  501. [C(RESULT_MISS)] = ARMV7_A15_PERFCTR_L2_CACHE_REFILL_WRITE,
  502. },
  503. [C(OP_PREFETCH)] = {
  504. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  505. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  506. },
  507. },
  508. [C(DTLB)] = {
  509. [C(OP_READ)] = {
  510. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  511. [C(RESULT_MISS)] = ARMV7_A15_PERFCTR_DTLB_REFILL_L1_READ,
  512. },
  513. [C(OP_WRITE)] = {
  514. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  515. [C(RESULT_MISS)] = ARMV7_A15_PERFCTR_DTLB_REFILL_L1_WRITE,
  516. },
  517. [C(OP_PREFETCH)] = {
  518. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  519. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  520. },
  521. },
  522. [C(ITLB)] = {
  523. [C(OP_READ)] = {
  524. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  525. [C(RESULT_MISS)] = ARMV7_PERFCTR_ITLB_REFILL,
  526. },
  527. [C(OP_WRITE)] = {
  528. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  529. [C(RESULT_MISS)] = ARMV7_PERFCTR_ITLB_REFILL,
  530. },
  531. [C(OP_PREFETCH)] = {
  532. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  533. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  534. },
  535. },
  536. [C(BPU)] = {
  537. [C(OP_READ)] = {
  538. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_PC_BRANCH_PRED,
  539. [C(RESULT_MISS)] = ARMV7_PERFCTR_PC_BRANCH_MIS_PRED,
  540. },
  541. [C(OP_WRITE)] = {
  542. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_PC_BRANCH_PRED,
  543. [C(RESULT_MISS)] = ARMV7_PERFCTR_PC_BRANCH_MIS_PRED,
  544. },
  545. [C(OP_PREFETCH)] = {
  546. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  547. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  548. },
  549. },
  550. };
  551. /*
  552. * Perf Events' indices
  553. */
  554. #define ARMV7_IDX_CYCLE_COUNTER 0
  555. #define ARMV7_IDX_COUNTER0 1
  556. #define ARMV7_IDX_COUNTER_LAST (ARMV7_IDX_CYCLE_COUNTER + cpu_pmu->num_events - 1)
  557. #define ARMV7_MAX_COUNTERS 32
  558. #define ARMV7_COUNTER_MASK (ARMV7_MAX_COUNTERS - 1)
  559. /*
  560. * ARMv7 low level PMNC access
  561. */
  562. /*
  563. * Perf Event to low level counters mapping
  564. */
  565. #define ARMV7_IDX_TO_COUNTER(x) \
  566. (((x) - ARMV7_IDX_COUNTER0) & ARMV7_COUNTER_MASK)
  567. /*
  568. * Per-CPU PMNC: config reg
  569. */
  570. #define ARMV7_PMNC_E (1 << 0) /* Enable all counters */
  571. #define ARMV7_PMNC_P (1 << 1) /* Reset all counters */
  572. #define ARMV7_PMNC_C (1 << 2) /* Cycle counter reset */
  573. #define ARMV7_PMNC_D (1 << 3) /* CCNT counts every 64th cpu cycle */
  574. #define ARMV7_PMNC_X (1 << 4) /* Export to ETM */
  575. #define ARMV7_PMNC_DP (1 << 5) /* Disable CCNT if non-invasive debug*/
  576. #define ARMV7_PMNC_N_SHIFT 11 /* Number of counters supported */
  577. #define ARMV7_PMNC_N_MASK 0x1f
  578. #define ARMV7_PMNC_MASK 0x3f /* Mask for writable bits */
  579. /*
  580. * FLAG: counters overflow flag status reg
  581. */
  582. #define ARMV7_FLAG_MASK 0xffffffff /* Mask for writable bits */
  583. #define ARMV7_OVERFLOWED_MASK ARMV7_FLAG_MASK
  584. /*
  585. * PMXEVTYPER: Event selection reg
  586. */
  587. #define ARMV7_EVTYPE_MASK 0xc00000ff /* Mask for writable bits */
  588. #define ARMV7_EVTYPE_EVENT 0xff /* Mask for EVENT bits */
  589. /*
  590. * Event filters for PMUv2
  591. */
  592. #define ARMV7_EXCLUDE_PL1 (1 << 31)
  593. #define ARMV7_EXCLUDE_USER (1 << 30)
  594. #define ARMV7_INCLUDE_HYP (1 << 27)
  595. static inline u32 armv7_pmnc_read(void)
  596. {
  597. u32 val;
  598. asm volatile("mrc p15, 0, %0, c9, c12, 0" : "=r"(val));
  599. return val;
  600. }
  601. static inline void armv7_pmnc_write(u32 val)
  602. {
  603. val &= ARMV7_PMNC_MASK;
  604. isb();
  605. asm volatile("mcr p15, 0, %0, c9, c12, 0" : : "r"(val));
  606. }
  607. static inline int armv7_pmnc_has_overflowed(u32 pmnc)
  608. {
  609. return pmnc & ARMV7_OVERFLOWED_MASK;
  610. }
  611. static inline int armv7_pmnc_counter_valid(int idx)
  612. {
  613. return idx >= ARMV7_IDX_CYCLE_COUNTER && idx <= ARMV7_IDX_COUNTER_LAST;
  614. }
  615. static inline int armv7_pmnc_counter_has_overflowed(u32 pmnc, int idx)
  616. {
  617. int ret = 0;
  618. u32 counter;
  619. if (!armv7_pmnc_counter_valid(idx)) {
  620. pr_err("CPU%u checking wrong counter %d overflow status\n",
  621. smp_processor_id(), idx);
  622. } else {
  623. counter = ARMV7_IDX_TO_COUNTER(idx);
  624. ret = pmnc & BIT(counter);
  625. }
  626. return ret;
  627. }
  628. static inline int armv7_pmnc_select_counter(int idx)
  629. {
  630. u32 counter;
  631. if (!armv7_pmnc_counter_valid(idx)) {
  632. pr_err("CPU%u selecting wrong PMNC counter %d\n",
  633. smp_processor_id(), idx);
  634. return -EINVAL;
  635. }
  636. counter = ARMV7_IDX_TO_COUNTER(idx);
  637. asm volatile("mcr p15, 0, %0, c9, c12, 5" : : "r" (counter));
  638. isb();
  639. return idx;
  640. }
  641. static inline u32 armv7pmu_read_counter(int idx)
  642. {
  643. u32 value = 0;
  644. if (!armv7_pmnc_counter_valid(idx))
  645. pr_err("CPU%u reading wrong counter %d\n",
  646. smp_processor_id(), idx);
  647. else if (idx == ARMV7_IDX_CYCLE_COUNTER)
  648. asm volatile("mrc p15, 0, %0, c9, c13, 0" : "=r" (value));
  649. else if (armv7_pmnc_select_counter(idx) == idx)
  650. asm volatile("mrc p15, 0, %0, c9, c13, 2" : "=r" (value));
  651. return value;
  652. }
  653. static inline void armv7pmu_write_counter(int idx, u32 value)
  654. {
  655. if (!armv7_pmnc_counter_valid(idx))
  656. pr_err("CPU%u writing wrong counter %d\n",
  657. smp_processor_id(), idx);
  658. else if (idx == ARMV7_IDX_CYCLE_COUNTER)
  659. asm volatile("mcr p15, 0, %0, c9, c13, 0" : : "r" (value));
  660. else if (armv7_pmnc_select_counter(idx) == idx)
  661. asm volatile("mcr p15, 0, %0, c9, c13, 2" : : "r" (value));
  662. }
  663. static inline void armv7_pmnc_write_evtsel(int idx, u32 val)
  664. {
  665. if (armv7_pmnc_select_counter(idx) == idx) {
  666. val &= ARMV7_EVTYPE_MASK;
  667. asm volatile("mcr p15, 0, %0, c9, c13, 1" : : "r" (val));
  668. }
  669. }
  670. static inline int armv7_pmnc_enable_counter(int idx)
  671. {
  672. u32 counter;
  673. if (!armv7_pmnc_counter_valid(idx)) {
  674. pr_err("CPU%u enabling wrong PMNC counter %d\n",
  675. smp_processor_id(), idx);
  676. return -EINVAL;
  677. }
  678. counter = ARMV7_IDX_TO_COUNTER(idx);
  679. asm volatile("mcr p15, 0, %0, c9, c12, 1" : : "r" (BIT(counter)));
  680. return idx;
  681. }
  682. static inline int armv7_pmnc_disable_counter(int idx)
  683. {
  684. u32 counter;
  685. if (!armv7_pmnc_counter_valid(idx)) {
  686. pr_err("CPU%u disabling wrong PMNC counter %d\n",
  687. smp_processor_id(), idx);
  688. return -EINVAL;
  689. }
  690. counter = ARMV7_IDX_TO_COUNTER(idx);
  691. asm volatile("mcr p15, 0, %0, c9, c12, 2" : : "r" (BIT(counter)));
  692. return idx;
  693. }
  694. static inline int armv7_pmnc_enable_intens(int idx)
  695. {
  696. u32 counter;
  697. if (!armv7_pmnc_counter_valid(idx)) {
  698. pr_err("CPU%u enabling wrong PMNC counter IRQ enable %d\n",
  699. smp_processor_id(), idx);
  700. return -EINVAL;
  701. }
  702. counter = ARMV7_IDX_TO_COUNTER(idx);
  703. asm volatile("mcr p15, 0, %0, c9, c14, 1" : : "r" (BIT(counter)));
  704. return idx;
  705. }
  706. static inline int armv7_pmnc_disable_intens(int idx)
  707. {
  708. u32 counter;
  709. if (!armv7_pmnc_counter_valid(idx)) {
  710. pr_err("CPU%u disabling wrong PMNC counter IRQ enable %d\n",
  711. smp_processor_id(), idx);
  712. return -EINVAL;
  713. }
  714. counter = ARMV7_IDX_TO_COUNTER(idx);
  715. asm volatile("mcr p15, 0, %0, c9, c14, 2" : : "r" (BIT(counter)));
  716. return idx;
  717. }
  718. static inline u32 armv7_pmnc_getreset_flags(void)
  719. {
  720. u32 val;
  721. /* Read */
  722. asm volatile("mrc p15, 0, %0, c9, c12, 3" : "=r" (val));
  723. /* Write to clear flags */
  724. val &= ARMV7_FLAG_MASK;
  725. asm volatile("mcr p15, 0, %0, c9, c12, 3" : : "r" (val));
  726. return val;
  727. }
  728. #ifdef DEBUG
  729. static void armv7_pmnc_dump_regs(void)
  730. {
  731. u32 val;
  732. unsigned int cnt;
  733. printk(KERN_INFO "PMNC registers dump:\n");
  734. asm volatile("mrc p15, 0, %0, c9, c12, 0" : "=r" (val));
  735. printk(KERN_INFO "PMNC =0x%08x\n", val);
  736. asm volatile("mrc p15, 0, %0, c9, c12, 1" : "=r" (val));
  737. printk(KERN_INFO "CNTENS=0x%08x\n", val);
  738. asm volatile("mrc p15, 0, %0, c9, c14, 1" : "=r" (val));
  739. printk(KERN_INFO "INTENS=0x%08x\n", val);
  740. asm volatile("mrc p15, 0, %0, c9, c12, 3" : "=r" (val));
  741. printk(KERN_INFO "FLAGS =0x%08x\n", val);
  742. asm volatile("mrc p15, 0, %0, c9, c12, 5" : "=r" (val));
  743. printk(KERN_INFO "SELECT=0x%08x\n", val);
  744. asm volatile("mrc p15, 0, %0, c9, c13, 0" : "=r" (val));
  745. printk(KERN_INFO "CCNT =0x%08x\n", val);
  746. for (cnt = ARMV7_IDX_COUNTER0; cnt <= ARMV7_IDX_COUNTER_LAST; cnt++) {
  747. armv7_pmnc_select_counter(cnt);
  748. asm volatile("mrc p15, 0, %0, c9, c13, 2" : "=r" (val));
  749. printk(KERN_INFO "CNT[%d] count =0x%08x\n",
  750. ARMV7_IDX_TO_COUNTER(cnt), val);
  751. asm volatile("mrc p15, 0, %0, c9, c13, 1" : "=r" (val));
  752. printk(KERN_INFO "CNT[%d] evtsel=0x%08x\n",
  753. ARMV7_IDX_TO_COUNTER(cnt), val);
  754. }
  755. }
  756. #endif
  757. static void armv7pmu_enable_event(struct hw_perf_event *hwc, int idx)
  758. {
  759. unsigned long flags;
  760. struct pmu_hw_events *events = cpu_pmu->get_hw_events();
  761. /*
  762. * Enable counter and interrupt, and set the counter to count
  763. * the event that we're interested in.
  764. */
  765. raw_spin_lock_irqsave(&events->pmu_lock, flags);
  766. /*
  767. * Disable counter
  768. */
  769. armv7_pmnc_disable_counter(idx);
  770. /*
  771. * Set event (if destined for PMNx counters)
  772. * We only need to set the event for the cycle counter if we
  773. * have the ability to perform event filtering.
  774. */
  775. if (armv7pmu.set_event_filter || idx != ARMV7_IDX_CYCLE_COUNTER)
  776. armv7_pmnc_write_evtsel(idx, hwc->config_base);
  777. /*
  778. * Enable interrupt for this counter
  779. */
  780. armv7_pmnc_enable_intens(idx);
  781. /*
  782. * Enable counter
  783. */
  784. armv7_pmnc_enable_counter(idx);
  785. raw_spin_unlock_irqrestore(&events->pmu_lock, flags);
  786. }
  787. static void armv7pmu_disable_event(struct hw_perf_event *hwc, int idx)
  788. {
  789. unsigned long flags;
  790. struct pmu_hw_events *events = cpu_pmu->get_hw_events();
  791. /*
  792. * Disable counter and interrupt
  793. */
  794. raw_spin_lock_irqsave(&events->pmu_lock, flags);
  795. /*
  796. * Disable counter
  797. */
  798. armv7_pmnc_disable_counter(idx);
  799. /*
  800. * Disable interrupt for this counter
  801. */
  802. armv7_pmnc_disable_intens(idx);
  803. raw_spin_unlock_irqrestore(&events->pmu_lock, flags);
  804. }
  805. static irqreturn_t armv7pmu_handle_irq(int irq_num, void *dev)
  806. {
  807. u32 pmnc;
  808. struct perf_sample_data data;
  809. struct pmu_hw_events *cpuc;
  810. struct pt_regs *regs;
  811. int idx;
  812. /*
  813. * Get and reset the IRQ flags
  814. */
  815. pmnc = armv7_pmnc_getreset_flags();
  816. /*
  817. * Did an overflow occur?
  818. */
  819. if (!armv7_pmnc_has_overflowed(pmnc))
  820. return IRQ_NONE;
  821. /*
  822. * Handle the counter(s) overflow(s)
  823. */
  824. regs = get_irq_regs();
  825. perf_sample_data_init(&data, 0);
  826. cpuc = &__get_cpu_var(cpu_hw_events);
  827. for (idx = 0; idx < cpu_pmu->num_events; ++idx) {
  828. struct perf_event *event = cpuc->events[idx];
  829. struct hw_perf_event *hwc;
  830. /*
  831. * We have a single interrupt for all counters. Check that
  832. * each counter has overflowed before we process it.
  833. */
  834. if (!armv7_pmnc_counter_has_overflowed(pmnc, idx))
  835. continue;
  836. hwc = &event->hw;
  837. armpmu_event_update(event, hwc, idx, 1);
  838. data.period = event->hw.last_period;
  839. if (!armpmu_event_set_period(event, hwc, idx))
  840. continue;
  841. if (perf_event_overflow(event, &data, regs))
  842. cpu_pmu->disable(hwc, idx);
  843. }
  844. /*
  845. * Handle the pending perf events.
  846. *
  847. * Note: this call *must* be run with interrupts disabled. For
  848. * platforms that can have the PMU interrupts raised as an NMI, this
  849. * will not work.
  850. */
  851. irq_work_run();
  852. return IRQ_HANDLED;
  853. }
  854. static void armv7pmu_start(void)
  855. {
  856. unsigned long flags;
  857. struct pmu_hw_events *events = cpu_pmu->get_hw_events();
  858. raw_spin_lock_irqsave(&events->pmu_lock, flags);
  859. /* Enable all counters */
  860. armv7_pmnc_write(armv7_pmnc_read() | ARMV7_PMNC_E);
  861. raw_spin_unlock_irqrestore(&events->pmu_lock, flags);
  862. }
  863. static void armv7pmu_stop(void)
  864. {
  865. unsigned long flags;
  866. struct pmu_hw_events *events = cpu_pmu->get_hw_events();
  867. raw_spin_lock_irqsave(&events->pmu_lock, flags);
  868. /* Disable all counters */
  869. armv7_pmnc_write(armv7_pmnc_read() & ~ARMV7_PMNC_E);
  870. raw_spin_unlock_irqrestore(&events->pmu_lock, flags);
  871. }
  872. static int armv7pmu_get_event_idx(struct pmu_hw_events *cpuc,
  873. struct hw_perf_event *event)
  874. {
  875. int idx;
  876. unsigned long evtype = event->config_base & ARMV7_EVTYPE_EVENT;
  877. /* Always place a cycle counter into the cycle counter. */
  878. if (evtype == ARMV7_PERFCTR_CPU_CYCLES) {
  879. if (test_and_set_bit(ARMV7_IDX_CYCLE_COUNTER, cpuc->used_mask))
  880. return -EAGAIN;
  881. return ARMV7_IDX_CYCLE_COUNTER;
  882. }
  883. /*
  884. * For anything other than a cycle counter, try and use
  885. * the events counters
  886. */
  887. for (idx = ARMV7_IDX_COUNTER0; idx < cpu_pmu->num_events; ++idx) {
  888. if (!test_and_set_bit(idx, cpuc->used_mask))
  889. return idx;
  890. }
  891. /* The counters are all in use. */
  892. return -EAGAIN;
  893. }
  894. /*
  895. * Add an event filter to a given event. This will only work for PMUv2 PMUs.
  896. */
  897. static int armv7pmu_set_event_filter(struct hw_perf_event *event,
  898. struct perf_event_attr *attr)
  899. {
  900. unsigned long config_base = 0;
  901. if (attr->exclude_idle)
  902. return -EPERM;
  903. if (attr->exclude_user)
  904. config_base |= ARMV7_EXCLUDE_USER;
  905. if (attr->exclude_kernel)
  906. config_base |= ARMV7_EXCLUDE_PL1;
  907. if (!attr->exclude_hv)
  908. config_base |= ARMV7_INCLUDE_HYP;
  909. /*
  910. * Install the filter into config_base as this is used to
  911. * construct the event type.
  912. */
  913. event->config_base = config_base;
  914. return 0;
  915. }
  916. static void armv7pmu_reset(void *info)
  917. {
  918. u32 idx, nb_cnt = cpu_pmu->num_events;
  919. /* The counter and interrupt enable registers are unknown at reset. */
  920. for (idx = ARMV7_IDX_CYCLE_COUNTER; idx < nb_cnt; ++idx)
  921. armv7pmu_disable_event(NULL, idx);
  922. /* Initialize & Reset PMNC: C and P bits */
  923. armv7_pmnc_write(ARMV7_PMNC_P | ARMV7_PMNC_C);
  924. }
  925. static int armv7_a8_map_event(struct perf_event *event)
  926. {
  927. return map_cpu_event(event, &armv7_a8_perf_map,
  928. &armv7_a8_perf_cache_map, 0xFF);
  929. }
  930. static int armv7_a9_map_event(struct perf_event *event)
  931. {
  932. return map_cpu_event(event, &armv7_a9_perf_map,
  933. &armv7_a9_perf_cache_map, 0xFF);
  934. }
  935. static int armv7_a5_map_event(struct perf_event *event)
  936. {
  937. return map_cpu_event(event, &armv7_a5_perf_map,
  938. &armv7_a5_perf_cache_map, 0xFF);
  939. }
  940. static int armv7_a15_map_event(struct perf_event *event)
  941. {
  942. return map_cpu_event(event, &armv7_a15_perf_map,
  943. &armv7_a15_perf_cache_map, 0xFF);
  944. }
  945. static struct arm_pmu armv7pmu = {
  946. .handle_irq = armv7pmu_handle_irq,
  947. .enable = armv7pmu_enable_event,
  948. .disable = armv7pmu_disable_event,
  949. .read_counter = armv7pmu_read_counter,
  950. .write_counter = armv7pmu_write_counter,
  951. .get_event_idx = armv7pmu_get_event_idx,
  952. .start = armv7pmu_start,
  953. .stop = armv7pmu_stop,
  954. .reset = armv7pmu_reset,
  955. .max_period = (1LLU << 32) - 1,
  956. };
  957. static u32 __init armv7_read_num_pmnc_events(void)
  958. {
  959. u32 nb_cnt;
  960. /* Read the nb of CNTx counters supported from PMNC */
  961. nb_cnt = (armv7_pmnc_read() >> ARMV7_PMNC_N_SHIFT) & ARMV7_PMNC_N_MASK;
  962. /* Add the CPU cycles counter and return */
  963. return nb_cnt + 1;
  964. }
  965. static struct arm_pmu *__init armv7_a8_pmu_init(void)
  966. {
  967. armv7pmu.id = ARM_PERF_PMU_ID_CA8;
  968. armv7pmu.name = "ARMv7 Cortex-A8";
  969. armv7pmu.map_event = armv7_a8_map_event;
  970. armv7pmu.num_events = armv7_read_num_pmnc_events();
  971. return &armv7pmu;
  972. }
  973. static struct arm_pmu *__init armv7_a9_pmu_init(void)
  974. {
  975. armv7pmu.id = ARM_PERF_PMU_ID_CA9;
  976. armv7pmu.name = "ARMv7 Cortex-A9";
  977. armv7pmu.map_event = armv7_a9_map_event;
  978. armv7pmu.num_events = armv7_read_num_pmnc_events();
  979. return &armv7pmu;
  980. }
  981. static struct arm_pmu *__init armv7_a5_pmu_init(void)
  982. {
  983. armv7pmu.id = ARM_PERF_PMU_ID_CA5;
  984. armv7pmu.name = "ARMv7 Cortex-A5";
  985. armv7pmu.map_event = armv7_a5_map_event;
  986. armv7pmu.num_events = armv7_read_num_pmnc_events();
  987. return &armv7pmu;
  988. }
  989. static struct arm_pmu *__init armv7_a15_pmu_init(void)
  990. {
  991. armv7pmu.id = ARM_PERF_PMU_ID_CA15;
  992. armv7pmu.name = "ARMv7 Cortex-A15";
  993. armv7pmu.map_event = armv7_a15_map_event;
  994. armv7pmu.num_events = armv7_read_num_pmnc_events();
  995. armv7pmu.set_event_filter = armv7pmu_set_event_filter;
  996. return &armv7pmu;
  997. }
  998. #else
  999. static struct arm_pmu *__init armv7_a8_pmu_init(void)
  1000. {
  1001. return NULL;
  1002. }
  1003. static struct arm_pmu *__init armv7_a9_pmu_init(void)
  1004. {
  1005. return NULL;
  1006. }
  1007. static struct arm_pmu *__init armv7_a5_pmu_init(void)
  1008. {
  1009. return NULL;
  1010. }
  1011. static struct arm_pmu *__init armv7_a15_pmu_init(void)
  1012. {
  1013. return NULL;
  1014. }
  1015. #endif /* CONFIG_CPU_V7 */