vxge-config.c 138 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326
  1. /******************************************************************************
  2. * This software may be used and distributed according to the terms of
  3. * the GNU General Public License (GPL), incorporated herein by reference.
  4. * Drivers based on or derived from this code fall under the GPL and must
  5. * retain the authorship, copyright and license notice. This file is not
  6. * a complete program and may only be used when the entire operating
  7. * system is licensed under the GPL.
  8. * See the file COPYING in this distribution for more information.
  9. *
  10. * vxge-config.c: Driver for Exar Corp's X3100 Series 10GbE PCIe I/O
  11. * Virtualized Server Adapter.
  12. * Copyright(c) 2002-2010 Exar Corp.
  13. ******************************************************************************/
  14. #include <linux/vmalloc.h>
  15. #include <linux/etherdevice.h>
  16. #include <linux/pci.h>
  17. #include <linux/pci_hotplug.h>
  18. #include <linux/slab.h>
  19. #include "vxge-traffic.h"
  20. #include "vxge-config.h"
  21. static enum vxge_hw_status
  22. __vxge_hw_fifo_create(
  23. struct __vxge_hw_vpath_handle *vpath_handle,
  24. struct vxge_hw_fifo_attr *attr);
  25. static enum vxge_hw_status
  26. __vxge_hw_fifo_abort(
  27. struct __vxge_hw_fifo *fifoh);
  28. static enum vxge_hw_status
  29. __vxge_hw_fifo_reset(
  30. struct __vxge_hw_fifo *ringh);
  31. static enum vxge_hw_status
  32. __vxge_hw_fifo_delete(
  33. struct __vxge_hw_vpath_handle *vpath_handle);
  34. static struct __vxge_hw_blockpool_entry *
  35. __vxge_hw_blockpool_block_allocate(struct __vxge_hw_device *hldev,
  36. u32 size);
  37. static void
  38. __vxge_hw_blockpool_block_free(struct __vxge_hw_device *hldev,
  39. struct __vxge_hw_blockpool_entry *entry);
  40. static void vxge_hw_blockpool_block_add(struct __vxge_hw_device *devh,
  41. void *block_addr,
  42. u32 length,
  43. struct pci_dev *dma_h,
  44. struct pci_dev *acc_handle);
  45. static enum vxge_hw_status
  46. __vxge_hw_blockpool_create(struct __vxge_hw_device *hldev,
  47. struct __vxge_hw_blockpool *blockpool,
  48. u32 pool_size,
  49. u32 pool_max);
  50. static void
  51. __vxge_hw_blockpool_destroy(struct __vxge_hw_blockpool *blockpool);
  52. static void *
  53. __vxge_hw_blockpool_malloc(struct __vxge_hw_device *hldev,
  54. u32 size,
  55. struct vxge_hw_mempool_dma *dma_object);
  56. static void
  57. __vxge_hw_blockpool_free(struct __vxge_hw_device *hldev,
  58. void *memblock,
  59. u32 size,
  60. struct vxge_hw_mempool_dma *dma_object);
  61. static struct __vxge_hw_channel*
  62. __vxge_hw_channel_allocate(struct __vxge_hw_vpath_handle *vph,
  63. enum __vxge_hw_channel_type type, u32 length,
  64. u32 per_dtr_space, void *userdata);
  65. static void
  66. __vxge_hw_channel_free(
  67. struct __vxge_hw_channel *channel);
  68. static enum vxge_hw_status
  69. __vxge_hw_channel_initialize(
  70. struct __vxge_hw_channel *channel);
  71. static enum vxge_hw_status
  72. __vxge_hw_channel_reset(
  73. struct __vxge_hw_channel *channel);
  74. static enum vxge_hw_status __vxge_hw_ring_delete(struct __vxge_hw_vpath_handle *vp);
  75. static enum vxge_hw_status
  76. __vxge_hw_device_fifo_config_check(struct vxge_hw_fifo_config *fifo_config);
  77. static enum vxge_hw_status
  78. __vxge_hw_device_config_check(struct vxge_hw_device_config *new_config);
  79. static void
  80. __vxge_hw_device_id_get(struct __vxge_hw_device *hldev);
  81. static void
  82. __vxge_hw_device_host_info_get(struct __vxge_hw_device *hldev);
  83. static enum vxge_hw_status
  84. __vxge_hw_vpath_card_info_get(
  85. u32 vp_id,
  86. struct vxge_hw_vpath_reg __iomem *vpath_reg,
  87. struct vxge_hw_device_hw_info *hw_info);
  88. static enum vxge_hw_status
  89. __vxge_hw_device_initialize(struct __vxge_hw_device *hldev);
  90. static void
  91. __vxge_hw_device_pci_e_init(struct __vxge_hw_device *hldev);
  92. static enum vxge_hw_status
  93. __vxge_hw_device_reg_addr_get(struct __vxge_hw_device *hldev);
  94. static enum vxge_hw_status
  95. __vxge_hw_device_register_poll(
  96. void __iomem *reg,
  97. u64 mask, u32 max_millis);
  98. static inline enum vxge_hw_status
  99. __vxge_hw_pio_mem_write64(u64 val64, void __iomem *addr,
  100. u64 mask, u32 max_millis)
  101. {
  102. __vxge_hw_pio_mem_write32_lower((u32)vxge_bVALn(val64, 32, 32), addr);
  103. wmb();
  104. __vxge_hw_pio_mem_write32_upper((u32)vxge_bVALn(val64, 0, 32), addr);
  105. wmb();
  106. return __vxge_hw_device_register_poll(addr, mask, max_millis);
  107. }
  108. static struct vxge_hw_mempool*
  109. __vxge_hw_mempool_create(struct __vxge_hw_device *devh, u32 memblock_size,
  110. u32 item_size, u32 private_size, u32 items_initial,
  111. u32 items_max, struct vxge_hw_mempool_cbs *mp_callback,
  112. void *userdata);
  113. static void __vxge_hw_mempool_destroy(struct vxge_hw_mempool *mempool);
  114. static enum vxge_hw_status
  115. __vxge_hw_vpath_stats_get(struct __vxge_hw_virtualpath *vpath,
  116. struct vxge_hw_vpath_stats_hw_info *hw_stats);
  117. static enum vxge_hw_status
  118. vxge_hw_vpath_stats_enable(struct __vxge_hw_vpath_handle *vpath_handle);
  119. static enum vxge_hw_status
  120. __vxge_hw_legacy_swapper_set(struct vxge_hw_legacy_reg __iomem *legacy_reg);
  121. static u64
  122. __vxge_hw_vpath_pci_func_mode_get(u32 vp_id,
  123. struct vxge_hw_vpath_reg __iomem *vpath_reg);
  124. static u32
  125. __vxge_hw_vpath_func_id_get(u32 vp_id, struct vxge_hw_vpmgmt_reg __iomem *vpmgmt_reg);
  126. static enum vxge_hw_status
  127. __vxge_hw_vpath_addr_get(u32 vp_id, struct vxge_hw_vpath_reg __iomem *vpath_reg,
  128. u8 (macaddr)[ETH_ALEN], u8 (macaddr_mask)[ETH_ALEN]);
  129. static enum vxge_hw_status
  130. __vxge_hw_vpath_reset_check(struct __vxge_hw_virtualpath *vpath);
  131. static enum vxge_hw_status
  132. __vxge_hw_vpath_sw_reset(struct __vxge_hw_device *devh, u32 vp_id);
  133. static enum vxge_hw_status
  134. __vxge_hw_vpath_fw_ver_get(u32 vp_id, struct vxge_hw_vpath_reg __iomem *vpath_reg,
  135. struct vxge_hw_device_hw_info *hw_info);
  136. static enum vxge_hw_status
  137. __vxge_hw_vpath_mac_configure(struct __vxge_hw_device *devh, u32 vp_id);
  138. static void
  139. __vxge_hw_vp_terminate(struct __vxge_hw_device *devh, u32 vp_id);
  140. static enum vxge_hw_status
  141. __vxge_hw_vpath_stats_access(struct __vxge_hw_virtualpath *vpath,
  142. u32 operation, u32 offset, u64 *stat);
  143. static enum vxge_hw_status
  144. __vxge_hw_vpath_xmac_tx_stats_get(struct __vxge_hw_virtualpath *vpath,
  145. struct vxge_hw_xmac_vpath_tx_stats *vpath_tx_stats);
  146. static enum vxge_hw_status
  147. __vxge_hw_vpath_xmac_rx_stats_get(struct __vxge_hw_virtualpath *vpath,
  148. struct vxge_hw_xmac_vpath_rx_stats *vpath_rx_stats);
  149. static void
  150. vxge_hw_vpath_set_zero_rx_frm_len(struct vxge_hw_vpath_reg __iomem *vp_reg)
  151. {
  152. u64 val64;
  153. val64 = readq(&vp_reg->rxmac_vcfg0);
  154. val64 &= ~VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(0x3fff);
  155. writeq(val64, &vp_reg->rxmac_vcfg0);
  156. val64 = readq(&vp_reg->rxmac_vcfg0);
  157. return;
  158. }
  159. /*
  160. * vxge_hw_vpath_wait_receive_idle - Wait for Rx to become idle
  161. */
  162. int vxge_hw_vpath_wait_receive_idle(struct __vxge_hw_device *hldev, u32 vp_id)
  163. {
  164. struct vxge_hw_vpath_reg __iomem *vp_reg;
  165. struct __vxge_hw_virtualpath *vpath;
  166. u64 val64, rxd_count, rxd_spat;
  167. int count = 0, total_count = 0;
  168. vpath = &hldev->virtual_paths[vp_id];
  169. vp_reg = vpath->vp_reg;
  170. vxge_hw_vpath_set_zero_rx_frm_len(vp_reg);
  171. /* Check that the ring controller for this vpath has enough free RxDs
  172. * to send frames to the host. This is done by reading the
  173. * PRC_RXD_DOORBELL_VPn register and comparing the read value to the
  174. * RXD_SPAT value for the vpath.
  175. */
  176. val64 = readq(&vp_reg->prc_cfg6);
  177. rxd_spat = VXGE_HW_PRC_CFG6_GET_RXD_SPAT(val64) + 1;
  178. /* Use a factor of 2 when comparing rxd_count against rxd_spat for some
  179. * leg room.
  180. */
  181. rxd_spat *= 2;
  182. do {
  183. mdelay(1);
  184. rxd_count = readq(&vp_reg->prc_rxd_doorbell);
  185. /* Check that the ring controller for this vpath does
  186. * not have any frame in its pipeline.
  187. */
  188. val64 = readq(&vp_reg->frm_in_progress_cnt);
  189. if ((rxd_count <= rxd_spat) || (val64 > 0))
  190. count = 0;
  191. else
  192. count++;
  193. total_count++;
  194. } while ((count < VXGE_HW_MIN_SUCCESSIVE_IDLE_COUNT) &&
  195. (total_count < VXGE_HW_MAX_POLLING_COUNT));
  196. if (total_count >= VXGE_HW_MAX_POLLING_COUNT)
  197. printk(KERN_ALERT "%s: Still Receiving traffic. Abort wait\n",
  198. __func__);
  199. return total_count;
  200. }
  201. /* vxge_hw_device_wait_receive_idle - This function waits until all frames
  202. * stored in the frame buffer for each vpath assigned to the given
  203. * function (hldev) have been sent to the host.
  204. */
  205. void vxge_hw_device_wait_receive_idle(struct __vxge_hw_device *hldev)
  206. {
  207. int i, total_count = 0;
  208. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  209. if (!(hldev->vpaths_deployed & vxge_mBIT(i)))
  210. continue;
  211. total_count += vxge_hw_vpath_wait_receive_idle(hldev, i);
  212. if (total_count >= VXGE_HW_MAX_POLLING_COUNT)
  213. break;
  214. }
  215. }
  216. /*
  217. * __vxge_hw_channel_allocate - Allocate memory for channel
  218. * This function allocates required memory for the channel and various arrays
  219. * in the channel
  220. */
  221. struct __vxge_hw_channel*
  222. __vxge_hw_channel_allocate(struct __vxge_hw_vpath_handle *vph,
  223. enum __vxge_hw_channel_type type,
  224. u32 length, u32 per_dtr_space, void *userdata)
  225. {
  226. struct __vxge_hw_channel *channel;
  227. struct __vxge_hw_device *hldev;
  228. int size = 0;
  229. u32 vp_id;
  230. hldev = vph->vpath->hldev;
  231. vp_id = vph->vpath->vp_id;
  232. switch (type) {
  233. case VXGE_HW_CHANNEL_TYPE_FIFO:
  234. size = sizeof(struct __vxge_hw_fifo);
  235. break;
  236. case VXGE_HW_CHANNEL_TYPE_RING:
  237. size = sizeof(struct __vxge_hw_ring);
  238. break;
  239. default:
  240. break;
  241. }
  242. channel = kzalloc(size, GFP_KERNEL);
  243. if (channel == NULL)
  244. goto exit0;
  245. INIT_LIST_HEAD(&channel->item);
  246. channel->common_reg = hldev->common_reg;
  247. channel->first_vp_id = hldev->first_vp_id;
  248. channel->type = type;
  249. channel->devh = hldev;
  250. channel->vph = vph;
  251. channel->userdata = userdata;
  252. channel->per_dtr_space = per_dtr_space;
  253. channel->length = length;
  254. channel->vp_id = vp_id;
  255. channel->work_arr = kzalloc(sizeof(void *)*length, GFP_KERNEL);
  256. if (channel->work_arr == NULL)
  257. goto exit1;
  258. channel->free_arr = kzalloc(sizeof(void *)*length, GFP_KERNEL);
  259. if (channel->free_arr == NULL)
  260. goto exit1;
  261. channel->free_ptr = length;
  262. channel->reserve_arr = kzalloc(sizeof(void *)*length, GFP_KERNEL);
  263. if (channel->reserve_arr == NULL)
  264. goto exit1;
  265. channel->reserve_ptr = length;
  266. channel->reserve_top = 0;
  267. channel->orig_arr = kzalloc(sizeof(void *)*length, GFP_KERNEL);
  268. if (channel->orig_arr == NULL)
  269. goto exit1;
  270. return channel;
  271. exit1:
  272. __vxge_hw_channel_free(channel);
  273. exit0:
  274. return NULL;
  275. }
  276. /*
  277. * __vxge_hw_channel_free - Free memory allocated for channel
  278. * This function deallocates memory from the channel and various arrays
  279. * in the channel
  280. */
  281. void __vxge_hw_channel_free(struct __vxge_hw_channel *channel)
  282. {
  283. kfree(channel->work_arr);
  284. kfree(channel->free_arr);
  285. kfree(channel->reserve_arr);
  286. kfree(channel->orig_arr);
  287. kfree(channel);
  288. }
  289. /*
  290. * __vxge_hw_channel_initialize - Initialize a channel
  291. * This function initializes a channel by properly setting the
  292. * various references
  293. */
  294. enum vxge_hw_status
  295. __vxge_hw_channel_initialize(struct __vxge_hw_channel *channel)
  296. {
  297. u32 i;
  298. struct __vxge_hw_virtualpath *vpath;
  299. vpath = channel->vph->vpath;
  300. if ((channel->reserve_arr != NULL) && (channel->orig_arr != NULL)) {
  301. for (i = 0; i < channel->length; i++)
  302. channel->orig_arr[i] = channel->reserve_arr[i];
  303. }
  304. switch (channel->type) {
  305. case VXGE_HW_CHANNEL_TYPE_FIFO:
  306. vpath->fifoh = (struct __vxge_hw_fifo *)channel;
  307. channel->stats = &((struct __vxge_hw_fifo *)
  308. channel)->stats->common_stats;
  309. break;
  310. case VXGE_HW_CHANNEL_TYPE_RING:
  311. vpath->ringh = (struct __vxge_hw_ring *)channel;
  312. channel->stats = &((struct __vxge_hw_ring *)
  313. channel)->stats->common_stats;
  314. break;
  315. default:
  316. break;
  317. }
  318. return VXGE_HW_OK;
  319. }
  320. /*
  321. * __vxge_hw_channel_reset - Resets a channel
  322. * This function resets a channel by properly setting the various references
  323. */
  324. enum vxge_hw_status
  325. __vxge_hw_channel_reset(struct __vxge_hw_channel *channel)
  326. {
  327. u32 i;
  328. for (i = 0; i < channel->length; i++) {
  329. if (channel->reserve_arr != NULL)
  330. channel->reserve_arr[i] = channel->orig_arr[i];
  331. if (channel->free_arr != NULL)
  332. channel->free_arr[i] = NULL;
  333. if (channel->work_arr != NULL)
  334. channel->work_arr[i] = NULL;
  335. }
  336. channel->free_ptr = channel->length;
  337. channel->reserve_ptr = channel->length;
  338. channel->reserve_top = 0;
  339. channel->post_index = 0;
  340. channel->compl_index = 0;
  341. return VXGE_HW_OK;
  342. }
  343. /*
  344. * __vxge_hw_device_pci_e_init
  345. * Initialize certain PCI/PCI-X configuration registers
  346. * with recommended values. Save config space for future hw resets.
  347. */
  348. void
  349. __vxge_hw_device_pci_e_init(struct __vxge_hw_device *hldev)
  350. {
  351. u16 cmd = 0;
  352. /* Set the PErr Repconse bit and SERR in PCI command register. */
  353. pci_read_config_word(hldev->pdev, PCI_COMMAND, &cmd);
  354. cmd |= 0x140;
  355. pci_write_config_word(hldev->pdev, PCI_COMMAND, cmd);
  356. pci_save_state(hldev->pdev);
  357. }
  358. /*
  359. * __vxge_hw_device_register_poll
  360. * Will poll certain register for specified amount of time.
  361. * Will poll until masked bit is not cleared.
  362. */
  363. static enum vxge_hw_status
  364. __vxge_hw_device_register_poll(void __iomem *reg, u64 mask, u32 max_millis)
  365. {
  366. u64 val64;
  367. u32 i = 0;
  368. enum vxge_hw_status ret = VXGE_HW_FAIL;
  369. udelay(10);
  370. do {
  371. val64 = readq(reg);
  372. if (!(val64 & mask))
  373. return VXGE_HW_OK;
  374. udelay(100);
  375. } while (++i <= 9);
  376. i = 0;
  377. do {
  378. val64 = readq(reg);
  379. if (!(val64 & mask))
  380. return VXGE_HW_OK;
  381. mdelay(1);
  382. } while (++i <= max_millis);
  383. return ret;
  384. }
  385. /* __vxge_hw_device_vpath_reset_in_prog_check - Check if vpath reset
  386. * in progress
  387. * This routine checks the vpath reset in progress register is turned zero
  388. */
  389. static enum vxge_hw_status
  390. __vxge_hw_device_vpath_reset_in_prog_check(u64 __iomem *vpath_rst_in_prog)
  391. {
  392. enum vxge_hw_status status;
  393. status = __vxge_hw_device_register_poll(vpath_rst_in_prog,
  394. VXGE_HW_VPATH_RST_IN_PROG_VPATH_RST_IN_PROG(0x1ffff),
  395. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  396. return status;
  397. }
  398. /*
  399. * __vxge_hw_device_toc_get
  400. * This routine sets the swapper and reads the toc pointer and returns the
  401. * memory mapped address of the toc
  402. */
  403. static struct vxge_hw_toc_reg __iomem *
  404. __vxge_hw_device_toc_get(void __iomem *bar0)
  405. {
  406. u64 val64;
  407. struct vxge_hw_toc_reg __iomem *toc = NULL;
  408. enum vxge_hw_status status;
  409. struct vxge_hw_legacy_reg __iomem *legacy_reg =
  410. (struct vxge_hw_legacy_reg __iomem *)bar0;
  411. status = __vxge_hw_legacy_swapper_set(legacy_reg);
  412. if (status != VXGE_HW_OK)
  413. goto exit;
  414. val64 = readq(&legacy_reg->toc_first_pointer);
  415. toc = (struct vxge_hw_toc_reg __iomem *)(bar0+val64);
  416. exit:
  417. return toc;
  418. }
  419. /*
  420. * __vxge_hw_device_reg_addr_get
  421. * This routine sets the swapper and reads the toc pointer and initializes the
  422. * register location pointers in the device object. It waits until the ric is
  423. * completed initializing registers.
  424. */
  425. enum vxge_hw_status
  426. __vxge_hw_device_reg_addr_get(struct __vxge_hw_device *hldev)
  427. {
  428. u64 val64;
  429. u32 i;
  430. enum vxge_hw_status status = VXGE_HW_OK;
  431. hldev->legacy_reg = (struct vxge_hw_legacy_reg __iomem *)hldev->bar0;
  432. hldev->toc_reg = __vxge_hw_device_toc_get(hldev->bar0);
  433. if (hldev->toc_reg == NULL) {
  434. status = VXGE_HW_FAIL;
  435. goto exit;
  436. }
  437. val64 = readq(&hldev->toc_reg->toc_common_pointer);
  438. hldev->common_reg =
  439. (struct vxge_hw_common_reg __iomem *)(hldev->bar0 + val64);
  440. val64 = readq(&hldev->toc_reg->toc_mrpcim_pointer);
  441. hldev->mrpcim_reg =
  442. (struct vxge_hw_mrpcim_reg __iomem *)(hldev->bar0 + val64);
  443. for (i = 0; i < VXGE_HW_TITAN_SRPCIM_REG_SPACES; i++) {
  444. val64 = readq(&hldev->toc_reg->toc_srpcim_pointer[i]);
  445. hldev->srpcim_reg[i] =
  446. (struct vxge_hw_srpcim_reg __iomem *)
  447. (hldev->bar0 + val64);
  448. }
  449. for (i = 0; i < VXGE_HW_TITAN_VPMGMT_REG_SPACES; i++) {
  450. val64 = readq(&hldev->toc_reg->toc_vpmgmt_pointer[i]);
  451. hldev->vpmgmt_reg[i] =
  452. (struct vxge_hw_vpmgmt_reg __iomem *)(hldev->bar0 + val64);
  453. }
  454. for (i = 0; i < VXGE_HW_TITAN_VPATH_REG_SPACES; i++) {
  455. val64 = readq(&hldev->toc_reg->toc_vpath_pointer[i]);
  456. hldev->vpath_reg[i] =
  457. (struct vxge_hw_vpath_reg __iomem *)
  458. (hldev->bar0 + val64);
  459. }
  460. val64 = readq(&hldev->toc_reg->toc_kdfc);
  461. switch (VXGE_HW_TOC_GET_KDFC_INITIAL_BIR(val64)) {
  462. case 0:
  463. hldev->kdfc = (u8 __iomem *)(hldev->bar0 +
  464. VXGE_HW_TOC_GET_KDFC_INITIAL_OFFSET(val64));
  465. break;
  466. default:
  467. break;
  468. }
  469. status = __vxge_hw_device_vpath_reset_in_prog_check(
  470. (u64 __iomem *)&hldev->common_reg->vpath_rst_in_prog);
  471. exit:
  472. return status;
  473. }
  474. /*
  475. * __vxge_hw_device_id_get
  476. * This routine returns sets the device id and revision numbers into the device
  477. * structure
  478. */
  479. void __vxge_hw_device_id_get(struct __vxge_hw_device *hldev)
  480. {
  481. u64 val64;
  482. val64 = readq(&hldev->common_reg->titan_asic_id);
  483. hldev->device_id =
  484. (u16)VXGE_HW_TITAN_ASIC_ID_GET_INITIAL_DEVICE_ID(val64);
  485. hldev->major_revision =
  486. (u8)VXGE_HW_TITAN_ASIC_ID_GET_INITIAL_MAJOR_REVISION(val64);
  487. hldev->minor_revision =
  488. (u8)VXGE_HW_TITAN_ASIC_ID_GET_INITIAL_MINOR_REVISION(val64);
  489. }
  490. /*
  491. * __vxge_hw_device_access_rights_get: Get Access Rights of the driver
  492. * This routine returns the Access Rights of the driver
  493. */
  494. static u32
  495. __vxge_hw_device_access_rights_get(u32 host_type, u32 func_id)
  496. {
  497. u32 access_rights = VXGE_HW_DEVICE_ACCESS_RIGHT_VPATH;
  498. switch (host_type) {
  499. case VXGE_HW_NO_MR_NO_SR_NORMAL_FUNCTION:
  500. if (func_id == 0) {
  501. access_rights |= VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM |
  502. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM;
  503. }
  504. break;
  505. case VXGE_HW_MR_NO_SR_VH0_BASE_FUNCTION:
  506. access_rights |= VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM |
  507. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM;
  508. break;
  509. case VXGE_HW_NO_MR_SR_VH0_FUNCTION0:
  510. access_rights |= VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM |
  511. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM;
  512. break;
  513. case VXGE_HW_NO_MR_SR_VH0_VIRTUAL_FUNCTION:
  514. case VXGE_HW_SR_VH_VIRTUAL_FUNCTION:
  515. case VXGE_HW_MR_SR_VH0_INVALID_CONFIG:
  516. break;
  517. case VXGE_HW_SR_VH_FUNCTION0:
  518. case VXGE_HW_VH_NORMAL_FUNCTION:
  519. access_rights |= VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM;
  520. break;
  521. }
  522. return access_rights;
  523. }
  524. /*
  525. * __vxge_hw_device_is_privilaged
  526. * This routine checks if the device function is privilaged or not
  527. */
  528. enum vxge_hw_status
  529. __vxge_hw_device_is_privilaged(u32 host_type, u32 func_id)
  530. {
  531. if (__vxge_hw_device_access_rights_get(host_type,
  532. func_id) &
  533. VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM)
  534. return VXGE_HW_OK;
  535. else
  536. return VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  537. }
  538. /*
  539. * __vxge_hw_device_host_info_get
  540. * This routine returns the host type assignments
  541. */
  542. void __vxge_hw_device_host_info_get(struct __vxge_hw_device *hldev)
  543. {
  544. u64 val64;
  545. u32 i;
  546. val64 = readq(&hldev->common_reg->host_type_assignments);
  547. hldev->host_type =
  548. (u32)VXGE_HW_HOST_TYPE_ASSIGNMENTS_GET_HOST_TYPE_ASSIGNMENTS(val64);
  549. hldev->vpath_assignments = readq(&hldev->common_reg->vpath_assignments);
  550. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  551. if (!(hldev->vpath_assignments & vxge_mBIT(i)))
  552. continue;
  553. hldev->func_id =
  554. __vxge_hw_vpath_func_id_get(i, hldev->vpmgmt_reg[i]);
  555. hldev->access_rights = __vxge_hw_device_access_rights_get(
  556. hldev->host_type, hldev->func_id);
  557. hldev->first_vp_id = i;
  558. break;
  559. }
  560. }
  561. /*
  562. * __vxge_hw_verify_pci_e_info - Validate the pci-e link parameters such as
  563. * link width and signalling rate.
  564. */
  565. static enum vxge_hw_status
  566. __vxge_hw_verify_pci_e_info(struct __vxge_hw_device *hldev)
  567. {
  568. int exp_cap;
  569. u16 lnk;
  570. /* Get the negotiated link width and speed from PCI config space */
  571. exp_cap = pci_find_capability(hldev->pdev, PCI_CAP_ID_EXP);
  572. pci_read_config_word(hldev->pdev, exp_cap + PCI_EXP_LNKSTA, &lnk);
  573. if ((lnk & PCI_EXP_LNKSTA_CLS) != 1)
  574. return VXGE_HW_ERR_INVALID_PCI_INFO;
  575. switch ((lnk & PCI_EXP_LNKSTA_NLW) >> 4) {
  576. case PCIE_LNK_WIDTH_RESRV:
  577. case PCIE_LNK_X1:
  578. case PCIE_LNK_X2:
  579. case PCIE_LNK_X4:
  580. case PCIE_LNK_X8:
  581. break;
  582. default:
  583. return VXGE_HW_ERR_INVALID_PCI_INFO;
  584. }
  585. return VXGE_HW_OK;
  586. }
  587. /*
  588. * __vxge_hw_device_initialize
  589. * Initialize Titan-V hardware.
  590. */
  591. enum vxge_hw_status __vxge_hw_device_initialize(struct __vxge_hw_device *hldev)
  592. {
  593. enum vxge_hw_status status = VXGE_HW_OK;
  594. if (VXGE_HW_OK == __vxge_hw_device_is_privilaged(hldev->host_type,
  595. hldev->func_id)) {
  596. /* Validate the pci-e link width and speed */
  597. status = __vxge_hw_verify_pci_e_info(hldev);
  598. if (status != VXGE_HW_OK)
  599. goto exit;
  600. }
  601. exit:
  602. return status;
  603. }
  604. /**
  605. * vxge_hw_device_hw_info_get - Get the hw information
  606. * Returns the vpath mask that has the bits set for each vpath allocated
  607. * for the driver, FW version information and the first mac addresse for
  608. * each vpath
  609. */
  610. enum vxge_hw_status __devinit
  611. vxge_hw_device_hw_info_get(void __iomem *bar0,
  612. struct vxge_hw_device_hw_info *hw_info)
  613. {
  614. u32 i;
  615. u64 val64;
  616. struct vxge_hw_toc_reg __iomem *toc;
  617. struct vxge_hw_mrpcim_reg __iomem *mrpcim_reg;
  618. struct vxge_hw_common_reg __iomem *common_reg;
  619. struct vxge_hw_vpath_reg __iomem *vpath_reg;
  620. struct vxge_hw_vpmgmt_reg __iomem *vpmgmt_reg;
  621. enum vxge_hw_status status;
  622. memset(hw_info, 0, sizeof(struct vxge_hw_device_hw_info));
  623. toc = __vxge_hw_device_toc_get(bar0);
  624. if (toc == NULL) {
  625. status = VXGE_HW_ERR_CRITICAL;
  626. goto exit;
  627. }
  628. val64 = readq(&toc->toc_common_pointer);
  629. common_reg = (struct vxge_hw_common_reg __iomem *)(bar0 + val64);
  630. status = __vxge_hw_device_vpath_reset_in_prog_check(
  631. (u64 __iomem *)&common_reg->vpath_rst_in_prog);
  632. if (status != VXGE_HW_OK)
  633. goto exit;
  634. hw_info->vpath_mask = readq(&common_reg->vpath_assignments);
  635. val64 = readq(&common_reg->host_type_assignments);
  636. hw_info->host_type =
  637. (u32)VXGE_HW_HOST_TYPE_ASSIGNMENTS_GET_HOST_TYPE_ASSIGNMENTS(val64);
  638. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  639. if (!((hw_info->vpath_mask) & vxge_mBIT(i)))
  640. continue;
  641. val64 = readq(&toc->toc_vpmgmt_pointer[i]);
  642. vpmgmt_reg = (struct vxge_hw_vpmgmt_reg __iomem *)
  643. (bar0 + val64);
  644. hw_info->func_id = __vxge_hw_vpath_func_id_get(i, vpmgmt_reg);
  645. if (__vxge_hw_device_access_rights_get(hw_info->host_type,
  646. hw_info->func_id) &
  647. VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM) {
  648. val64 = readq(&toc->toc_mrpcim_pointer);
  649. mrpcim_reg = (struct vxge_hw_mrpcim_reg __iomem *)
  650. (bar0 + val64);
  651. writeq(0, &mrpcim_reg->xgmac_gen_fw_memo_mask);
  652. wmb();
  653. }
  654. val64 = readq(&toc->toc_vpath_pointer[i]);
  655. vpath_reg = (struct vxge_hw_vpath_reg __iomem *)(bar0 + val64);
  656. hw_info->function_mode =
  657. __vxge_hw_vpath_pci_func_mode_get(i, vpath_reg);
  658. status = __vxge_hw_vpath_fw_ver_get(i, vpath_reg, hw_info);
  659. if (status != VXGE_HW_OK)
  660. goto exit;
  661. status = __vxge_hw_vpath_card_info_get(i, vpath_reg, hw_info);
  662. if (status != VXGE_HW_OK)
  663. goto exit;
  664. break;
  665. }
  666. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  667. if (!((hw_info->vpath_mask) & vxge_mBIT(i)))
  668. continue;
  669. val64 = readq(&toc->toc_vpath_pointer[i]);
  670. vpath_reg = (struct vxge_hw_vpath_reg __iomem *)(bar0 + val64);
  671. status = __vxge_hw_vpath_addr_get(i, vpath_reg,
  672. hw_info->mac_addrs[i],
  673. hw_info->mac_addr_masks[i]);
  674. if (status != VXGE_HW_OK)
  675. goto exit;
  676. }
  677. exit:
  678. return status;
  679. }
  680. /*
  681. * vxge_hw_device_initialize - Initialize Titan device.
  682. * Initialize Titan device. Note that all the arguments of this public API
  683. * are 'IN', including @hldev. Driver cooperates with
  684. * OS to find new Titan device, locate its PCI and memory spaces.
  685. *
  686. * When done, the driver allocates sizeof(struct __vxge_hw_device) bytes for HW
  687. * to enable the latter to perform Titan hardware initialization.
  688. */
  689. enum vxge_hw_status __devinit
  690. vxge_hw_device_initialize(
  691. struct __vxge_hw_device **devh,
  692. struct vxge_hw_device_attr *attr,
  693. struct vxge_hw_device_config *device_config)
  694. {
  695. u32 i;
  696. u32 nblocks = 0;
  697. struct __vxge_hw_device *hldev = NULL;
  698. enum vxge_hw_status status = VXGE_HW_OK;
  699. status = __vxge_hw_device_config_check(device_config);
  700. if (status != VXGE_HW_OK)
  701. goto exit;
  702. hldev = (struct __vxge_hw_device *)
  703. vmalloc(sizeof(struct __vxge_hw_device));
  704. if (hldev == NULL) {
  705. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  706. goto exit;
  707. }
  708. memset(hldev, 0, sizeof(struct __vxge_hw_device));
  709. hldev->magic = VXGE_HW_DEVICE_MAGIC;
  710. vxge_hw_device_debug_set(hldev, VXGE_ERR, VXGE_COMPONENT_ALL);
  711. /* apply config */
  712. memcpy(&hldev->config, device_config,
  713. sizeof(struct vxge_hw_device_config));
  714. hldev->bar0 = attr->bar0;
  715. hldev->pdev = attr->pdev;
  716. hldev->uld_callbacks.link_up = attr->uld_callbacks.link_up;
  717. hldev->uld_callbacks.link_down = attr->uld_callbacks.link_down;
  718. hldev->uld_callbacks.crit_err = attr->uld_callbacks.crit_err;
  719. __vxge_hw_device_pci_e_init(hldev);
  720. status = __vxge_hw_device_reg_addr_get(hldev);
  721. if (status != VXGE_HW_OK) {
  722. vfree(hldev);
  723. goto exit;
  724. }
  725. __vxge_hw_device_id_get(hldev);
  726. __vxge_hw_device_host_info_get(hldev);
  727. /* Incrementing for stats blocks */
  728. nblocks++;
  729. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  730. if (!(hldev->vpath_assignments & vxge_mBIT(i)))
  731. continue;
  732. if (device_config->vp_config[i].ring.enable ==
  733. VXGE_HW_RING_ENABLE)
  734. nblocks += device_config->vp_config[i].ring.ring_blocks;
  735. if (device_config->vp_config[i].fifo.enable ==
  736. VXGE_HW_FIFO_ENABLE)
  737. nblocks += device_config->vp_config[i].fifo.fifo_blocks;
  738. nblocks++;
  739. }
  740. if (__vxge_hw_blockpool_create(hldev,
  741. &hldev->block_pool,
  742. device_config->dma_blockpool_initial + nblocks,
  743. device_config->dma_blockpool_max + nblocks) != VXGE_HW_OK) {
  744. vxge_hw_device_terminate(hldev);
  745. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  746. goto exit;
  747. }
  748. status = __vxge_hw_device_initialize(hldev);
  749. if (status != VXGE_HW_OK) {
  750. vxge_hw_device_terminate(hldev);
  751. goto exit;
  752. }
  753. *devh = hldev;
  754. exit:
  755. return status;
  756. }
  757. /*
  758. * vxge_hw_device_terminate - Terminate Titan device.
  759. * Terminate HW device.
  760. */
  761. void
  762. vxge_hw_device_terminate(struct __vxge_hw_device *hldev)
  763. {
  764. vxge_assert(hldev->magic == VXGE_HW_DEVICE_MAGIC);
  765. hldev->magic = VXGE_HW_DEVICE_DEAD;
  766. __vxge_hw_blockpool_destroy(&hldev->block_pool);
  767. vfree(hldev);
  768. }
  769. /*
  770. * vxge_hw_device_stats_get - Get the device hw statistics.
  771. * Returns the vpath h/w stats for the device.
  772. */
  773. enum vxge_hw_status
  774. vxge_hw_device_stats_get(struct __vxge_hw_device *hldev,
  775. struct vxge_hw_device_stats_hw_info *hw_stats)
  776. {
  777. u32 i;
  778. enum vxge_hw_status status = VXGE_HW_OK;
  779. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  780. if (!(hldev->vpaths_deployed & vxge_mBIT(i)) ||
  781. (hldev->virtual_paths[i].vp_open ==
  782. VXGE_HW_VP_NOT_OPEN))
  783. continue;
  784. memcpy(hldev->virtual_paths[i].hw_stats_sav,
  785. hldev->virtual_paths[i].hw_stats,
  786. sizeof(struct vxge_hw_vpath_stats_hw_info));
  787. status = __vxge_hw_vpath_stats_get(
  788. &hldev->virtual_paths[i],
  789. hldev->virtual_paths[i].hw_stats);
  790. }
  791. memcpy(hw_stats, &hldev->stats.hw_dev_info_stats,
  792. sizeof(struct vxge_hw_device_stats_hw_info));
  793. return status;
  794. }
  795. /*
  796. * vxge_hw_driver_stats_get - Get the device sw statistics.
  797. * Returns the vpath s/w stats for the device.
  798. */
  799. enum vxge_hw_status vxge_hw_driver_stats_get(
  800. struct __vxge_hw_device *hldev,
  801. struct vxge_hw_device_stats_sw_info *sw_stats)
  802. {
  803. enum vxge_hw_status status = VXGE_HW_OK;
  804. memcpy(sw_stats, &hldev->stats.sw_dev_info_stats,
  805. sizeof(struct vxge_hw_device_stats_sw_info));
  806. return status;
  807. }
  808. /*
  809. * vxge_hw_mrpcim_stats_access - Access the statistics from the given location
  810. * and offset and perform an operation
  811. * Get the statistics from the given location and offset.
  812. */
  813. enum vxge_hw_status
  814. vxge_hw_mrpcim_stats_access(struct __vxge_hw_device *hldev,
  815. u32 operation, u32 location, u32 offset, u64 *stat)
  816. {
  817. u64 val64;
  818. enum vxge_hw_status status = VXGE_HW_OK;
  819. status = __vxge_hw_device_is_privilaged(hldev->host_type,
  820. hldev->func_id);
  821. if (status != VXGE_HW_OK)
  822. goto exit;
  823. val64 = VXGE_HW_XMAC_STATS_SYS_CMD_OP(operation) |
  824. VXGE_HW_XMAC_STATS_SYS_CMD_STROBE |
  825. VXGE_HW_XMAC_STATS_SYS_CMD_LOC_SEL(location) |
  826. VXGE_HW_XMAC_STATS_SYS_CMD_OFFSET_SEL(offset);
  827. status = __vxge_hw_pio_mem_write64(val64,
  828. &hldev->mrpcim_reg->xmac_stats_sys_cmd,
  829. VXGE_HW_XMAC_STATS_SYS_CMD_STROBE,
  830. hldev->config.device_poll_millis);
  831. if ((status == VXGE_HW_OK) && (operation == VXGE_HW_STATS_OP_READ))
  832. *stat = readq(&hldev->mrpcim_reg->xmac_stats_sys_data);
  833. else
  834. *stat = 0;
  835. exit:
  836. return status;
  837. }
  838. /*
  839. * vxge_hw_device_xmac_aggr_stats_get - Get the Statistics on aggregate port
  840. * Get the Statistics on aggregate port
  841. */
  842. static enum vxge_hw_status
  843. vxge_hw_device_xmac_aggr_stats_get(struct __vxge_hw_device *hldev, u32 port,
  844. struct vxge_hw_xmac_aggr_stats *aggr_stats)
  845. {
  846. u64 *val64;
  847. int i;
  848. u32 offset = VXGE_HW_STATS_AGGRn_OFFSET;
  849. enum vxge_hw_status status = VXGE_HW_OK;
  850. val64 = (u64 *)aggr_stats;
  851. status = __vxge_hw_device_is_privilaged(hldev->host_type,
  852. hldev->func_id);
  853. if (status != VXGE_HW_OK)
  854. goto exit;
  855. for (i = 0; i < sizeof(struct vxge_hw_xmac_aggr_stats) / 8; i++) {
  856. status = vxge_hw_mrpcim_stats_access(hldev,
  857. VXGE_HW_STATS_OP_READ,
  858. VXGE_HW_STATS_LOC_AGGR,
  859. ((offset + (104 * port)) >> 3), val64);
  860. if (status != VXGE_HW_OK)
  861. goto exit;
  862. offset += 8;
  863. val64++;
  864. }
  865. exit:
  866. return status;
  867. }
  868. /*
  869. * vxge_hw_device_xmac_port_stats_get - Get the Statistics on a port
  870. * Get the Statistics on port
  871. */
  872. static enum vxge_hw_status
  873. vxge_hw_device_xmac_port_stats_get(struct __vxge_hw_device *hldev, u32 port,
  874. struct vxge_hw_xmac_port_stats *port_stats)
  875. {
  876. u64 *val64;
  877. enum vxge_hw_status status = VXGE_HW_OK;
  878. int i;
  879. u32 offset = 0x0;
  880. val64 = (u64 *) port_stats;
  881. status = __vxge_hw_device_is_privilaged(hldev->host_type,
  882. hldev->func_id);
  883. if (status != VXGE_HW_OK)
  884. goto exit;
  885. for (i = 0; i < sizeof(struct vxge_hw_xmac_port_stats) / 8; i++) {
  886. status = vxge_hw_mrpcim_stats_access(hldev,
  887. VXGE_HW_STATS_OP_READ,
  888. VXGE_HW_STATS_LOC_AGGR,
  889. ((offset + (608 * port)) >> 3), val64);
  890. if (status != VXGE_HW_OK)
  891. goto exit;
  892. offset += 8;
  893. val64++;
  894. }
  895. exit:
  896. return status;
  897. }
  898. /*
  899. * vxge_hw_device_xmac_stats_get - Get the XMAC Statistics
  900. * Get the XMAC Statistics
  901. */
  902. enum vxge_hw_status
  903. vxge_hw_device_xmac_stats_get(struct __vxge_hw_device *hldev,
  904. struct vxge_hw_xmac_stats *xmac_stats)
  905. {
  906. enum vxge_hw_status status = VXGE_HW_OK;
  907. u32 i;
  908. status = vxge_hw_device_xmac_aggr_stats_get(hldev,
  909. 0, &xmac_stats->aggr_stats[0]);
  910. if (status != VXGE_HW_OK)
  911. goto exit;
  912. status = vxge_hw_device_xmac_aggr_stats_get(hldev,
  913. 1, &xmac_stats->aggr_stats[1]);
  914. if (status != VXGE_HW_OK)
  915. goto exit;
  916. for (i = 0; i <= VXGE_HW_MAC_MAX_MAC_PORT_ID; i++) {
  917. status = vxge_hw_device_xmac_port_stats_get(hldev,
  918. i, &xmac_stats->port_stats[i]);
  919. if (status != VXGE_HW_OK)
  920. goto exit;
  921. }
  922. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  923. if (!(hldev->vpaths_deployed & vxge_mBIT(i)))
  924. continue;
  925. status = __vxge_hw_vpath_xmac_tx_stats_get(
  926. &hldev->virtual_paths[i],
  927. &xmac_stats->vpath_tx_stats[i]);
  928. if (status != VXGE_HW_OK)
  929. goto exit;
  930. status = __vxge_hw_vpath_xmac_rx_stats_get(
  931. &hldev->virtual_paths[i],
  932. &xmac_stats->vpath_rx_stats[i]);
  933. if (status != VXGE_HW_OK)
  934. goto exit;
  935. }
  936. exit:
  937. return status;
  938. }
  939. /*
  940. * vxge_hw_device_debug_set - Set the debug module, level and timestamp
  941. * This routine is used to dynamically change the debug output
  942. */
  943. void vxge_hw_device_debug_set(struct __vxge_hw_device *hldev,
  944. enum vxge_debug_level level, u32 mask)
  945. {
  946. if (hldev == NULL)
  947. return;
  948. #if defined(VXGE_DEBUG_TRACE_MASK) || \
  949. defined(VXGE_DEBUG_ERR_MASK)
  950. hldev->debug_module_mask = mask;
  951. hldev->debug_level = level;
  952. #endif
  953. #if defined(VXGE_DEBUG_ERR_MASK)
  954. hldev->level_err = level & VXGE_ERR;
  955. #endif
  956. #if defined(VXGE_DEBUG_TRACE_MASK)
  957. hldev->level_trace = level & VXGE_TRACE;
  958. #endif
  959. }
  960. /*
  961. * vxge_hw_device_error_level_get - Get the error level
  962. * This routine returns the current error level set
  963. */
  964. u32 vxge_hw_device_error_level_get(struct __vxge_hw_device *hldev)
  965. {
  966. #if defined(VXGE_DEBUG_ERR_MASK)
  967. if (hldev == NULL)
  968. return VXGE_ERR;
  969. else
  970. return hldev->level_err;
  971. #else
  972. return 0;
  973. #endif
  974. }
  975. /*
  976. * vxge_hw_device_trace_level_get - Get the trace level
  977. * This routine returns the current trace level set
  978. */
  979. u32 vxge_hw_device_trace_level_get(struct __vxge_hw_device *hldev)
  980. {
  981. #if defined(VXGE_DEBUG_TRACE_MASK)
  982. if (hldev == NULL)
  983. return VXGE_TRACE;
  984. else
  985. return hldev->level_trace;
  986. #else
  987. return 0;
  988. #endif
  989. }
  990. /*
  991. * vxge_hw_getpause_data -Pause frame frame generation and reception.
  992. * Returns the Pause frame generation and reception capability of the NIC.
  993. */
  994. enum vxge_hw_status vxge_hw_device_getpause_data(struct __vxge_hw_device *hldev,
  995. u32 port, u32 *tx, u32 *rx)
  996. {
  997. u64 val64;
  998. enum vxge_hw_status status = VXGE_HW_OK;
  999. if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC)) {
  1000. status = VXGE_HW_ERR_INVALID_DEVICE;
  1001. goto exit;
  1002. }
  1003. if (port > VXGE_HW_MAC_MAX_MAC_PORT_ID) {
  1004. status = VXGE_HW_ERR_INVALID_PORT;
  1005. goto exit;
  1006. }
  1007. if (!(hldev->access_rights & VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM)) {
  1008. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  1009. goto exit;
  1010. }
  1011. val64 = readq(&hldev->mrpcim_reg->rxmac_pause_cfg_port[port]);
  1012. if (val64 & VXGE_HW_RXMAC_PAUSE_CFG_PORT_GEN_EN)
  1013. *tx = 1;
  1014. if (val64 & VXGE_HW_RXMAC_PAUSE_CFG_PORT_RCV_EN)
  1015. *rx = 1;
  1016. exit:
  1017. return status;
  1018. }
  1019. /*
  1020. * vxge_hw_device_setpause_data - set/reset pause frame generation.
  1021. * It can be used to set or reset Pause frame generation or reception
  1022. * support of the NIC.
  1023. */
  1024. enum vxge_hw_status vxge_hw_device_setpause_data(struct __vxge_hw_device *hldev,
  1025. u32 port, u32 tx, u32 rx)
  1026. {
  1027. u64 val64;
  1028. enum vxge_hw_status status = VXGE_HW_OK;
  1029. if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC)) {
  1030. status = VXGE_HW_ERR_INVALID_DEVICE;
  1031. goto exit;
  1032. }
  1033. if (port > VXGE_HW_MAC_MAX_MAC_PORT_ID) {
  1034. status = VXGE_HW_ERR_INVALID_PORT;
  1035. goto exit;
  1036. }
  1037. status = __vxge_hw_device_is_privilaged(hldev->host_type,
  1038. hldev->func_id);
  1039. if (status != VXGE_HW_OK)
  1040. goto exit;
  1041. val64 = readq(&hldev->mrpcim_reg->rxmac_pause_cfg_port[port]);
  1042. if (tx)
  1043. val64 |= VXGE_HW_RXMAC_PAUSE_CFG_PORT_GEN_EN;
  1044. else
  1045. val64 &= ~VXGE_HW_RXMAC_PAUSE_CFG_PORT_GEN_EN;
  1046. if (rx)
  1047. val64 |= VXGE_HW_RXMAC_PAUSE_CFG_PORT_RCV_EN;
  1048. else
  1049. val64 &= ~VXGE_HW_RXMAC_PAUSE_CFG_PORT_RCV_EN;
  1050. writeq(val64, &hldev->mrpcim_reg->rxmac_pause_cfg_port[port]);
  1051. exit:
  1052. return status;
  1053. }
  1054. u16 vxge_hw_device_link_width_get(struct __vxge_hw_device *hldev)
  1055. {
  1056. int link_width, exp_cap;
  1057. u16 lnk;
  1058. exp_cap = pci_find_capability(hldev->pdev, PCI_CAP_ID_EXP);
  1059. pci_read_config_word(hldev->pdev, exp_cap + PCI_EXP_LNKSTA, &lnk);
  1060. link_width = (lnk & VXGE_HW_PCI_EXP_LNKCAP_LNK_WIDTH) >> 4;
  1061. return link_width;
  1062. }
  1063. /*
  1064. * __vxge_hw_ring_block_memblock_idx - Return the memblock index
  1065. * This function returns the index of memory block
  1066. */
  1067. static inline u32
  1068. __vxge_hw_ring_block_memblock_idx(u8 *block)
  1069. {
  1070. return (u32)*((u64 *)(block + VXGE_HW_RING_MEMBLOCK_IDX_OFFSET));
  1071. }
  1072. /*
  1073. * __vxge_hw_ring_block_memblock_idx_set - Sets the memblock index
  1074. * This function sets index to a memory block
  1075. */
  1076. static inline void
  1077. __vxge_hw_ring_block_memblock_idx_set(u8 *block, u32 memblock_idx)
  1078. {
  1079. *((u64 *)(block + VXGE_HW_RING_MEMBLOCK_IDX_OFFSET)) = memblock_idx;
  1080. }
  1081. /*
  1082. * __vxge_hw_ring_block_next_pointer_set - Sets the next block pointer
  1083. * in RxD block
  1084. * Sets the next block pointer in RxD block
  1085. */
  1086. static inline void
  1087. __vxge_hw_ring_block_next_pointer_set(u8 *block, dma_addr_t dma_next)
  1088. {
  1089. *((u64 *)(block + VXGE_HW_RING_NEXT_BLOCK_POINTER_OFFSET)) = dma_next;
  1090. }
  1091. /*
  1092. * __vxge_hw_ring_first_block_address_get - Returns the dma address of the
  1093. * first block
  1094. * Returns the dma address of the first RxD block
  1095. */
  1096. static u64 __vxge_hw_ring_first_block_address_get(struct __vxge_hw_ring *ring)
  1097. {
  1098. struct vxge_hw_mempool_dma *dma_object;
  1099. dma_object = ring->mempool->memblocks_dma_arr;
  1100. vxge_assert(dma_object != NULL);
  1101. return dma_object->addr;
  1102. }
  1103. /*
  1104. * __vxge_hw_ring_item_dma_addr - Return the dma address of an item
  1105. * This function returns the dma address of a given item
  1106. */
  1107. static dma_addr_t __vxge_hw_ring_item_dma_addr(struct vxge_hw_mempool *mempoolh,
  1108. void *item)
  1109. {
  1110. u32 memblock_idx;
  1111. void *memblock;
  1112. struct vxge_hw_mempool_dma *memblock_dma_object;
  1113. ptrdiff_t dma_item_offset;
  1114. /* get owner memblock index */
  1115. memblock_idx = __vxge_hw_ring_block_memblock_idx(item);
  1116. /* get owner memblock by memblock index */
  1117. memblock = mempoolh->memblocks_arr[memblock_idx];
  1118. /* get memblock DMA object by memblock index */
  1119. memblock_dma_object = mempoolh->memblocks_dma_arr + memblock_idx;
  1120. /* calculate offset in the memblock of this item */
  1121. dma_item_offset = (u8 *)item - (u8 *)memblock;
  1122. return memblock_dma_object->addr + dma_item_offset;
  1123. }
  1124. /*
  1125. * __vxge_hw_ring_rxdblock_link - Link the RxD blocks
  1126. * This function returns the dma address of a given item
  1127. */
  1128. static void __vxge_hw_ring_rxdblock_link(struct vxge_hw_mempool *mempoolh,
  1129. struct __vxge_hw_ring *ring, u32 from,
  1130. u32 to)
  1131. {
  1132. u8 *to_item , *from_item;
  1133. dma_addr_t to_dma;
  1134. /* get "from" RxD block */
  1135. from_item = mempoolh->items_arr[from];
  1136. vxge_assert(from_item);
  1137. /* get "to" RxD block */
  1138. to_item = mempoolh->items_arr[to];
  1139. vxge_assert(to_item);
  1140. /* return address of the beginning of previous RxD block */
  1141. to_dma = __vxge_hw_ring_item_dma_addr(mempoolh, to_item);
  1142. /* set next pointer for this RxD block to point on
  1143. * previous item's DMA start address */
  1144. __vxge_hw_ring_block_next_pointer_set(from_item, to_dma);
  1145. }
  1146. /*
  1147. * __vxge_hw_ring_mempool_item_alloc - Allocate List blocks for RxD
  1148. * block callback
  1149. * This function is callback passed to __vxge_hw_mempool_create to create memory
  1150. * pool for RxD block
  1151. */
  1152. static void
  1153. __vxge_hw_ring_mempool_item_alloc(struct vxge_hw_mempool *mempoolh,
  1154. u32 memblock_index,
  1155. struct vxge_hw_mempool_dma *dma_object,
  1156. u32 index, u32 is_last)
  1157. {
  1158. u32 i;
  1159. void *item = mempoolh->items_arr[index];
  1160. struct __vxge_hw_ring *ring =
  1161. (struct __vxge_hw_ring *)mempoolh->userdata;
  1162. /* format rxds array */
  1163. for (i = 0; i < ring->rxds_per_block; i++) {
  1164. void *rxdblock_priv;
  1165. void *uld_priv;
  1166. struct vxge_hw_ring_rxd_1 *rxdp;
  1167. u32 reserve_index = ring->channel.reserve_ptr -
  1168. (index * ring->rxds_per_block + i + 1);
  1169. u32 memblock_item_idx;
  1170. ring->channel.reserve_arr[reserve_index] = ((u8 *)item) +
  1171. i * ring->rxd_size;
  1172. /* Note: memblock_item_idx is index of the item within
  1173. * the memblock. For instance, in case of three RxD-blocks
  1174. * per memblock this value can be 0, 1 or 2. */
  1175. rxdblock_priv = __vxge_hw_mempool_item_priv(mempoolh,
  1176. memblock_index, item,
  1177. &memblock_item_idx);
  1178. rxdp = (struct vxge_hw_ring_rxd_1 *)
  1179. ring->channel.reserve_arr[reserve_index];
  1180. uld_priv = ((u8 *)rxdblock_priv + ring->rxd_priv_size * i);
  1181. /* pre-format Host_Control */
  1182. rxdp->host_control = (u64)(size_t)uld_priv;
  1183. }
  1184. __vxge_hw_ring_block_memblock_idx_set(item, memblock_index);
  1185. if (is_last) {
  1186. /* link last one with first one */
  1187. __vxge_hw_ring_rxdblock_link(mempoolh, ring, index, 0);
  1188. }
  1189. if (index > 0) {
  1190. /* link this RxD block with previous one */
  1191. __vxge_hw_ring_rxdblock_link(mempoolh, ring, index - 1, index);
  1192. }
  1193. }
  1194. /*
  1195. * __vxge_hw_ring_replenish - Initial replenish of RxDs
  1196. * This function replenishes the RxDs from reserve array to work array
  1197. */
  1198. enum vxge_hw_status
  1199. vxge_hw_ring_replenish(struct __vxge_hw_ring *ring)
  1200. {
  1201. void *rxd;
  1202. struct __vxge_hw_channel *channel;
  1203. enum vxge_hw_status status = VXGE_HW_OK;
  1204. channel = &ring->channel;
  1205. while (vxge_hw_channel_dtr_count(channel) > 0) {
  1206. status = vxge_hw_ring_rxd_reserve(ring, &rxd);
  1207. vxge_assert(status == VXGE_HW_OK);
  1208. if (ring->rxd_init) {
  1209. status = ring->rxd_init(rxd, channel->userdata);
  1210. if (status != VXGE_HW_OK) {
  1211. vxge_hw_ring_rxd_free(ring, rxd);
  1212. goto exit;
  1213. }
  1214. }
  1215. vxge_hw_ring_rxd_post(ring, rxd);
  1216. }
  1217. status = VXGE_HW_OK;
  1218. exit:
  1219. return status;
  1220. }
  1221. /*
  1222. * __vxge_hw_ring_create - Create a Ring
  1223. * This function creates Ring and initializes it.
  1224. */
  1225. static enum vxge_hw_status
  1226. __vxge_hw_ring_create(struct __vxge_hw_vpath_handle *vp,
  1227. struct vxge_hw_ring_attr *attr)
  1228. {
  1229. enum vxge_hw_status status = VXGE_HW_OK;
  1230. struct __vxge_hw_ring *ring;
  1231. u32 ring_length;
  1232. struct vxge_hw_ring_config *config;
  1233. struct __vxge_hw_device *hldev;
  1234. u32 vp_id;
  1235. struct vxge_hw_mempool_cbs ring_mp_callback;
  1236. if ((vp == NULL) || (attr == NULL)) {
  1237. status = VXGE_HW_FAIL;
  1238. goto exit;
  1239. }
  1240. hldev = vp->vpath->hldev;
  1241. vp_id = vp->vpath->vp_id;
  1242. config = &hldev->config.vp_config[vp_id].ring;
  1243. ring_length = config->ring_blocks *
  1244. vxge_hw_ring_rxds_per_block_get(config->buffer_mode);
  1245. ring = (struct __vxge_hw_ring *)__vxge_hw_channel_allocate(vp,
  1246. VXGE_HW_CHANNEL_TYPE_RING,
  1247. ring_length,
  1248. attr->per_rxd_space,
  1249. attr->userdata);
  1250. if (ring == NULL) {
  1251. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1252. goto exit;
  1253. }
  1254. vp->vpath->ringh = ring;
  1255. ring->vp_id = vp_id;
  1256. ring->vp_reg = vp->vpath->vp_reg;
  1257. ring->common_reg = hldev->common_reg;
  1258. ring->stats = &vp->vpath->sw_stats->ring_stats;
  1259. ring->config = config;
  1260. ring->callback = attr->callback;
  1261. ring->rxd_init = attr->rxd_init;
  1262. ring->rxd_term = attr->rxd_term;
  1263. ring->buffer_mode = config->buffer_mode;
  1264. ring->rxds_limit = config->rxds_limit;
  1265. ring->rxd_size = vxge_hw_ring_rxd_size_get(config->buffer_mode);
  1266. ring->rxd_priv_size =
  1267. sizeof(struct __vxge_hw_ring_rxd_priv) + attr->per_rxd_space;
  1268. ring->per_rxd_space = attr->per_rxd_space;
  1269. ring->rxd_priv_size =
  1270. ((ring->rxd_priv_size + VXGE_CACHE_LINE_SIZE - 1) /
  1271. VXGE_CACHE_LINE_SIZE) * VXGE_CACHE_LINE_SIZE;
  1272. /* how many RxDs can fit into one block. Depends on configured
  1273. * buffer_mode. */
  1274. ring->rxds_per_block =
  1275. vxge_hw_ring_rxds_per_block_get(config->buffer_mode);
  1276. /* calculate actual RxD block private size */
  1277. ring->rxdblock_priv_size = ring->rxd_priv_size * ring->rxds_per_block;
  1278. ring_mp_callback.item_func_alloc = __vxge_hw_ring_mempool_item_alloc;
  1279. ring->mempool = __vxge_hw_mempool_create(hldev,
  1280. VXGE_HW_BLOCK_SIZE,
  1281. VXGE_HW_BLOCK_SIZE,
  1282. ring->rxdblock_priv_size,
  1283. ring->config->ring_blocks,
  1284. ring->config->ring_blocks,
  1285. &ring_mp_callback,
  1286. ring);
  1287. if (ring->mempool == NULL) {
  1288. __vxge_hw_ring_delete(vp);
  1289. return VXGE_HW_ERR_OUT_OF_MEMORY;
  1290. }
  1291. status = __vxge_hw_channel_initialize(&ring->channel);
  1292. if (status != VXGE_HW_OK) {
  1293. __vxge_hw_ring_delete(vp);
  1294. goto exit;
  1295. }
  1296. /* Note:
  1297. * Specifying rxd_init callback means two things:
  1298. * 1) rxds need to be initialized by driver at channel-open time;
  1299. * 2) rxds need to be posted at channel-open time
  1300. * (that's what the initial_replenish() below does)
  1301. * Currently we don't have a case when the 1) is done without the 2).
  1302. */
  1303. if (ring->rxd_init) {
  1304. status = vxge_hw_ring_replenish(ring);
  1305. if (status != VXGE_HW_OK) {
  1306. __vxge_hw_ring_delete(vp);
  1307. goto exit;
  1308. }
  1309. }
  1310. /* initial replenish will increment the counter in its post() routine,
  1311. * we have to reset it */
  1312. ring->stats->common_stats.usage_cnt = 0;
  1313. exit:
  1314. return status;
  1315. }
  1316. /*
  1317. * __vxge_hw_ring_abort - Returns the RxD
  1318. * This function terminates the RxDs of ring
  1319. */
  1320. static enum vxge_hw_status __vxge_hw_ring_abort(struct __vxge_hw_ring *ring)
  1321. {
  1322. void *rxdh;
  1323. struct __vxge_hw_channel *channel;
  1324. channel = &ring->channel;
  1325. for (;;) {
  1326. vxge_hw_channel_dtr_try_complete(channel, &rxdh);
  1327. if (rxdh == NULL)
  1328. break;
  1329. vxge_hw_channel_dtr_complete(channel);
  1330. if (ring->rxd_term)
  1331. ring->rxd_term(rxdh, VXGE_HW_RXD_STATE_POSTED,
  1332. channel->userdata);
  1333. vxge_hw_channel_dtr_free(channel, rxdh);
  1334. }
  1335. return VXGE_HW_OK;
  1336. }
  1337. /*
  1338. * __vxge_hw_ring_reset - Resets the ring
  1339. * This function resets the ring during vpath reset operation
  1340. */
  1341. static enum vxge_hw_status __vxge_hw_ring_reset(struct __vxge_hw_ring *ring)
  1342. {
  1343. enum vxge_hw_status status = VXGE_HW_OK;
  1344. struct __vxge_hw_channel *channel;
  1345. channel = &ring->channel;
  1346. __vxge_hw_ring_abort(ring);
  1347. status = __vxge_hw_channel_reset(channel);
  1348. if (status != VXGE_HW_OK)
  1349. goto exit;
  1350. if (ring->rxd_init) {
  1351. status = vxge_hw_ring_replenish(ring);
  1352. if (status != VXGE_HW_OK)
  1353. goto exit;
  1354. }
  1355. exit:
  1356. return status;
  1357. }
  1358. /*
  1359. * __vxge_hw_ring_delete - Removes the ring
  1360. * This function freeup the memory pool and removes the ring
  1361. */
  1362. static enum vxge_hw_status __vxge_hw_ring_delete(struct __vxge_hw_vpath_handle *vp)
  1363. {
  1364. struct __vxge_hw_ring *ring = vp->vpath->ringh;
  1365. __vxge_hw_ring_abort(ring);
  1366. if (ring->mempool)
  1367. __vxge_hw_mempool_destroy(ring->mempool);
  1368. vp->vpath->ringh = NULL;
  1369. __vxge_hw_channel_free(&ring->channel);
  1370. return VXGE_HW_OK;
  1371. }
  1372. /*
  1373. * __vxge_hw_mempool_grow
  1374. * Will resize mempool up to %num_allocate value.
  1375. */
  1376. static enum vxge_hw_status
  1377. __vxge_hw_mempool_grow(struct vxge_hw_mempool *mempool, u32 num_allocate,
  1378. u32 *num_allocated)
  1379. {
  1380. u32 i, first_time = mempool->memblocks_allocated == 0 ? 1 : 0;
  1381. u32 n_items = mempool->items_per_memblock;
  1382. u32 start_block_idx = mempool->memblocks_allocated;
  1383. u32 end_block_idx = mempool->memblocks_allocated + num_allocate;
  1384. enum vxge_hw_status status = VXGE_HW_OK;
  1385. *num_allocated = 0;
  1386. if (end_block_idx > mempool->memblocks_max) {
  1387. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1388. goto exit;
  1389. }
  1390. for (i = start_block_idx; i < end_block_idx; i++) {
  1391. u32 j;
  1392. u32 is_last = ((end_block_idx - 1) == i);
  1393. struct vxge_hw_mempool_dma *dma_object =
  1394. mempool->memblocks_dma_arr + i;
  1395. void *the_memblock;
  1396. /* allocate memblock's private part. Each DMA memblock
  1397. * has a space allocated for item's private usage upon
  1398. * mempool's user request. Each time mempool grows, it will
  1399. * allocate new memblock and its private part at once.
  1400. * This helps to minimize memory usage a lot. */
  1401. mempool->memblocks_priv_arr[i] =
  1402. vmalloc(mempool->items_priv_size * n_items);
  1403. if (mempool->memblocks_priv_arr[i] == NULL) {
  1404. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1405. goto exit;
  1406. }
  1407. memset(mempool->memblocks_priv_arr[i], 0,
  1408. mempool->items_priv_size * n_items);
  1409. /* allocate DMA-capable memblock */
  1410. mempool->memblocks_arr[i] =
  1411. __vxge_hw_blockpool_malloc(mempool->devh,
  1412. mempool->memblock_size, dma_object);
  1413. if (mempool->memblocks_arr[i] == NULL) {
  1414. vfree(mempool->memblocks_priv_arr[i]);
  1415. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1416. goto exit;
  1417. }
  1418. (*num_allocated)++;
  1419. mempool->memblocks_allocated++;
  1420. memset(mempool->memblocks_arr[i], 0, mempool->memblock_size);
  1421. the_memblock = mempool->memblocks_arr[i];
  1422. /* fill the items hash array */
  1423. for (j = 0; j < n_items; j++) {
  1424. u32 index = i * n_items + j;
  1425. if (first_time && index >= mempool->items_initial)
  1426. break;
  1427. mempool->items_arr[index] =
  1428. ((char *)the_memblock + j*mempool->item_size);
  1429. /* let caller to do more job on each item */
  1430. if (mempool->item_func_alloc != NULL)
  1431. mempool->item_func_alloc(mempool, i,
  1432. dma_object, index, is_last);
  1433. mempool->items_current = index + 1;
  1434. }
  1435. if (first_time && mempool->items_current ==
  1436. mempool->items_initial)
  1437. break;
  1438. }
  1439. exit:
  1440. return status;
  1441. }
  1442. /*
  1443. * vxge_hw_mempool_create
  1444. * This function will create memory pool object. Pool may grow but will
  1445. * never shrink. Pool consists of number of dynamically allocated blocks
  1446. * with size enough to hold %items_initial number of items. Memory is
  1447. * DMA-able but client must map/unmap before interoperating with the device.
  1448. */
  1449. static struct vxge_hw_mempool*
  1450. __vxge_hw_mempool_create(
  1451. struct __vxge_hw_device *devh,
  1452. u32 memblock_size,
  1453. u32 item_size,
  1454. u32 items_priv_size,
  1455. u32 items_initial,
  1456. u32 items_max,
  1457. struct vxge_hw_mempool_cbs *mp_callback,
  1458. void *userdata)
  1459. {
  1460. enum vxge_hw_status status = VXGE_HW_OK;
  1461. u32 memblocks_to_allocate;
  1462. struct vxge_hw_mempool *mempool = NULL;
  1463. u32 allocated;
  1464. if (memblock_size < item_size) {
  1465. status = VXGE_HW_FAIL;
  1466. goto exit;
  1467. }
  1468. mempool = (struct vxge_hw_mempool *)
  1469. vmalloc(sizeof(struct vxge_hw_mempool));
  1470. if (mempool == NULL) {
  1471. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1472. goto exit;
  1473. }
  1474. memset(mempool, 0, sizeof(struct vxge_hw_mempool));
  1475. mempool->devh = devh;
  1476. mempool->memblock_size = memblock_size;
  1477. mempool->items_max = items_max;
  1478. mempool->items_initial = items_initial;
  1479. mempool->item_size = item_size;
  1480. mempool->items_priv_size = items_priv_size;
  1481. mempool->item_func_alloc = mp_callback->item_func_alloc;
  1482. mempool->userdata = userdata;
  1483. mempool->memblocks_allocated = 0;
  1484. mempool->items_per_memblock = memblock_size / item_size;
  1485. mempool->memblocks_max = (items_max + mempool->items_per_memblock - 1) /
  1486. mempool->items_per_memblock;
  1487. /* allocate array of memblocks */
  1488. mempool->memblocks_arr =
  1489. (void **) vmalloc(sizeof(void *) * mempool->memblocks_max);
  1490. if (mempool->memblocks_arr == NULL) {
  1491. __vxge_hw_mempool_destroy(mempool);
  1492. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1493. mempool = NULL;
  1494. goto exit;
  1495. }
  1496. memset(mempool->memblocks_arr, 0,
  1497. sizeof(void *) * mempool->memblocks_max);
  1498. /* allocate array of private parts of items per memblocks */
  1499. mempool->memblocks_priv_arr =
  1500. (void **) vmalloc(sizeof(void *) * mempool->memblocks_max);
  1501. if (mempool->memblocks_priv_arr == NULL) {
  1502. __vxge_hw_mempool_destroy(mempool);
  1503. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1504. mempool = NULL;
  1505. goto exit;
  1506. }
  1507. memset(mempool->memblocks_priv_arr, 0,
  1508. sizeof(void *) * mempool->memblocks_max);
  1509. /* allocate array of memblocks DMA objects */
  1510. mempool->memblocks_dma_arr = (struct vxge_hw_mempool_dma *)
  1511. vmalloc(sizeof(struct vxge_hw_mempool_dma) *
  1512. mempool->memblocks_max);
  1513. if (mempool->memblocks_dma_arr == NULL) {
  1514. __vxge_hw_mempool_destroy(mempool);
  1515. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1516. mempool = NULL;
  1517. goto exit;
  1518. }
  1519. memset(mempool->memblocks_dma_arr, 0,
  1520. sizeof(struct vxge_hw_mempool_dma) *
  1521. mempool->memblocks_max);
  1522. /* allocate hash array of items */
  1523. mempool->items_arr =
  1524. (void **) vmalloc(sizeof(void *) * mempool->items_max);
  1525. if (mempool->items_arr == NULL) {
  1526. __vxge_hw_mempool_destroy(mempool);
  1527. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1528. mempool = NULL;
  1529. goto exit;
  1530. }
  1531. memset(mempool->items_arr, 0, sizeof(void *) * mempool->items_max);
  1532. /* calculate initial number of memblocks */
  1533. memblocks_to_allocate = (mempool->items_initial +
  1534. mempool->items_per_memblock - 1) /
  1535. mempool->items_per_memblock;
  1536. /* pre-allocate the mempool */
  1537. status = __vxge_hw_mempool_grow(mempool, memblocks_to_allocate,
  1538. &allocated);
  1539. if (status != VXGE_HW_OK) {
  1540. __vxge_hw_mempool_destroy(mempool);
  1541. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1542. mempool = NULL;
  1543. goto exit;
  1544. }
  1545. exit:
  1546. return mempool;
  1547. }
  1548. /*
  1549. * vxge_hw_mempool_destroy
  1550. */
  1551. static void __vxge_hw_mempool_destroy(struct vxge_hw_mempool *mempool)
  1552. {
  1553. u32 i, j;
  1554. struct __vxge_hw_device *devh = mempool->devh;
  1555. for (i = 0; i < mempool->memblocks_allocated; i++) {
  1556. struct vxge_hw_mempool_dma *dma_object;
  1557. vxge_assert(mempool->memblocks_arr[i]);
  1558. vxge_assert(mempool->memblocks_dma_arr + i);
  1559. dma_object = mempool->memblocks_dma_arr + i;
  1560. for (j = 0; j < mempool->items_per_memblock; j++) {
  1561. u32 index = i * mempool->items_per_memblock + j;
  1562. /* to skip last partially filled(if any) memblock */
  1563. if (index >= mempool->items_current)
  1564. break;
  1565. }
  1566. vfree(mempool->memblocks_priv_arr[i]);
  1567. __vxge_hw_blockpool_free(devh, mempool->memblocks_arr[i],
  1568. mempool->memblock_size, dma_object);
  1569. }
  1570. vfree(mempool->items_arr);
  1571. vfree(mempool->memblocks_dma_arr);
  1572. vfree(mempool->memblocks_priv_arr);
  1573. vfree(mempool->memblocks_arr);
  1574. vfree(mempool);
  1575. }
  1576. /*
  1577. * __vxge_hw_device_fifo_config_check - Check fifo configuration.
  1578. * Check the fifo configuration
  1579. */
  1580. enum vxge_hw_status
  1581. __vxge_hw_device_fifo_config_check(struct vxge_hw_fifo_config *fifo_config)
  1582. {
  1583. if ((fifo_config->fifo_blocks < VXGE_HW_MIN_FIFO_BLOCKS) ||
  1584. (fifo_config->fifo_blocks > VXGE_HW_MAX_FIFO_BLOCKS))
  1585. return VXGE_HW_BADCFG_FIFO_BLOCKS;
  1586. return VXGE_HW_OK;
  1587. }
  1588. /*
  1589. * __vxge_hw_device_vpath_config_check - Check vpath configuration.
  1590. * Check the vpath configuration
  1591. */
  1592. static enum vxge_hw_status
  1593. __vxge_hw_device_vpath_config_check(struct vxge_hw_vp_config *vp_config)
  1594. {
  1595. enum vxge_hw_status status;
  1596. if ((vp_config->min_bandwidth < VXGE_HW_VPATH_BANDWIDTH_MIN) ||
  1597. (vp_config->min_bandwidth >
  1598. VXGE_HW_VPATH_BANDWIDTH_MAX))
  1599. return VXGE_HW_BADCFG_VPATH_MIN_BANDWIDTH;
  1600. status = __vxge_hw_device_fifo_config_check(&vp_config->fifo);
  1601. if (status != VXGE_HW_OK)
  1602. return status;
  1603. if ((vp_config->mtu != VXGE_HW_VPATH_USE_FLASH_DEFAULT_INITIAL_MTU) &&
  1604. ((vp_config->mtu < VXGE_HW_VPATH_MIN_INITIAL_MTU) ||
  1605. (vp_config->mtu > VXGE_HW_VPATH_MAX_INITIAL_MTU)))
  1606. return VXGE_HW_BADCFG_VPATH_MTU;
  1607. if ((vp_config->rpa_strip_vlan_tag !=
  1608. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_USE_FLASH_DEFAULT) &&
  1609. (vp_config->rpa_strip_vlan_tag !=
  1610. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_ENABLE) &&
  1611. (vp_config->rpa_strip_vlan_tag !=
  1612. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_DISABLE))
  1613. return VXGE_HW_BADCFG_VPATH_RPA_STRIP_VLAN_TAG;
  1614. return VXGE_HW_OK;
  1615. }
  1616. /*
  1617. * __vxge_hw_device_config_check - Check device configuration.
  1618. * Check the device configuration
  1619. */
  1620. enum vxge_hw_status
  1621. __vxge_hw_device_config_check(struct vxge_hw_device_config *new_config)
  1622. {
  1623. u32 i;
  1624. enum vxge_hw_status status;
  1625. if ((new_config->intr_mode != VXGE_HW_INTR_MODE_IRQLINE) &&
  1626. (new_config->intr_mode != VXGE_HW_INTR_MODE_MSIX) &&
  1627. (new_config->intr_mode != VXGE_HW_INTR_MODE_MSIX_ONE_SHOT) &&
  1628. (new_config->intr_mode != VXGE_HW_INTR_MODE_DEF))
  1629. return VXGE_HW_BADCFG_INTR_MODE;
  1630. if ((new_config->rts_mac_en != VXGE_HW_RTS_MAC_DISABLE) &&
  1631. (new_config->rts_mac_en != VXGE_HW_RTS_MAC_ENABLE))
  1632. return VXGE_HW_BADCFG_RTS_MAC_EN;
  1633. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  1634. status = __vxge_hw_device_vpath_config_check(
  1635. &new_config->vp_config[i]);
  1636. if (status != VXGE_HW_OK)
  1637. return status;
  1638. }
  1639. return VXGE_HW_OK;
  1640. }
  1641. /*
  1642. * vxge_hw_device_config_default_get - Initialize device config with defaults.
  1643. * Initialize Titan device config with default values.
  1644. */
  1645. enum vxge_hw_status __devinit
  1646. vxge_hw_device_config_default_get(struct vxge_hw_device_config *device_config)
  1647. {
  1648. u32 i;
  1649. device_config->dma_blockpool_initial =
  1650. VXGE_HW_INITIAL_DMA_BLOCK_POOL_SIZE;
  1651. device_config->dma_blockpool_max = VXGE_HW_MAX_DMA_BLOCK_POOL_SIZE;
  1652. device_config->intr_mode = VXGE_HW_INTR_MODE_DEF;
  1653. device_config->rth_en = VXGE_HW_RTH_DEFAULT;
  1654. device_config->rth_it_type = VXGE_HW_RTH_IT_TYPE_DEFAULT;
  1655. device_config->device_poll_millis = VXGE_HW_DEF_DEVICE_POLL_MILLIS;
  1656. device_config->rts_mac_en = VXGE_HW_RTS_MAC_DEFAULT;
  1657. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  1658. device_config->vp_config[i].vp_id = i;
  1659. device_config->vp_config[i].min_bandwidth =
  1660. VXGE_HW_VPATH_BANDWIDTH_DEFAULT;
  1661. device_config->vp_config[i].ring.enable = VXGE_HW_RING_DEFAULT;
  1662. device_config->vp_config[i].ring.ring_blocks =
  1663. VXGE_HW_DEF_RING_BLOCKS;
  1664. device_config->vp_config[i].ring.buffer_mode =
  1665. VXGE_HW_RING_RXD_BUFFER_MODE_DEFAULT;
  1666. device_config->vp_config[i].ring.scatter_mode =
  1667. VXGE_HW_RING_SCATTER_MODE_USE_FLASH_DEFAULT;
  1668. device_config->vp_config[i].ring.rxds_limit =
  1669. VXGE_HW_DEF_RING_RXDS_LIMIT;
  1670. device_config->vp_config[i].fifo.enable = VXGE_HW_FIFO_ENABLE;
  1671. device_config->vp_config[i].fifo.fifo_blocks =
  1672. VXGE_HW_MIN_FIFO_BLOCKS;
  1673. device_config->vp_config[i].fifo.max_frags =
  1674. VXGE_HW_MAX_FIFO_FRAGS;
  1675. device_config->vp_config[i].fifo.memblock_size =
  1676. VXGE_HW_DEF_FIFO_MEMBLOCK_SIZE;
  1677. device_config->vp_config[i].fifo.alignment_size =
  1678. VXGE_HW_DEF_FIFO_ALIGNMENT_SIZE;
  1679. device_config->vp_config[i].fifo.intr =
  1680. VXGE_HW_FIFO_QUEUE_INTR_DEFAULT;
  1681. device_config->vp_config[i].fifo.no_snoop_bits =
  1682. VXGE_HW_FIFO_NO_SNOOP_DEFAULT;
  1683. device_config->vp_config[i].tti.intr_enable =
  1684. VXGE_HW_TIM_INTR_DEFAULT;
  1685. device_config->vp_config[i].tti.btimer_val =
  1686. VXGE_HW_USE_FLASH_DEFAULT;
  1687. device_config->vp_config[i].tti.timer_ac_en =
  1688. VXGE_HW_USE_FLASH_DEFAULT;
  1689. device_config->vp_config[i].tti.timer_ci_en =
  1690. VXGE_HW_USE_FLASH_DEFAULT;
  1691. device_config->vp_config[i].tti.timer_ri_en =
  1692. VXGE_HW_USE_FLASH_DEFAULT;
  1693. device_config->vp_config[i].tti.rtimer_val =
  1694. VXGE_HW_USE_FLASH_DEFAULT;
  1695. device_config->vp_config[i].tti.util_sel =
  1696. VXGE_HW_USE_FLASH_DEFAULT;
  1697. device_config->vp_config[i].tti.ltimer_val =
  1698. VXGE_HW_USE_FLASH_DEFAULT;
  1699. device_config->vp_config[i].tti.urange_a =
  1700. VXGE_HW_USE_FLASH_DEFAULT;
  1701. device_config->vp_config[i].tti.uec_a =
  1702. VXGE_HW_USE_FLASH_DEFAULT;
  1703. device_config->vp_config[i].tti.urange_b =
  1704. VXGE_HW_USE_FLASH_DEFAULT;
  1705. device_config->vp_config[i].tti.uec_b =
  1706. VXGE_HW_USE_FLASH_DEFAULT;
  1707. device_config->vp_config[i].tti.urange_c =
  1708. VXGE_HW_USE_FLASH_DEFAULT;
  1709. device_config->vp_config[i].tti.uec_c =
  1710. VXGE_HW_USE_FLASH_DEFAULT;
  1711. device_config->vp_config[i].tti.uec_d =
  1712. VXGE_HW_USE_FLASH_DEFAULT;
  1713. device_config->vp_config[i].rti.intr_enable =
  1714. VXGE_HW_TIM_INTR_DEFAULT;
  1715. device_config->vp_config[i].rti.btimer_val =
  1716. VXGE_HW_USE_FLASH_DEFAULT;
  1717. device_config->vp_config[i].rti.timer_ac_en =
  1718. VXGE_HW_USE_FLASH_DEFAULT;
  1719. device_config->vp_config[i].rti.timer_ci_en =
  1720. VXGE_HW_USE_FLASH_DEFAULT;
  1721. device_config->vp_config[i].rti.timer_ri_en =
  1722. VXGE_HW_USE_FLASH_DEFAULT;
  1723. device_config->vp_config[i].rti.rtimer_val =
  1724. VXGE_HW_USE_FLASH_DEFAULT;
  1725. device_config->vp_config[i].rti.util_sel =
  1726. VXGE_HW_USE_FLASH_DEFAULT;
  1727. device_config->vp_config[i].rti.ltimer_val =
  1728. VXGE_HW_USE_FLASH_DEFAULT;
  1729. device_config->vp_config[i].rti.urange_a =
  1730. VXGE_HW_USE_FLASH_DEFAULT;
  1731. device_config->vp_config[i].rti.uec_a =
  1732. VXGE_HW_USE_FLASH_DEFAULT;
  1733. device_config->vp_config[i].rti.urange_b =
  1734. VXGE_HW_USE_FLASH_DEFAULT;
  1735. device_config->vp_config[i].rti.uec_b =
  1736. VXGE_HW_USE_FLASH_DEFAULT;
  1737. device_config->vp_config[i].rti.urange_c =
  1738. VXGE_HW_USE_FLASH_DEFAULT;
  1739. device_config->vp_config[i].rti.uec_c =
  1740. VXGE_HW_USE_FLASH_DEFAULT;
  1741. device_config->vp_config[i].rti.uec_d =
  1742. VXGE_HW_USE_FLASH_DEFAULT;
  1743. device_config->vp_config[i].mtu =
  1744. VXGE_HW_VPATH_USE_FLASH_DEFAULT_INITIAL_MTU;
  1745. device_config->vp_config[i].rpa_strip_vlan_tag =
  1746. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_USE_FLASH_DEFAULT;
  1747. }
  1748. return VXGE_HW_OK;
  1749. }
  1750. /*
  1751. * _hw_legacy_swapper_set - Set the swapper bits for the legacy secion.
  1752. * Set the swapper bits appropriately for the lagacy section.
  1753. */
  1754. static enum vxge_hw_status
  1755. __vxge_hw_legacy_swapper_set(struct vxge_hw_legacy_reg __iomem *legacy_reg)
  1756. {
  1757. u64 val64;
  1758. enum vxge_hw_status status = VXGE_HW_OK;
  1759. val64 = readq(&legacy_reg->toc_swapper_fb);
  1760. wmb();
  1761. switch (val64) {
  1762. case VXGE_HW_SWAPPER_INITIAL_VALUE:
  1763. return status;
  1764. case VXGE_HW_SWAPPER_BYTE_SWAPPED_BIT_FLIPPED:
  1765. writeq(VXGE_HW_SWAPPER_READ_BYTE_SWAP_ENABLE,
  1766. &legacy_reg->pifm_rd_swap_en);
  1767. writeq(VXGE_HW_SWAPPER_READ_BIT_FLAP_ENABLE,
  1768. &legacy_reg->pifm_rd_flip_en);
  1769. writeq(VXGE_HW_SWAPPER_WRITE_BYTE_SWAP_ENABLE,
  1770. &legacy_reg->pifm_wr_swap_en);
  1771. writeq(VXGE_HW_SWAPPER_WRITE_BIT_FLAP_ENABLE,
  1772. &legacy_reg->pifm_wr_flip_en);
  1773. break;
  1774. case VXGE_HW_SWAPPER_BYTE_SWAPPED:
  1775. writeq(VXGE_HW_SWAPPER_READ_BYTE_SWAP_ENABLE,
  1776. &legacy_reg->pifm_rd_swap_en);
  1777. writeq(VXGE_HW_SWAPPER_WRITE_BYTE_SWAP_ENABLE,
  1778. &legacy_reg->pifm_wr_swap_en);
  1779. break;
  1780. case VXGE_HW_SWAPPER_BIT_FLIPPED:
  1781. writeq(VXGE_HW_SWAPPER_READ_BIT_FLAP_ENABLE,
  1782. &legacy_reg->pifm_rd_flip_en);
  1783. writeq(VXGE_HW_SWAPPER_WRITE_BIT_FLAP_ENABLE,
  1784. &legacy_reg->pifm_wr_flip_en);
  1785. break;
  1786. }
  1787. wmb();
  1788. val64 = readq(&legacy_reg->toc_swapper_fb);
  1789. if (val64 != VXGE_HW_SWAPPER_INITIAL_VALUE)
  1790. status = VXGE_HW_ERR_SWAPPER_CTRL;
  1791. return status;
  1792. }
  1793. /*
  1794. * __vxge_hw_vpath_swapper_set - Set the swapper bits for the vpath.
  1795. * Set the swapper bits appropriately for the vpath.
  1796. */
  1797. static enum vxge_hw_status
  1798. __vxge_hw_vpath_swapper_set(struct vxge_hw_vpath_reg __iomem *vpath_reg)
  1799. {
  1800. #ifndef __BIG_ENDIAN
  1801. u64 val64;
  1802. val64 = readq(&vpath_reg->vpath_general_cfg1);
  1803. wmb();
  1804. val64 |= VXGE_HW_VPATH_GENERAL_CFG1_CTL_BYTE_SWAPEN;
  1805. writeq(val64, &vpath_reg->vpath_general_cfg1);
  1806. wmb();
  1807. #endif
  1808. return VXGE_HW_OK;
  1809. }
  1810. /*
  1811. * __vxge_hw_kdfc_swapper_set - Set the swapper bits for the kdfc.
  1812. * Set the swapper bits appropriately for the vpath.
  1813. */
  1814. static enum vxge_hw_status
  1815. __vxge_hw_kdfc_swapper_set(
  1816. struct vxge_hw_legacy_reg __iomem *legacy_reg,
  1817. struct vxge_hw_vpath_reg __iomem *vpath_reg)
  1818. {
  1819. u64 val64;
  1820. val64 = readq(&legacy_reg->pifm_wr_swap_en);
  1821. if (val64 == VXGE_HW_SWAPPER_WRITE_BYTE_SWAP_ENABLE) {
  1822. val64 = readq(&vpath_reg->kdfcctl_cfg0);
  1823. wmb();
  1824. val64 |= VXGE_HW_KDFCCTL_CFG0_BYTE_SWAPEN_FIFO0 |
  1825. VXGE_HW_KDFCCTL_CFG0_BYTE_SWAPEN_FIFO1 |
  1826. VXGE_HW_KDFCCTL_CFG0_BYTE_SWAPEN_FIFO2;
  1827. writeq(val64, &vpath_reg->kdfcctl_cfg0);
  1828. wmb();
  1829. }
  1830. return VXGE_HW_OK;
  1831. }
  1832. /*
  1833. * vxge_hw_mgmt_reg_read - Read Titan register.
  1834. */
  1835. enum vxge_hw_status
  1836. vxge_hw_mgmt_reg_read(struct __vxge_hw_device *hldev,
  1837. enum vxge_hw_mgmt_reg_type type,
  1838. u32 index, u32 offset, u64 *value)
  1839. {
  1840. enum vxge_hw_status status = VXGE_HW_OK;
  1841. if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC)) {
  1842. status = VXGE_HW_ERR_INVALID_DEVICE;
  1843. goto exit;
  1844. }
  1845. switch (type) {
  1846. case vxge_hw_mgmt_reg_type_legacy:
  1847. if (offset > sizeof(struct vxge_hw_legacy_reg) - 8) {
  1848. status = VXGE_HW_ERR_INVALID_OFFSET;
  1849. break;
  1850. }
  1851. *value = readq((void __iomem *)hldev->legacy_reg + offset);
  1852. break;
  1853. case vxge_hw_mgmt_reg_type_toc:
  1854. if (offset > sizeof(struct vxge_hw_toc_reg) - 8) {
  1855. status = VXGE_HW_ERR_INVALID_OFFSET;
  1856. break;
  1857. }
  1858. *value = readq((void __iomem *)hldev->toc_reg + offset);
  1859. break;
  1860. case vxge_hw_mgmt_reg_type_common:
  1861. if (offset > sizeof(struct vxge_hw_common_reg) - 8) {
  1862. status = VXGE_HW_ERR_INVALID_OFFSET;
  1863. break;
  1864. }
  1865. *value = readq((void __iomem *)hldev->common_reg + offset);
  1866. break;
  1867. case vxge_hw_mgmt_reg_type_mrpcim:
  1868. if (!(hldev->access_rights &
  1869. VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM)) {
  1870. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  1871. break;
  1872. }
  1873. if (offset > sizeof(struct vxge_hw_mrpcim_reg) - 8) {
  1874. status = VXGE_HW_ERR_INVALID_OFFSET;
  1875. break;
  1876. }
  1877. *value = readq((void __iomem *)hldev->mrpcim_reg + offset);
  1878. break;
  1879. case vxge_hw_mgmt_reg_type_srpcim:
  1880. if (!(hldev->access_rights &
  1881. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM)) {
  1882. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  1883. break;
  1884. }
  1885. if (index > VXGE_HW_TITAN_SRPCIM_REG_SPACES - 1) {
  1886. status = VXGE_HW_ERR_INVALID_INDEX;
  1887. break;
  1888. }
  1889. if (offset > sizeof(struct vxge_hw_srpcim_reg) - 8) {
  1890. status = VXGE_HW_ERR_INVALID_OFFSET;
  1891. break;
  1892. }
  1893. *value = readq((void __iomem *)hldev->srpcim_reg[index] +
  1894. offset);
  1895. break;
  1896. case vxge_hw_mgmt_reg_type_vpmgmt:
  1897. if ((index > VXGE_HW_TITAN_VPMGMT_REG_SPACES - 1) ||
  1898. (!(hldev->vpath_assignments & vxge_mBIT(index)))) {
  1899. status = VXGE_HW_ERR_INVALID_INDEX;
  1900. break;
  1901. }
  1902. if (offset > sizeof(struct vxge_hw_vpmgmt_reg) - 8) {
  1903. status = VXGE_HW_ERR_INVALID_OFFSET;
  1904. break;
  1905. }
  1906. *value = readq((void __iomem *)hldev->vpmgmt_reg[index] +
  1907. offset);
  1908. break;
  1909. case vxge_hw_mgmt_reg_type_vpath:
  1910. if ((index > VXGE_HW_TITAN_VPATH_REG_SPACES - 1) ||
  1911. (!(hldev->vpath_assignments & vxge_mBIT(index)))) {
  1912. status = VXGE_HW_ERR_INVALID_INDEX;
  1913. break;
  1914. }
  1915. if (index > VXGE_HW_TITAN_VPATH_REG_SPACES - 1) {
  1916. status = VXGE_HW_ERR_INVALID_INDEX;
  1917. break;
  1918. }
  1919. if (offset > sizeof(struct vxge_hw_vpath_reg) - 8) {
  1920. status = VXGE_HW_ERR_INVALID_OFFSET;
  1921. break;
  1922. }
  1923. *value = readq((void __iomem *)hldev->vpath_reg[index] +
  1924. offset);
  1925. break;
  1926. default:
  1927. status = VXGE_HW_ERR_INVALID_TYPE;
  1928. break;
  1929. }
  1930. exit:
  1931. return status;
  1932. }
  1933. /*
  1934. * vxge_hw_vpath_strip_fcs_check - Check for FCS strip.
  1935. */
  1936. enum vxge_hw_status
  1937. vxge_hw_vpath_strip_fcs_check(struct __vxge_hw_device *hldev, u64 vpath_mask)
  1938. {
  1939. struct vxge_hw_vpmgmt_reg __iomem *vpmgmt_reg;
  1940. enum vxge_hw_status status = VXGE_HW_OK;
  1941. int i = 0, j = 0;
  1942. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  1943. if (!((vpath_mask) & vxge_mBIT(i)))
  1944. continue;
  1945. vpmgmt_reg = hldev->vpmgmt_reg[i];
  1946. for (j = 0; j < VXGE_HW_MAC_MAX_MAC_PORT_ID; j++) {
  1947. if (readq(&vpmgmt_reg->rxmac_cfg0_port_vpmgmt_clone[j])
  1948. & VXGE_HW_RXMAC_CFG0_PORT_VPMGMT_CLONE_STRIP_FCS)
  1949. return VXGE_HW_FAIL;
  1950. }
  1951. }
  1952. return status;
  1953. }
  1954. /*
  1955. * vxge_hw_mgmt_reg_Write - Write Titan register.
  1956. */
  1957. enum vxge_hw_status
  1958. vxge_hw_mgmt_reg_write(struct __vxge_hw_device *hldev,
  1959. enum vxge_hw_mgmt_reg_type type,
  1960. u32 index, u32 offset, u64 value)
  1961. {
  1962. enum vxge_hw_status status = VXGE_HW_OK;
  1963. if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC)) {
  1964. status = VXGE_HW_ERR_INVALID_DEVICE;
  1965. goto exit;
  1966. }
  1967. switch (type) {
  1968. case vxge_hw_mgmt_reg_type_legacy:
  1969. if (offset > sizeof(struct vxge_hw_legacy_reg) - 8) {
  1970. status = VXGE_HW_ERR_INVALID_OFFSET;
  1971. break;
  1972. }
  1973. writeq(value, (void __iomem *)hldev->legacy_reg + offset);
  1974. break;
  1975. case vxge_hw_mgmt_reg_type_toc:
  1976. if (offset > sizeof(struct vxge_hw_toc_reg) - 8) {
  1977. status = VXGE_HW_ERR_INVALID_OFFSET;
  1978. break;
  1979. }
  1980. writeq(value, (void __iomem *)hldev->toc_reg + offset);
  1981. break;
  1982. case vxge_hw_mgmt_reg_type_common:
  1983. if (offset > sizeof(struct vxge_hw_common_reg) - 8) {
  1984. status = VXGE_HW_ERR_INVALID_OFFSET;
  1985. break;
  1986. }
  1987. writeq(value, (void __iomem *)hldev->common_reg + offset);
  1988. break;
  1989. case vxge_hw_mgmt_reg_type_mrpcim:
  1990. if (!(hldev->access_rights &
  1991. VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM)) {
  1992. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  1993. break;
  1994. }
  1995. if (offset > sizeof(struct vxge_hw_mrpcim_reg) - 8) {
  1996. status = VXGE_HW_ERR_INVALID_OFFSET;
  1997. break;
  1998. }
  1999. writeq(value, (void __iomem *)hldev->mrpcim_reg + offset);
  2000. break;
  2001. case vxge_hw_mgmt_reg_type_srpcim:
  2002. if (!(hldev->access_rights &
  2003. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM)) {
  2004. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  2005. break;
  2006. }
  2007. if (index > VXGE_HW_TITAN_SRPCIM_REG_SPACES - 1) {
  2008. status = VXGE_HW_ERR_INVALID_INDEX;
  2009. break;
  2010. }
  2011. if (offset > sizeof(struct vxge_hw_srpcim_reg) - 8) {
  2012. status = VXGE_HW_ERR_INVALID_OFFSET;
  2013. break;
  2014. }
  2015. writeq(value, (void __iomem *)hldev->srpcim_reg[index] +
  2016. offset);
  2017. break;
  2018. case vxge_hw_mgmt_reg_type_vpmgmt:
  2019. if ((index > VXGE_HW_TITAN_VPMGMT_REG_SPACES - 1) ||
  2020. (!(hldev->vpath_assignments & vxge_mBIT(index)))) {
  2021. status = VXGE_HW_ERR_INVALID_INDEX;
  2022. break;
  2023. }
  2024. if (offset > sizeof(struct vxge_hw_vpmgmt_reg) - 8) {
  2025. status = VXGE_HW_ERR_INVALID_OFFSET;
  2026. break;
  2027. }
  2028. writeq(value, (void __iomem *)hldev->vpmgmt_reg[index] +
  2029. offset);
  2030. break;
  2031. case vxge_hw_mgmt_reg_type_vpath:
  2032. if ((index > VXGE_HW_TITAN_VPATH_REG_SPACES-1) ||
  2033. (!(hldev->vpath_assignments & vxge_mBIT(index)))) {
  2034. status = VXGE_HW_ERR_INVALID_INDEX;
  2035. break;
  2036. }
  2037. if (offset > sizeof(struct vxge_hw_vpath_reg) - 8) {
  2038. status = VXGE_HW_ERR_INVALID_OFFSET;
  2039. break;
  2040. }
  2041. writeq(value, (void __iomem *)hldev->vpath_reg[index] +
  2042. offset);
  2043. break;
  2044. default:
  2045. status = VXGE_HW_ERR_INVALID_TYPE;
  2046. break;
  2047. }
  2048. exit:
  2049. return status;
  2050. }
  2051. /*
  2052. * __vxge_hw_fifo_mempool_item_alloc - Allocate List blocks for TxD
  2053. * list callback
  2054. * This function is callback passed to __vxge_hw_mempool_create to create memory
  2055. * pool for TxD list
  2056. */
  2057. static void
  2058. __vxge_hw_fifo_mempool_item_alloc(
  2059. struct vxge_hw_mempool *mempoolh,
  2060. u32 memblock_index, struct vxge_hw_mempool_dma *dma_object,
  2061. u32 index, u32 is_last)
  2062. {
  2063. u32 memblock_item_idx;
  2064. struct __vxge_hw_fifo_txdl_priv *txdl_priv;
  2065. struct vxge_hw_fifo_txd *txdp =
  2066. (struct vxge_hw_fifo_txd *)mempoolh->items_arr[index];
  2067. struct __vxge_hw_fifo *fifo =
  2068. (struct __vxge_hw_fifo *)mempoolh->userdata;
  2069. void *memblock = mempoolh->memblocks_arr[memblock_index];
  2070. vxge_assert(txdp);
  2071. txdp->host_control = (u64) (size_t)
  2072. __vxge_hw_mempool_item_priv(mempoolh, memblock_index, txdp,
  2073. &memblock_item_idx);
  2074. txdl_priv = __vxge_hw_fifo_txdl_priv(fifo, txdp);
  2075. vxge_assert(txdl_priv);
  2076. fifo->channel.reserve_arr[fifo->channel.reserve_ptr - 1 - index] = txdp;
  2077. /* pre-format HW's TxDL's private */
  2078. txdl_priv->dma_offset = (char *)txdp - (char *)memblock;
  2079. txdl_priv->dma_addr = dma_object->addr + txdl_priv->dma_offset;
  2080. txdl_priv->dma_handle = dma_object->handle;
  2081. txdl_priv->memblock = memblock;
  2082. txdl_priv->first_txdp = txdp;
  2083. txdl_priv->next_txdl_priv = NULL;
  2084. txdl_priv->alloc_frags = 0;
  2085. }
  2086. /*
  2087. * __vxge_hw_fifo_create - Create a FIFO
  2088. * This function creates FIFO and initializes it.
  2089. */
  2090. enum vxge_hw_status
  2091. __vxge_hw_fifo_create(struct __vxge_hw_vpath_handle *vp,
  2092. struct vxge_hw_fifo_attr *attr)
  2093. {
  2094. enum vxge_hw_status status = VXGE_HW_OK;
  2095. struct __vxge_hw_fifo *fifo;
  2096. struct vxge_hw_fifo_config *config;
  2097. u32 txdl_size, txdl_per_memblock;
  2098. struct vxge_hw_mempool_cbs fifo_mp_callback;
  2099. struct __vxge_hw_virtualpath *vpath;
  2100. if ((vp == NULL) || (attr == NULL)) {
  2101. status = VXGE_HW_ERR_INVALID_HANDLE;
  2102. goto exit;
  2103. }
  2104. vpath = vp->vpath;
  2105. config = &vpath->hldev->config.vp_config[vpath->vp_id].fifo;
  2106. txdl_size = config->max_frags * sizeof(struct vxge_hw_fifo_txd);
  2107. txdl_per_memblock = config->memblock_size / txdl_size;
  2108. fifo = (struct __vxge_hw_fifo *)__vxge_hw_channel_allocate(vp,
  2109. VXGE_HW_CHANNEL_TYPE_FIFO,
  2110. config->fifo_blocks * txdl_per_memblock,
  2111. attr->per_txdl_space, attr->userdata);
  2112. if (fifo == NULL) {
  2113. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  2114. goto exit;
  2115. }
  2116. vpath->fifoh = fifo;
  2117. fifo->nofl_db = vpath->nofl_db;
  2118. fifo->vp_id = vpath->vp_id;
  2119. fifo->vp_reg = vpath->vp_reg;
  2120. fifo->stats = &vpath->sw_stats->fifo_stats;
  2121. fifo->config = config;
  2122. /* apply "interrupts per txdl" attribute */
  2123. fifo->interrupt_type = VXGE_HW_FIFO_TXD_INT_TYPE_UTILZ;
  2124. if (fifo->config->intr)
  2125. fifo->interrupt_type = VXGE_HW_FIFO_TXD_INT_TYPE_PER_LIST;
  2126. fifo->no_snoop_bits = config->no_snoop_bits;
  2127. /*
  2128. * FIFO memory management strategy:
  2129. *
  2130. * TxDL split into three independent parts:
  2131. * - set of TxD's
  2132. * - TxD HW private part
  2133. * - driver private part
  2134. *
  2135. * Adaptative memory allocation used. i.e. Memory allocated on
  2136. * demand with the size which will fit into one memory block.
  2137. * One memory block may contain more than one TxDL.
  2138. *
  2139. * During "reserve" operations more memory can be allocated on demand
  2140. * for example due to FIFO full condition.
  2141. *
  2142. * Pool of memory memblocks never shrinks except in __vxge_hw_fifo_close
  2143. * routine which will essentially stop the channel and free resources.
  2144. */
  2145. /* TxDL common private size == TxDL private + driver private */
  2146. fifo->priv_size =
  2147. sizeof(struct __vxge_hw_fifo_txdl_priv) + attr->per_txdl_space;
  2148. fifo->priv_size = ((fifo->priv_size + VXGE_CACHE_LINE_SIZE - 1) /
  2149. VXGE_CACHE_LINE_SIZE) * VXGE_CACHE_LINE_SIZE;
  2150. fifo->per_txdl_space = attr->per_txdl_space;
  2151. /* recompute txdl size to be cacheline aligned */
  2152. fifo->txdl_size = txdl_size;
  2153. fifo->txdl_per_memblock = txdl_per_memblock;
  2154. fifo->txdl_term = attr->txdl_term;
  2155. fifo->callback = attr->callback;
  2156. if (fifo->txdl_per_memblock == 0) {
  2157. __vxge_hw_fifo_delete(vp);
  2158. status = VXGE_HW_ERR_INVALID_BLOCK_SIZE;
  2159. goto exit;
  2160. }
  2161. fifo_mp_callback.item_func_alloc = __vxge_hw_fifo_mempool_item_alloc;
  2162. fifo->mempool =
  2163. __vxge_hw_mempool_create(vpath->hldev,
  2164. fifo->config->memblock_size,
  2165. fifo->txdl_size,
  2166. fifo->priv_size,
  2167. (fifo->config->fifo_blocks * fifo->txdl_per_memblock),
  2168. (fifo->config->fifo_blocks * fifo->txdl_per_memblock),
  2169. &fifo_mp_callback,
  2170. fifo);
  2171. if (fifo->mempool == NULL) {
  2172. __vxge_hw_fifo_delete(vp);
  2173. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  2174. goto exit;
  2175. }
  2176. status = __vxge_hw_channel_initialize(&fifo->channel);
  2177. if (status != VXGE_HW_OK) {
  2178. __vxge_hw_fifo_delete(vp);
  2179. goto exit;
  2180. }
  2181. vxge_assert(fifo->channel.reserve_ptr);
  2182. exit:
  2183. return status;
  2184. }
  2185. /*
  2186. * __vxge_hw_fifo_abort - Returns the TxD
  2187. * This function terminates the TxDs of fifo
  2188. */
  2189. static enum vxge_hw_status __vxge_hw_fifo_abort(struct __vxge_hw_fifo *fifo)
  2190. {
  2191. void *txdlh;
  2192. for (;;) {
  2193. vxge_hw_channel_dtr_try_complete(&fifo->channel, &txdlh);
  2194. if (txdlh == NULL)
  2195. break;
  2196. vxge_hw_channel_dtr_complete(&fifo->channel);
  2197. if (fifo->txdl_term) {
  2198. fifo->txdl_term(txdlh,
  2199. VXGE_HW_TXDL_STATE_POSTED,
  2200. fifo->channel.userdata);
  2201. }
  2202. vxge_hw_channel_dtr_free(&fifo->channel, txdlh);
  2203. }
  2204. return VXGE_HW_OK;
  2205. }
  2206. /*
  2207. * __vxge_hw_fifo_reset - Resets the fifo
  2208. * This function resets the fifo during vpath reset operation
  2209. */
  2210. static enum vxge_hw_status __vxge_hw_fifo_reset(struct __vxge_hw_fifo *fifo)
  2211. {
  2212. enum vxge_hw_status status = VXGE_HW_OK;
  2213. __vxge_hw_fifo_abort(fifo);
  2214. status = __vxge_hw_channel_reset(&fifo->channel);
  2215. return status;
  2216. }
  2217. /*
  2218. * __vxge_hw_fifo_delete - Removes the FIFO
  2219. * This function freeup the memory pool and removes the FIFO
  2220. */
  2221. enum vxge_hw_status __vxge_hw_fifo_delete(struct __vxge_hw_vpath_handle *vp)
  2222. {
  2223. struct __vxge_hw_fifo *fifo = vp->vpath->fifoh;
  2224. __vxge_hw_fifo_abort(fifo);
  2225. if (fifo->mempool)
  2226. __vxge_hw_mempool_destroy(fifo->mempool);
  2227. vp->vpath->fifoh = NULL;
  2228. __vxge_hw_channel_free(&fifo->channel);
  2229. return VXGE_HW_OK;
  2230. }
  2231. /*
  2232. * __vxge_hw_vpath_pci_read - Read the content of given address
  2233. * in pci config space.
  2234. * Read from the vpath pci config space.
  2235. */
  2236. static enum vxge_hw_status
  2237. __vxge_hw_vpath_pci_read(struct __vxge_hw_virtualpath *vpath,
  2238. u32 phy_func_0, u32 offset, u32 *val)
  2239. {
  2240. u64 val64;
  2241. enum vxge_hw_status status = VXGE_HW_OK;
  2242. struct vxge_hw_vpath_reg __iomem *vp_reg = vpath->vp_reg;
  2243. val64 = VXGE_HW_PCI_CONFIG_ACCESS_CFG1_ADDRESS(offset);
  2244. if (phy_func_0)
  2245. val64 |= VXGE_HW_PCI_CONFIG_ACCESS_CFG1_SEL_FUNC0;
  2246. writeq(val64, &vp_reg->pci_config_access_cfg1);
  2247. wmb();
  2248. writeq(VXGE_HW_PCI_CONFIG_ACCESS_CFG2_REQ,
  2249. &vp_reg->pci_config_access_cfg2);
  2250. wmb();
  2251. status = __vxge_hw_device_register_poll(
  2252. &vp_reg->pci_config_access_cfg2,
  2253. VXGE_HW_INTR_MASK_ALL, VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2254. if (status != VXGE_HW_OK)
  2255. goto exit;
  2256. val64 = readq(&vp_reg->pci_config_access_status);
  2257. if (val64 & VXGE_HW_PCI_CONFIG_ACCESS_STATUS_ACCESS_ERR) {
  2258. status = VXGE_HW_FAIL;
  2259. *val = 0;
  2260. } else
  2261. *val = (u32)vxge_bVALn(val64, 32, 32);
  2262. exit:
  2263. return status;
  2264. }
  2265. /*
  2266. * __vxge_hw_vpath_func_id_get - Get the function id of the vpath.
  2267. * Returns the function number of the vpath.
  2268. */
  2269. static u32
  2270. __vxge_hw_vpath_func_id_get(u32 vp_id,
  2271. struct vxge_hw_vpmgmt_reg __iomem *vpmgmt_reg)
  2272. {
  2273. u64 val64;
  2274. val64 = readq(&vpmgmt_reg->vpath_to_func_map_cfg1);
  2275. return
  2276. (u32)VXGE_HW_VPATH_TO_FUNC_MAP_CFG1_GET_VPATH_TO_FUNC_MAP_CFG1(val64);
  2277. }
  2278. /*
  2279. * __vxge_hw_read_rts_ds - Program RTS steering critieria
  2280. */
  2281. static inline void
  2282. __vxge_hw_read_rts_ds(struct vxge_hw_vpath_reg __iomem *vpath_reg,
  2283. u64 dta_struct_sel)
  2284. {
  2285. writeq(0, &vpath_reg->rts_access_steer_ctrl);
  2286. wmb();
  2287. writeq(dta_struct_sel, &vpath_reg->rts_access_steer_data0);
  2288. writeq(0, &vpath_reg->rts_access_steer_data1);
  2289. wmb();
  2290. }
  2291. /*
  2292. * __vxge_hw_vpath_card_info_get - Get the serial numbers,
  2293. * part number and product description.
  2294. */
  2295. static enum vxge_hw_status
  2296. __vxge_hw_vpath_card_info_get(
  2297. u32 vp_id,
  2298. struct vxge_hw_vpath_reg __iomem *vpath_reg,
  2299. struct vxge_hw_device_hw_info *hw_info)
  2300. {
  2301. u32 i, j;
  2302. u64 val64;
  2303. u64 data1 = 0ULL;
  2304. u64 data2 = 0ULL;
  2305. enum vxge_hw_status status = VXGE_HW_OK;
  2306. u8 *serial_number = hw_info->serial_number;
  2307. u8 *part_number = hw_info->part_number;
  2308. u8 *product_desc = hw_info->product_desc;
  2309. __vxge_hw_read_rts_ds(vpath_reg,
  2310. VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_SERIAL_NUMBER);
  2311. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2312. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_MEMO_ENTRY) |
  2313. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2314. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2315. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2316. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2317. status = __vxge_hw_pio_mem_write64(val64,
  2318. &vpath_reg->rts_access_steer_ctrl,
  2319. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2320. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2321. if (status != VXGE_HW_OK)
  2322. return status;
  2323. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2324. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2325. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2326. ((u64 *)serial_number)[0] = be64_to_cpu(data1);
  2327. data2 = readq(&vpath_reg->rts_access_steer_data1);
  2328. ((u64 *)serial_number)[1] = be64_to_cpu(data2);
  2329. status = VXGE_HW_OK;
  2330. } else
  2331. *serial_number = 0;
  2332. __vxge_hw_read_rts_ds(vpath_reg,
  2333. VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_PART_NUMBER);
  2334. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2335. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_MEMO_ENTRY) |
  2336. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2337. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2338. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2339. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2340. status = __vxge_hw_pio_mem_write64(val64,
  2341. &vpath_reg->rts_access_steer_ctrl,
  2342. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2343. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2344. if (status != VXGE_HW_OK)
  2345. return status;
  2346. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2347. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2348. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2349. ((u64 *)part_number)[0] = be64_to_cpu(data1);
  2350. data2 = readq(&vpath_reg->rts_access_steer_data1);
  2351. ((u64 *)part_number)[1] = be64_to_cpu(data2);
  2352. status = VXGE_HW_OK;
  2353. } else
  2354. *part_number = 0;
  2355. j = 0;
  2356. for (i = VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_DESC_0;
  2357. i <= VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_DESC_3; i++) {
  2358. __vxge_hw_read_rts_ds(vpath_reg, i);
  2359. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2360. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_MEMO_ENTRY) |
  2361. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2362. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2363. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2364. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2365. status = __vxge_hw_pio_mem_write64(val64,
  2366. &vpath_reg->rts_access_steer_ctrl,
  2367. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2368. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2369. if (status != VXGE_HW_OK)
  2370. return status;
  2371. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2372. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2373. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2374. ((u64 *)product_desc)[j++] = be64_to_cpu(data1);
  2375. data2 = readq(&vpath_reg->rts_access_steer_data1);
  2376. ((u64 *)product_desc)[j++] = be64_to_cpu(data2);
  2377. status = VXGE_HW_OK;
  2378. } else
  2379. *product_desc = 0;
  2380. }
  2381. return status;
  2382. }
  2383. /*
  2384. * __vxge_hw_vpath_fw_ver_get - Get the fw version
  2385. * Returns FW Version
  2386. */
  2387. static enum vxge_hw_status
  2388. __vxge_hw_vpath_fw_ver_get(
  2389. u32 vp_id,
  2390. struct vxge_hw_vpath_reg __iomem *vpath_reg,
  2391. struct vxge_hw_device_hw_info *hw_info)
  2392. {
  2393. u64 val64;
  2394. u64 data1 = 0ULL;
  2395. u64 data2 = 0ULL;
  2396. struct vxge_hw_device_version *fw_version = &hw_info->fw_version;
  2397. struct vxge_hw_device_date *fw_date = &hw_info->fw_date;
  2398. struct vxge_hw_device_version *flash_version = &hw_info->flash_version;
  2399. struct vxge_hw_device_date *flash_date = &hw_info->flash_date;
  2400. enum vxge_hw_status status = VXGE_HW_OK;
  2401. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2402. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_ENTRY) |
  2403. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2404. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2405. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2406. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2407. status = __vxge_hw_pio_mem_write64(val64,
  2408. &vpath_reg->rts_access_steer_ctrl,
  2409. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2410. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2411. if (status != VXGE_HW_OK)
  2412. goto exit;
  2413. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2414. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2415. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2416. data2 = readq(&vpath_reg->rts_access_steer_data1);
  2417. fw_date->day =
  2418. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_DAY(
  2419. data1);
  2420. fw_date->month =
  2421. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_MONTH(
  2422. data1);
  2423. fw_date->year =
  2424. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_YEAR(
  2425. data1);
  2426. snprintf(fw_date->date, VXGE_HW_FW_STRLEN, "%2.2d/%2.2d/%4.4d",
  2427. fw_date->month, fw_date->day, fw_date->year);
  2428. fw_version->major =
  2429. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_MAJOR(data1);
  2430. fw_version->minor =
  2431. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_MINOR(data1);
  2432. fw_version->build =
  2433. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_BUILD(data1);
  2434. snprintf(fw_version->version, VXGE_HW_FW_STRLEN, "%d.%d.%d",
  2435. fw_version->major, fw_version->minor, fw_version->build);
  2436. flash_date->day =
  2437. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_DAY(data2);
  2438. flash_date->month =
  2439. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_MONTH(data2);
  2440. flash_date->year =
  2441. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_YEAR(data2);
  2442. snprintf(flash_date->date, VXGE_HW_FW_STRLEN,
  2443. "%2.2d/%2.2d/%4.4d",
  2444. flash_date->month, flash_date->day, flash_date->year);
  2445. flash_version->major =
  2446. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_MAJOR(data2);
  2447. flash_version->minor =
  2448. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_MINOR(data2);
  2449. flash_version->build =
  2450. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_BUILD(data2);
  2451. snprintf(flash_version->version, VXGE_HW_FW_STRLEN, "%d.%d.%d",
  2452. flash_version->major, flash_version->minor,
  2453. flash_version->build);
  2454. status = VXGE_HW_OK;
  2455. } else
  2456. status = VXGE_HW_FAIL;
  2457. exit:
  2458. return status;
  2459. }
  2460. /*
  2461. * __vxge_hw_vpath_pci_func_mode_get - Get the pci mode
  2462. * Returns pci function mode
  2463. */
  2464. static u64
  2465. __vxge_hw_vpath_pci_func_mode_get(
  2466. u32 vp_id,
  2467. struct vxge_hw_vpath_reg __iomem *vpath_reg)
  2468. {
  2469. u64 val64;
  2470. u64 data1 = 0ULL;
  2471. enum vxge_hw_status status = VXGE_HW_OK;
  2472. __vxge_hw_read_rts_ds(vpath_reg,
  2473. VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_PCI_MODE);
  2474. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2475. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_MEMO_ENTRY) |
  2476. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2477. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2478. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2479. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2480. status = __vxge_hw_pio_mem_write64(val64,
  2481. &vpath_reg->rts_access_steer_ctrl,
  2482. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2483. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2484. if (status != VXGE_HW_OK)
  2485. goto exit;
  2486. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2487. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2488. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2489. status = VXGE_HW_OK;
  2490. } else {
  2491. data1 = 0;
  2492. status = VXGE_HW_FAIL;
  2493. }
  2494. exit:
  2495. return data1;
  2496. }
  2497. /**
  2498. * vxge_hw_device_flick_link_led - Flick (blink) link LED.
  2499. * @hldev: HW device.
  2500. * @on_off: TRUE if flickering to be on, FALSE to be off
  2501. *
  2502. * Flicker the link LED.
  2503. */
  2504. enum vxge_hw_status
  2505. vxge_hw_device_flick_link_led(struct __vxge_hw_device *hldev,
  2506. u64 on_off)
  2507. {
  2508. u64 val64;
  2509. enum vxge_hw_status status = VXGE_HW_OK;
  2510. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2511. if (hldev == NULL) {
  2512. status = VXGE_HW_ERR_INVALID_DEVICE;
  2513. goto exit;
  2514. }
  2515. vp_reg = hldev->vpath_reg[hldev->first_vp_id];
  2516. writeq(0, &vp_reg->rts_access_steer_ctrl);
  2517. wmb();
  2518. writeq(on_off, &vp_reg->rts_access_steer_data0);
  2519. writeq(0, &vp_reg->rts_access_steer_data1);
  2520. wmb();
  2521. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2522. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_LED_CONTROL) |
  2523. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2524. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2525. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2526. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2527. status = __vxge_hw_pio_mem_write64(val64,
  2528. &vp_reg->rts_access_steer_ctrl,
  2529. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2530. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2531. exit:
  2532. return status;
  2533. }
  2534. /*
  2535. * __vxge_hw_vpath_rts_table_get - Get the entries from RTS access tables
  2536. */
  2537. enum vxge_hw_status
  2538. __vxge_hw_vpath_rts_table_get(
  2539. struct __vxge_hw_vpath_handle *vp,
  2540. u32 action, u32 rts_table, u32 offset, u64 *data1, u64 *data2)
  2541. {
  2542. u64 val64;
  2543. struct __vxge_hw_virtualpath *vpath;
  2544. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2545. enum vxge_hw_status status = VXGE_HW_OK;
  2546. if (vp == NULL) {
  2547. status = VXGE_HW_ERR_INVALID_HANDLE;
  2548. goto exit;
  2549. }
  2550. vpath = vp->vpath;
  2551. vp_reg = vpath->vp_reg;
  2552. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(action) |
  2553. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(rts_table) |
  2554. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2555. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(offset);
  2556. if ((rts_table ==
  2557. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_SOLO_IT) ||
  2558. (rts_table ==
  2559. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT) ||
  2560. (rts_table ==
  2561. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MASK) ||
  2562. (rts_table ==
  2563. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_KEY)) {
  2564. val64 = val64 | VXGE_HW_RTS_ACCESS_STEER_CTRL_TABLE_SEL;
  2565. }
  2566. status = __vxge_hw_pio_mem_write64(val64,
  2567. &vp_reg->rts_access_steer_ctrl,
  2568. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2569. vpath->hldev->config.device_poll_millis);
  2570. if (status != VXGE_HW_OK)
  2571. goto exit;
  2572. val64 = readq(&vp_reg->rts_access_steer_ctrl);
  2573. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2574. *data1 = readq(&vp_reg->rts_access_steer_data0);
  2575. if ((rts_table ==
  2576. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_DA) ||
  2577. (rts_table ==
  2578. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT)) {
  2579. *data2 = readq(&vp_reg->rts_access_steer_data1);
  2580. }
  2581. status = VXGE_HW_OK;
  2582. } else
  2583. status = VXGE_HW_FAIL;
  2584. exit:
  2585. return status;
  2586. }
  2587. /*
  2588. * __vxge_hw_vpath_rts_table_set - Set the entries of RTS access tables
  2589. */
  2590. enum vxge_hw_status
  2591. __vxge_hw_vpath_rts_table_set(
  2592. struct __vxge_hw_vpath_handle *vp, u32 action, u32 rts_table,
  2593. u32 offset, u64 data1, u64 data2)
  2594. {
  2595. u64 val64;
  2596. struct __vxge_hw_virtualpath *vpath;
  2597. enum vxge_hw_status status = VXGE_HW_OK;
  2598. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2599. if (vp == NULL) {
  2600. status = VXGE_HW_ERR_INVALID_HANDLE;
  2601. goto exit;
  2602. }
  2603. vpath = vp->vpath;
  2604. vp_reg = vpath->vp_reg;
  2605. writeq(data1, &vp_reg->rts_access_steer_data0);
  2606. wmb();
  2607. if ((rts_table == VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_DA) ||
  2608. (rts_table ==
  2609. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT)) {
  2610. writeq(data2, &vp_reg->rts_access_steer_data1);
  2611. wmb();
  2612. }
  2613. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(action) |
  2614. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(rts_table) |
  2615. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2616. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(offset);
  2617. status = __vxge_hw_pio_mem_write64(val64,
  2618. &vp_reg->rts_access_steer_ctrl,
  2619. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2620. vpath->hldev->config.device_poll_millis);
  2621. if (status != VXGE_HW_OK)
  2622. goto exit;
  2623. val64 = readq(&vp_reg->rts_access_steer_ctrl);
  2624. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS)
  2625. status = VXGE_HW_OK;
  2626. else
  2627. status = VXGE_HW_FAIL;
  2628. exit:
  2629. return status;
  2630. }
  2631. /*
  2632. * __vxge_hw_vpath_addr_get - Get the hw address entry for this vpath
  2633. * from MAC address table.
  2634. */
  2635. static enum vxge_hw_status
  2636. __vxge_hw_vpath_addr_get(
  2637. u32 vp_id, struct vxge_hw_vpath_reg __iomem *vpath_reg,
  2638. u8 (macaddr)[ETH_ALEN], u8 (macaddr_mask)[ETH_ALEN])
  2639. {
  2640. u32 i;
  2641. u64 val64;
  2642. u64 data1 = 0ULL;
  2643. u64 data2 = 0ULL;
  2644. enum vxge_hw_status status = VXGE_HW_OK;
  2645. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2646. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_LIST_FIRST_ENTRY) |
  2647. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2648. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_DA) |
  2649. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2650. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2651. status = __vxge_hw_pio_mem_write64(val64,
  2652. &vpath_reg->rts_access_steer_ctrl,
  2653. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2654. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2655. if (status != VXGE_HW_OK)
  2656. goto exit;
  2657. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2658. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2659. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2660. data2 = readq(&vpath_reg->rts_access_steer_data1);
  2661. data1 = VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_DA_MAC_ADDR(data1);
  2662. data2 = VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_DA_MAC_ADDR_MASK(
  2663. data2);
  2664. for (i = ETH_ALEN; i > 0; i--) {
  2665. macaddr[i-1] = (u8)(data1 & 0xFF);
  2666. data1 >>= 8;
  2667. macaddr_mask[i-1] = (u8)(data2 & 0xFF);
  2668. data2 >>= 8;
  2669. }
  2670. status = VXGE_HW_OK;
  2671. } else
  2672. status = VXGE_HW_FAIL;
  2673. exit:
  2674. return status;
  2675. }
  2676. /*
  2677. * vxge_hw_vpath_rts_rth_set - Set/configure RTS hashing.
  2678. */
  2679. enum vxge_hw_status vxge_hw_vpath_rts_rth_set(
  2680. struct __vxge_hw_vpath_handle *vp,
  2681. enum vxge_hw_rth_algoritms algorithm,
  2682. struct vxge_hw_rth_hash_types *hash_type,
  2683. u16 bucket_size)
  2684. {
  2685. u64 data0, data1;
  2686. enum vxge_hw_status status = VXGE_HW_OK;
  2687. if (vp == NULL) {
  2688. status = VXGE_HW_ERR_INVALID_HANDLE;
  2689. goto exit;
  2690. }
  2691. status = __vxge_hw_vpath_rts_table_get(vp,
  2692. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_ENTRY,
  2693. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_GEN_CFG,
  2694. 0, &data0, &data1);
  2695. if (status != VXGE_HW_OK)
  2696. goto exit;
  2697. data0 &= ~(VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_BUCKET_SIZE(0xf) |
  2698. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ALG_SEL(0x3));
  2699. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_EN |
  2700. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_BUCKET_SIZE(bucket_size) |
  2701. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ALG_SEL(algorithm);
  2702. if (hash_type->hash_type_tcpipv4_en)
  2703. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_TCP_IPV4_EN;
  2704. if (hash_type->hash_type_ipv4_en)
  2705. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_IPV4_EN;
  2706. if (hash_type->hash_type_tcpipv6_en)
  2707. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_TCP_IPV6_EN;
  2708. if (hash_type->hash_type_ipv6_en)
  2709. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_IPV6_EN;
  2710. if (hash_type->hash_type_tcpipv6ex_en)
  2711. data0 |=
  2712. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_TCP_IPV6_EX_EN;
  2713. if (hash_type->hash_type_ipv6ex_en)
  2714. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_IPV6_EX_EN;
  2715. if (VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_RTH_GEN_ACTIVE_TABLE(data0))
  2716. data0 &= ~VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ACTIVE_TABLE;
  2717. else
  2718. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ACTIVE_TABLE;
  2719. status = __vxge_hw_vpath_rts_table_set(vp,
  2720. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_WRITE_ENTRY,
  2721. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_GEN_CFG,
  2722. 0, data0, 0);
  2723. exit:
  2724. return status;
  2725. }
  2726. static void
  2727. vxge_hw_rts_rth_data0_data1_get(u32 j, u64 *data0, u64 *data1,
  2728. u16 flag, u8 *itable)
  2729. {
  2730. switch (flag) {
  2731. case 1:
  2732. *data0 = VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM0_BUCKET_NUM(j)|
  2733. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM0_ENTRY_EN |
  2734. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM0_BUCKET_DATA(
  2735. itable[j]);
  2736. case 2:
  2737. *data0 |=
  2738. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM1_BUCKET_NUM(j)|
  2739. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM1_ENTRY_EN |
  2740. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM1_BUCKET_DATA(
  2741. itable[j]);
  2742. case 3:
  2743. *data1 = VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM0_BUCKET_NUM(j)|
  2744. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM0_ENTRY_EN |
  2745. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM0_BUCKET_DATA(
  2746. itable[j]);
  2747. case 4:
  2748. *data1 |=
  2749. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM1_BUCKET_NUM(j)|
  2750. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM1_ENTRY_EN |
  2751. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM1_BUCKET_DATA(
  2752. itable[j]);
  2753. default:
  2754. return;
  2755. }
  2756. }
  2757. /*
  2758. * vxge_hw_vpath_rts_rth_itable_set - Set/configure indirection table (IT).
  2759. */
  2760. enum vxge_hw_status vxge_hw_vpath_rts_rth_itable_set(
  2761. struct __vxge_hw_vpath_handle **vpath_handles,
  2762. u32 vpath_count,
  2763. u8 *mtable,
  2764. u8 *itable,
  2765. u32 itable_size)
  2766. {
  2767. u32 i, j, action, rts_table;
  2768. u64 data0;
  2769. u64 data1;
  2770. u32 max_entries;
  2771. enum vxge_hw_status status = VXGE_HW_OK;
  2772. struct __vxge_hw_vpath_handle *vp = vpath_handles[0];
  2773. if (vp == NULL) {
  2774. status = VXGE_HW_ERR_INVALID_HANDLE;
  2775. goto exit;
  2776. }
  2777. max_entries = (((u32)1) << itable_size);
  2778. if (vp->vpath->hldev->config.rth_it_type
  2779. == VXGE_HW_RTH_IT_TYPE_SOLO_IT) {
  2780. action = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_WRITE_ENTRY;
  2781. rts_table =
  2782. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_SOLO_IT;
  2783. for (j = 0; j < max_entries; j++) {
  2784. data1 = 0;
  2785. data0 =
  2786. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_SOLO_IT_BUCKET_DATA(
  2787. itable[j]);
  2788. status = __vxge_hw_vpath_rts_table_set(vpath_handles[0],
  2789. action, rts_table, j, data0, data1);
  2790. if (status != VXGE_HW_OK)
  2791. goto exit;
  2792. }
  2793. for (j = 0; j < max_entries; j++) {
  2794. data1 = 0;
  2795. data0 =
  2796. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_SOLO_IT_ENTRY_EN |
  2797. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_SOLO_IT_BUCKET_DATA(
  2798. itable[j]);
  2799. status = __vxge_hw_vpath_rts_table_set(
  2800. vpath_handles[mtable[itable[j]]], action,
  2801. rts_table, j, data0, data1);
  2802. if (status != VXGE_HW_OK)
  2803. goto exit;
  2804. }
  2805. } else {
  2806. action = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_WRITE_ENTRY;
  2807. rts_table =
  2808. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT;
  2809. for (i = 0; i < vpath_count; i++) {
  2810. for (j = 0; j < max_entries;) {
  2811. data0 = 0;
  2812. data1 = 0;
  2813. while (j < max_entries) {
  2814. if (mtable[itable[j]] != i) {
  2815. j++;
  2816. continue;
  2817. }
  2818. vxge_hw_rts_rth_data0_data1_get(j,
  2819. &data0, &data1, 1, itable);
  2820. j++;
  2821. break;
  2822. }
  2823. while (j < max_entries) {
  2824. if (mtable[itable[j]] != i) {
  2825. j++;
  2826. continue;
  2827. }
  2828. vxge_hw_rts_rth_data0_data1_get(j,
  2829. &data0, &data1, 2, itable);
  2830. j++;
  2831. break;
  2832. }
  2833. while (j < max_entries) {
  2834. if (mtable[itable[j]] != i) {
  2835. j++;
  2836. continue;
  2837. }
  2838. vxge_hw_rts_rth_data0_data1_get(j,
  2839. &data0, &data1, 3, itable);
  2840. j++;
  2841. break;
  2842. }
  2843. while (j < max_entries) {
  2844. if (mtable[itable[j]] != i) {
  2845. j++;
  2846. continue;
  2847. }
  2848. vxge_hw_rts_rth_data0_data1_get(j,
  2849. &data0, &data1, 4, itable);
  2850. j++;
  2851. break;
  2852. }
  2853. if (data0 != 0) {
  2854. status = __vxge_hw_vpath_rts_table_set(
  2855. vpath_handles[i],
  2856. action, rts_table,
  2857. 0, data0, data1);
  2858. if (status != VXGE_HW_OK)
  2859. goto exit;
  2860. }
  2861. }
  2862. }
  2863. }
  2864. exit:
  2865. return status;
  2866. }
  2867. /**
  2868. * vxge_hw_vpath_check_leak - Check for memory leak
  2869. * @ringh: Handle to the ring object used for receive
  2870. *
  2871. * If PRC_RXD_DOORBELL_VPn.NEW_QW_CNT is larger or equal to
  2872. * PRC_CFG6_VPn.RXD_SPAT then a leak has occurred.
  2873. * Returns: VXGE_HW_FAIL, if leak has occurred.
  2874. *
  2875. */
  2876. enum vxge_hw_status
  2877. vxge_hw_vpath_check_leak(struct __vxge_hw_ring *ring)
  2878. {
  2879. enum vxge_hw_status status = VXGE_HW_OK;
  2880. u64 rxd_new_count, rxd_spat;
  2881. if (ring == NULL)
  2882. return status;
  2883. rxd_new_count = readl(&ring->vp_reg->prc_rxd_doorbell);
  2884. rxd_spat = readq(&ring->vp_reg->prc_cfg6);
  2885. rxd_spat = VXGE_HW_PRC_CFG6_RXD_SPAT(rxd_spat);
  2886. if (rxd_new_count >= rxd_spat)
  2887. status = VXGE_HW_FAIL;
  2888. return status;
  2889. }
  2890. /*
  2891. * __vxge_hw_vpath_mgmt_read
  2892. * This routine reads the vpath_mgmt registers
  2893. */
  2894. static enum vxge_hw_status
  2895. __vxge_hw_vpath_mgmt_read(
  2896. struct __vxge_hw_device *hldev,
  2897. struct __vxge_hw_virtualpath *vpath)
  2898. {
  2899. u32 i, mtu = 0, max_pyld = 0;
  2900. u64 val64;
  2901. enum vxge_hw_status status = VXGE_HW_OK;
  2902. for (i = 0; i < VXGE_HW_MAC_MAX_MAC_PORT_ID; i++) {
  2903. val64 = readq(&vpath->vpmgmt_reg->
  2904. rxmac_cfg0_port_vpmgmt_clone[i]);
  2905. max_pyld =
  2906. (u32)
  2907. VXGE_HW_RXMAC_CFG0_PORT_VPMGMT_CLONE_GET_MAX_PYLD_LEN
  2908. (val64);
  2909. if (mtu < max_pyld)
  2910. mtu = max_pyld;
  2911. }
  2912. vpath->max_mtu = mtu + VXGE_HW_MAC_HEADER_MAX_SIZE;
  2913. val64 = readq(&vpath->vpmgmt_reg->xmac_vsport_choices_vp);
  2914. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  2915. if (val64 & vxge_mBIT(i))
  2916. vpath->vsport_number = i;
  2917. }
  2918. val64 = readq(&vpath->vpmgmt_reg->xgmac_gen_status_vpmgmt_clone);
  2919. if (val64 & VXGE_HW_XGMAC_GEN_STATUS_VPMGMT_CLONE_XMACJ_NTWK_OK)
  2920. VXGE_HW_DEVICE_LINK_STATE_SET(vpath->hldev, VXGE_HW_LINK_UP);
  2921. else
  2922. VXGE_HW_DEVICE_LINK_STATE_SET(vpath->hldev, VXGE_HW_LINK_DOWN);
  2923. return status;
  2924. }
  2925. /*
  2926. * __vxge_hw_vpath_reset_check - Check if resetting the vpath completed
  2927. * This routine checks the vpath_rst_in_prog register to see if
  2928. * adapter completed the reset process for the vpath
  2929. */
  2930. static enum vxge_hw_status
  2931. __vxge_hw_vpath_reset_check(struct __vxge_hw_virtualpath *vpath)
  2932. {
  2933. enum vxge_hw_status status;
  2934. status = __vxge_hw_device_register_poll(
  2935. &vpath->hldev->common_reg->vpath_rst_in_prog,
  2936. VXGE_HW_VPATH_RST_IN_PROG_VPATH_RST_IN_PROG(
  2937. 1 << (16 - vpath->vp_id)),
  2938. vpath->hldev->config.device_poll_millis);
  2939. return status;
  2940. }
  2941. /*
  2942. * __vxge_hw_vpath_reset
  2943. * This routine resets the vpath on the device
  2944. */
  2945. static enum vxge_hw_status
  2946. __vxge_hw_vpath_reset(struct __vxge_hw_device *hldev, u32 vp_id)
  2947. {
  2948. u64 val64;
  2949. enum vxge_hw_status status = VXGE_HW_OK;
  2950. val64 = VXGE_HW_CMN_RSTHDLR_CFG0_SW_RESET_VPATH(1 << (16 - vp_id));
  2951. __vxge_hw_pio_mem_write32_upper((u32)vxge_bVALn(val64, 0, 32),
  2952. &hldev->common_reg->cmn_rsthdlr_cfg0);
  2953. return status;
  2954. }
  2955. /*
  2956. * __vxge_hw_vpath_sw_reset
  2957. * This routine resets the vpath structures
  2958. */
  2959. static enum vxge_hw_status
  2960. __vxge_hw_vpath_sw_reset(struct __vxge_hw_device *hldev, u32 vp_id)
  2961. {
  2962. enum vxge_hw_status status = VXGE_HW_OK;
  2963. struct __vxge_hw_virtualpath *vpath;
  2964. vpath = (struct __vxge_hw_virtualpath *)&hldev->virtual_paths[vp_id];
  2965. if (vpath->ringh) {
  2966. status = __vxge_hw_ring_reset(vpath->ringh);
  2967. if (status != VXGE_HW_OK)
  2968. goto exit;
  2969. }
  2970. if (vpath->fifoh)
  2971. status = __vxge_hw_fifo_reset(vpath->fifoh);
  2972. exit:
  2973. return status;
  2974. }
  2975. /*
  2976. * __vxge_hw_vpath_prc_configure
  2977. * This routine configures the prc registers of virtual path using the config
  2978. * passed
  2979. */
  2980. static void
  2981. __vxge_hw_vpath_prc_configure(struct __vxge_hw_device *hldev, u32 vp_id)
  2982. {
  2983. u64 val64;
  2984. struct __vxge_hw_virtualpath *vpath;
  2985. struct vxge_hw_vp_config *vp_config;
  2986. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2987. vpath = &hldev->virtual_paths[vp_id];
  2988. vp_reg = vpath->vp_reg;
  2989. vp_config = vpath->vp_config;
  2990. if (vp_config->ring.enable == VXGE_HW_RING_DISABLE)
  2991. return;
  2992. val64 = readq(&vp_reg->prc_cfg1);
  2993. val64 |= VXGE_HW_PRC_CFG1_RTI_TINT_DISABLE;
  2994. writeq(val64, &vp_reg->prc_cfg1);
  2995. val64 = readq(&vpath->vp_reg->prc_cfg6);
  2996. val64 |= VXGE_HW_PRC_CFG6_DOORBELL_MODE_EN;
  2997. writeq(val64, &vpath->vp_reg->prc_cfg6);
  2998. val64 = readq(&vp_reg->prc_cfg7);
  2999. if (vpath->vp_config->ring.scatter_mode !=
  3000. VXGE_HW_RING_SCATTER_MODE_USE_FLASH_DEFAULT) {
  3001. val64 &= ~VXGE_HW_PRC_CFG7_SCATTER_MODE(0x3);
  3002. switch (vpath->vp_config->ring.scatter_mode) {
  3003. case VXGE_HW_RING_SCATTER_MODE_A:
  3004. val64 |= VXGE_HW_PRC_CFG7_SCATTER_MODE(
  3005. VXGE_HW_PRC_CFG7_SCATTER_MODE_A);
  3006. break;
  3007. case VXGE_HW_RING_SCATTER_MODE_B:
  3008. val64 |= VXGE_HW_PRC_CFG7_SCATTER_MODE(
  3009. VXGE_HW_PRC_CFG7_SCATTER_MODE_B);
  3010. break;
  3011. case VXGE_HW_RING_SCATTER_MODE_C:
  3012. val64 |= VXGE_HW_PRC_CFG7_SCATTER_MODE(
  3013. VXGE_HW_PRC_CFG7_SCATTER_MODE_C);
  3014. break;
  3015. }
  3016. }
  3017. writeq(val64, &vp_reg->prc_cfg7);
  3018. writeq(VXGE_HW_PRC_CFG5_RXD0_ADD(
  3019. __vxge_hw_ring_first_block_address_get(
  3020. vpath->ringh) >> 3), &vp_reg->prc_cfg5);
  3021. val64 = readq(&vp_reg->prc_cfg4);
  3022. val64 |= VXGE_HW_PRC_CFG4_IN_SVC;
  3023. val64 &= ~VXGE_HW_PRC_CFG4_RING_MODE(0x3);
  3024. val64 |= VXGE_HW_PRC_CFG4_RING_MODE(
  3025. VXGE_HW_PRC_CFG4_RING_MODE_ONE_BUFFER);
  3026. if (hldev->config.rth_en == VXGE_HW_RTH_DISABLE)
  3027. val64 |= VXGE_HW_PRC_CFG4_RTH_DISABLE;
  3028. else
  3029. val64 &= ~VXGE_HW_PRC_CFG4_RTH_DISABLE;
  3030. writeq(val64, &vp_reg->prc_cfg4);
  3031. }
  3032. /*
  3033. * __vxge_hw_vpath_kdfc_configure
  3034. * This routine configures the kdfc registers of virtual path using the
  3035. * config passed
  3036. */
  3037. static enum vxge_hw_status
  3038. __vxge_hw_vpath_kdfc_configure(struct __vxge_hw_device *hldev, u32 vp_id)
  3039. {
  3040. u64 val64;
  3041. u64 vpath_stride;
  3042. enum vxge_hw_status status = VXGE_HW_OK;
  3043. struct __vxge_hw_virtualpath *vpath;
  3044. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3045. vpath = &hldev->virtual_paths[vp_id];
  3046. vp_reg = vpath->vp_reg;
  3047. status = __vxge_hw_kdfc_swapper_set(hldev->legacy_reg, vp_reg);
  3048. if (status != VXGE_HW_OK)
  3049. goto exit;
  3050. val64 = readq(&vp_reg->kdfc_drbl_triplet_total);
  3051. vpath->max_kdfc_db =
  3052. (u32)VXGE_HW_KDFC_DRBL_TRIPLET_TOTAL_GET_KDFC_MAX_SIZE(
  3053. val64+1)/2;
  3054. if (vpath->vp_config->fifo.enable == VXGE_HW_FIFO_ENABLE) {
  3055. vpath->max_nofl_db = vpath->max_kdfc_db;
  3056. if (vpath->max_nofl_db <
  3057. ((vpath->vp_config->fifo.memblock_size /
  3058. (vpath->vp_config->fifo.max_frags *
  3059. sizeof(struct vxge_hw_fifo_txd))) *
  3060. vpath->vp_config->fifo.fifo_blocks)) {
  3061. return VXGE_HW_BADCFG_FIFO_BLOCKS;
  3062. }
  3063. val64 = VXGE_HW_KDFC_FIFO_TRPL_PARTITION_LENGTH_0(
  3064. (vpath->max_nofl_db*2)-1);
  3065. }
  3066. writeq(val64, &vp_reg->kdfc_fifo_trpl_partition);
  3067. writeq(VXGE_HW_KDFC_FIFO_TRPL_CTRL_TRIPLET_ENABLE,
  3068. &vp_reg->kdfc_fifo_trpl_ctrl);
  3069. val64 = readq(&vp_reg->kdfc_trpl_fifo_0_ctrl);
  3070. val64 &= ~(VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_MODE(0x3) |
  3071. VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_SELECT(0xFF));
  3072. val64 |= VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_MODE(
  3073. VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_MODE_NON_OFFLOAD_ONLY) |
  3074. #ifndef __BIG_ENDIAN
  3075. VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_SWAP_EN |
  3076. #endif
  3077. VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_SELECT(0);
  3078. writeq(val64, &vp_reg->kdfc_trpl_fifo_0_ctrl);
  3079. writeq((u64)0, &vp_reg->kdfc_trpl_fifo_0_wb_address);
  3080. wmb();
  3081. vpath_stride = readq(&hldev->toc_reg->toc_kdfc_vpath_stride);
  3082. vpath->nofl_db =
  3083. (struct __vxge_hw_non_offload_db_wrapper __iomem *)
  3084. (hldev->kdfc + (vp_id *
  3085. VXGE_HW_TOC_KDFC_VPATH_STRIDE_GET_TOC_KDFC_VPATH_STRIDE(
  3086. vpath_stride)));
  3087. exit:
  3088. return status;
  3089. }
  3090. /*
  3091. * __vxge_hw_vpath_mac_configure
  3092. * This routine configures the mac of virtual path using the config passed
  3093. */
  3094. static enum vxge_hw_status
  3095. __vxge_hw_vpath_mac_configure(struct __vxge_hw_device *hldev, u32 vp_id)
  3096. {
  3097. u64 val64;
  3098. enum vxge_hw_status status = VXGE_HW_OK;
  3099. struct __vxge_hw_virtualpath *vpath;
  3100. struct vxge_hw_vp_config *vp_config;
  3101. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3102. vpath = &hldev->virtual_paths[vp_id];
  3103. vp_reg = vpath->vp_reg;
  3104. vp_config = vpath->vp_config;
  3105. writeq(VXGE_HW_XMAC_VSPORT_CHOICE_VSPORT_NUMBER(
  3106. vpath->vsport_number), &vp_reg->xmac_vsport_choice);
  3107. if (vp_config->ring.enable == VXGE_HW_RING_ENABLE) {
  3108. val64 = readq(&vp_reg->xmac_rpa_vcfg);
  3109. if (vp_config->rpa_strip_vlan_tag !=
  3110. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_USE_FLASH_DEFAULT) {
  3111. if (vp_config->rpa_strip_vlan_tag)
  3112. val64 |= VXGE_HW_XMAC_RPA_VCFG_STRIP_VLAN_TAG;
  3113. else
  3114. val64 &= ~VXGE_HW_XMAC_RPA_VCFG_STRIP_VLAN_TAG;
  3115. }
  3116. writeq(val64, &vp_reg->xmac_rpa_vcfg);
  3117. val64 = readq(&vp_reg->rxmac_vcfg0);
  3118. if (vp_config->mtu !=
  3119. VXGE_HW_VPATH_USE_FLASH_DEFAULT_INITIAL_MTU) {
  3120. val64 &= ~VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(0x3fff);
  3121. if ((vp_config->mtu +
  3122. VXGE_HW_MAC_HEADER_MAX_SIZE) < vpath->max_mtu)
  3123. val64 |= VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(
  3124. vp_config->mtu +
  3125. VXGE_HW_MAC_HEADER_MAX_SIZE);
  3126. else
  3127. val64 |= VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(
  3128. vpath->max_mtu);
  3129. }
  3130. writeq(val64, &vp_reg->rxmac_vcfg0);
  3131. val64 = readq(&vp_reg->rxmac_vcfg1);
  3132. val64 &= ~(VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_BD_MODE(0x3) |
  3133. VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_EN_MODE);
  3134. if (hldev->config.rth_it_type ==
  3135. VXGE_HW_RTH_IT_TYPE_MULTI_IT) {
  3136. val64 |= VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_BD_MODE(
  3137. 0x2) |
  3138. VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_EN_MODE;
  3139. }
  3140. writeq(val64, &vp_reg->rxmac_vcfg1);
  3141. }
  3142. return status;
  3143. }
  3144. /*
  3145. * __vxge_hw_vpath_tim_configure
  3146. * This routine configures the tim registers of virtual path using the config
  3147. * passed
  3148. */
  3149. static enum vxge_hw_status
  3150. __vxge_hw_vpath_tim_configure(struct __vxge_hw_device *hldev, u32 vp_id)
  3151. {
  3152. u64 val64;
  3153. enum vxge_hw_status status = VXGE_HW_OK;
  3154. struct __vxge_hw_virtualpath *vpath;
  3155. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3156. struct vxge_hw_vp_config *config;
  3157. vpath = &hldev->virtual_paths[vp_id];
  3158. vp_reg = vpath->vp_reg;
  3159. config = vpath->vp_config;
  3160. writeq((u64)0, &vp_reg->tim_dest_addr);
  3161. writeq((u64)0, &vp_reg->tim_vpath_map);
  3162. writeq((u64)0, &vp_reg->tim_bitmap);
  3163. writeq((u64)0, &vp_reg->tim_remap);
  3164. if (config->ring.enable == VXGE_HW_RING_ENABLE)
  3165. writeq(VXGE_HW_TIM_RING_ASSN_INT_NUM(
  3166. (vp_id * VXGE_HW_MAX_INTR_PER_VP) +
  3167. VXGE_HW_VPATH_INTR_RX), &vp_reg->tim_ring_assn);
  3168. val64 = readq(&vp_reg->tim_pci_cfg);
  3169. val64 |= VXGE_HW_TIM_PCI_CFG_ADD_PAD;
  3170. writeq(val64, &vp_reg->tim_pci_cfg);
  3171. if (config->fifo.enable == VXGE_HW_FIFO_ENABLE) {
  3172. val64 = readq(&vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_TX]);
  3173. if (config->tti.btimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3174. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_BTIMER_VAL(
  3175. 0x3ffffff);
  3176. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_BTIMER_VAL(
  3177. config->tti.btimer_val);
  3178. }
  3179. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_BITMP_EN;
  3180. if (config->tti.timer_ac_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3181. if (config->tti.timer_ac_en)
  3182. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_AC;
  3183. else
  3184. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_TIMER_AC;
  3185. }
  3186. if (config->tti.timer_ci_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3187. if (config->tti.timer_ci_en)
  3188. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
  3189. else
  3190. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
  3191. }
  3192. if (config->tti.urange_a != VXGE_HW_USE_FLASH_DEFAULT) {
  3193. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_A(0x3f);
  3194. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_A(
  3195. config->tti.urange_a);
  3196. }
  3197. if (config->tti.urange_b != VXGE_HW_USE_FLASH_DEFAULT) {
  3198. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_B(0x3f);
  3199. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_B(
  3200. config->tti.urange_b);
  3201. }
  3202. if (config->tti.urange_c != VXGE_HW_USE_FLASH_DEFAULT) {
  3203. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_C(0x3f);
  3204. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_C(
  3205. config->tti.urange_c);
  3206. }
  3207. writeq(val64, &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_TX]);
  3208. val64 = readq(&vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_TX]);
  3209. if (config->tti.uec_a != VXGE_HW_USE_FLASH_DEFAULT) {
  3210. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_A(0xffff);
  3211. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_A(
  3212. config->tti.uec_a);
  3213. }
  3214. if (config->tti.uec_b != VXGE_HW_USE_FLASH_DEFAULT) {
  3215. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_B(0xffff);
  3216. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_B(
  3217. config->tti.uec_b);
  3218. }
  3219. if (config->tti.uec_c != VXGE_HW_USE_FLASH_DEFAULT) {
  3220. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_C(0xffff);
  3221. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_C(
  3222. config->tti.uec_c);
  3223. }
  3224. if (config->tti.uec_d != VXGE_HW_USE_FLASH_DEFAULT) {
  3225. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_D(0xffff);
  3226. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_D(
  3227. config->tti.uec_d);
  3228. }
  3229. writeq(val64, &vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_TX]);
  3230. val64 = readq(&vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_TX]);
  3231. if (config->tti.timer_ri_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3232. if (config->tti.timer_ri_en)
  3233. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_TIMER_RI;
  3234. else
  3235. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_TIMER_RI;
  3236. }
  3237. if (config->tti.rtimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3238. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_VAL(
  3239. 0x3ffffff);
  3240. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_VAL(
  3241. config->tti.rtimer_val);
  3242. }
  3243. if (config->tti.util_sel != VXGE_HW_USE_FLASH_DEFAULT) {
  3244. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_UTIL_SEL(0x3f);
  3245. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_UTIL_SEL(
  3246. config->tti.util_sel);
  3247. }
  3248. if (config->tti.ltimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3249. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_LTIMER_VAL(
  3250. 0x3ffffff);
  3251. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_LTIMER_VAL(
  3252. config->tti.ltimer_val);
  3253. }
  3254. writeq(val64, &vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_TX]);
  3255. }
  3256. if (config->ring.enable == VXGE_HW_RING_ENABLE) {
  3257. val64 = readq(&vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_RX]);
  3258. if (config->rti.btimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3259. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_BTIMER_VAL(
  3260. 0x3ffffff);
  3261. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_BTIMER_VAL(
  3262. config->rti.btimer_val);
  3263. }
  3264. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_BITMP_EN;
  3265. if (config->rti.timer_ac_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3266. if (config->rti.timer_ac_en)
  3267. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_AC;
  3268. else
  3269. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_TIMER_AC;
  3270. }
  3271. if (config->rti.timer_ci_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3272. if (config->rti.timer_ci_en)
  3273. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
  3274. else
  3275. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
  3276. }
  3277. if (config->rti.urange_a != VXGE_HW_USE_FLASH_DEFAULT) {
  3278. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_A(0x3f);
  3279. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_A(
  3280. config->rti.urange_a);
  3281. }
  3282. if (config->rti.urange_b != VXGE_HW_USE_FLASH_DEFAULT) {
  3283. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_B(0x3f);
  3284. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_B(
  3285. config->rti.urange_b);
  3286. }
  3287. if (config->rti.urange_c != VXGE_HW_USE_FLASH_DEFAULT) {
  3288. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_C(0x3f);
  3289. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_C(
  3290. config->rti.urange_c);
  3291. }
  3292. writeq(val64, &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_RX]);
  3293. val64 = readq(&vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_RX]);
  3294. if (config->rti.uec_a != VXGE_HW_USE_FLASH_DEFAULT) {
  3295. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_A(0xffff);
  3296. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_A(
  3297. config->rti.uec_a);
  3298. }
  3299. if (config->rti.uec_b != VXGE_HW_USE_FLASH_DEFAULT) {
  3300. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_B(0xffff);
  3301. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_B(
  3302. config->rti.uec_b);
  3303. }
  3304. if (config->rti.uec_c != VXGE_HW_USE_FLASH_DEFAULT) {
  3305. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_C(0xffff);
  3306. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_C(
  3307. config->rti.uec_c);
  3308. }
  3309. if (config->rti.uec_d != VXGE_HW_USE_FLASH_DEFAULT) {
  3310. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_D(0xffff);
  3311. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_D(
  3312. config->rti.uec_d);
  3313. }
  3314. writeq(val64, &vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_RX]);
  3315. val64 = readq(&vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_RX]);
  3316. if (config->rti.timer_ri_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3317. if (config->rti.timer_ri_en)
  3318. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_TIMER_RI;
  3319. else
  3320. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_TIMER_RI;
  3321. }
  3322. if (config->rti.rtimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3323. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_VAL(
  3324. 0x3ffffff);
  3325. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_VAL(
  3326. config->rti.rtimer_val);
  3327. }
  3328. if (config->rti.util_sel != VXGE_HW_USE_FLASH_DEFAULT) {
  3329. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_UTIL_SEL(0x3f);
  3330. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_UTIL_SEL(
  3331. config->rti.util_sel);
  3332. }
  3333. if (config->rti.ltimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3334. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_LTIMER_VAL(
  3335. 0x3ffffff);
  3336. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_LTIMER_VAL(
  3337. config->rti.ltimer_val);
  3338. }
  3339. writeq(val64, &vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_RX]);
  3340. }
  3341. val64 = 0;
  3342. writeq(val64, &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_EINTA]);
  3343. writeq(val64, &vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_EINTA]);
  3344. writeq(val64, &vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_EINTA]);
  3345. writeq(val64, &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_BMAP]);
  3346. writeq(val64, &vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_BMAP]);
  3347. writeq(val64, &vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_BMAP]);
  3348. return status;
  3349. }
  3350. void
  3351. vxge_hw_vpath_tti_ci_set(struct __vxge_hw_device *hldev, u32 vp_id)
  3352. {
  3353. struct __vxge_hw_virtualpath *vpath;
  3354. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3355. struct vxge_hw_vp_config *config;
  3356. u64 val64;
  3357. vpath = &hldev->virtual_paths[vp_id];
  3358. vp_reg = vpath->vp_reg;
  3359. config = vpath->vp_config;
  3360. if (config->fifo.enable == VXGE_HW_FIFO_ENABLE) {
  3361. val64 = readq(&vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_TX]);
  3362. if (config->tti.timer_ci_en != VXGE_HW_TIM_TIMER_CI_ENABLE) {
  3363. config->tti.timer_ci_en = VXGE_HW_TIM_TIMER_CI_ENABLE;
  3364. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
  3365. writeq(val64,
  3366. &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_TX]);
  3367. }
  3368. }
  3369. }
  3370. /*
  3371. * __vxge_hw_vpath_initialize
  3372. * This routine is the final phase of init which initializes the
  3373. * registers of the vpath using the configuration passed.
  3374. */
  3375. static enum vxge_hw_status
  3376. __vxge_hw_vpath_initialize(struct __vxge_hw_device *hldev, u32 vp_id)
  3377. {
  3378. u64 val64;
  3379. u32 val32;
  3380. enum vxge_hw_status status = VXGE_HW_OK;
  3381. struct __vxge_hw_virtualpath *vpath;
  3382. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3383. vpath = &hldev->virtual_paths[vp_id];
  3384. if (!(hldev->vpath_assignments & vxge_mBIT(vp_id))) {
  3385. status = VXGE_HW_ERR_VPATH_NOT_AVAILABLE;
  3386. goto exit;
  3387. }
  3388. vp_reg = vpath->vp_reg;
  3389. status = __vxge_hw_vpath_swapper_set(vpath->vp_reg);
  3390. if (status != VXGE_HW_OK)
  3391. goto exit;
  3392. status = __vxge_hw_vpath_mac_configure(hldev, vp_id);
  3393. if (status != VXGE_HW_OK)
  3394. goto exit;
  3395. status = __vxge_hw_vpath_kdfc_configure(hldev, vp_id);
  3396. if (status != VXGE_HW_OK)
  3397. goto exit;
  3398. status = __vxge_hw_vpath_tim_configure(hldev, vp_id);
  3399. if (status != VXGE_HW_OK)
  3400. goto exit;
  3401. val64 = readq(&vp_reg->rtdma_rd_optimization_ctrl);
  3402. /* Get MRRS value from device control */
  3403. status = __vxge_hw_vpath_pci_read(vpath, 1, 0x78, &val32);
  3404. if (status == VXGE_HW_OK) {
  3405. val32 = (val32 & VXGE_HW_PCI_EXP_DEVCTL_READRQ) >> 12;
  3406. val64 &=
  3407. ~(VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_FILL_THRESH(7));
  3408. val64 |=
  3409. VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_FILL_THRESH(val32);
  3410. val64 |= VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_WAIT_FOR_SPACE;
  3411. }
  3412. val64 &= ~(VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_ADDR_BDRY(7));
  3413. val64 |=
  3414. VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_ADDR_BDRY(
  3415. VXGE_HW_MAX_PAYLOAD_SIZE_512);
  3416. val64 |= VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_ADDR_BDRY_EN;
  3417. writeq(val64, &vp_reg->rtdma_rd_optimization_ctrl);
  3418. exit:
  3419. return status;
  3420. }
  3421. /*
  3422. * __vxge_hw_vp_initialize - Initialize Virtual Path structure
  3423. * This routine is the initial phase of init which resets the vpath and
  3424. * initializes the software support structures.
  3425. */
  3426. static enum vxge_hw_status
  3427. __vxge_hw_vp_initialize(struct __vxge_hw_device *hldev, u32 vp_id,
  3428. struct vxge_hw_vp_config *config)
  3429. {
  3430. struct __vxge_hw_virtualpath *vpath;
  3431. enum vxge_hw_status status = VXGE_HW_OK;
  3432. if (!(hldev->vpath_assignments & vxge_mBIT(vp_id))) {
  3433. status = VXGE_HW_ERR_VPATH_NOT_AVAILABLE;
  3434. goto exit;
  3435. }
  3436. vpath = &hldev->virtual_paths[vp_id];
  3437. vpath->vp_id = vp_id;
  3438. vpath->vp_open = VXGE_HW_VP_OPEN;
  3439. vpath->hldev = hldev;
  3440. vpath->vp_config = config;
  3441. vpath->vp_reg = hldev->vpath_reg[vp_id];
  3442. vpath->vpmgmt_reg = hldev->vpmgmt_reg[vp_id];
  3443. __vxge_hw_vpath_reset(hldev, vp_id);
  3444. status = __vxge_hw_vpath_reset_check(vpath);
  3445. if (status != VXGE_HW_OK) {
  3446. memset(vpath, 0, sizeof(struct __vxge_hw_virtualpath));
  3447. goto exit;
  3448. }
  3449. status = __vxge_hw_vpath_mgmt_read(hldev, vpath);
  3450. if (status != VXGE_HW_OK) {
  3451. memset(vpath, 0, sizeof(struct __vxge_hw_virtualpath));
  3452. goto exit;
  3453. }
  3454. INIT_LIST_HEAD(&vpath->vpath_handles);
  3455. vpath->sw_stats = &hldev->stats.sw_dev_info_stats.vpath_info[vp_id];
  3456. VXGE_HW_DEVICE_TIM_INT_MASK_SET(hldev->tim_int_mask0,
  3457. hldev->tim_int_mask1, vp_id);
  3458. status = __vxge_hw_vpath_initialize(hldev, vp_id);
  3459. if (status != VXGE_HW_OK)
  3460. __vxge_hw_vp_terminate(hldev, vp_id);
  3461. exit:
  3462. return status;
  3463. }
  3464. /*
  3465. * __vxge_hw_vp_terminate - Terminate Virtual Path structure
  3466. * This routine closes all channels it opened and freeup memory
  3467. */
  3468. static void
  3469. __vxge_hw_vp_terminate(struct __vxge_hw_device *hldev, u32 vp_id)
  3470. {
  3471. struct __vxge_hw_virtualpath *vpath;
  3472. vpath = &hldev->virtual_paths[vp_id];
  3473. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN)
  3474. goto exit;
  3475. VXGE_HW_DEVICE_TIM_INT_MASK_RESET(vpath->hldev->tim_int_mask0,
  3476. vpath->hldev->tim_int_mask1, vpath->vp_id);
  3477. hldev->stats.hw_dev_info_stats.vpath_info[vpath->vp_id] = NULL;
  3478. memset(vpath, 0, sizeof(struct __vxge_hw_virtualpath));
  3479. exit:
  3480. return;
  3481. }
  3482. /*
  3483. * vxge_hw_vpath_mtu_set - Set MTU.
  3484. * Set new MTU value. Example, to use jumbo frames:
  3485. * vxge_hw_vpath_mtu_set(my_device, 9600);
  3486. */
  3487. enum vxge_hw_status
  3488. vxge_hw_vpath_mtu_set(struct __vxge_hw_vpath_handle *vp, u32 new_mtu)
  3489. {
  3490. u64 val64;
  3491. enum vxge_hw_status status = VXGE_HW_OK;
  3492. struct __vxge_hw_virtualpath *vpath;
  3493. if (vp == NULL) {
  3494. status = VXGE_HW_ERR_INVALID_HANDLE;
  3495. goto exit;
  3496. }
  3497. vpath = vp->vpath;
  3498. new_mtu += VXGE_HW_MAC_HEADER_MAX_SIZE;
  3499. if ((new_mtu < VXGE_HW_MIN_MTU) || (new_mtu > vpath->max_mtu))
  3500. status = VXGE_HW_ERR_INVALID_MTU_SIZE;
  3501. val64 = readq(&vpath->vp_reg->rxmac_vcfg0);
  3502. val64 &= ~VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(0x3fff);
  3503. val64 |= VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(new_mtu);
  3504. writeq(val64, &vpath->vp_reg->rxmac_vcfg0);
  3505. vpath->vp_config->mtu = new_mtu - VXGE_HW_MAC_HEADER_MAX_SIZE;
  3506. exit:
  3507. return status;
  3508. }
  3509. /*
  3510. * vxge_hw_vpath_open - Open a virtual path on a given adapter
  3511. * This function is used to open access to virtual path of an
  3512. * adapter for offload, GRO operations. This function returns
  3513. * synchronously.
  3514. */
  3515. enum vxge_hw_status
  3516. vxge_hw_vpath_open(struct __vxge_hw_device *hldev,
  3517. struct vxge_hw_vpath_attr *attr,
  3518. struct __vxge_hw_vpath_handle **vpath_handle)
  3519. {
  3520. struct __vxge_hw_virtualpath *vpath;
  3521. struct __vxge_hw_vpath_handle *vp;
  3522. enum vxge_hw_status status;
  3523. vpath = &hldev->virtual_paths[attr->vp_id];
  3524. if (vpath->vp_open == VXGE_HW_VP_OPEN) {
  3525. status = VXGE_HW_ERR_INVALID_STATE;
  3526. goto vpath_open_exit1;
  3527. }
  3528. status = __vxge_hw_vp_initialize(hldev, attr->vp_id,
  3529. &hldev->config.vp_config[attr->vp_id]);
  3530. if (status != VXGE_HW_OK)
  3531. goto vpath_open_exit1;
  3532. vp = (struct __vxge_hw_vpath_handle *)
  3533. vmalloc(sizeof(struct __vxge_hw_vpath_handle));
  3534. if (vp == NULL) {
  3535. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3536. goto vpath_open_exit2;
  3537. }
  3538. memset(vp, 0, sizeof(struct __vxge_hw_vpath_handle));
  3539. vp->vpath = vpath;
  3540. if (vpath->vp_config->fifo.enable == VXGE_HW_FIFO_ENABLE) {
  3541. status = __vxge_hw_fifo_create(vp, &attr->fifo_attr);
  3542. if (status != VXGE_HW_OK)
  3543. goto vpath_open_exit6;
  3544. }
  3545. if (vpath->vp_config->ring.enable == VXGE_HW_RING_ENABLE) {
  3546. status = __vxge_hw_ring_create(vp, &attr->ring_attr);
  3547. if (status != VXGE_HW_OK)
  3548. goto vpath_open_exit7;
  3549. __vxge_hw_vpath_prc_configure(hldev, attr->vp_id);
  3550. }
  3551. vpath->fifoh->tx_intr_num =
  3552. (attr->vp_id * VXGE_HW_MAX_INTR_PER_VP) +
  3553. VXGE_HW_VPATH_INTR_TX;
  3554. vpath->stats_block = __vxge_hw_blockpool_block_allocate(hldev,
  3555. VXGE_HW_BLOCK_SIZE);
  3556. if (vpath->stats_block == NULL) {
  3557. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3558. goto vpath_open_exit8;
  3559. }
  3560. vpath->hw_stats = (struct vxge_hw_vpath_stats_hw_info *)vpath->
  3561. stats_block->memblock;
  3562. memset(vpath->hw_stats, 0,
  3563. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3564. hldev->stats.hw_dev_info_stats.vpath_info[attr->vp_id] =
  3565. vpath->hw_stats;
  3566. vpath->hw_stats_sav =
  3567. &hldev->stats.hw_dev_info_stats.vpath_info_sav[attr->vp_id];
  3568. memset(vpath->hw_stats_sav, 0,
  3569. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3570. writeq(vpath->stats_block->dma_addr, &vpath->vp_reg->stats_cfg);
  3571. status = vxge_hw_vpath_stats_enable(vp);
  3572. if (status != VXGE_HW_OK)
  3573. goto vpath_open_exit8;
  3574. list_add(&vp->item, &vpath->vpath_handles);
  3575. hldev->vpaths_deployed |= vxge_mBIT(vpath->vp_id);
  3576. *vpath_handle = vp;
  3577. attr->fifo_attr.userdata = vpath->fifoh;
  3578. attr->ring_attr.userdata = vpath->ringh;
  3579. return VXGE_HW_OK;
  3580. vpath_open_exit8:
  3581. if (vpath->ringh != NULL)
  3582. __vxge_hw_ring_delete(vp);
  3583. vpath_open_exit7:
  3584. if (vpath->fifoh != NULL)
  3585. __vxge_hw_fifo_delete(vp);
  3586. vpath_open_exit6:
  3587. vfree(vp);
  3588. vpath_open_exit2:
  3589. __vxge_hw_vp_terminate(hldev, attr->vp_id);
  3590. vpath_open_exit1:
  3591. return status;
  3592. }
  3593. /**
  3594. * vxge_hw_vpath_rx_doorbell_post - Close the handle got from previous vpath
  3595. * (vpath) open
  3596. * @vp: Handle got from previous vpath open
  3597. *
  3598. * This function is used to close access to virtual path opened
  3599. * earlier.
  3600. */
  3601. void
  3602. vxge_hw_vpath_rx_doorbell_init(struct __vxge_hw_vpath_handle *vp)
  3603. {
  3604. struct __vxge_hw_virtualpath *vpath = NULL;
  3605. u64 new_count, val64, val164;
  3606. struct __vxge_hw_ring *ring;
  3607. vpath = vp->vpath;
  3608. ring = vpath->ringh;
  3609. new_count = readq(&vpath->vp_reg->rxdmem_size);
  3610. new_count &= 0x1fff;
  3611. val164 = (VXGE_HW_RXDMEM_SIZE_PRC_RXDMEM_SIZE(new_count));
  3612. writeq(VXGE_HW_PRC_RXD_DOORBELL_NEW_QW_CNT(val164),
  3613. &vpath->vp_reg->prc_rxd_doorbell);
  3614. readl(&vpath->vp_reg->prc_rxd_doorbell);
  3615. val164 /= 2;
  3616. val64 = readq(&vpath->vp_reg->prc_cfg6);
  3617. val64 = VXGE_HW_PRC_CFG6_RXD_SPAT(val64);
  3618. val64 &= 0x1ff;
  3619. /*
  3620. * Each RxD is of 4 qwords
  3621. */
  3622. new_count -= (val64 + 1);
  3623. val64 = min(val164, new_count) / 4;
  3624. ring->rxds_limit = min(ring->rxds_limit, val64);
  3625. if (ring->rxds_limit < 4)
  3626. ring->rxds_limit = 4;
  3627. }
  3628. /*
  3629. * vxge_hw_vpath_close - Close the handle got from previous vpath (vpath) open
  3630. * This function is used to close access to virtual path opened
  3631. * earlier.
  3632. */
  3633. enum vxge_hw_status vxge_hw_vpath_close(struct __vxge_hw_vpath_handle *vp)
  3634. {
  3635. struct __vxge_hw_virtualpath *vpath = NULL;
  3636. struct __vxge_hw_device *devh = NULL;
  3637. u32 vp_id = vp->vpath->vp_id;
  3638. u32 is_empty = TRUE;
  3639. enum vxge_hw_status status = VXGE_HW_OK;
  3640. vpath = vp->vpath;
  3641. devh = vpath->hldev;
  3642. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3643. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3644. goto vpath_close_exit;
  3645. }
  3646. list_del(&vp->item);
  3647. if (!list_empty(&vpath->vpath_handles)) {
  3648. list_add(&vp->item, &vpath->vpath_handles);
  3649. is_empty = FALSE;
  3650. }
  3651. if (!is_empty) {
  3652. status = VXGE_HW_FAIL;
  3653. goto vpath_close_exit;
  3654. }
  3655. devh->vpaths_deployed &= ~vxge_mBIT(vp_id);
  3656. if (vpath->ringh != NULL)
  3657. __vxge_hw_ring_delete(vp);
  3658. if (vpath->fifoh != NULL)
  3659. __vxge_hw_fifo_delete(vp);
  3660. if (vpath->stats_block != NULL)
  3661. __vxge_hw_blockpool_block_free(devh, vpath->stats_block);
  3662. vfree(vp);
  3663. __vxge_hw_vp_terminate(devh, vp_id);
  3664. vpath->vp_open = VXGE_HW_VP_NOT_OPEN;
  3665. vpath_close_exit:
  3666. return status;
  3667. }
  3668. /*
  3669. * vxge_hw_vpath_reset - Resets vpath
  3670. * This function is used to request a reset of vpath
  3671. */
  3672. enum vxge_hw_status vxge_hw_vpath_reset(struct __vxge_hw_vpath_handle *vp)
  3673. {
  3674. enum vxge_hw_status status;
  3675. u32 vp_id;
  3676. struct __vxge_hw_virtualpath *vpath = vp->vpath;
  3677. vp_id = vpath->vp_id;
  3678. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3679. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3680. goto exit;
  3681. }
  3682. status = __vxge_hw_vpath_reset(vpath->hldev, vp_id);
  3683. if (status == VXGE_HW_OK)
  3684. vpath->sw_stats->soft_reset_cnt++;
  3685. exit:
  3686. return status;
  3687. }
  3688. /*
  3689. * vxge_hw_vpath_recover_from_reset - Poll for reset complete and re-initialize.
  3690. * This function poll's for the vpath reset completion and re initializes
  3691. * the vpath.
  3692. */
  3693. enum vxge_hw_status
  3694. vxge_hw_vpath_recover_from_reset(struct __vxge_hw_vpath_handle *vp)
  3695. {
  3696. struct __vxge_hw_virtualpath *vpath = NULL;
  3697. enum vxge_hw_status status;
  3698. struct __vxge_hw_device *hldev;
  3699. u32 vp_id;
  3700. vp_id = vp->vpath->vp_id;
  3701. vpath = vp->vpath;
  3702. hldev = vpath->hldev;
  3703. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3704. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3705. goto exit;
  3706. }
  3707. status = __vxge_hw_vpath_reset_check(vpath);
  3708. if (status != VXGE_HW_OK)
  3709. goto exit;
  3710. status = __vxge_hw_vpath_sw_reset(hldev, vp_id);
  3711. if (status != VXGE_HW_OK)
  3712. goto exit;
  3713. status = __vxge_hw_vpath_initialize(hldev, vp_id);
  3714. if (status != VXGE_HW_OK)
  3715. goto exit;
  3716. if (vpath->ringh != NULL)
  3717. __vxge_hw_vpath_prc_configure(hldev, vp_id);
  3718. memset(vpath->hw_stats, 0,
  3719. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3720. memset(vpath->hw_stats_sav, 0,
  3721. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3722. writeq(vpath->stats_block->dma_addr,
  3723. &vpath->vp_reg->stats_cfg);
  3724. status = vxge_hw_vpath_stats_enable(vp);
  3725. exit:
  3726. return status;
  3727. }
  3728. /*
  3729. * vxge_hw_vpath_enable - Enable vpath.
  3730. * This routine clears the vpath reset thereby enabling a vpath
  3731. * to start forwarding frames and generating interrupts.
  3732. */
  3733. void
  3734. vxge_hw_vpath_enable(struct __vxge_hw_vpath_handle *vp)
  3735. {
  3736. struct __vxge_hw_device *hldev;
  3737. u64 val64;
  3738. hldev = vp->vpath->hldev;
  3739. val64 = VXGE_HW_CMN_RSTHDLR_CFG1_CLR_VPATH_RESET(
  3740. 1 << (16 - vp->vpath->vp_id));
  3741. __vxge_hw_pio_mem_write32_upper((u32)vxge_bVALn(val64, 0, 32),
  3742. &hldev->common_reg->cmn_rsthdlr_cfg1);
  3743. }
  3744. /*
  3745. * vxge_hw_vpath_stats_enable - Enable vpath h/wstatistics.
  3746. * Enable the DMA vpath statistics. The function is to be called to re-enable
  3747. * the adapter to update stats into the host memory
  3748. */
  3749. static enum vxge_hw_status
  3750. vxge_hw_vpath_stats_enable(struct __vxge_hw_vpath_handle *vp)
  3751. {
  3752. enum vxge_hw_status status = VXGE_HW_OK;
  3753. struct __vxge_hw_virtualpath *vpath;
  3754. vpath = vp->vpath;
  3755. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3756. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3757. goto exit;
  3758. }
  3759. memcpy(vpath->hw_stats_sav, vpath->hw_stats,
  3760. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3761. status = __vxge_hw_vpath_stats_get(vpath, vpath->hw_stats);
  3762. exit:
  3763. return status;
  3764. }
  3765. /*
  3766. * __vxge_hw_vpath_stats_access - Get the statistics from the given location
  3767. * and offset and perform an operation
  3768. */
  3769. static enum vxge_hw_status
  3770. __vxge_hw_vpath_stats_access(struct __vxge_hw_virtualpath *vpath,
  3771. u32 operation, u32 offset, u64 *stat)
  3772. {
  3773. u64 val64;
  3774. enum vxge_hw_status status = VXGE_HW_OK;
  3775. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3776. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3777. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3778. goto vpath_stats_access_exit;
  3779. }
  3780. vp_reg = vpath->vp_reg;
  3781. val64 = VXGE_HW_XMAC_STATS_ACCESS_CMD_OP(operation) |
  3782. VXGE_HW_XMAC_STATS_ACCESS_CMD_STROBE |
  3783. VXGE_HW_XMAC_STATS_ACCESS_CMD_OFFSET_SEL(offset);
  3784. status = __vxge_hw_pio_mem_write64(val64,
  3785. &vp_reg->xmac_stats_access_cmd,
  3786. VXGE_HW_XMAC_STATS_ACCESS_CMD_STROBE,
  3787. vpath->hldev->config.device_poll_millis);
  3788. if ((status == VXGE_HW_OK) && (operation == VXGE_HW_STATS_OP_READ))
  3789. *stat = readq(&vp_reg->xmac_stats_access_data);
  3790. else
  3791. *stat = 0;
  3792. vpath_stats_access_exit:
  3793. return status;
  3794. }
  3795. /*
  3796. * __vxge_hw_vpath_xmac_tx_stats_get - Get the TX Statistics of a vpath
  3797. */
  3798. static enum vxge_hw_status
  3799. __vxge_hw_vpath_xmac_tx_stats_get(
  3800. struct __vxge_hw_virtualpath *vpath,
  3801. struct vxge_hw_xmac_vpath_tx_stats *vpath_tx_stats)
  3802. {
  3803. u64 *val64;
  3804. int i;
  3805. u32 offset = VXGE_HW_STATS_VPATH_TX_OFFSET;
  3806. enum vxge_hw_status status = VXGE_HW_OK;
  3807. val64 = (u64 *) vpath_tx_stats;
  3808. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3809. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3810. goto exit;
  3811. }
  3812. for (i = 0; i < sizeof(struct vxge_hw_xmac_vpath_tx_stats) / 8; i++) {
  3813. status = __vxge_hw_vpath_stats_access(vpath,
  3814. VXGE_HW_STATS_OP_READ,
  3815. offset, val64);
  3816. if (status != VXGE_HW_OK)
  3817. goto exit;
  3818. offset++;
  3819. val64++;
  3820. }
  3821. exit:
  3822. return status;
  3823. }
  3824. /*
  3825. * __vxge_hw_vpath_xmac_rx_stats_get - Get the RX Statistics of a vpath
  3826. */
  3827. static enum vxge_hw_status
  3828. __vxge_hw_vpath_xmac_rx_stats_get(struct __vxge_hw_virtualpath *vpath,
  3829. struct vxge_hw_xmac_vpath_rx_stats *vpath_rx_stats)
  3830. {
  3831. u64 *val64;
  3832. enum vxge_hw_status status = VXGE_HW_OK;
  3833. int i;
  3834. u32 offset = VXGE_HW_STATS_VPATH_RX_OFFSET;
  3835. val64 = (u64 *) vpath_rx_stats;
  3836. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3837. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3838. goto exit;
  3839. }
  3840. for (i = 0; i < sizeof(struct vxge_hw_xmac_vpath_rx_stats) / 8; i++) {
  3841. status = __vxge_hw_vpath_stats_access(vpath,
  3842. VXGE_HW_STATS_OP_READ,
  3843. offset >> 3, val64);
  3844. if (status != VXGE_HW_OK)
  3845. goto exit;
  3846. offset += 8;
  3847. val64++;
  3848. }
  3849. exit:
  3850. return status;
  3851. }
  3852. /*
  3853. * __vxge_hw_vpath_stats_get - Get the vpath hw statistics.
  3854. */
  3855. static enum vxge_hw_status
  3856. __vxge_hw_vpath_stats_get(struct __vxge_hw_virtualpath *vpath,
  3857. struct vxge_hw_vpath_stats_hw_info *hw_stats)
  3858. {
  3859. u64 val64;
  3860. enum vxge_hw_status status = VXGE_HW_OK;
  3861. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3862. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3863. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3864. goto exit;
  3865. }
  3866. vp_reg = vpath->vp_reg;
  3867. val64 = readq(&vp_reg->vpath_debug_stats0);
  3868. hw_stats->ini_num_mwr_sent =
  3869. (u32)VXGE_HW_VPATH_DEBUG_STATS0_GET_INI_NUM_MWR_SENT(val64);
  3870. val64 = readq(&vp_reg->vpath_debug_stats1);
  3871. hw_stats->ini_num_mrd_sent =
  3872. (u32)VXGE_HW_VPATH_DEBUG_STATS1_GET_INI_NUM_MRD_SENT(val64);
  3873. val64 = readq(&vp_reg->vpath_debug_stats2);
  3874. hw_stats->ini_num_cpl_rcvd =
  3875. (u32)VXGE_HW_VPATH_DEBUG_STATS2_GET_INI_NUM_CPL_RCVD(val64);
  3876. val64 = readq(&vp_reg->vpath_debug_stats3);
  3877. hw_stats->ini_num_mwr_byte_sent =
  3878. VXGE_HW_VPATH_DEBUG_STATS3_GET_INI_NUM_MWR_BYTE_SENT(val64);
  3879. val64 = readq(&vp_reg->vpath_debug_stats4);
  3880. hw_stats->ini_num_cpl_byte_rcvd =
  3881. VXGE_HW_VPATH_DEBUG_STATS4_GET_INI_NUM_CPL_BYTE_RCVD(val64);
  3882. val64 = readq(&vp_reg->vpath_debug_stats5);
  3883. hw_stats->wrcrdtarb_xoff =
  3884. (u32)VXGE_HW_VPATH_DEBUG_STATS5_GET_WRCRDTARB_XOFF(val64);
  3885. val64 = readq(&vp_reg->vpath_debug_stats6);
  3886. hw_stats->rdcrdtarb_xoff =
  3887. (u32)VXGE_HW_VPATH_DEBUG_STATS6_GET_RDCRDTARB_XOFF(val64);
  3888. val64 = readq(&vp_reg->vpath_genstats_count01);
  3889. hw_stats->vpath_genstats_count0 =
  3890. (u32)VXGE_HW_VPATH_GENSTATS_COUNT01_GET_PPIF_VPATH_GENSTATS_COUNT0(
  3891. val64);
  3892. val64 = readq(&vp_reg->vpath_genstats_count01);
  3893. hw_stats->vpath_genstats_count1 =
  3894. (u32)VXGE_HW_VPATH_GENSTATS_COUNT01_GET_PPIF_VPATH_GENSTATS_COUNT1(
  3895. val64);
  3896. val64 = readq(&vp_reg->vpath_genstats_count23);
  3897. hw_stats->vpath_genstats_count2 =
  3898. (u32)VXGE_HW_VPATH_GENSTATS_COUNT23_GET_PPIF_VPATH_GENSTATS_COUNT2(
  3899. val64);
  3900. val64 = readq(&vp_reg->vpath_genstats_count01);
  3901. hw_stats->vpath_genstats_count3 =
  3902. (u32)VXGE_HW_VPATH_GENSTATS_COUNT23_GET_PPIF_VPATH_GENSTATS_COUNT3(
  3903. val64);
  3904. val64 = readq(&vp_reg->vpath_genstats_count4);
  3905. hw_stats->vpath_genstats_count4 =
  3906. (u32)VXGE_HW_VPATH_GENSTATS_COUNT4_GET_PPIF_VPATH_GENSTATS_COUNT4(
  3907. val64);
  3908. val64 = readq(&vp_reg->vpath_genstats_count5);
  3909. hw_stats->vpath_genstats_count5 =
  3910. (u32)VXGE_HW_VPATH_GENSTATS_COUNT5_GET_PPIF_VPATH_GENSTATS_COUNT5(
  3911. val64);
  3912. status = __vxge_hw_vpath_xmac_tx_stats_get(vpath, &hw_stats->tx_stats);
  3913. if (status != VXGE_HW_OK)
  3914. goto exit;
  3915. status = __vxge_hw_vpath_xmac_rx_stats_get(vpath, &hw_stats->rx_stats);
  3916. if (status != VXGE_HW_OK)
  3917. goto exit;
  3918. VXGE_HW_VPATH_STATS_PIO_READ(
  3919. VXGE_HW_STATS_VPATH_PROG_EVENT_VNUM0_OFFSET);
  3920. hw_stats->prog_event_vnum0 =
  3921. (u32)VXGE_HW_STATS_GET_VPATH_PROG_EVENT_VNUM0(val64);
  3922. hw_stats->prog_event_vnum1 =
  3923. (u32)VXGE_HW_STATS_GET_VPATH_PROG_EVENT_VNUM1(val64);
  3924. VXGE_HW_VPATH_STATS_PIO_READ(
  3925. VXGE_HW_STATS_VPATH_PROG_EVENT_VNUM2_OFFSET);
  3926. hw_stats->prog_event_vnum2 =
  3927. (u32)VXGE_HW_STATS_GET_VPATH_PROG_EVENT_VNUM2(val64);
  3928. hw_stats->prog_event_vnum3 =
  3929. (u32)VXGE_HW_STATS_GET_VPATH_PROG_EVENT_VNUM3(val64);
  3930. val64 = readq(&vp_reg->rx_multi_cast_stats);
  3931. hw_stats->rx_multi_cast_frame_discard =
  3932. (u16)VXGE_HW_RX_MULTI_CAST_STATS_GET_FRAME_DISCARD(val64);
  3933. val64 = readq(&vp_reg->rx_frm_transferred);
  3934. hw_stats->rx_frm_transferred =
  3935. (u32)VXGE_HW_RX_FRM_TRANSFERRED_GET_RX_FRM_TRANSFERRED(val64);
  3936. val64 = readq(&vp_reg->rxd_returned);
  3937. hw_stats->rxd_returned =
  3938. (u16)VXGE_HW_RXD_RETURNED_GET_RXD_RETURNED(val64);
  3939. val64 = readq(&vp_reg->dbg_stats_rx_mpa);
  3940. hw_stats->rx_mpa_len_fail_frms =
  3941. (u16)VXGE_HW_DBG_STATS_GET_RX_MPA_LEN_FAIL_FRMS(val64);
  3942. hw_stats->rx_mpa_mrk_fail_frms =
  3943. (u16)VXGE_HW_DBG_STATS_GET_RX_MPA_MRK_FAIL_FRMS(val64);
  3944. hw_stats->rx_mpa_crc_fail_frms =
  3945. (u16)VXGE_HW_DBG_STATS_GET_RX_MPA_CRC_FAIL_FRMS(val64);
  3946. val64 = readq(&vp_reg->dbg_stats_rx_fau);
  3947. hw_stats->rx_permitted_frms =
  3948. (u16)VXGE_HW_DBG_STATS_GET_RX_FAU_RX_PERMITTED_FRMS(val64);
  3949. hw_stats->rx_vp_reset_discarded_frms =
  3950. (u16)VXGE_HW_DBG_STATS_GET_RX_FAU_RX_VP_RESET_DISCARDED_FRMS(val64);
  3951. hw_stats->rx_wol_frms =
  3952. (u16)VXGE_HW_DBG_STATS_GET_RX_FAU_RX_WOL_FRMS(val64);
  3953. val64 = readq(&vp_reg->tx_vp_reset_discarded_frms);
  3954. hw_stats->tx_vp_reset_discarded_frms =
  3955. (u16)VXGE_HW_TX_VP_RESET_DISCARDED_FRMS_GET_TX_VP_RESET_DISCARDED_FRMS(
  3956. val64);
  3957. exit:
  3958. return status;
  3959. }
  3960. static void vxge_os_dma_malloc_async(struct pci_dev *pdev, void *devh,
  3961. unsigned long size)
  3962. {
  3963. gfp_t flags;
  3964. void *vaddr;
  3965. if (in_interrupt())
  3966. flags = GFP_ATOMIC | GFP_DMA;
  3967. else
  3968. flags = GFP_KERNEL | GFP_DMA;
  3969. vaddr = kmalloc((size), flags);
  3970. vxge_hw_blockpool_block_add(devh, vaddr, size, pdev, pdev);
  3971. }
  3972. static void vxge_os_dma_free(struct pci_dev *pdev, const void *vaddr,
  3973. struct pci_dev **p_dma_acch)
  3974. {
  3975. unsigned long misaligned = *(unsigned long *)p_dma_acch;
  3976. u8 *tmp = (u8 *)vaddr;
  3977. tmp -= misaligned;
  3978. kfree((void *)tmp);
  3979. }
  3980. /*
  3981. * __vxge_hw_blockpool_create - Create block pool
  3982. */
  3983. enum vxge_hw_status
  3984. __vxge_hw_blockpool_create(struct __vxge_hw_device *hldev,
  3985. struct __vxge_hw_blockpool *blockpool,
  3986. u32 pool_size,
  3987. u32 pool_max)
  3988. {
  3989. u32 i;
  3990. struct __vxge_hw_blockpool_entry *entry = NULL;
  3991. void *memblock;
  3992. dma_addr_t dma_addr;
  3993. struct pci_dev *dma_handle;
  3994. struct pci_dev *acc_handle;
  3995. enum vxge_hw_status status = VXGE_HW_OK;
  3996. if (blockpool == NULL) {
  3997. status = VXGE_HW_FAIL;
  3998. goto blockpool_create_exit;
  3999. }
  4000. blockpool->hldev = hldev;
  4001. blockpool->block_size = VXGE_HW_BLOCK_SIZE;
  4002. blockpool->pool_size = 0;
  4003. blockpool->pool_max = pool_max;
  4004. blockpool->req_out = 0;
  4005. INIT_LIST_HEAD(&blockpool->free_block_list);
  4006. INIT_LIST_HEAD(&blockpool->free_entry_list);
  4007. for (i = 0; i < pool_size + pool_max; i++) {
  4008. entry = kzalloc(sizeof(struct __vxge_hw_blockpool_entry),
  4009. GFP_KERNEL);
  4010. if (entry == NULL) {
  4011. __vxge_hw_blockpool_destroy(blockpool);
  4012. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4013. goto blockpool_create_exit;
  4014. }
  4015. list_add(&entry->item, &blockpool->free_entry_list);
  4016. }
  4017. for (i = 0; i < pool_size; i++) {
  4018. memblock = vxge_os_dma_malloc(
  4019. hldev->pdev,
  4020. VXGE_HW_BLOCK_SIZE,
  4021. &dma_handle,
  4022. &acc_handle);
  4023. if (memblock == NULL) {
  4024. __vxge_hw_blockpool_destroy(blockpool);
  4025. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4026. goto blockpool_create_exit;
  4027. }
  4028. dma_addr = pci_map_single(hldev->pdev, memblock,
  4029. VXGE_HW_BLOCK_SIZE, PCI_DMA_BIDIRECTIONAL);
  4030. if (unlikely(pci_dma_mapping_error(hldev->pdev,
  4031. dma_addr))) {
  4032. vxge_os_dma_free(hldev->pdev, memblock, &acc_handle);
  4033. __vxge_hw_blockpool_destroy(blockpool);
  4034. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4035. goto blockpool_create_exit;
  4036. }
  4037. if (!list_empty(&blockpool->free_entry_list))
  4038. entry = (struct __vxge_hw_blockpool_entry *)
  4039. list_first_entry(&blockpool->free_entry_list,
  4040. struct __vxge_hw_blockpool_entry,
  4041. item);
  4042. if (entry == NULL)
  4043. entry =
  4044. kzalloc(sizeof(struct __vxge_hw_blockpool_entry),
  4045. GFP_KERNEL);
  4046. if (entry != NULL) {
  4047. list_del(&entry->item);
  4048. entry->length = VXGE_HW_BLOCK_SIZE;
  4049. entry->memblock = memblock;
  4050. entry->dma_addr = dma_addr;
  4051. entry->acc_handle = acc_handle;
  4052. entry->dma_handle = dma_handle;
  4053. list_add(&entry->item,
  4054. &blockpool->free_block_list);
  4055. blockpool->pool_size++;
  4056. } else {
  4057. __vxge_hw_blockpool_destroy(blockpool);
  4058. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4059. goto blockpool_create_exit;
  4060. }
  4061. }
  4062. blockpool_create_exit:
  4063. return status;
  4064. }
  4065. /*
  4066. * __vxge_hw_blockpool_destroy - Deallocates the block pool
  4067. */
  4068. void __vxge_hw_blockpool_destroy(struct __vxge_hw_blockpool *blockpool)
  4069. {
  4070. struct __vxge_hw_device *hldev;
  4071. struct list_head *p, *n;
  4072. u16 ret;
  4073. if (blockpool == NULL) {
  4074. ret = 1;
  4075. goto exit;
  4076. }
  4077. hldev = blockpool->hldev;
  4078. list_for_each_safe(p, n, &blockpool->free_block_list) {
  4079. pci_unmap_single(hldev->pdev,
  4080. ((struct __vxge_hw_blockpool_entry *)p)->dma_addr,
  4081. ((struct __vxge_hw_blockpool_entry *)p)->length,
  4082. PCI_DMA_BIDIRECTIONAL);
  4083. vxge_os_dma_free(hldev->pdev,
  4084. ((struct __vxge_hw_blockpool_entry *)p)->memblock,
  4085. &((struct __vxge_hw_blockpool_entry *) p)->acc_handle);
  4086. list_del(
  4087. &((struct __vxge_hw_blockpool_entry *)p)->item);
  4088. kfree(p);
  4089. blockpool->pool_size--;
  4090. }
  4091. list_for_each_safe(p, n, &blockpool->free_entry_list) {
  4092. list_del(
  4093. &((struct __vxge_hw_blockpool_entry *)p)->item);
  4094. kfree((void *)p);
  4095. }
  4096. ret = 0;
  4097. exit:
  4098. return;
  4099. }
  4100. /*
  4101. * __vxge_hw_blockpool_blocks_add - Request additional blocks
  4102. */
  4103. static
  4104. void __vxge_hw_blockpool_blocks_add(struct __vxge_hw_blockpool *blockpool)
  4105. {
  4106. u32 nreq = 0, i;
  4107. if ((blockpool->pool_size + blockpool->req_out) <
  4108. VXGE_HW_MIN_DMA_BLOCK_POOL_SIZE) {
  4109. nreq = VXGE_HW_INCR_DMA_BLOCK_POOL_SIZE;
  4110. blockpool->req_out += nreq;
  4111. }
  4112. for (i = 0; i < nreq; i++)
  4113. vxge_os_dma_malloc_async(
  4114. ((struct __vxge_hw_device *)blockpool->hldev)->pdev,
  4115. blockpool->hldev, VXGE_HW_BLOCK_SIZE);
  4116. }
  4117. /*
  4118. * __vxge_hw_blockpool_blocks_remove - Free additional blocks
  4119. */
  4120. static
  4121. void __vxge_hw_blockpool_blocks_remove(struct __vxge_hw_blockpool *blockpool)
  4122. {
  4123. struct list_head *p, *n;
  4124. list_for_each_safe(p, n, &blockpool->free_block_list) {
  4125. if (blockpool->pool_size < blockpool->pool_max)
  4126. break;
  4127. pci_unmap_single(
  4128. ((struct __vxge_hw_device *)blockpool->hldev)->pdev,
  4129. ((struct __vxge_hw_blockpool_entry *)p)->dma_addr,
  4130. ((struct __vxge_hw_blockpool_entry *)p)->length,
  4131. PCI_DMA_BIDIRECTIONAL);
  4132. vxge_os_dma_free(
  4133. ((struct __vxge_hw_device *)blockpool->hldev)->pdev,
  4134. ((struct __vxge_hw_blockpool_entry *)p)->memblock,
  4135. &((struct __vxge_hw_blockpool_entry *)p)->acc_handle);
  4136. list_del(&((struct __vxge_hw_blockpool_entry *)p)->item);
  4137. list_add(p, &blockpool->free_entry_list);
  4138. blockpool->pool_size--;
  4139. }
  4140. }
  4141. /*
  4142. * vxge_hw_blockpool_block_add - callback for vxge_os_dma_malloc_async
  4143. * Adds a block to block pool
  4144. */
  4145. static void vxge_hw_blockpool_block_add(struct __vxge_hw_device *devh,
  4146. void *block_addr,
  4147. u32 length,
  4148. struct pci_dev *dma_h,
  4149. struct pci_dev *acc_handle)
  4150. {
  4151. struct __vxge_hw_blockpool *blockpool;
  4152. struct __vxge_hw_blockpool_entry *entry = NULL;
  4153. dma_addr_t dma_addr;
  4154. enum vxge_hw_status status = VXGE_HW_OK;
  4155. u32 req_out;
  4156. blockpool = &devh->block_pool;
  4157. if (block_addr == NULL) {
  4158. blockpool->req_out--;
  4159. status = VXGE_HW_FAIL;
  4160. goto exit;
  4161. }
  4162. dma_addr = pci_map_single(devh->pdev, block_addr, length,
  4163. PCI_DMA_BIDIRECTIONAL);
  4164. if (unlikely(pci_dma_mapping_error(devh->pdev, dma_addr))) {
  4165. vxge_os_dma_free(devh->pdev, block_addr, &acc_handle);
  4166. blockpool->req_out--;
  4167. status = VXGE_HW_FAIL;
  4168. goto exit;
  4169. }
  4170. if (!list_empty(&blockpool->free_entry_list))
  4171. entry = (struct __vxge_hw_blockpool_entry *)
  4172. list_first_entry(&blockpool->free_entry_list,
  4173. struct __vxge_hw_blockpool_entry,
  4174. item);
  4175. if (entry == NULL)
  4176. entry = (struct __vxge_hw_blockpool_entry *)
  4177. vmalloc(sizeof(struct __vxge_hw_blockpool_entry));
  4178. else
  4179. list_del(&entry->item);
  4180. if (entry != NULL) {
  4181. entry->length = length;
  4182. entry->memblock = block_addr;
  4183. entry->dma_addr = dma_addr;
  4184. entry->acc_handle = acc_handle;
  4185. entry->dma_handle = dma_h;
  4186. list_add(&entry->item, &blockpool->free_block_list);
  4187. blockpool->pool_size++;
  4188. status = VXGE_HW_OK;
  4189. } else
  4190. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4191. blockpool->req_out--;
  4192. req_out = blockpool->req_out;
  4193. exit:
  4194. return;
  4195. }
  4196. /*
  4197. * __vxge_hw_blockpool_malloc - Allocate a memory block from pool
  4198. * Allocates a block of memory of given size, either from block pool
  4199. * or by calling vxge_os_dma_malloc()
  4200. */
  4201. void *
  4202. __vxge_hw_blockpool_malloc(struct __vxge_hw_device *devh, u32 size,
  4203. struct vxge_hw_mempool_dma *dma_object)
  4204. {
  4205. struct __vxge_hw_blockpool_entry *entry = NULL;
  4206. struct __vxge_hw_blockpool *blockpool;
  4207. void *memblock = NULL;
  4208. enum vxge_hw_status status = VXGE_HW_OK;
  4209. blockpool = &devh->block_pool;
  4210. if (size != blockpool->block_size) {
  4211. memblock = vxge_os_dma_malloc(devh->pdev, size,
  4212. &dma_object->handle,
  4213. &dma_object->acc_handle);
  4214. if (memblock == NULL) {
  4215. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4216. goto exit;
  4217. }
  4218. dma_object->addr = pci_map_single(devh->pdev, memblock, size,
  4219. PCI_DMA_BIDIRECTIONAL);
  4220. if (unlikely(pci_dma_mapping_error(devh->pdev,
  4221. dma_object->addr))) {
  4222. vxge_os_dma_free(devh->pdev, memblock,
  4223. &dma_object->acc_handle);
  4224. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4225. goto exit;
  4226. }
  4227. } else {
  4228. if (!list_empty(&blockpool->free_block_list))
  4229. entry = (struct __vxge_hw_blockpool_entry *)
  4230. list_first_entry(&blockpool->free_block_list,
  4231. struct __vxge_hw_blockpool_entry,
  4232. item);
  4233. if (entry != NULL) {
  4234. list_del(&entry->item);
  4235. dma_object->addr = entry->dma_addr;
  4236. dma_object->handle = entry->dma_handle;
  4237. dma_object->acc_handle = entry->acc_handle;
  4238. memblock = entry->memblock;
  4239. list_add(&entry->item,
  4240. &blockpool->free_entry_list);
  4241. blockpool->pool_size--;
  4242. }
  4243. if (memblock != NULL)
  4244. __vxge_hw_blockpool_blocks_add(blockpool);
  4245. }
  4246. exit:
  4247. return memblock;
  4248. }
  4249. /*
  4250. * __vxge_hw_blockpool_free - Frees the memory allcoated with
  4251. __vxge_hw_blockpool_malloc
  4252. */
  4253. void
  4254. __vxge_hw_blockpool_free(struct __vxge_hw_device *devh,
  4255. void *memblock, u32 size,
  4256. struct vxge_hw_mempool_dma *dma_object)
  4257. {
  4258. struct __vxge_hw_blockpool_entry *entry = NULL;
  4259. struct __vxge_hw_blockpool *blockpool;
  4260. enum vxge_hw_status status = VXGE_HW_OK;
  4261. blockpool = &devh->block_pool;
  4262. if (size != blockpool->block_size) {
  4263. pci_unmap_single(devh->pdev, dma_object->addr, size,
  4264. PCI_DMA_BIDIRECTIONAL);
  4265. vxge_os_dma_free(devh->pdev, memblock, &dma_object->acc_handle);
  4266. } else {
  4267. if (!list_empty(&blockpool->free_entry_list))
  4268. entry = (struct __vxge_hw_blockpool_entry *)
  4269. list_first_entry(&blockpool->free_entry_list,
  4270. struct __vxge_hw_blockpool_entry,
  4271. item);
  4272. if (entry == NULL)
  4273. entry = (struct __vxge_hw_blockpool_entry *)
  4274. vmalloc(sizeof(
  4275. struct __vxge_hw_blockpool_entry));
  4276. else
  4277. list_del(&entry->item);
  4278. if (entry != NULL) {
  4279. entry->length = size;
  4280. entry->memblock = memblock;
  4281. entry->dma_addr = dma_object->addr;
  4282. entry->acc_handle = dma_object->acc_handle;
  4283. entry->dma_handle = dma_object->handle;
  4284. list_add(&entry->item,
  4285. &blockpool->free_block_list);
  4286. blockpool->pool_size++;
  4287. status = VXGE_HW_OK;
  4288. } else
  4289. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4290. if (status == VXGE_HW_OK)
  4291. __vxge_hw_blockpool_blocks_remove(blockpool);
  4292. }
  4293. }
  4294. /*
  4295. * __vxge_hw_blockpool_block_allocate - Allocates a block from block pool
  4296. * This function allocates a block from block pool or from the system
  4297. */
  4298. struct __vxge_hw_blockpool_entry *
  4299. __vxge_hw_blockpool_block_allocate(struct __vxge_hw_device *devh, u32 size)
  4300. {
  4301. struct __vxge_hw_blockpool_entry *entry = NULL;
  4302. struct __vxge_hw_blockpool *blockpool;
  4303. blockpool = &devh->block_pool;
  4304. if (size == blockpool->block_size) {
  4305. if (!list_empty(&blockpool->free_block_list))
  4306. entry = (struct __vxge_hw_blockpool_entry *)
  4307. list_first_entry(&blockpool->free_block_list,
  4308. struct __vxge_hw_blockpool_entry,
  4309. item);
  4310. if (entry != NULL) {
  4311. list_del(&entry->item);
  4312. blockpool->pool_size--;
  4313. }
  4314. }
  4315. if (entry != NULL)
  4316. __vxge_hw_blockpool_blocks_add(blockpool);
  4317. return entry;
  4318. }
  4319. /*
  4320. * __vxge_hw_blockpool_block_free - Frees a block from block pool
  4321. * @devh: Hal device
  4322. * @entry: Entry of block to be freed
  4323. *
  4324. * This function frees a block from block pool
  4325. */
  4326. void
  4327. __vxge_hw_blockpool_block_free(struct __vxge_hw_device *devh,
  4328. struct __vxge_hw_blockpool_entry *entry)
  4329. {
  4330. struct __vxge_hw_blockpool *blockpool;
  4331. blockpool = &devh->block_pool;
  4332. if (entry->length == blockpool->block_size) {
  4333. list_add(&entry->item, &blockpool->free_block_list);
  4334. blockpool->pool_size++;
  4335. }
  4336. __vxge_hw_blockpool_blocks_remove(blockpool);
  4337. }