omap_hwmod.c 118 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173
  1. /*
  2. * omap_hwmod implementation for OMAP2/3/4
  3. *
  4. * Copyright (C) 2009-2011 Nokia Corporation
  5. * Copyright (C) 2011-2012 Texas Instruments, Inc.
  6. *
  7. * Paul Walmsley, Benoît Cousson, Kevin Hilman
  8. *
  9. * Created in collaboration with (alphabetical order): Thara Gopinath,
  10. * Tony Lindgren, Rajendra Nayak, Vikram Pandita, Sakari Poussa, Anand
  11. * Sawant, Santosh Shilimkar, Richard Woodruff
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. *
  17. * Introduction
  18. * ------------
  19. * One way to view an OMAP SoC is as a collection of largely unrelated
  20. * IP blocks connected by interconnects. The IP blocks include
  21. * devices such as ARM processors, audio serial interfaces, UARTs,
  22. * etc. Some of these devices, like the DSP, are created by TI;
  23. * others, like the SGX, largely originate from external vendors. In
  24. * TI's documentation, on-chip devices are referred to as "OMAP
  25. * modules." Some of these IP blocks are identical across several
  26. * OMAP versions. Others are revised frequently.
  27. *
  28. * These OMAP modules are tied together by various interconnects.
  29. * Most of the address and data flow between modules is via OCP-based
  30. * interconnects such as the L3 and L4 buses; but there are other
  31. * interconnects that distribute the hardware clock tree, handle idle
  32. * and reset signaling, supply power, and connect the modules to
  33. * various pads or balls on the OMAP package.
  34. *
  35. * OMAP hwmod provides a consistent way to describe the on-chip
  36. * hardware blocks and their integration into the rest of the chip.
  37. * This description can be automatically generated from the TI
  38. * hardware database. OMAP hwmod provides a standard, consistent API
  39. * to reset, enable, idle, and disable these hardware blocks. And
  40. * hwmod provides a way for other core code, such as the Linux device
  41. * code or the OMAP power management and address space mapping code,
  42. * to query the hardware database.
  43. *
  44. * Using hwmod
  45. * -----------
  46. * Drivers won't call hwmod functions directly. That is done by the
  47. * omap_device code, and in rare occasions, by custom integration code
  48. * in arch/arm/ *omap*. The omap_device code includes functions to
  49. * build a struct platform_device using omap_hwmod data, and that is
  50. * currently how hwmod data is communicated to drivers and to the
  51. * Linux driver model. Most drivers will call omap_hwmod functions only
  52. * indirectly, via pm_runtime*() functions.
  53. *
  54. * From a layering perspective, here is where the OMAP hwmod code
  55. * fits into the kernel software stack:
  56. *
  57. * +-------------------------------+
  58. * | Device driver code |
  59. * | (e.g., drivers/) |
  60. * +-------------------------------+
  61. * | Linux driver model |
  62. * | (platform_device / |
  63. * | platform_driver data/code) |
  64. * +-------------------------------+
  65. * | OMAP core-driver integration |
  66. * |(arch/arm/mach-omap2/devices.c)|
  67. * +-------------------------------+
  68. * | omap_device code |
  69. * | (../plat-omap/omap_device.c) |
  70. * +-------------------------------+
  71. * ----> | omap_hwmod code/data | <-----
  72. * | (../mach-omap2/omap_hwmod*) |
  73. * +-------------------------------+
  74. * | OMAP clock/PRCM/register fns |
  75. * | (__raw_{read,write}l, clk*) |
  76. * +-------------------------------+
  77. *
  78. * Device drivers should not contain any OMAP-specific code or data in
  79. * them. They should only contain code to operate the IP block that
  80. * the driver is responsible for. This is because these IP blocks can
  81. * also appear in other SoCs, either from TI (such as DaVinci) or from
  82. * other manufacturers; and drivers should be reusable across other
  83. * platforms.
  84. *
  85. * The OMAP hwmod code also will attempt to reset and idle all on-chip
  86. * devices upon boot. The goal here is for the kernel to be
  87. * completely self-reliant and independent from bootloaders. This is
  88. * to ensure a repeatable configuration, both to ensure consistent
  89. * runtime behavior, and to make it easier for others to reproduce
  90. * bugs.
  91. *
  92. * OMAP module activity states
  93. * ---------------------------
  94. * The hwmod code considers modules to be in one of several activity
  95. * states. IP blocks start out in an UNKNOWN state, then once they
  96. * are registered via the hwmod code, proceed to the REGISTERED state.
  97. * Once their clock names are resolved to clock pointers, the module
  98. * enters the CLKS_INITED state; and finally, once the module has been
  99. * reset and the integration registers programmed, the INITIALIZED state
  100. * is entered. The hwmod code will then place the module into either
  101. * the IDLE state to save power, or in the case of a critical system
  102. * module, the ENABLED state.
  103. *
  104. * OMAP core integration code can then call omap_hwmod*() functions
  105. * directly to move the module between the IDLE, ENABLED, and DISABLED
  106. * states, as needed. This is done during both the PM idle loop, and
  107. * in the OMAP core integration code's implementation of the PM runtime
  108. * functions.
  109. *
  110. * References
  111. * ----------
  112. * This is a partial list.
  113. * - OMAP2420 Multimedia Processor Silicon Revision 2.1.1, 2.2 (SWPU064)
  114. * - OMAP2430 Multimedia Device POP Silicon Revision 2.1 (SWPU090)
  115. * - OMAP34xx Multimedia Device Silicon Revision 3.1 (SWPU108)
  116. * - OMAP4430 Multimedia Device Silicon Revision 1.0 (SWPU140)
  117. * - Open Core Protocol Specification 2.2
  118. *
  119. * To do:
  120. * - handle IO mapping
  121. * - bus throughput & module latency measurement code
  122. *
  123. * XXX add tests at the beginning of each function to ensure the hwmod is
  124. * in the appropriate state
  125. * XXX error return values should be checked to ensure that they are
  126. * appropriate
  127. */
  128. #undef DEBUG
  129. #include <linux/kernel.h>
  130. #include <linux/errno.h>
  131. #include <linux/io.h>
  132. #include <linux/clk-provider.h>
  133. #include <linux/delay.h>
  134. #include <linux/err.h>
  135. #include <linux/list.h>
  136. #include <linux/mutex.h>
  137. #include <linux/spinlock.h>
  138. #include <linux/slab.h>
  139. #include <linux/bootmem.h>
  140. #include <linux/cpu.h>
  141. #include <asm/system_misc.h>
  142. #include "clock.h"
  143. #include "omap_hwmod.h"
  144. #include "soc.h"
  145. #include "common.h"
  146. #include "clockdomain.h"
  147. #include "powerdomain.h"
  148. #include "cm2xxx.h"
  149. #include "cm3xxx.h"
  150. #include "cminst44xx.h"
  151. #include "cm33xx.h"
  152. #include "prm.h"
  153. #include "prm3xxx.h"
  154. #include "prm44xx.h"
  155. #include "prm33xx.h"
  156. #include "prminst44xx.h"
  157. #include "mux.h"
  158. #include "pm.h"
  159. /* Name of the OMAP hwmod for the MPU */
  160. #define MPU_INITIATOR_NAME "mpu"
  161. /*
  162. * Number of struct omap_hwmod_link records per struct
  163. * omap_hwmod_ocp_if record (master->slave and slave->master)
  164. */
  165. #define LINKS_PER_OCP_IF 2
  166. /**
  167. * struct omap_hwmod_soc_ops - fn ptrs for some SoC-specific operations
  168. * @enable_module: function to enable a module (via MODULEMODE)
  169. * @disable_module: function to disable a module (via MODULEMODE)
  170. *
  171. * XXX Eventually this functionality will be hidden inside the PRM/CM
  172. * device drivers. Until then, this should avoid huge blocks of cpu_is_*()
  173. * conditionals in this code.
  174. */
  175. struct omap_hwmod_soc_ops {
  176. void (*enable_module)(struct omap_hwmod *oh);
  177. int (*disable_module)(struct omap_hwmod *oh);
  178. int (*wait_target_ready)(struct omap_hwmod *oh);
  179. int (*assert_hardreset)(struct omap_hwmod *oh,
  180. struct omap_hwmod_rst_info *ohri);
  181. int (*deassert_hardreset)(struct omap_hwmod *oh,
  182. struct omap_hwmod_rst_info *ohri);
  183. int (*is_hardreset_asserted)(struct omap_hwmod *oh,
  184. struct omap_hwmod_rst_info *ohri);
  185. int (*init_clkdm)(struct omap_hwmod *oh);
  186. void (*update_context_lost)(struct omap_hwmod *oh);
  187. int (*get_context_lost)(struct omap_hwmod *oh);
  188. };
  189. /* soc_ops: adapts the omap_hwmod code to the currently-booted SoC */
  190. static struct omap_hwmod_soc_ops soc_ops;
  191. /* omap_hwmod_list contains all registered struct omap_hwmods */
  192. static LIST_HEAD(omap_hwmod_list);
  193. /* mpu_oh: used to add/remove MPU initiator from sleepdep list */
  194. static struct omap_hwmod *mpu_oh;
  195. /* io_chain_lock: used to serialize reconfigurations of the I/O chain */
  196. static DEFINE_SPINLOCK(io_chain_lock);
  197. /*
  198. * linkspace: ptr to a buffer that struct omap_hwmod_link records are
  199. * allocated from - used to reduce the number of small memory
  200. * allocations, which has a significant impact on performance
  201. */
  202. static struct omap_hwmod_link *linkspace;
  203. /*
  204. * free_ls, max_ls: array indexes into linkspace; representing the
  205. * next free struct omap_hwmod_link index, and the maximum number of
  206. * struct omap_hwmod_link records allocated (respectively)
  207. */
  208. static unsigned short free_ls, max_ls, ls_supp;
  209. /* inited: set to true once the hwmod code is initialized */
  210. static bool inited;
  211. /* Private functions */
  212. /**
  213. * _fetch_next_ocp_if - return the next OCP interface in a list
  214. * @p: ptr to a ptr to the list_head inside the ocp_if to return
  215. * @i: pointer to the index of the element pointed to by @p in the list
  216. *
  217. * Return a pointer to the struct omap_hwmod_ocp_if record
  218. * containing the struct list_head pointed to by @p, and increment
  219. * @p such that a future call to this routine will return the next
  220. * record.
  221. */
  222. static struct omap_hwmod_ocp_if *_fetch_next_ocp_if(struct list_head **p,
  223. int *i)
  224. {
  225. struct omap_hwmod_ocp_if *oi;
  226. oi = list_entry(*p, struct omap_hwmod_link, node)->ocp_if;
  227. *p = (*p)->next;
  228. *i = *i + 1;
  229. return oi;
  230. }
  231. /**
  232. * _update_sysc_cache - return the module OCP_SYSCONFIG register, keep copy
  233. * @oh: struct omap_hwmod *
  234. *
  235. * Load the current value of the hwmod OCP_SYSCONFIG register into the
  236. * struct omap_hwmod for later use. Returns -EINVAL if the hwmod has no
  237. * OCP_SYSCONFIG register or 0 upon success.
  238. */
  239. static int _update_sysc_cache(struct omap_hwmod *oh)
  240. {
  241. if (!oh->class->sysc) {
  242. WARN(1, "omap_hwmod: %s: cannot read OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
  243. return -EINVAL;
  244. }
  245. /* XXX ensure module interface clock is up */
  246. oh->_sysc_cache = omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
  247. if (!(oh->class->sysc->sysc_flags & SYSC_NO_CACHE))
  248. oh->_int_flags |= _HWMOD_SYSCONFIG_LOADED;
  249. return 0;
  250. }
  251. /**
  252. * _write_sysconfig - write a value to the module's OCP_SYSCONFIG register
  253. * @v: OCP_SYSCONFIG value to write
  254. * @oh: struct omap_hwmod *
  255. *
  256. * Write @v into the module class' OCP_SYSCONFIG register, if it has
  257. * one. No return value.
  258. */
  259. static void _write_sysconfig(u32 v, struct omap_hwmod *oh)
  260. {
  261. if (!oh->class->sysc) {
  262. WARN(1, "omap_hwmod: %s: cannot write OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
  263. return;
  264. }
  265. /* XXX ensure module interface clock is up */
  266. /* Module might have lost context, always update cache and register */
  267. oh->_sysc_cache = v;
  268. omap_hwmod_write(v, oh, oh->class->sysc->sysc_offs);
  269. }
  270. /**
  271. * _set_master_standbymode: set the OCP_SYSCONFIG MIDLEMODE field in @v
  272. * @oh: struct omap_hwmod *
  273. * @standbymode: MIDLEMODE field bits
  274. * @v: pointer to register contents to modify
  275. *
  276. * Update the master standby mode bits in @v to be @standbymode for
  277. * the @oh hwmod. Does not write to the hardware. Returns -EINVAL
  278. * upon error or 0 upon success.
  279. */
  280. static int _set_master_standbymode(struct omap_hwmod *oh, u8 standbymode,
  281. u32 *v)
  282. {
  283. u32 mstandby_mask;
  284. u8 mstandby_shift;
  285. if (!oh->class->sysc ||
  286. !(oh->class->sysc->sysc_flags & SYSC_HAS_MIDLEMODE))
  287. return -EINVAL;
  288. if (!oh->class->sysc->sysc_fields) {
  289. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  290. return -EINVAL;
  291. }
  292. mstandby_shift = oh->class->sysc->sysc_fields->midle_shift;
  293. mstandby_mask = (0x3 << mstandby_shift);
  294. *v &= ~mstandby_mask;
  295. *v |= __ffs(standbymode) << mstandby_shift;
  296. return 0;
  297. }
  298. /**
  299. * _set_slave_idlemode: set the OCP_SYSCONFIG SIDLEMODE field in @v
  300. * @oh: struct omap_hwmod *
  301. * @idlemode: SIDLEMODE field bits
  302. * @v: pointer to register contents to modify
  303. *
  304. * Update the slave idle mode bits in @v to be @idlemode for the @oh
  305. * hwmod. Does not write to the hardware. Returns -EINVAL upon error
  306. * or 0 upon success.
  307. */
  308. static int _set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode, u32 *v)
  309. {
  310. u32 sidle_mask;
  311. u8 sidle_shift;
  312. if (!oh->class->sysc ||
  313. !(oh->class->sysc->sysc_flags & SYSC_HAS_SIDLEMODE))
  314. return -EINVAL;
  315. if (!oh->class->sysc->sysc_fields) {
  316. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  317. return -EINVAL;
  318. }
  319. sidle_shift = oh->class->sysc->sysc_fields->sidle_shift;
  320. sidle_mask = (0x3 << sidle_shift);
  321. *v &= ~sidle_mask;
  322. *v |= __ffs(idlemode) << sidle_shift;
  323. return 0;
  324. }
  325. /**
  326. * _set_clockactivity: set OCP_SYSCONFIG.CLOCKACTIVITY bits in @v
  327. * @oh: struct omap_hwmod *
  328. * @clockact: CLOCKACTIVITY field bits
  329. * @v: pointer to register contents to modify
  330. *
  331. * Update the clockactivity mode bits in @v to be @clockact for the
  332. * @oh hwmod. Used for additional powersaving on some modules. Does
  333. * not write to the hardware. Returns -EINVAL upon error or 0 upon
  334. * success.
  335. */
  336. static int _set_clockactivity(struct omap_hwmod *oh, u8 clockact, u32 *v)
  337. {
  338. u32 clkact_mask;
  339. u8 clkact_shift;
  340. if (!oh->class->sysc ||
  341. !(oh->class->sysc->sysc_flags & SYSC_HAS_CLOCKACTIVITY))
  342. return -EINVAL;
  343. if (!oh->class->sysc->sysc_fields) {
  344. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  345. return -EINVAL;
  346. }
  347. clkact_shift = oh->class->sysc->sysc_fields->clkact_shift;
  348. clkact_mask = (0x3 << clkact_shift);
  349. *v &= ~clkact_mask;
  350. *v |= clockact << clkact_shift;
  351. return 0;
  352. }
  353. /**
  354. * _set_softreset: set OCP_SYSCONFIG.CLOCKACTIVITY bits in @v
  355. * @oh: struct omap_hwmod *
  356. * @v: pointer to register contents to modify
  357. *
  358. * Set the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
  359. * error or 0 upon success.
  360. */
  361. static int _set_softreset(struct omap_hwmod *oh, u32 *v)
  362. {
  363. u32 softrst_mask;
  364. if (!oh->class->sysc ||
  365. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  366. return -EINVAL;
  367. if (!oh->class->sysc->sysc_fields) {
  368. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  369. return -EINVAL;
  370. }
  371. softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
  372. *v |= softrst_mask;
  373. return 0;
  374. }
  375. /**
  376. * _wait_softreset_complete - wait for an OCP softreset to complete
  377. * @oh: struct omap_hwmod * to wait on
  378. *
  379. * Wait until the IP block represented by @oh reports that its OCP
  380. * softreset is complete. This can be triggered by software (see
  381. * _ocp_softreset()) or by hardware upon returning from off-mode (one
  382. * example is HSMMC). Waits for up to MAX_MODULE_SOFTRESET_WAIT
  383. * microseconds. Returns the number of microseconds waited.
  384. */
  385. static int _wait_softreset_complete(struct omap_hwmod *oh)
  386. {
  387. struct omap_hwmod_class_sysconfig *sysc;
  388. u32 softrst_mask;
  389. int c = 0;
  390. sysc = oh->class->sysc;
  391. if (sysc->sysc_flags & SYSS_HAS_RESET_STATUS)
  392. omap_test_timeout((omap_hwmod_read(oh, sysc->syss_offs)
  393. & SYSS_RESETDONE_MASK),
  394. MAX_MODULE_SOFTRESET_WAIT, c);
  395. else if (sysc->sysc_flags & SYSC_HAS_RESET_STATUS) {
  396. softrst_mask = (0x1 << sysc->sysc_fields->srst_shift);
  397. omap_test_timeout(!(omap_hwmod_read(oh, sysc->sysc_offs)
  398. & softrst_mask),
  399. MAX_MODULE_SOFTRESET_WAIT, c);
  400. }
  401. return c;
  402. }
  403. /**
  404. * _set_dmadisable: set OCP_SYSCONFIG.DMADISABLE bit in @v
  405. * @oh: struct omap_hwmod *
  406. *
  407. * The DMADISABLE bit is a semi-automatic bit present in sysconfig register
  408. * of some modules. When the DMA must perform read/write accesses, the
  409. * DMADISABLE bit is cleared by the hardware. But when the DMA must stop
  410. * for power management, software must set the DMADISABLE bit back to 1.
  411. *
  412. * Set the DMADISABLE bit in @v for hwmod @oh. Returns -EINVAL upon
  413. * error or 0 upon success.
  414. */
  415. static int _set_dmadisable(struct omap_hwmod *oh)
  416. {
  417. u32 v;
  418. u32 dmadisable_mask;
  419. if (!oh->class->sysc ||
  420. !(oh->class->sysc->sysc_flags & SYSC_HAS_DMADISABLE))
  421. return -EINVAL;
  422. if (!oh->class->sysc->sysc_fields) {
  423. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  424. return -EINVAL;
  425. }
  426. /* clocks must be on for this operation */
  427. if (oh->_state != _HWMOD_STATE_ENABLED) {
  428. pr_warn("omap_hwmod: %s: dma can be disabled only from enabled state\n", oh->name);
  429. return -EINVAL;
  430. }
  431. pr_debug("omap_hwmod: %s: setting DMADISABLE\n", oh->name);
  432. v = oh->_sysc_cache;
  433. dmadisable_mask =
  434. (0x1 << oh->class->sysc->sysc_fields->dmadisable_shift);
  435. v |= dmadisable_mask;
  436. _write_sysconfig(v, oh);
  437. return 0;
  438. }
  439. /**
  440. * _set_module_autoidle: set the OCP_SYSCONFIG AUTOIDLE field in @v
  441. * @oh: struct omap_hwmod *
  442. * @autoidle: desired AUTOIDLE bitfield value (0 or 1)
  443. * @v: pointer to register contents to modify
  444. *
  445. * Update the module autoidle bit in @v to be @autoidle for the @oh
  446. * hwmod. The autoidle bit controls whether the module can gate
  447. * internal clocks automatically when it isn't doing anything; the
  448. * exact function of this bit varies on a per-module basis. This
  449. * function does not write to the hardware. Returns -EINVAL upon
  450. * error or 0 upon success.
  451. */
  452. static int _set_module_autoidle(struct omap_hwmod *oh, u8 autoidle,
  453. u32 *v)
  454. {
  455. u32 autoidle_mask;
  456. u8 autoidle_shift;
  457. if (!oh->class->sysc ||
  458. !(oh->class->sysc->sysc_flags & SYSC_HAS_AUTOIDLE))
  459. return -EINVAL;
  460. if (!oh->class->sysc->sysc_fields) {
  461. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  462. return -EINVAL;
  463. }
  464. autoidle_shift = oh->class->sysc->sysc_fields->autoidle_shift;
  465. autoidle_mask = (0x1 << autoidle_shift);
  466. *v &= ~autoidle_mask;
  467. *v |= autoidle << autoidle_shift;
  468. return 0;
  469. }
  470. /**
  471. * _set_idle_ioring_wakeup - enable/disable IO pad wakeup on hwmod idle for mux
  472. * @oh: struct omap_hwmod *
  473. * @set_wake: bool value indicating to set (true) or clear (false) wakeup enable
  474. *
  475. * Set or clear the I/O pad wakeup flag in the mux entries for the
  476. * hwmod @oh. This function changes the @oh->mux->pads_dynamic array
  477. * in memory. If the hwmod is currently idled, and the new idle
  478. * values don't match the previous ones, this function will also
  479. * update the SCM PADCTRL registers. Otherwise, if the hwmod is not
  480. * currently idled, this function won't touch the hardware: the new
  481. * mux settings are written to the SCM PADCTRL registers when the
  482. * hwmod is idled. No return value.
  483. */
  484. static void _set_idle_ioring_wakeup(struct omap_hwmod *oh, bool set_wake)
  485. {
  486. struct omap_device_pad *pad;
  487. bool change = false;
  488. u16 prev_idle;
  489. int j;
  490. if (!oh->mux || !oh->mux->enabled)
  491. return;
  492. for (j = 0; j < oh->mux->nr_pads_dynamic; j++) {
  493. pad = oh->mux->pads_dynamic[j];
  494. if (!(pad->flags & OMAP_DEVICE_PAD_WAKEUP))
  495. continue;
  496. prev_idle = pad->idle;
  497. if (set_wake)
  498. pad->idle |= OMAP_WAKEUP_EN;
  499. else
  500. pad->idle &= ~OMAP_WAKEUP_EN;
  501. if (prev_idle != pad->idle)
  502. change = true;
  503. }
  504. if (change && oh->_state == _HWMOD_STATE_IDLE)
  505. omap_hwmod_mux(oh->mux, _HWMOD_STATE_IDLE);
  506. }
  507. /**
  508. * _enable_wakeup: set OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
  509. * @oh: struct omap_hwmod *
  510. *
  511. * Allow the hardware module @oh to send wakeups. Returns -EINVAL
  512. * upon error or 0 upon success.
  513. */
  514. static int _enable_wakeup(struct omap_hwmod *oh, u32 *v)
  515. {
  516. if (!oh->class->sysc ||
  517. !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
  518. (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
  519. (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
  520. return -EINVAL;
  521. if (!oh->class->sysc->sysc_fields) {
  522. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  523. return -EINVAL;
  524. }
  525. if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
  526. *v |= 0x1 << oh->class->sysc->sysc_fields->enwkup_shift;
  527. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  528. _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
  529. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  530. _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
  531. /* XXX test pwrdm_get_wken for this hwmod's subsystem */
  532. return 0;
  533. }
  534. /**
  535. * _disable_wakeup: clear OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
  536. * @oh: struct omap_hwmod *
  537. *
  538. * Prevent the hardware module @oh to send wakeups. Returns -EINVAL
  539. * upon error or 0 upon success.
  540. */
  541. static int _disable_wakeup(struct omap_hwmod *oh, u32 *v)
  542. {
  543. if (!oh->class->sysc ||
  544. !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
  545. (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
  546. (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
  547. return -EINVAL;
  548. if (!oh->class->sysc->sysc_fields) {
  549. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  550. return -EINVAL;
  551. }
  552. if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
  553. *v &= ~(0x1 << oh->class->sysc->sysc_fields->enwkup_shift);
  554. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  555. _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART, v);
  556. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  557. _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART, v);
  558. /* XXX test pwrdm_get_wken for this hwmod's subsystem */
  559. return 0;
  560. }
  561. static struct clockdomain *_get_clkdm(struct omap_hwmod *oh)
  562. {
  563. struct clk_hw_omap *clk;
  564. if (oh->clkdm) {
  565. return oh->clkdm;
  566. } else if (oh->_clk) {
  567. clk = to_clk_hw_omap(__clk_get_hw(oh->_clk));
  568. return clk->clkdm;
  569. }
  570. return NULL;
  571. }
  572. /**
  573. * _add_initiator_dep: prevent @oh from smart-idling while @init_oh is active
  574. * @oh: struct omap_hwmod *
  575. *
  576. * Prevent the hardware module @oh from entering idle while the
  577. * hardare module initiator @init_oh is active. Useful when a module
  578. * will be accessed by a particular initiator (e.g., if a module will
  579. * be accessed by the IVA, there should be a sleepdep between the IVA
  580. * initiator and the module). Only applies to modules in smart-idle
  581. * mode. If the clockdomain is marked as not needing autodeps, return
  582. * 0 without doing anything. Otherwise, returns -EINVAL upon error or
  583. * passes along clkdm_add_sleepdep() value upon success.
  584. */
  585. static int _add_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
  586. {
  587. struct clockdomain *clkdm, *init_clkdm;
  588. clkdm = _get_clkdm(oh);
  589. init_clkdm = _get_clkdm(init_oh);
  590. if (!clkdm || !init_clkdm)
  591. return -EINVAL;
  592. if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
  593. return 0;
  594. return clkdm_add_sleepdep(clkdm, init_clkdm);
  595. }
  596. /**
  597. * _del_initiator_dep: allow @oh to smart-idle even if @init_oh is active
  598. * @oh: struct omap_hwmod *
  599. *
  600. * Allow the hardware module @oh to enter idle while the hardare
  601. * module initiator @init_oh is active. Useful when a module will not
  602. * be accessed by a particular initiator (e.g., if a module will not
  603. * be accessed by the IVA, there should be no sleepdep between the IVA
  604. * initiator and the module). Only applies to modules in smart-idle
  605. * mode. If the clockdomain is marked as not needing autodeps, return
  606. * 0 without doing anything. Returns -EINVAL upon error or passes
  607. * along clkdm_del_sleepdep() value upon success.
  608. */
  609. static int _del_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
  610. {
  611. struct clockdomain *clkdm, *init_clkdm;
  612. clkdm = _get_clkdm(oh);
  613. init_clkdm = _get_clkdm(init_oh);
  614. if (!clkdm || !init_clkdm)
  615. return -EINVAL;
  616. if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
  617. return 0;
  618. return clkdm_del_sleepdep(clkdm, init_clkdm);
  619. }
  620. /**
  621. * _init_main_clk - get a struct clk * for the the hwmod's main functional clk
  622. * @oh: struct omap_hwmod *
  623. *
  624. * Called from _init_clocks(). Populates the @oh _clk (main
  625. * functional clock pointer) if a main_clk is present. Returns 0 on
  626. * success or -EINVAL on error.
  627. */
  628. static int _init_main_clk(struct omap_hwmod *oh)
  629. {
  630. int ret = 0;
  631. if (!oh->main_clk)
  632. return 0;
  633. oh->_clk = clk_get(NULL, oh->main_clk);
  634. if (IS_ERR(oh->_clk)) {
  635. pr_warning("omap_hwmod: %s: cannot clk_get main_clk %s\n",
  636. oh->name, oh->main_clk);
  637. return -EINVAL;
  638. }
  639. /*
  640. * HACK: This needs a re-visit once clk_prepare() is implemented
  641. * to do something meaningful. Today its just a no-op.
  642. * If clk_prepare() is used at some point to do things like
  643. * voltage scaling etc, then this would have to be moved to
  644. * some point where subsystems like i2c and pmic become
  645. * available.
  646. */
  647. clk_prepare(oh->_clk);
  648. if (!_get_clkdm(oh))
  649. pr_debug("omap_hwmod: %s: missing clockdomain for %s.\n",
  650. oh->name, oh->main_clk);
  651. return ret;
  652. }
  653. /**
  654. * _init_interface_clks - get a struct clk * for the the hwmod's interface clks
  655. * @oh: struct omap_hwmod *
  656. *
  657. * Called from _init_clocks(). Populates the @oh OCP slave interface
  658. * clock pointers. Returns 0 on success or -EINVAL on error.
  659. */
  660. static int _init_interface_clks(struct omap_hwmod *oh)
  661. {
  662. struct omap_hwmod_ocp_if *os;
  663. struct list_head *p;
  664. struct clk *c;
  665. int i = 0;
  666. int ret = 0;
  667. p = oh->slave_ports.next;
  668. while (i < oh->slaves_cnt) {
  669. os = _fetch_next_ocp_if(&p, &i);
  670. if (!os->clk)
  671. continue;
  672. c = clk_get(NULL, os->clk);
  673. if (IS_ERR(c)) {
  674. pr_warning("omap_hwmod: %s: cannot clk_get interface_clk %s\n",
  675. oh->name, os->clk);
  676. ret = -EINVAL;
  677. }
  678. os->_clk = c;
  679. /*
  680. * HACK: This needs a re-visit once clk_prepare() is implemented
  681. * to do something meaningful. Today its just a no-op.
  682. * If clk_prepare() is used at some point to do things like
  683. * voltage scaling etc, then this would have to be moved to
  684. * some point where subsystems like i2c and pmic become
  685. * available.
  686. */
  687. clk_prepare(os->_clk);
  688. }
  689. return ret;
  690. }
  691. /**
  692. * _init_opt_clk - get a struct clk * for the the hwmod's optional clocks
  693. * @oh: struct omap_hwmod *
  694. *
  695. * Called from _init_clocks(). Populates the @oh omap_hwmod_opt_clk
  696. * clock pointers. Returns 0 on success or -EINVAL on error.
  697. */
  698. static int _init_opt_clks(struct omap_hwmod *oh)
  699. {
  700. struct omap_hwmod_opt_clk *oc;
  701. struct clk *c;
  702. int i;
  703. int ret = 0;
  704. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++) {
  705. c = clk_get(NULL, oc->clk);
  706. if (IS_ERR(c)) {
  707. pr_warning("omap_hwmod: %s: cannot clk_get opt_clk %s\n",
  708. oh->name, oc->clk);
  709. ret = -EINVAL;
  710. }
  711. oc->_clk = c;
  712. /*
  713. * HACK: This needs a re-visit once clk_prepare() is implemented
  714. * to do something meaningful. Today its just a no-op.
  715. * If clk_prepare() is used at some point to do things like
  716. * voltage scaling etc, then this would have to be moved to
  717. * some point where subsystems like i2c and pmic become
  718. * available.
  719. */
  720. clk_prepare(oc->_clk);
  721. }
  722. return ret;
  723. }
  724. /**
  725. * _enable_clocks - enable hwmod main clock and interface clocks
  726. * @oh: struct omap_hwmod *
  727. *
  728. * Enables all clocks necessary for register reads and writes to succeed
  729. * on the hwmod @oh. Returns 0.
  730. */
  731. static int _enable_clocks(struct omap_hwmod *oh)
  732. {
  733. struct omap_hwmod_ocp_if *os;
  734. struct list_head *p;
  735. int i = 0;
  736. pr_debug("omap_hwmod: %s: enabling clocks\n", oh->name);
  737. if (oh->_clk)
  738. clk_enable(oh->_clk);
  739. p = oh->slave_ports.next;
  740. while (i < oh->slaves_cnt) {
  741. os = _fetch_next_ocp_if(&p, &i);
  742. if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
  743. clk_enable(os->_clk);
  744. }
  745. /* The opt clocks are controlled by the device driver. */
  746. return 0;
  747. }
  748. /**
  749. * _disable_clocks - disable hwmod main clock and interface clocks
  750. * @oh: struct omap_hwmod *
  751. *
  752. * Disables the hwmod @oh main functional and interface clocks. Returns 0.
  753. */
  754. static int _disable_clocks(struct omap_hwmod *oh)
  755. {
  756. struct omap_hwmod_ocp_if *os;
  757. struct list_head *p;
  758. int i = 0;
  759. pr_debug("omap_hwmod: %s: disabling clocks\n", oh->name);
  760. if (oh->_clk)
  761. clk_disable(oh->_clk);
  762. p = oh->slave_ports.next;
  763. while (i < oh->slaves_cnt) {
  764. os = _fetch_next_ocp_if(&p, &i);
  765. if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
  766. clk_disable(os->_clk);
  767. }
  768. /* The opt clocks are controlled by the device driver. */
  769. return 0;
  770. }
  771. static void _enable_optional_clocks(struct omap_hwmod *oh)
  772. {
  773. struct omap_hwmod_opt_clk *oc;
  774. int i;
  775. pr_debug("omap_hwmod: %s: enabling optional clocks\n", oh->name);
  776. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  777. if (oc->_clk) {
  778. pr_debug("omap_hwmod: enable %s:%s\n", oc->role,
  779. __clk_get_name(oc->_clk));
  780. clk_enable(oc->_clk);
  781. }
  782. }
  783. static void _disable_optional_clocks(struct omap_hwmod *oh)
  784. {
  785. struct omap_hwmod_opt_clk *oc;
  786. int i;
  787. pr_debug("omap_hwmod: %s: disabling optional clocks\n", oh->name);
  788. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  789. if (oc->_clk) {
  790. pr_debug("omap_hwmod: disable %s:%s\n", oc->role,
  791. __clk_get_name(oc->_clk));
  792. clk_disable(oc->_clk);
  793. }
  794. }
  795. /**
  796. * _omap4_enable_module - enable CLKCTRL modulemode on OMAP4
  797. * @oh: struct omap_hwmod *
  798. *
  799. * Enables the PRCM module mode related to the hwmod @oh.
  800. * No return value.
  801. */
  802. static void _omap4_enable_module(struct omap_hwmod *oh)
  803. {
  804. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  805. return;
  806. pr_debug("omap_hwmod: %s: %s: %d\n",
  807. oh->name, __func__, oh->prcm.omap4.modulemode);
  808. omap4_cminst_module_enable(oh->prcm.omap4.modulemode,
  809. oh->clkdm->prcm_partition,
  810. oh->clkdm->cm_inst,
  811. oh->clkdm->clkdm_offs,
  812. oh->prcm.omap4.clkctrl_offs);
  813. }
  814. /**
  815. * _am33xx_enable_module - enable CLKCTRL modulemode on AM33XX
  816. * @oh: struct omap_hwmod *
  817. *
  818. * Enables the PRCM module mode related to the hwmod @oh.
  819. * No return value.
  820. */
  821. static void _am33xx_enable_module(struct omap_hwmod *oh)
  822. {
  823. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  824. return;
  825. pr_debug("omap_hwmod: %s: %s: %d\n",
  826. oh->name, __func__, oh->prcm.omap4.modulemode);
  827. am33xx_cm_module_enable(oh->prcm.omap4.modulemode, oh->clkdm->cm_inst,
  828. oh->clkdm->clkdm_offs,
  829. oh->prcm.omap4.clkctrl_offs);
  830. }
  831. /**
  832. * _omap4_wait_target_disable - wait for a module to be disabled on OMAP4
  833. * @oh: struct omap_hwmod *
  834. *
  835. * Wait for a module @oh to enter slave idle. Returns 0 if the module
  836. * does not have an IDLEST bit or if the module successfully enters
  837. * slave idle; otherwise, pass along the return value of the
  838. * appropriate *_cm*_wait_module_idle() function.
  839. */
  840. static int _omap4_wait_target_disable(struct omap_hwmod *oh)
  841. {
  842. if (!oh)
  843. return -EINVAL;
  844. if (oh->_int_flags & _HWMOD_NO_MPU_PORT || !oh->clkdm)
  845. return 0;
  846. if (oh->flags & HWMOD_NO_IDLEST)
  847. return 0;
  848. return omap4_cminst_wait_module_idle(oh->clkdm->prcm_partition,
  849. oh->clkdm->cm_inst,
  850. oh->clkdm->clkdm_offs,
  851. oh->prcm.omap4.clkctrl_offs);
  852. }
  853. /**
  854. * _am33xx_wait_target_disable - wait for a module to be disabled on AM33XX
  855. * @oh: struct omap_hwmod *
  856. *
  857. * Wait for a module @oh to enter slave idle. Returns 0 if the module
  858. * does not have an IDLEST bit or if the module successfully enters
  859. * slave idle; otherwise, pass along the return value of the
  860. * appropriate *_cm*_wait_module_idle() function.
  861. */
  862. static int _am33xx_wait_target_disable(struct omap_hwmod *oh)
  863. {
  864. if (!oh)
  865. return -EINVAL;
  866. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  867. return 0;
  868. if (oh->flags & HWMOD_NO_IDLEST)
  869. return 0;
  870. return am33xx_cm_wait_module_idle(oh->clkdm->cm_inst,
  871. oh->clkdm->clkdm_offs,
  872. oh->prcm.omap4.clkctrl_offs);
  873. }
  874. /**
  875. * _count_mpu_irqs - count the number of MPU IRQ lines associated with @oh
  876. * @oh: struct omap_hwmod *oh
  877. *
  878. * Count and return the number of MPU IRQs associated with the hwmod
  879. * @oh. Used to allocate struct resource data. Returns 0 if @oh is
  880. * NULL.
  881. */
  882. static int _count_mpu_irqs(struct omap_hwmod *oh)
  883. {
  884. struct omap_hwmod_irq_info *ohii;
  885. int i = 0;
  886. if (!oh || !oh->mpu_irqs)
  887. return 0;
  888. do {
  889. ohii = &oh->mpu_irqs[i++];
  890. } while (ohii->irq != -1);
  891. return i-1;
  892. }
  893. /**
  894. * _count_sdma_reqs - count the number of SDMA request lines associated with @oh
  895. * @oh: struct omap_hwmod *oh
  896. *
  897. * Count and return the number of SDMA request lines associated with
  898. * the hwmod @oh. Used to allocate struct resource data. Returns 0
  899. * if @oh is NULL.
  900. */
  901. static int _count_sdma_reqs(struct omap_hwmod *oh)
  902. {
  903. struct omap_hwmod_dma_info *ohdi;
  904. int i = 0;
  905. if (!oh || !oh->sdma_reqs)
  906. return 0;
  907. do {
  908. ohdi = &oh->sdma_reqs[i++];
  909. } while (ohdi->dma_req != -1);
  910. return i-1;
  911. }
  912. /**
  913. * _count_ocp_if_addr_spaces - count the number of address space entries for @oh
  914. * @oh: struct omap_hwmod *oh
  915. *
  916. * Count and return the number of address space ranges associated with
  917. * the hwmod @oh. Used to allocate struct resource data. Returns 0
  918. * if @oh is NULL.
  919. */
  920. static int _count_ocp_if_addr_spaces(struct omap_hwmod_ocp_if *os)
  921. {
  922. struct omap_hwmod_addr_space *mem;
  923. int i = 0;
  924. if (!os || !os->addr)
  925. return 0;
  926. do {
  927. mem = &os->addr[i++];
  928. } while (mem->pa_start != mem->pa_end);
  929. return i-1;
  930. }
  931. /**
  932. * _get_mpu_irq_by_name - fetch MPU interrupt line number by name
  933. * @oh: struct omap_hwmod * to operate on
  934. * @name: pointer to the name of the MPU interrupt number to fetch (optional)
  935. * @irq: pointer to an unsigned int to store the MPU IRQ number to
  936. *
  937. * Retrieve a MPU hardware IRQ line number named by @name associated
  938. * with the IP block pointed to by @oh. The IRQ number will be filled
  939. * into the address pointed to by @dma. When @name is non-null, the
  940. * IRQ line number associated with the named entry will be returned.
  941. * If @name is null, the first matching entry will be returned. Data
  942. * order is not meaningful in hwmod data, so callers are strongly
  943. * encouraged to use a non-null @name whenever possible to avoid
  944. * unpredictable effects if hwmod data is later added that causes data
  945. * ordering to change. Returns 0 upon success or a negative error
  946. * code upon error.
  947. */
  948. static int _get_mpu_irq_by_name(struct omap_hwmod *oh, const char *name,
  949. unsigned int *irq)
  950. {
  951. int i;
  952. bool found = false;
  953. if (!oh->mpu_irqs)
  954. return -ENOENT;
  955. i = 0;
  956. while (oh->mpu_irqs[i].irq != -1) {
  957. if (name == oh->mpu_irqs[i].name ||
  958. !strcmp(name, oh->mpu_irqs[i].name)) {
  959. found = true;
  960. break;
  961. }
  962. i++;
  963. }
  964. if (!found)
  965. return -ENOENT;
  966. *irq = oh->mpu_irqs[i].irq;
  967. return 0;
  968. }
  969. /**
  970. * _get_sdma_req_by_name - fetch SDMA request line ID by name
  971. * @oh: struct omap_hwmod * to operate on
  972. * @name: pointer to the name of the SDMA request line to fetch (optional)
  973. * @dma: pointer to an unsigned int to store the request line ID to
  974. *
  975. * Retrieve an SDMA request line ID named by @name on the IP block
  976. * pointed to by @oh. The ID will be filled into the address pointed
  977. * to by @dma. When @name is non-null, the request line ID associated
  978. * with the named entry will be returned. If @name is null, the first
  979. * matching entry will be returned. Data order is not meaningful in
  980. * hwmod data, so callers are strongly encouraged to use a non-null
  981. * @name whenever possible to avoid unpredictable effects if hwmod
  982. * data is later added that causes data ordering to change. Returns 0
  983. * upon success or a negative error code upon error.
  984. */
  985. static int _get_sdma_req_by_name(struct omap_hwmod *oh, const char *name,
  986. unsigned int *dma)
  987. {
  988. int i;
  989. bool found = false;
  990. if (!oh->sdma_reqs)
  991. return -ENOENT;
  992. i = 0;
  993. while (oh->sdma_reqs[i].dma_req != -1) {
  994. if (name == oh->sdma_reqs[i].name ||
  995. !strcmp(name, oh->sdma_reqs[i].name)) {
  996. found = true;
  997. break;
  998. }
  999. i++;
  1000. }
  1001. if (!found)
  1002. return -ENOENT;
  1003. *dma = oh->sdma_reqs[i].dma_req;
  1004. return 0;
  1005. }
  1006. /**
  1007. * _get_addr_space_by_name - fetch address space start & end by name
  1008. * @oh: struct omap_hwmod * to operate on
  1009. * @name: pointer to the name of the address space to fetch (optional)
  1010. * @pa_start: pointer to a u32 to store the starting address to
  1011. * @pa_end: pointer to a u32 to store the ending address to
  1012. *
  1013. * Retrieve address space start and end addresses for the IP block
  1014. * pointed to by @oh. The data will be filled into the addresses
  1015. * pointed to by @pa_start and @pa_end. When @name is non-null, the
  1016. * address space data associated with the named entry will be
  1017. * returned. If @name is null, the first matching entry will be
  1018. * returned. Data order is not meaningful in hwmod data, so callers
  1019. * are strongly encouraged to use a non-null @name whenever possible
  1020. * to avoid unpredictable effects if hwmod data is later added that
  1021. * causes data ordering to change. Returns 0 upon success or a
  1022. * negative error code upon error.
  1023. */
  1024. static int _get_addr_space_by_name(struct omap_hwmod *oh, const char *name,
  1025. u32 *pa_start, u32 *pa_end)
  1026. {
  1027. int i, j;
  1028. struct omap_hwmod_ocp_if *os;
  1029. struct list_head *p = NULL;
  1030. bool found = false;
  1031. p = oh->slave_ports.next;
  1032. i = 0;
  1033. while (i < oh->slaves_cnt) {
  1034. os = _fetch_next_ocp_if(&p, &i);
  1035. if (!os->addr)
  1036. return -ENOENT;
  1037. j = 0;
  1038. while (os->addr[j].pa_start != os->addr[j].pa_end) {
  1039. if (name == os->addr[j].name ||
  1040. !strcmp(name, os->addr[j].name)) {
  1041. found = true;
  1042. break;
  1043. }
  1044. j++;
  1045. }
  1046. if (found)
  1047. break;
  1048. }
  1049. if (!found)
  1050. return -ENOENT;
  1051. *pa_start = os->addr[j].pa_start;
  1052. *pa_end = os->addr[j].pa_end;
  1053. return 0;
  1054. }
  1055. /**
  1056. * _save_mpu_port_index - find and save the index to @oh's MPU port
  1057. * @oh: struct omap_hwmod *
  1058. *
  1059. * Determines the array index of the OCP slave port that the MPU uses
  1060. * to address the device, and saves it into the struct omap_hwmod.
  1061. * Intended to be called during hwmod registration only. No return
  1062. * value.
  1063. */
  1064. static void __init _save_mpu_port_index(struct omap_hwmod *oh)
  1065. {
  1066. struct omap_hwmod_ocp_if *os = NULL;
  1067. struct list_head *p;
  1068. int i = 0;
  1069. if (!oh)
  1070. return;
  1071. oh->_int_flags |= _HWMOD_NO_MPU_PORT;
  1072. p = oh->slave_ports.next;
  1073. while (i < oh->slaves_cnt) {
  1074. os = _fetch_next_ocp_if(&p, &i);
  1075. if (os->user & OCP_USER_MPU) {
  1076. oh->_mpu_port = os;
  1077. oh->_int_flags &= ~_HWMOD_NO_MPU_PORT;
  1078. break;
  1079. }
  1080. }
  1081. return;
  1082. }
  1083. /**
  1084. * _find_mpu_rt_port - return omap_hwmod_ocp_if accessible by the MPU
  1085. * @oh: struct omap_hwmod *
  1086. *
  1087. * Given a pointer to a struct omap_hwmod record @oh, return a pointer
  1088. * to the struct omap_hwmod_ocp_if record that is used by the MPU to
  1089. * communicate with the IP block. This interface need not be directly
  1090. * connected to the MPU (and almost certainly is not), but is directly
  1091. * connected to the IP block represented by @oh. Returns a pointer
  1092. * to the struct omap_hwmod_ocp_if * upon success, or returns NULL upon
  1093. * error or if there does not appear to be a path from the MPU to this
  1094. * IP block.
  1095. */
  1096. static struct omap_hwmod_ocp_if *_find_mpu_rt_port(struct omap_hwmod *oh)
  1097. {
  1098. if (!oh || oh->_int_flags & _HWMOD_NO_MPU_PORT || oh->slaves_cnt == 0)
  1099. return NULL;
  1100. return oh->_mpu_port;
  1101. };
  1102. /**
  1103. * _find_mpu_rt_addr_space - return MPU register target address space for @oh
  1104. * @oh: struct omap_hwmod *
  1105. *
  1106. * Returns a pointer to the struct omap_hwmod_addr_space record representing
  1107. * the register target MPU address space; or returns NULL upon error.
  1108. */
  1109. static struct omap_hwmod_addr_space * __init _find_mpu_rt_addr_space(struct omap_hwmod *oh)
  1110. {
  1111. struct omap_hwmod_ocp_if *os;
  1112. struct omap_hwmod_addr_space *mem;
  1113. int found = 0, i = 0;
  1114. os = _find_mpu_rt_port(oh);
  1115. if (!os || !os->addr)
  1116. return NULL;
  1117. do {
  1118. mem = &os->addr[i++];
  1119. if (mem->flags & ADDR_TYPE_RT)
  1120. found = 1;
  1121. } while (!found && mem->pa_start != mem->pa_end);
  1122. return (found) ? mem : NULL;
  1123. }
  1124. /**
  1125. * _enable_sysc - try to bring a module out of idle via OCP_SYSCONFIG
  1126. * @oh: struct omap_hwmod *
  1127. *
  1128. * Ensure that the OCP_SYSCONFIG register for the IP block represented
  1129. * by @oh is set to indicate to the PRCM that the IP block is active.
  1130. * Usually this means placing the module into smart-idle mode and
  1131. * smart-standby, but if there is a bug in the automatic idle handling
  1132. * for the IP block, it may need to be placed into the force-idle or
  1133. * no-idle variants of these modes. No return value.
  1134. */
  1135. static void _enable_sysc(struct omap_hwmod *oh)
  1136. {
  1137. u8 idlemode, sf;
  1138. u32 v;
  1139. bool clkdm_act;
  1140. struct clockdomain *clkdm;
  1141. if (!oh->class->sysc)
  1142. return;
  1143. /*
  1144. * Wait until reset has completed, this is needed as the IP
  1145. * block is reset automatically by hardware in some cases
  1146. * (off-mode for example), and the drivers require the
  1147. * IP to be ready when they access it
  1148. */
  1149. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1150. _enable_optional_clocks(oh);
  1151. _wait_softreset_complete(oh);
  1152. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1153. _disable_optional_clocks(oh);
  1154. v = oh->_sysc_cache;
  1155. sf = oh->class->sysc->sysc_flags;
  1156. clkdm = _get_clkdm(oh);
  1157. if (sf & SYSC_HAS_SIDLEMODE) {
  1158. clkdm_act = (clkdm && clkdm->flags & CLKDM_ACTIVE_WITH_MPU);
  1159. if (clkdm_act && !(oh->class->sysc->idlemodes &
  1160. (SIDLE_SMART | SIDLE_SMART_WKUP)))
  1161. idlemode = HWMOD_IDLEMODE_FORCE;
  1162. else
  1163. idlemode = (oh->flags & HWMOD_SWSUP_SIDLE) ?
  1164. HWMOD_IDLEMODE_NO : HWMOD_IDLEMODE_SMART;
  1165. _set_slave_idlemode(oh, idlemode, &v);
  1166. }
  1167. if (sf & SYSC_HAS_MIDLEMODE) {
  1168. if (oh->flags & HWMOD_FORCE_MSTANDBY) {
  1169. idlemode = HWMOD_IDLEMODE_FORCE;
  1170. } else if (oh->flags & HWMOD_SWSUP_MSTANDBY) {
  1171. idlemode = HWMOD_IDLEMODE_NO;
  1172. } else {
  1173. if (sf & SYSC_HAS_ENAWAKEUP)
  1174. _enable_wakeup(oh, &v);
  1175. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  1176. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1177. else
  1178. idlemode = HWMOD_IDLEMODE_SMART;
  1179. }
  1180. _set_master_standbymode(oh, idlemode, &v);
  1181. }
  1182. /*
  1183. * XXX The clock framework should handle this, by
  1184. * calling into this code. But this must wait until the
  1185. * clock structures are tagged with omap_hwmod entries
  1186. */
  1187. if ((oh->flags & HWMOD_SET_DEFAULT_CLOCKACT) &&
  1188. (sf & SYSC_HAS_CLOCKACTIVITY))
  1189. _set_clockactivity(oh, oh->class->sysc->clockact, &v);
  1190. /* If slave is in SMARTIDLE, also enable wakeup */
  1191. if ((sf & SYSC_HAS_SIDLEMODE) && !(oh->flags & HWMOD_SWSUP_SIDLE))
  1192. _enable_wakeup(oh, &v);
  1193. _write_sysconfig(v, oh);
  1194. /*
  1195. * Set the autoidle bit only after setting the smartidle bit
  1196. * Setting this will not have any impact on the other modules.
  1197. */
  1198. if (sf & SYSC_HAS_AUTOIDLE) {
  1199. idlemode = (oh->flags & HWMOD_NO_OCP_AUTOIDLE) ?
  1200. 0 : 1;
  1201. _set_module_autoidle(oh, idlemode, &v);
  1202. _write_sysconfig(v, oh);
  1203. }
  1204. }
  1205. /**
  1206. * _idle_sysc - try to put a module into idle via OCP_SYSCONFIG
  1207. * @oh: struct omap_hwmod *
  1208. *
  1209. * If module is marked as SWSUP_SIDLE, force the module into slave
  1210. * idle; otherwise, configure it for smart-idle. If module is marked
  1211. * as SWSUP_MSUSPEND, force the module into master standby; otherwise,
  1212. * configure it for smart-standby. No return value.
  1213. */
  1214. static void _idle_sysc(struct omap_hwmod *oh)
  1215. {
  1216. u8 idlemode, sf;
  1217. u32 v;
  1218. if (!oh->class->sysc)
  1219. return;
  1220. v = oh->_sysc_cache;
  1221. sf = oh->class->sysc->sysc_flags;
  1222. if (sf & SYSC_HAS_SIDLEMODE) {
  1223. /* XXX What about HWMOD_IDLEMODE_SMART_WKUP? */
  1224. if (oh->flags & HWMOD_SWSUP_SIDLE ||
  1225. !(oh->class->sysc->idlemodes &
  1226. (SIDLE_SMART | SIDLE_SMART_WKUP)))
  1227. idlemode = HWMOD_IDLEMODE_FORCE;
  1228. else
  1229. idlemode = HWMOD_IDLEMODE_SMART;
  1230. _set_slave_idlemode(oh, idlemode, &v);
  1231. }
  1232. if (sf & SYSC_HAS_MIDLEMODE) {
  1233. if ((oh->flags & HWMOD_SWSUP_MSTANDBY) ||
  1234. (oh->flags & HWMOD_FORCE_MSTANDBY)) {
  1235. idlemode = HWMOD_IDLEMODE_FORCE;
  1236. } else {
  1237. if (sf & SYSC_HAS_ENAWAKEUP)
  1238. _enable_wakeup(oh, &v);
  1239. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  1240. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1241. else
  1242. idlemode = HWMOD_IDLEMODE_SMART;
  1243. }
  1244. _set_master_standbymode(oh, idlemode, &v);
  1245. }
  1246. /* If slave is in SMARTIDLE, also enable wakeup */
  1247. if ((sf & SYSC_HAS_SIDLEMODE) && !(oh->flags & HWMOD_SWSUP_SIDLE))
  1248. _enable_wakeup(oh, &v);
  1249. _write_sysconfig(v, oh);
  1250. }
  1251. /**
  1252. * _shutdown_sysc - force a module into idle via OCP_SYSCONFIG
  1253. * @oh: struct omap_hwmod *
  1254. *
  1255. * Force the module into slave idle and master suspend. No return
  1256. * value.
  1257. */
  1258. static void _shutdown_sysc(struct omap_hwmod *oh)
  1259. {
  1260. u32 v;
  1261. u8 sf;
  1262. if (!oh->class->sysc)
  1263. return;
  1264. v = oh->_sysc_cache;
  1265. sf = oh->class->sysc->sysc_flags;
  1266. if (sf & SYSC_HAS_SIDLEMODE)
  1267. _set_slave_idlemode(oh, HWMOD_IDLEMODE_FORCE, &v);
  1268. if (sf & SYSC_HAS_MIDLEMODE)
  1269. _set_master_standbymode(oh, HWMOD_IDLEMODE_FORCE, &v);
  1270. if (sf & SYSC_HAS_AUTOIDLE)
  1271. _set_module_autoidle(oh, 1, &v);
  1272. _write_sysconfig(v, oh);
  1273. }
  1274. /**
  1275. * _lookup - find an omap_hwmod by name
  1276. * @name: find an omap_hwmod by name
  1277. *
  1278. * Return a pointer to an omap_hwmod by name, or NULL if not found.
  1279. */
  1280. static struct omap_hwmod *_lookup(const char *name)
  1281. {
  1282. struct omap_hwmod *oh, *temp_oh;
  1283. oh = NULL;
  1284. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  1285. if (!strcmp(name, temp_oh->name)) {
  1286. oh = temp_oh;
  1287. break;
  1288. }
  1289. }
  1290. return oh;
  1291. }
  1292. /**
  1293. * _init_clkdm - look up a clockdomain name, store pointer in omap_hwmod
  1294. * @oh: struct omap_hwmod *
  1295. *
  1296. * Convert a clockdomain name stored in a struct omap_hwmod into a
  1297. * clockdomain pointer, and save it into the struct omap_hwmod.
  1298. * Return -EINVAL if the clkdm_name lookup failed.
  1299. */
  1300. static int _init_clkdm(struct omap_hwmod *oh)
  1301. {
  1302. if (!oh->clkdm_name) {
  1303. pr_debug("omap_hwmod: %s: missing clockdomain\n", oh->name);
  1304. return 0;
  1305. }
  1306. oh->clkdm = clkdm_lookup(oh->clkdm_name);
  1307. if (!oh->clkdm) {
  1308. pr_warning("omap_hwmod: %s: could not associate to clkdm %s\n",
  1309. oh->name, oh->clkdm_name);
  1310. return -EINVAL;
  1311. }
  1312. pr_debug("omap_hwmod: %s: associated to clkdm %s\n",
  1313. oh->name, oh->clkdm_name);
  1314. return 0;
  1315. }
  1316. /**
  1317. * _init_clocks - clk_get() all clocks associated with this hwmod. Retrieve as
  1318. * well the clockdomain.
  1319. * @oh: struct omap_hwmod *
  1320. * @data: not used; pass NULL
  1321. *
  1322. * Called by omap_hwmod_setup_*() (after omap2_clk_init()).
  1323. * Resolves all clock names embedded in the hwmod. Returns 0 on
  1324. * success, or a negative error code on failure.
  1325. */
  1326. static int _init_clocks(struct omap_hwmod *oh, void *data)
  1327. {
  1328. int ret = 0;
  1329. if (oh->_state != _HWMOD_STATE_REGISTERED)
  1330. return 0;
  1331. pr_debug("omap_hwmod: %s: looking up clocks\n", oh->name);
  1332. if (soc_ops.init_clkdm)
  1333. ret |= soc_ops.init_clkdm(oh);
  1334. ret |= _init_main_clk(oh);
  1335. ret |= _init_interface_clks(oh);
  1336. ret |= _init_opt_clks(oh);
  1337. if (!ret)
  1338. oh->_state = _HWMOD_STATE_CLKS_INITED;
  1339. else
  1340. pr_warning("omap_hwmod: %s: cannot _init_clocks\n", oh->name);
  1341. return ret;
  1342. }
  1343. /**
  1344. * _lookup_hardreset - fill register bit info for this hwmod/reset line
  1345. * @oh: struct omap_hwmod *
  1346. * @name: name of the reset line in the context of this hwmod
  1347. * @ohri: struct omap_hwmod_rst_info * that this function will fill in
  1348. *
  1349. * Return the bit position of the reset line that match the
  1350. * input name. Return -ENOENT if not found.
  1351. */
  1352. static int _lookup_hardreset(struct omap_hwmod *oh, const char *name,
  1353. struct omap_hwmod_rst_info *ohri)
  1354. {
  1355. int i;
  1356. for (i = 0; i < oh->rst_lines_cnt; i++) {
  1357. const char *rst_line = oh->rst_lines[i].name;
  1358. if (!strcmp(rst_line, name)) {
  1359. ohri->rst_shift = oh->rst_lines[i].rst_shift;
  1360. ohri->st_shift = oh->rst_lines[i].st_shift;
  1361. pr_debug("omap_hwmod: %s: %s: %s: rst %d st %d\n",
  1362. oh->name, __func__, rst_line, ohri->rst_shift,
  1363. ohri->st_shift);
  1364. return 0;
  1365. }
  1366. }
  1367. return -ENOENT;
  1368. }
  1369. /**
  1370. * _assert_hardreset - assert the HW reset line of submodules
  1371. * contained in the hwmod module.
  1372. * @oh: struct omap_hwmod *
  1373. * @name: name of the reset line to lookup and assert
  1374. *
  1375. * Some IP like dsp, ipu or iva contain processor that require an HW
  1376. * reset line to be assert / deassert in order to enable fully the IP.
  1377. * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
  1378. * asserting the hardreset line on the currently-booted SoC, or passes
  1379. * along the return value from _lookup_hardreset() or the SoC's
  1380. * assert_hardreset code.
  1381. */
  1382. static int _assert_hardreset(struct omap_hwmod *oh, const char *name)
  1383. {
  1384. struct omap_hwmod_rst_info ohri;
  1385. int ret = -EINVAL;
  1386. if (!oh)
  1387. return -EINVAL;
  1388. if (!soc_ops.assert_hardreset)
  1389. return -ENOSYS;
  1390. ret = _lookup_hardreset(oh, name, &ohri);
  1391. if (ret < 0)
  1392. return ret;
  1393. ret = soc_ops.assert_hardreset(oh, &ohri);
  1394. return ret;
  1395. }
  1396. /**
  1397. * _deassert_hardreset - deassert the HW reset line of submodules contained
  1398. * in the hwmod module.
  1399. * @oh: struct omap_hwmod *
  1400. * @name: name of the reset line to look up and deassert
  1401. *
  1402. * Some IP like dsp, ipu or iva contain processor that require an HW
  1403. * reset line to be assert / deassert in order to enable fully the IP.
  1404. * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
  1405. * deasserting the hardreset line on the currently-booted SoC, or passes
  1406. * along the return value from _lookup_hardreset() or the SoC's
  1407. * deassert_hardreset code.
  1408. */
  1409. static int _deassert_hardreset(struct omap_hwmod *oh, const char *name)
  1410. {
  1411. struct omap_hwmod_rst_info ohri;
  1412. int ret = -EINVAL;
  1413. int hwsup = 0;
  1414. if (!oh)
  1415. return -EINVAL;
  1416. if (!soc_ops.deassert_hardreset)
  1417. return -ENOSYS;
  1418. ret = _lookup_hardreset(oh, name, &ohri);
  1419. if (IS_ERR_VALUE(ret))
  1420. return ret;
  1421. if (oh->clkdm) {
  1422. /*
  1423. * A clockdomain must be in SW_SUP otherwise reset
  1424. * might not be completed. The clockdomain can be set
  1425. * in HW_AUTO only when the module become ready.
  1426. */
  1427. hwsup = clkdm_in_hwsup(oh->clkdm);
  1428. ret = clkdm_hwmod_enable(oh->clkdm, oh);
  1429. if (ret) {
  1430. WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
  1431. oh->name, oh->clkdm->name, ret);
  1432. return ret;
  1433. }
  1434. }
  1435. _enable_clocks(oh);
  1436. if (soc_ops.enable_module)
  1437. soc_ops.enable_module(oh);
  1438. ret = soc_ops.deassert_hardreset(oh, &ohri);
  1439. if (soc_ops.disable_module)
  1440. soc_ops.disable_module(oh);
  1441. _disable_clocks(oh);
  1442. if (ret == -EBUSY)
  1443. pr_warning("omap_hwmod: %s: failed to hardreset\n", oh->name);
  1444. if (!ret) {
  1445. /*
  1446. * Set the clockdomain to HW_AUTO, assuming that the
  1447. * previous state was HW_AUTO.
  1448. */
  1449. if (oh->clkdm && hwsup)
  1450. clkdm_allow_idle(oh->clkdm);
  1451. } else {
  1452. if (oh->clkdm)
  1453. clkdm_hwmod_disable(oh->clkdm, oh);
  1454. }
  1455. return ret;
  1456. }
  1457. /**
  1458. * _read_hardreset - read the HW reset line state of submodules
  1459. * contained in the hwmod module
  1460. * @oh: struct omap_hwmod *
  1461. * @name: name of the reset line to look up and read
  1462. *
  1463. * Return the state of the reset line. Returns -EINVAL if @oh is
  1464. * null, -ENOSYS if we have no way of reading the hardreset line
  1465. * status on the currently-booted SoC, or passes along the return
  1466. * value from _lookup_hardreset() or the SoC's is_hardreset_asserted
  1467. * code.
  1468. */
  1469. static int _read_hardreset(struct omap_hwmod *oh, const char *name)
  1470. {
  1471. struct omap_hwmod_rst_info ohri;
  1472. int ret = -EINVAL;
  1473. if (!oh)
  1474. return -EINVAL;
  1475. if (!soc_ops.is_hardreset_asserted)
  1476. return -ENOSYS;
  1477. ret = _lookup_hardreset(oh, name, &ohri);
  1478. if (ret < 0)
  1479. return ret;
  1480. return soc_ops.is_hardreset_asserted(oh, &ohri);
  1481. }
  1482. /**
  1483. * _are_all_hardreset_lines_asserted - return true if the @oh is hard-reset
  1484. * @oh: struct omap_hwmod *
  1485. *
  1486. * If all hardreset lines associated with @oh are asserted, then return true.
  1487. * Otherwise, if part of @oh is out hardreset or if no hardreset lines
  1488. * associated with @oh are asserted, then return false.
  1489. * This function is used to avoid executing some parts of the IP block
  1490. * enable/disable sequence if its hardreset line is set.
  1491. */
  1492. static bool _are_all_hardreset_lines_asserted(struct omap_hwmod *oh)
  1493. {
  1494. int i, rst_cnt = 0;
  1495. if (oh->rst_lines_cnt == 0)
  1496. return false;
  1497. for (i = 0; i < oh->rst_lines_cnt; i++)
  1498. if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
  1499. rst_cnt++;
  1500. if (oh->rst_lines_cnt == rst_cnt)
  1501. return true;
  1502. return false;
  1503. }
  1504. /**
  1505. * _are_any_hardreset_lines_asserted - return true if any part of @oh is
  1506. * hard-reset
  1507. * @oh: struct omap_hwmod *
  1508. *
  1509. * If any hardreset lines associated with @oh are asserted, then
  1510. * return true. Otherwise, if no hardreset lines associated with @oh
  1511. * are asserted, or if @oh has no hardreset lines, then return false.
  1512. * This function is used to avoid executing some parts of the IP block
  1513. * enable/disable sequence if any hardreset line is set.
  1514. */
  1515. static bool _are_any_hardreset_lines_asserted(struct omap_hwmod *oh)
  1516. {
  1517. int rst_cnt = 0;
  1518. int i;
  1519. for (i = 0; i < oh->rst_lines_cnt && rst_cnt == 0; i++)
  1520. if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
  1521. rst_cnt++;
  1522. return (rst_cnt) ? true : false;
  1523. }
  1524. /**
  1525. * _omap4_disable_module - enable CLKCTRL modulemode on OMAP4
  1526. * @oh: struct omap_hwmod *
  1527. *
  1528. * Disable the PRCM module mode related to the hwmod @oh.
  1529. * Return EINVAL if the modulemode is not supported and 0 in case of success.
  1530. */
  1531. static int _omap4_disable_module(struct omap_hwmod *oh)
  1532. {
  1533. int v;
  1534. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  1535. return -EINVAL;
  1536. /*
  1537. * Since integration code might still be doing something, only
  1538. * disable if all lines are under hardreset.
  1539. */
  1540. if (_are_any_hardreset_lines_asserted(oh))
  1541. return 0;
  1542. pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__);
  1543. omap4_cminst_module_disable(oh->clkdm->prcm_partition,
  1544. oh->clkdm->cm_inst,
  1545. oh->clkdm->clkdm_offs,
  1546. oh->prcm.omap4.clkctrl_offs);
  1547. v = _omap4_wait_target_disable(oh);
  1548. if (v)
  1549. pr_warn("omap_hwmod: %s: _wait_target_disable failed\n",
  1550. oh->name);
  1551. return 0;
  1552. }
  1553. /**
  1554. * _am33xx_disable_module - enable CLKCTRL modulemode on AM33XX
  1555. * @oh: struct omap_hwmod *
  1556. *
  1557. * Disable the PRCM module mode related to the hwmod @oh.
  1558. * Return EINVAL if the modulemode is not supported and 0 in case of success.
  1559. */
  1560. static int _am33xx_disable_module(struct omap_hwmod *oh)
  1561. {
  1562. int v;
  1563. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  1564. return -EINVAL;
  1565. pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__);
  1566. if (_are_any_hardreset_lines_asserted(oh))
  1567. return 0;
  1568. am33xx_cm_module_disable(oh->clkdm->cm_inst, oh->clkdm->clkdm_offs,
  1569. oh->prcm.omap4.clkctrl_offs);
  1570. v = _am33xx_wait_target_disable(oh);
  1571. if (v)
  1572. pr_warn("omap_hwmod: %s: _wait_target_disable failed\n",
  1573. oh->name);
  1574. return 0;
  1575. }
  1576. /**
  1577. * _ocp_softreset - reset an omap_hwmod via the OCP_SYSCONFIG bit
  1578. * @oh: struct omap_hwmod *
  1579. *
  1580. * Resets an omap_hwmod @oh via the OCP_SYSCONFIG bit. hwmod must be
  1581. * enabled for this to work. Returns -ENOENT if the hwmod cannot be
  1582. * reset this way, -EINVAL if the hwmod is in the wrong state,
  1583. * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
  1584. *
  1585. * In OMAP3 a specific SYSSTATUS register is used to get the reset status.
  1586. * Starting in OMAP4, some IPs do not have SYSSTATUS registers and instead
  1587. * use the SYSCONFIG softreset bit to provide the status.
  1588. *
  1589. * Note that some IP like McBSP do have reset control but don't have
  1590. * reset status.
  1591. */
  1592. static int _ocp_softreset(struct omap_hwmod *oh)
  1593. {
  1594. u32 v;
  1595. int c = 0;
  1596. int ret = 0;
  1597. if (!oh->class->sysc ||
  1598. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  1599. return -ENOENT;
  1600. /* clocks must be on for this operation */
  1601. if (oh->_state != _HWMOD_STATE_ENABLED) {
  1602. pr_warn("omap_hwmod: %s: reset can only be entered from enabled state\n",
  1603. oh->name);
  1604. return -EINVAL;
  1605. }
  1606. /* For some modules, all optionnal clocks need to be enabled as well */
  1607. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1608. _enable_optional_clocks(oh);
  1609. pr_debug("omap_hwmod: %s: resetting via OCP SOFTRESET\n", oh->name);
  1610. v = oh->_sysc_cache;
  1611. ret = _set_softreset(oh, &v);
  1612. if (ret)
  1613. goto dis_opt_clks;
  1614. _write_sysconfig(v, oh);
  1615. if (oh->class->sysc->srst_udelay)
  1616. udelay(oh->class->sysc->srst_udelay);
  1617. c = _wait_softreset_complete(oh);
  1618. if (c == MAX_MODULE_SOFTRESET_WAIT)
  1619. pr_warning("omap_hwmod: %s: softreset failed (waited %d usec)\n",
  1620. oh->name, MAX_MODULE_SOFTRESET_WAIT);
  1621. else
  1622. pr_debug("omap_hwmod: %s: softreset in %d usec\n", oh->name, c);
  1623. /*
  1624. * XXX add _HWMOD_STATE_WEDGED for modules that don't come back from
  1625. * _wait_target_ready() or _reset()
  1626. */
  1627. ret = (c == MAX_MODULE_SOFTRESET_WAIT) ? -ETIMEDOUT : 0;
  1628. dis_opt_clks:
  1629. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1630. _disable_optional_clocks(oh);
  1631. return ret;
  1632. }
  1633. /**
  1634. * _reset - reset an omap_hwmod
  1635. * @oh: struct omap_hwmod *
  1636. *
  1637. * Resets an omap_hwmod @oh. If the module has a custom reset
  1638. * function pointer defined, then call it to reset the IP block, and
  1639. * pass along its return value to the caller. Otherwise, if the IP
  1640. * block has an OCP_SYSCONFIG register with a SOFTRESET bitfield
  1641. * associated with it, call a function to reset the IP block via that
  1642. * method, and pass along the return value to the caller. Finally, if
  1643. * the IP block has some hardreset lines associated with it, assert
  1644. * all of those, but do _not_ deassert them. (This is because driver
  1645. * authors have expressed an apparent requirement to control the
  1646. * deassertion of the hardreset lines themselves.)
  1647. *
  1648. * The default software reset mechanism for most OMAP IP blocks is
  1649. * triggered via the OCP_SYSCONFIG.SOFTRESET bit. However, some
  1650. * hwmods cannot be reset via this method. Some are not targets and
  1651. * therefore have no OCP header registers to access. Others (like the
  1652. * IVA) have idiosyncratic reset sequences. So for these relatively
  1653. * rare cases, custom reset code can be supplied in the struct
  1654. * omap_hwmod_class .reset function pointer.
  1655. *
  1656. * _set_dmadisable() is called to set the DMADISABLE bit so that it
  1657. * does not prevent idling of the system. This is necessary for cases
  1658. * where ROMCODE/BOOTLOADER uses dma and transfers control to the
  1659. * kernel without disabling dma.
  1660. *
  1661. * Passes along the return value from either _ocp_softreset() or the
  1662. * custom reset function - these must return -EINVAL if the hwmod
  1663. * cannot be reset this way or if the hwmod is in the wrong state,
  1664. * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
  1665. */
  1666. static int _reset(struct omap_hwmod *oh)
  1667. {
  1668. int i, r;
  1669. pr_debug("omap_hwmod: %s: resetting\n", oh->name);
  1670. if (oh->class->reset) {
  1671. r = oh->class->reset(oh);
  1672. } else {
  1673. if (oh->rst_lines_cnt > 0) {
  1674. for (i = 0; i < oh->rst_lines_cnt; i++)
  1675. _assert_hardreset(oh, oh->rst_lines[i].name);
  1676. return 0;
  1677. } else {
  1678. r = _ocp_softreset(oh);
  1679. if (r == -ENOENT)
  1680. r = 0;
  1681. }
  1682. }
  1683. _set_dmadisable(oh);
  1684. /*
  1685. * OCP_SYSCONFIG bits need to be reprogrammed after a
  1686. * softreset. The _enable() function should be split to avoid
  1687. * the rewrite of the OCP_SYSCONFIG register.
  1688. */
  1689. if (oh->class->sysc) {
  1690. _update_sysc_cache(oh);
  1691. _enable_sysc(oh);
  1692. }
  1693. return r;
  1694. }
  1695. /**
  1696. * _reconfigure_io_chain - clear any I/O chain wakeups and reconfigure chain
  1697. *
  1698. * Call the appropriate PRM function to clear any logged I/O chain
  1699. * wakeups and to reconfigure the chain. This apparently needs to be
  1700. * done upon every mux change. Since hwmods can be concurrently
  1701. * enabled and idled, hold a spinlock around the I/O chain
  1702. * reconfiguration sequence. No return value.
  1703. *
  1704. * XXX When the PRM code is moved to drivers, this function can be removed,
  1705. * as the PRM infrastructure should abstract this.
  1706. */
  1707. static void _reconfigure_io_chain(void)
  1708. {
  1709. unsigned long flags;
  1710. spin_lock_irqsave(&io_chain_lock, flags);
  1711. if (cpu_is_omap34xx() && omap3_has_io_chain_ctrl())
  1712. omap3xxx_prm_reconfigure_io_chain();
  1713. else if (cpu_is_omap44xx())
  1714. omap44xx_prm_reconfigure_io_chain();
  1715. spin_unlock_irqrestore(&io_chain_lock, flags);
  1716. }
  1717. /**
  1718. * _omap4_update_context_lost - increment hwmod context loss counter if
  1719. * hwmod context was lost, and clear hardware context loss reg
  1720. * @oh: hwmod to check for context loss
  1721. *
  1722. * If the PRCM indicates that the hwmod @oh lost context, increment
  1723. * our in-memory context loss counter, and clear the RM_*_CONTEXT
  1724. * bits. No return value.
  1725. */
  1726. static void _omap4_update_context_lost(struct omap_hwmod *oh)
  1727. {
  1728. if (oh->prcm.omap4.flags & HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT)
  1729. return;
  1730. if (!prm_was_any_context_lost_old(oh->clkdm->pwrdm.ptr->prcm_partition,
  1731. oh->clkdm->pwrdm.ptr->prcm_offs,
  1732. oh->prcm.omap4.context_offs))
  1733. return;
  1734. oh->prcm.omap4.context_lost_counter++;
  1735. prm_clear_context_loss_flags_old(oh->clkdm->pwrdm.ptr->prcm_partition,
  1736. oh->clkdm->pwrdm.ptr->prcm_offs,
  1737. oh->prcm.omap4.context_offs);
  1738. }
  1739. /**
  1740. * _omap4_get_context_lost - get context loss counter for a hwmod
  1741. * @oh: hwmod to get context loss counter for
  1742. *
  1743. * Returns the in-memory context loss counter for a hwmod.
  1744. */
  1745. static int _omap4_get_context_lost(struct omap_hwmod *oh)
  1746. {
  1747. return oh->prcm.omap4.context_lost_counter;
  1748. }
  1749. /**
  1750. * _enable_preprogram - Pre-program an IP block during the _enable() process
  1751. * @oh: struct omap_hwmod *
  1752. *
  1753. * Some IP blocks (such as AESS) require some additional programming
  1754. * after enable before they can enter idle. If a function pointer to
  1755. * do so is present in the hwmod data, then call it and pass along the
  1756. * return value; otherwise, return 0.
  1757. */
  1758. static int __init _enable_preprogram(struct omap_hwmod *oh)
  1759. {
  1760. if (!oh->class->enable_preprogram)
  1761. return 0;
  1762. return oh->class->enable_preprogram(oh);
  1763. }
  1764. /**
  1765. * _enable - enable an omap_hwmod
  1766. * @oh: struct omap_hwmod *
  1767. *
  1768. * Enables an omap_hwmod @oh such that the MPU can access the hwmod's
  1769. * register target. Returns -EINVAL if the hwmod is in the wrong
  1770. * state or passes along the return value of _wait_target_ready().
  1771. */
  1772. static int _enable(struct omap_hwmod *oh)
  1773. {
  1774. int r;
  1775. int hwsup = 0;
  1776. pr_debug("omap_hwmod: %s: enabling\n", oh->name);
  1777. /*
  1778. * hwmods with HWMOD_INIT_NO_IDLE flag set are left in enabled
  1779. * state at init. Now that someone is really trying to enable
  1780. * them, just ensure that the hwmod mux is set.
  1781. */
  1782. if (oh->_int_flags & _HWMOD_SKIP_ENABLE) {
  1783. /*
  1784. * If the caller has mux data populated, do the mux'ing
  1785. * which wouldn't have been done as part of the _enable()
  1786. * done during setup.
  1787. */
  1788. if (oh->mux)
  1789. omap_hwmod_mux(oh->mux, _HWMOD_STATE_ENABLED);
  1790. oh->_int_flags &= ~_HWMOD_SKIP_ENABLE;
  1791. return 0;
  1792. }
  1793. if (oh->_state != _HWMOD_STATE_INITIALIZED &&
  1794. oh->_state != _HWMOD_STATE_IDLE &&
  1795. oh->_state != _HWMOD_STATE_DISABLED) {
  1796. WARN(1, "omap_hwmod: %s: enabled state can only be entered from initialized, idle, or disabled state\n",
  1797. oh->name);
  1798. return -EINVAL;
  1799. }
  1800. /*
  1801. * If an IP block contains HW reset lines and all of them are
  1802. * asserted, we let integration code associated with that
  1803. * block handle the enable. We've received very little
  1804. * information on what those driver authors need, and until
  1805. * detailed information is provided and the driver code is
  1806. * posted to the public lists, this is probably the best we
  1807. * can do.
  1808. */
  1809. if (_are_all_hardreset_lines_asserted(oh))
  1810. return 0;
  1811. /* Mux pins for device runtime if populated */
  1812. if (oh->mux && (!oh->mux->enabled ||
  1813. ((oh->_state == _HWMOD_STATE_IDLE) &&
  1814. oh->mux->pads_dynamic))) {
  1815. omap_hwmod_mux(oh->mux, _HWMOD_STATE_ENABLED);
  1816. _reconfigure_io_chain();
  1817. }
  1818. _add_initiator_dep(oh, mpu_oh);
  1819. if (oh->clkdm) {
  1820. /*
  1821. * A clockdomain must be in SW_SUP before enabling
  1822. * completely the module. The clockdomain can be set
  1823. * in HW_AUTO only when the module become ready.
  1824. */
  1825. hwsup = clkdm_in_hwsup(oh->clkdm) &&
  1826. !clkdm_missing_idle_reporting(oh->clkdm);
  1827. r = clkdm_hwmod_enable(oh->clkdm, oh);
  1828. if (r) {
  1829. WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
  1830. oh->name, oh->clkdm->name, r);
  1831. return r;
  1832. }
  1833. }
  1834. _enable_clocks(oh);
  1835. if (soc_ops.enable_module)
  1836. soc_ops.enable_module(oh);
  1837. if (oh->flags & HWMOD_BLOCK_WFI)
  1838. cpu_idle_poll_ctrl(true);
  1839. if (soc_ops.update_context_lost)
  1840. soc_ops.update_context_lost(oh);
  1841. r = (soc_ops.wait_target_ready) ? soc_ops.wait_target_ready(oh) :
  1842. -EINVAL;
  1843. if (!r) {
  1844. /*
  1845. * Set the clockdomain to HW_AUTO only if the target is ready,
  1846. * assuming that the previous state was HW_AUTO
  1847. */
  1848. if (oh->clkdm && hwsup)
  1849. clkdm_allow_idle(oh->clkdm);
  1850. oh->_state = _HWMOD_STATE_ENABLED;
  1851. /* Access the sysconfig only if the target is ready */
  1852. if (oh->class->sysc) {
  1853. if (!(oh->_int_flags & _HWMOD_SYSCONFIG_LOADED))
  1854. _update_sysc_cache(oh);
  1855. _enable_sysc(oh);
  1856. }
  1857. r = _enable_preprogram(oh);
  1858. } else {
  1859. if (soc_ops.disable_module)
  1860. soc_ops.disable_module(oh);
  1861. _disable_clocks(oh);
  1862. pr_debug("omap_hwmod: %s: _wait_target_ready: %d\n",
  1863. oh->name, r);
  1864. if (oh->clkdm)
  1865. clkdm_hwmod_disable(oh->clkdm, oh);
  1866. }
  1867. return r;
  1868. }
  1869. /**
  1870. * _idle - idle an omap_hwmod
  1871. * @oh: struct omap_hwmod *
  1872. *
  1873. * Idles an omap_hwmod @oh. This should be called once the hwmod has
  1874. * no further work. Returns -EINVAL if the hwmod is in the wrong
  1875. * state or returns 0.
  1876. */
  1877. static int _idle(struct omap_hwmod *oh)
  1878. {
  1879. pr_debug("omap_hwmod: %s: idling\n", oh->name);
  1880. if (oh->_state != _HWMOD_STATE_ENABLED) {
  1881. WARN(1, "omap_hwmod: %s: idle state can only be entered from enabled state\n",
  1882. oh->name);
  1883. return -EINVAL;
  1884. }
  1885. if (_are_all_hardreset_lines_asserted(oh))
  1886. return 0;
  1887. if (oh->class->sysc)
  1888. _idle_sysc(oh);
  1889. _del_initiator_dep(oh, mpu_oh);
  1890. if (oh->flags & HWMOD_BLOCK_WFI)
  1891. cpu_idle_poll_ctrl(false);
  1892. if (soc_ops.disable_module)
  1893. soc_ops.disable_module(oh);
  1894. /*
  1895. * The module must be in idle mode before disabling any parents
  1896. * clocks. Otherwise, the parent clock might be disabled before
  1897. * the module transition is done, and thus will prevent the
  1898. * transition to complete properly.
  1899. */
  1900. _disable_clocks(oh);
  1901. if (oh->clkdm)
  1902. clkdm_hwmod_disable(oh->clkdm, oh);
  1903. /* Mux pins for device idle if populated */
  1904. if (oh->mux && oh->mux->pads_dynamic) {
  1905. omap_hwmod_mux(oh->mux, _HWMOD_STATE_IDLE);
  1906. _reconfigure_io_chain();
  1907. }
  1908. oh->_state = _HWMOD_STATE_IDLE;
  1909. return 0;
  1910. }
  1911. /**
  1912. * omap_hwmod_set_ocp_autoidle - set the hwmod's OCP autoidle bit
  1913. * @oh: struct omap_hwmod *
  1914. * @autoidle: desired AUTOIDLE bitfield value (0 or 1)
  1915. *
  1916. * Sets the IP block's OCP autoidle bit in hardware, and updates our
  1917. * local copy. Intended to be used by drivers that require
  1918. * direct manipulation of the AUTOIDLE bits.
  1919. * Returns -EINVAL if @oh is null or is not in the ENABLED state, or passes
  1920. * along the return value from _set_module_autoidle().
  1921. *
  1922. * Any users of this function should be scrutinized carefully.
  1923. */
  1924. int omap_hwmod_set_ocp_autoidle(struct omap_hwmod *oh, u8 autoidle)
  1925. {
  1926. u32 v;
  1927. int retval = 0;
  1928. unsigned long flags;
  1929. if (!oh || oh->_state != _HWMOD_STATE_ENABLED)
  1930. return -EINVAL;
  1931. spin_lock_irqsave(&oh->_lock, flags);
  1932. v = oh->_sysc_cache;
  1933. retval = _set_module_autoidle(oh, autoidle, &v);
  1934. if (!retval)
  1935. _write_sysconfig(v, oh);
  1936. spin_unlock_irqrestore(&oh->_lock, flags);
  1937. return retval;
  1938. }
  1939. /**
  1940. * _shutdown - shutdown an omap_hwmod
  1941. * @oh: struct omap_hwmod *
  1942. *
  1943. * Shut down an omap_hwmod @oh. This should be called when the driver
  1944. * used for the hwmod is removed or unloaded or if the driver is not
  1945. * used by the system. Returns -EINVAL if the hwmod is in the wrong
  1946. * state or returns 0.
  1947. */
  1948. static int _shutdown(struct omap_hwmod *oh)
  1949. {
  1950. int ret, i;
  1951. u8 prev_state;
  1952. if (oh->_state != _HWMOD_STATE_IDLE &&
  1953. oh->_state != _HWMOD_STATE_ENABLED) {
  1954. WARN(1, "omap_hwmod: %s: disabled state can only be entered from idle, or enabled state\n",
  1955. oh->name);
  1956. return -EINVAL;
  1957. }
  1958. if (_are_all_hardreset_lines_asserted(oh))
  1959. return 0;
  1960. pr_debug("omap_hwmod: %s: disabling\n", oh->name);
  1961. if (oh->class->pre_shutdown) {
  1962. prev_state = oh->_state;
  1963. if (oh->_state == _HWMOD_STATE_IDLE)
  1964. _enable(oh);
  1965. ret = oh->class->pre_shutdown(oh);
  1966. if (ret) {
  1967. if (prev_state == _HWMOD_STATE_IDLE)
  1968. _idle(oh);
  1969. return ret;
  1970. }
  1971. }
  1972. if (oh->class->sysc) {
  1973. if (oh->_state == _HWMOD_STATE_IDLE)
  1974. _enable(oh);
  1975. _shutdown_sysc(oh);
  1976. }
  1977. /* clocks and deps are already disabled in idle */
  1978. if (oh->_state == _HWMOD_STATE_ENABLED) {
  1979. _del_initiator_dep(oh, mpu_oh);
  1980. /* XXX what about the other system initiators here? dma, dsp */
  1981. if (oh->flags & HWMOD_BLOCK_WFI)
  1982. cpu_idle_poll_ctrl(false);
  1983. if (soc_ops.disable_module)
  1984. soc_ops.disable_module(oh);
  1985. _disable_clocks(oh);
  1986. if (oh->clkdm)
  1987. clkdm_hwmod_disable(oh->clkdm, oh);
  1988. }
  1989. /* XXX Should this code also force-disable the optional clocks? */
  1990. for (i = 0; i < oh->rst_lines_cnt; i++)
  1991. _assert_hardreset(oh, oh->rst_lines[i].name);
  1992. /* Mux pins to safe mode or use populated off mode values */
  1993. if (oh->mux)
  1994. omap_hwmod_mux(oh->mux, _HWMOD_STATE_DISABLED);
  1995. oh->_state = _HWMOD_STATE_DISABLED;
  1996. return 0;
  1997. }
  1998. /**
  1999. * _init_mpu_rt_base - populate the virtual address for a hwmod
  2000. * @oh: struct omap_hwmod * to locate the virtual address
  2001. *
  2002. * Cache the virtual address used by the MPU to access this IP block's
  2003. * registers. This address is needed early so the OCP registers that
  2004. * are part of the device's address space can be ioremapped properly.
  2005. * No return value.
  2006. */
  2007. static void __init _init_mpu_rt_base(struct omap_hwmod *oh, void *data)
  2008. {
  2009. struct omap_hwmod_addr_space *mem;
  2010. void __iomem *va_start;
  2011. if (!oh)
  2012. return;
  2013. _save_mpu_port_index(oh);
  2014. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  2015. return;
  2016. mem = _find_mpu_rt_addr_space(oh);
  2017. if (!mem) {
  2018. pr_debug("omap_hwmod: %s: no MPU register target found\n",
  2019. oh->name);
  2020. return;
  2021. }
  2022. va_start = ioremap(mem->pa_start, mem->pa_end - mem->pa_start);
  2023. if (!va_start) {
  2024. pr_err("omap_hwmod: %s: Could not ioremap\n", oh->name);
  2025. return;
  2026. }
  2027. pr_debug("omap_hwmod: %s: MPU register target at va %p\n",
  2028. oh->name, va_start);
  2029. oh->_mpu_rt_va = va_start;
  2030. }
  2031. /**
  2032. * _init - initialize internal data for the hwmod @oh
  2033. * @oh: struct omap_hwmod *
  2034. * @n: (unused)
  2035. *
  2036. * Look up the clocks and the address space used by the MPU to access
  2037. * registers belonging to the hwmod @oh. @oh must already be
  2038. * registered at this point. This is the first of two phases for
  2039. * hwmod initialization. Code called here does not touch any hardware
  2040. * registers, it simply prepares internal data structures. Returns 0
  2041. * upon success or if the hwmod isn't registered, or -EINVAL upon
  2042. * failure.
  2043. */
  2044. static int __init _init(struct omap_hwmod *oh, void *data)
  2045. {
  2046. int r;
  2047. if (oh->_state != _HWMOD_STATE_REGISTERED)
  2048. return 0;
  2049. _init_mpu_rt_base(oh, NULL);
  2050. r = _init_clocks(oh, NULL);
  2051. if (IS_ERR_VALUE(r)) {
  2052. WARN(1, "omap_hwmod: %s: couldn't init clocks\n", oh->name);
  2053. return -EINVAL;
  2054. }
  2055. oh->_state = _HWMOD_STATE_INITIALIZED;
  2056. return 0;
  2057. }
  2058. /**
  2059. * _setup_iclk_autoidle - configure an IP block's interface clocks
  2060. * @oh: struct omap_hwmod *
  2061. *
  2062. * Set up the module's interface clocks. XXX This function is still mostly
  2063. * a stub; implementing this properly requires iclk autoidle usecounting in
  2064. * the clock code. No return value.
  2065. */
  2066. static void __init _setup_iclk_autoidle(struct omap_hwmod *oh)
  2067. {
  2068. struct omap_hwmod_ocp_if *os;
  2069. struct list_head *p;
  2070. int i = 0;
  2071. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2072. return;
  2073. p = oh->slave_ports.next;
  2074. while (i < oh->slaves_cnt) {
  2075. os = _fetch_next_ocp_if(&p, &i);
  2076. if (!os->_clk)
  2077. continue;
  2078. if (os->flags & OCPIF_SWSUP_IDLE) {
  2079. /* XXX omap_iclk_deny_idle(c); */
  2080. } else {
  2081. /* XXX omap_iclk_allow_idle(c); */
  2082. clk_enable(os->_clk);
  2083. }
  2084. }
  2085. return;
  2086. }
  2087. /**
  2088. * _setup_reset - reset an IP block during the setup process
  2089. * @oh: struct omap_hwmod *
  2090. *
  2091. * Reset the IP block corresponding to the hwmod @oh during the setup
  2092. * process. The IP block is first enabled so it can be successfully
  2093. * reset. Returns 0 upon success or a negative error code upon
  2094. * failure.
  2095. */
  2096. static int __init _setup_reset(struct omap_hwmod *oh)
  2097. {
  2098. int r;
  2099. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2100. return -EINVAL;
  2101. if (oh->flags & HWMOD_EXT_OPT_MAIN_CLK)
  2102. return -EPERM;
  2103. if (oh->rst_lines_cnt == 0) {
  2104. r = _enable(oh);
  2105. if (r) {
  2106. pr_warning("omap_hwmod: %s: cannot be enabled for reset (%d)\n",
  2107. oh->name, oh->_state);
  2108. return -EINVAL;
  2109. }
  2110. }
  2111. if (!(oh->flags & HWMOD_INIT_NO_RESET))
  2112. r = _reset(oh);
  2113. return r;
  2114. }
  2115. /**
  2116. * _setup_postsetup - transition to the appropriate state after _setup
  2117. * @oh: struct omap_hwmod *
  2118. *
  2119. * Place an IP block represented by @oh into a "post-setup" state --
  2120. * either IDLE, ENABLED, or DISABLED. ("post-setup" simply means that
  2121. * this function is called at the end of _setup().) The postsetup
  2122. * state for an IP block can be changed by calling
  2123. * omap_hwmod_enter_postsetup_state() early in the boot process,
  2124. * before one of the omap_hwmod_setup*() functions are called for the
  2125. * IP block.
  2126. *
  2127. * The IP block stays in this state until a PM runtime-based driver is
  2128. * loaded for that IP block. A post-setup state of IDLE is
  2129. * appropriate for almost all IP blocks with runtime PM-enabled
  2130. * drivers, since those drivers are able to enable the IP block. A
  2131. * post-setup state of ENABLED is appropriate for kernels with PM
  2132. * runtime disabled. The DISABLED state is appropriate for unusual IP
  2133. * blocks such as the MPU WDTIMER on kernels without WDTIMER drivers
  2134. * included, since the WDTIMER starts running on reset and will reset
  2135. * the MPU if left active.
  2136. *
  2137. * This post-setup mechanism is deprecated. Once all of the OMAP
  2138. * drivers have been converted to use PM runtime, and all of the IP
  2139. * block data and interconnect data is available to the hwmod code, it
  2140. * should be possible to replace this mechanism with a "lazy reset"
  2141. * arrangement. In a "lazy reset" setup, each IP block is enabled
  2142. * when the driver first probes, then all remaining IP blocks without
  2143. * drivers are either shut down or enabled after the drivers have
  2144. * loaded. However, this cannot take place until the above
  2145. * preconditions have been met, since otherwise the late reset code
  2146. * has no way of knowing which IP blocks are in use by drivers, and
  2147. * which ones are unused.
  2148. *
  2149. * No return value.
  2150. */
  2151. static void __init _setup_postsetup(struct omap_hwmod *oh)
  2152. {
  2153. u8 postsetup_state;
  2154. if (oh->rst_lines_cnt > 0)
  2155. return;
  2156. postsetup_state = oh->_postsetup_state;
  2157. if (postsetup_state == _HWMOD_STATE_UNKNOWN)
  2158. postsetup_state = _HWMOD_STATE_ENABLED;
  2159. /*
  2160. * XXX HWMOD_INIT_NO_IDLE does not belong in hwmod data -
  2161. * it should be set by the core code as a runtime flag during startup
  2162. */
  2163. if ((oh->flags & HWMOD_INIT_NO_IDLE) &&
  2164. (postsetup_state == _HWMOD_STATE_IDLE)) {
  2165. oh->_int_flags |= _HWMOD_SKIP_ENABLE;
  2166. postsetup_state = _HWMOD_STATE_ENABLED;
  2167. }
  2168. if (postsetup_state == _HWMOD_STATE_IDLE)
  2169. _idle(oh);
  2170. else if (postsetup_state == _HWMOD_STATE_DISABLED)
  2171. _shutdown(oh);
  2172. else if (postsetup_state != _HWMOD_STATE_ENABLED)
  2173. WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n",
  2174. oh->name, postsetup_state);
  2175. return;
  2176. }
  2177. /**
  2178. * _setup - prepare IP block hardware for use
  2179. * @oh: struct omap_hwmod *
  2180. * @n: (unused, pass NULL)
  2181. *
  2182. * Configure the IP block represented by @oh. This may include
  2183. * enabling the IP block, resetting it, and placing it into a
  2184. * post-setup state, depending on the type of IP block and applicable
  2185. * flags. IP blocks are reset to prevent any previous configuration
  2186. * by the bootloader or previous operating system from interfering
  2187. * with power management or other parts of the system. The reset can
  2188. * be avoided; see omap_hwmod_no_setup_reset(). This is the second of
  2189. * two phases for hwmod initialization. Code called here generally
  2190. * affects the IP block hardware, or system integration hardware
  2191. * associated with the IP block. Returns 0.
  2192. */
  2193. static int __init _setup(struct omap_hwmod *oh, void *data)
  2194. {
  2195. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2196. return 0;
  2197. _setup_iclk_autoidle(oh);
  2198. if (!_setup_reset(oh))
  2199. _setup_postsetup(oh);
  2200. return 0;
  2201. }
  2202. /**
  2203. * _register - register a struct omap_hwmod
  2204. * @oh: struct omap_hwmod *
  2205. *
  2206. * Registers the omap_hwmod @oh. Returns -EEXIST if an omap_hwmod
  2207. * already has been registered by the same name; -EINVAL if the
  2208. * omap_hwmod is in the wrong state, if @oh is NULL, if the
  2209. * omap_hwmod's class field is NULL; if the omap_hwmod is missing a
  2210. * name, or if the omap_hwmod's class is missing a name; or 0 upon
  2211. * success.
  2212. *
  2213. * XXX The data should be copied into bootmem, so the original data
  2214. * should be marked __initdata and freed after init. This would allow
  2215. * unneeded omap_hwmods to be freed on multi-OMAP configurations. Note
  2216. * that the copy process would be relatively complex due to the large number
  2217. * of substructures.
  2218. */
  2219. static int __init _register(struct omap_hwmod *oh)
  2220. {
  2221. if (!oh || !oh->name || !oh->class || !oh->class->name ||
  2222. (oh->_state != _HWMOD_STATE_UNKNOWN))
  2223. return -EINVAL;
  2224. pr_debug("omap_hwmod: %s: registering\n", oh->name);
  2225. if (_lookup(oh->name))
  2226. return -EEXIST;
  2227. list_add_tail(&oh->node, &omap_hwmod_list);
  2228. INIT_LIST_HEAD(&oh->master_ports);
  2229. INIT_LIST_HEAD(&oh->slave_ports);
  2230. spin_lock_init(&oh->_lock);
  2231. oh->_state = _HWMOD_STATE_REGISTERED;
  2232. /*
  2233. * XXX Rather than doing a strcmp(), this should test a flag
  2234. * set in the hwmod data, inserted by the autogenerator code.
  2235. */
  2236. if (!strcmp(oh->name, MPU_INITIATOR_NAME))
  2237. mpu_oh = oh;
  2238. return 0;
  2239. }
  2240. /**
  2241. * _alloc_links - return allocated memory for hwmod links
  2242. * @ml: pointer to a struct omap_hwmod_link * for the master link
  2243. * @sl: pointer to a struct omap_hwmod_link * for the slave link
  2244. *
  2245. * Return pointers to two struct omap_hwmod_link records, via the
  2246. * addresses pointed to by @ml and @sl. Will first attempt to return
  2247. * memory allocated as part of a large initial block, but if that has
  2248. * been exhausted, will allocate memory itself. Since ideally this
  2249. * second allocation path will never occur, the number of these
  2250. * 'supplemental' allocations will be logged when debugging is
  2251. * enabled. Returns 0.
  2252. */
  2253. static int __init _alloc_links(struct omap_hwmod_link **ml,
  2254. struct omap_hwmod_link **sl)
  2255. {
  2256. unsigned int sz;
  2257. if ((free_ls + LINKS_PER_OCP_IF) <= max_ls) {
  2258. *ml = &linkspace[free_ls++];
  2259. *sl = &linkspace[free_ls++];
  2260. return 0;
  2261. }
  2262. sz = sizeof(struct omap_hwmod_link) * LINKS_PER_OCP_IF;
  2263. *sl = NULL;
  2264. *ml = alloc_bootmem(sz);
  2265. memset(*ml, 0, sz);
  2266. *sl = (void *)(*ml) + sizeof(struct omap_hwmod_link);
  2267. ls_supp++;
  2268. pr_debug("omap_hwmod: supplemental link allocations needed: %d\n",
  2269. ls_supp * LINKS_PER_OCP_IF);
  2270. return 0;
  2271. };
  2272. /**
  2273. * _add_link - add an interconnect between two IP blocks
  2274. * @oi: pointer to a struct omap_hwmod_ocp_if record
  2275. *
  2276. * Add struct omap_hwmod_link records connecting the master IP block
  2277. * specified in @oi->master to @oi, and connecting the slave IP block
  2278. * specified in @oi->slave to @oi. This code is assumed to run before
  2279. * preemption or SMP has been enabled, thus avoiding the need for
  2280. * locking in this code. Changes to this assumption will require
  2281. * additional locking. Returns 0.
  2282. */
  2283. static int __init _add_link(struct omap_hwmod_ocp_if *oi)
  2284. {
  2285. struct omap_hwmod_link *ml, *sl;
  2286. pr_debug("omap_hwmod: %s -> %s: adding link\n", oi->master->name,
  2287. oi->slave->name);
  2288. _alloc_links(&ml, &sl);
  2289. ml->ocp_if = oi;
  2290. INIT_LIST_HEAD(&ml->node);
  2291. list_add(&ml->node, &oi->master->master_ports);
  2292. oi->master->masters_cnt++;
  2293. sl->ocp_if = oi;
  2294. INIT_LIST_HEAD(&sl->node);
  2295. list_add(&sl->node, &oi->slave->slave_ports);
  2296. oi->slave->slaves_cnt++;
  2297. return 0;
  2298. }
  2299. /**
  2300. * _register_link - register a struct omap_hwmod_ocp_if
  2301. * @oi: struct omap_hwmod_ocp_if *
  2302. *
  2303. * Registers the omap_hwmod_ocp_if record @oi. Returns -EEXIST if it
  2304. * has already been registered; -EINVAL if @oi is NULL or if the
  2305. * record pointed to by @oi is missing required fields; or 0 upon
  2306. * success.
  2307. *
  2308. * XXX The data should be copied into bootmem, so the original data
  2309. * should be marked __initdata and freed after init. This would allow
  2310. * unneeded omap_hwmods to be freed on multi-OMAP configurations.
  2311. */
  2312. static int __init _register_link(struct omap_hwmod_ocp_if *oi)
  2313. {
  2314. if (!oi || !oi->master || !oi->slave || !oi->user)
  2315. return -EINVAL;
  2316. if (oi->_int_flags & _OCPIF_INT_FLAGS_REGISTERED)
  2317. return -EEXIST;
  2318. pr_debug("omap_hwmod: registering link from %s to %s\n",
  2319. oi->master->name, oi->slave->name);
  2320. /*
  2321. * Register the connected hwmods, if they haven't been
  2322. * registered already
  2323. */
  2324. if (oi->master->_state != _HWMOD_STATE_REGISTERED)
  2325. _register(oi->master);
  2326. if (oi->slave->_state != _HWMOD_STATE_REGISTERED)
  2327. _register(oi->slave);
  2328. _add_link(oi);
  2329. oi->_int_flags |= _OCPIF_INT_FLAGS_REGISTERED;
  2330. return 0;
  2331. }
  2332. /**
  2333. * _alloc_linkspace - allocate large block of hwmod links
  2334. * @ois: pointer to an array of struct omap_hwmod_ocp_if records to count
  2335. *
  2336. * Allocate a large block of struct omap_hwmod_link records. This
  2337. * improves boot time significantly by avoiding the need to allocate
  2338. * individual records one by one. If the number of records to
  2339. * allocate in the block hasn't been manually specified, this function
  2340. * will count the number of struct omap_hwmod_ocp_if records in @ois
  2341. * and use that to determine the allocation size. For SoC families
  2342. * that require multiple list registrations, such as OMAP3xxx, this
  2343. * estimation process isn't optimal, so manual estimation is advised
  2344. * in those cases. Returns -EEXIST if the allocation has already occurred
  2345. * or 0 upon success.
  2346. */
  2347. static int __init _alloc_linkspace(struct omap_hwmod_ocp_if **ois)
  2348. {
  2349. unsigned int i = 0;
  2350. unsigned int sz;
  2351. if (linkspace) {
  2352. WARN(1, "linkspace already allocated\n");
  2353. return -EEXIST;
  2354. }
  2355. if (max_ls == 0)
  2356. while (ois[i++])
  2357. max_ls += LINKS_PER_OCP_IF;
  2358. sz = sizeof(struct omap_hwmod_link) * max_ls;
  2359. pr_debug("omap_hwmod: %s: allocating %d byte linkspace (%d links)\n",
  2360. __func__, sz, max_ls);
  2361. linkspace = alloc_bootmem(sz);
  2362. memset(linkspace, 0, sz);
  2363. return 0;
  2364. }
  2365. /* Static functions intended only for use in soc_ops field function pointers */
  2366. /**
  2367. * _omap2xxx_wait_target_ready - wait for a module to leave slave idle
  2368. * @oh: struct omap_hwmod *
  2369. *
  2370. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2371. * does not have an IDLEST bit or if the module successfully leaves
  2372. * slave idle; otherwise, pass along the return value of the
  2373. * appropriate *_cm*_wait_module_ready() function.
  2374. */
  2375. static int _omap2xxx_wait_target_ready(struct omap_hwmod *oh)
  2376. {
  2377. if (!oh)
  2378. return -EINVAL;
  2379. if (oh->flags & HWMOD_NO_IDLEST)
  2380. return 0;
  2381. if (!_find_mpu_rt_port(oh))
  2382. return 0;
  2383. /* XXX check module SIDLEMODE, hardreset status, enabled clocks */
  2384. return omap2xxx_cm_wait_module_ready(oh->prcm.omap2.module_offs,
  2385. oh->prcm.omap2.idlest_reg_id,
  2386. oh->prcm.omap2.idlest_idle_bit);
  2387. }
  2388. /**
  2389. * _omap3xxx_wait_target_ready - wait for a module to leave slave idle
  2390. * @oh: struct omap_hwmod *
  2391. *
  2392. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2393. * does not have an IDLEST bit or if the module successfully leaves
  2394. * slave idle; otherwise, pass along the return value of the
  2395. * appropriate *_cm*_wait_module_ready() function.
  2396. */
  2397. static int _omap3xxx_wait_target_ready(struct omap_hwmod *oh)
  2398. {
  2399. if (!oh)
  2400. return -EINVAL;
  2401. if (oh->flags & HWMOD_NO_IDLEST)
  2402. return 0;
  2403. if (!_find_mpu_rt_port(oh))
  2404. return 0;
  2405. /* XXX check module SIDLEMODE, hardreset status, enabled clocks */
  2406. return omap3xxx_cm_wait_module_ready(oh->prcm.omap2.module_offs,
  2407. oh->prcm.omap2.idlest_reg_id,
  2408. oh->prcm.omap2.idlest_idle_bit);
  2409. }
  2410. /**
  2411. * _omap4_wait_target_ready - wait for a module to leave slave idle
  2412. * @oh: struct omap_hwmod *
  2413. *
  2414. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2415. * does not have an IDLEST bit or if the module successfully leaves
  2416. * slave idle; otherwise, pass along the return value of the
  2417. * appropriate *_cm*_wait_module_ready() function.
  2418. */
  2419. static int _omap4_wait_target_ready(struct omap_hwmod *oh)
  2420. {
  2421. if (!oh)
  2422. return -EINVAL;
  2423. if (oh->flags & HWMOD_NO_IDLEST || !oh->clkdm)
  2424. return 0;
  2425. if (!_find_mpu_rt_port(oh))
  2426. return 0;
  2427. /* XXX check module SIDLEMODE, hardreset status */
  2428. return omap4_cminst_wait_module_ready(oh->clkdm->prcm_partition,
  2429. oh->clkdm->cm_inst,
  2430. oh->clkdm->clkdm_offs,
  2431. oh->prcm.omap4.clkctrl_offs);
  2432. }
  2433. /**
  2434. * _am33xx_wait_target_ready - wait for a module to leave slave idle
  2435. * @oh: struct omap_hwmod *
  2436. *
  2437. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2438. * does not have an IDLEST bit or if the module successfully leaves
  2439. * slave idle; otherwise, pass along the return value of the
  2440. * appropriate *_cm*_wait_module_ready() function.
  2441. */
  2442. static int _am33xx_wait_target_ready(struct omap_hwmod *oh)
  2443. {
  2444. if (!oh || !oh->clkdm)
  2445. return -EINVAL;
  2446. if (oh->flags & HWMOD_NO_IDLEST)
  2447. return 0;
  2448. if (!_find_mpu_rt_port(oh))
  2449. return 0;
  2450. /* XXX check module SIDLEMODE, hardreset status */
  2451. return am33xx_cm_wait_module_ready(oh->clkdm->cm_inst,
  2452. oh->clkdm->clkdm_offs,
  2453. oh->prcm.omap4.clkctrl_offs);
  2454. }
  2455. /**
  2456. * _omap2_assert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
  2457. * @oh: struct omap_hwmod * to assert hardreset
  2458. * @ohri: hardreset line data
  2459. *
  2460. * Call omap2_prm_assert_hardreset() with parameters extracted from
  2461. * the hwmod @oh and the hardreset line data @ohri. Only intended for
  2462. * use as an soc_ops function pointer. Passes along the return value
  2463. * from omap2_prm_assert_hardreset(). XXX This function is scheduled
  2464. * for removal when the PRM code is moved into drivers/.
  2465. */
  2466. static int _omap2_assert_hardreset(struct omap_hwmod *oh,
  2467. struct omap_hwmod_rst_info *ohri)
  2468. {
  2469. return omap2_prm_assert_hardreset(oh->prcm.omap2.module_offs,
  2470. ohri->rst_shift);
  2471. }
  2472. /**
  2473. * _omap2_deassert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
  2474. * @oh: struct omap_hwmod * to deassert hardreset
  2475. * @ohri: hardreset line data
  2476. *
  2477. * Call omap2_prm_deassert_hardreset() with parameters extracted from
  2478. * the hwmod @oh and the hardreset line data @ohri. Only intended for
  2479. * use as an soc_ops function pointer. Passes along the return value
  2480. * from omap2_prm_deassert_hardreset(). XXX This function is
  2481. * scheduled for removal when the PRM code is moved into drivers/.
  2482. */
  2483. static int _omap2_deassert_hardreset(struct omap_hwmod *oh,
  2484. struct omap_hwmod_rst_info *ohri)
  2485. {
  2486. return omap2_prm_deassert_hardreset(oh->prcm.omap2.module_offs,
  2487. ohri->rst_shift,
  2488. ohri->st_shift);
  2489. }
  2490. /**
  2491. * _omap2_is_hardreset_asserted - call OMAP2 PRM hardreset fn with hwmod args
  2492. * @oh: struct omap_hwmod * to test hardreset
  2493. * @ohri: hardreset line data
  2494. *
  2495. * Call omap2_prm_is_hardreset_asserted() with parameters extracted
  2496. * from the hwmod @oh and the hardreset line data @ohri. Only
  2497. * intended for use as an soc_ops function pointer. Passes along the
  2498. * return value from omap2_prm_is_hardreset_asserted(). XXX This
  2499. * function is scheduled for removal when the PRM code is moved into
  2500. * drivers/.
  2501. */
  2502. static int _omap2_is_hardreset_asserted(struct omap_hwmod *oh,
  2503. struct omap_hwmod_rst_info *ohri)
  2504. {
  2505. return omap2_prm_is_hardreset_asserted(oh->prcm.omap2.module_offs,
  2506. ohri->st_shift);
  2507. }
  2508. /**
  2509. * _omap4_assert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
  2510. * @oh: struct omap_hwmod * to assert hardreset
  2511. * @ohri: hardreset line data
  2512. *
  2513. * Call omap4_prminst_assert_hardreset() with parameters extracted
  2514. * from the hwmod @oh and the hardreset line data @ohri. Only
  2515. * intended for use as an soc_ops function pointer. Passes along the
  2516. * return value from omap4_prminst_assert_hardreset(). XXX This
  2517. * function is scheduled for removal when the PRM code is moved into
  2518. * drivers/.
  2519. */
  2520. static int _omap4_assert_hardreset(struct omap_hwmod *oh,
  2521. struct omap_hwmod_rst_info *ohri)
  2522. {
  2523. if (!oh->clkdm)
  2524. return -EINVAL;
  2525. return omap4_prminst_assert_hardreset(ohri->rst_shift,
  2526. oh->clkdm->pwrdm.ptr->prcm_partition,
  2527. oh->clkdm->pwrdm.ptr->prcm_offs,
  2528. oh->prcm.omap4.rstctrl_offs);
  2529. }
  2530. /**
  2531. * _omap4_deassert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
  2532. * @oh: struct omap_hwmod * to deassert hardreset
  2533. * @ohri: hardreset line data
  2534. *
  2535. * Call omap4_prminst_deassert_hardreset() with parameters extracted
  2536. * from the hwmod @oh and the hardreset line data @ohri. Only
  2537. * intended for use as an soc_ops function pointer. Passes along the
  2538. * return value from omap4_prminst_deassert_hardreset(). XXX This
  2539. * function is scheduled for removal when the PRM code is moved into
  2540. * drivers/.
  2541. */
  2542. static int _omap4_deassert_hardreset(struct omap_hwmod *oh,
  2543. struct omap_hwmod_rst_info *ohri)
  2544. {
  2545. if (!oh->clkdm)
  2546. return -EINVAL;
  2547. if (ohri->st_shift)
  2548. pr_err("omap_hwmod: %s: %s: hwmod data error: OMAP4 does not support st_shift\n",
  2549. oh->name, ohri->name);
  2550. return omap4_prminst_deassert_hardreset(ohri->rst_shift,
  2551. oh->clkdm->pwrdm.ptr->prcm_partition,
  2552. oh->clkdm->pwrdm.ptr->prcm_offs,
  2553. oh->prcm.omap4.rstctrl_offs);
  2554. }
  2555. /**
  2556. * _omap4_is_hardreset_asserted - call OMAP4 PRM hardreset fn with hwmod args
  2557. * @oh: struct omap_hwmod * to test hardreset
  2558. * @ohri: hardreset line data
  2559. *
  2560. * Call omap4_prminst_is_hardreset_asserted() with parameters
  2561. * extracted from the hwmod @oh and the hardreset line data @ohri.
  2562. * Only intended for use as an soc_ops function pointer. Passes along
  2563. * the return value from omap4_prminst_is_hardreset_asserted(). XXX
  2564. * This function is scheduled for removal when the PRM code is moved
  2565. * into drivers/.
  2566. */
  2567. static int _omap4_is_hardreset_asserted(struct omap_hwmod *oh,
  2568. struct omap_hwmod_rst_info *ohri)
  2569. {
  2570. if (!oh->clkdm)
  2571. return -EINVAL;
  2572. return omap4_prminst_is_hardreset_asserted(ohri->rst_shift,
  2573. oh->clkdm->pwrdm.ptr->prcm_partition,
  2574. oh->clkdm->pwrdm.ptr->prcm_offs,
  2575. oh->prcm.omap4.rstctrl_offs);
  2576. }
  2577. /**
  2578. * _am33xx_assert_hardreset - call AM33XX PRM hardreset fn with hwmod args
  2579. * @oh: struct omap_hwmod * to assert hardreset
  2580. * @ohri: hardreset line data
  2581. *
  2582. * Call am33xx_prminst_assert_hardreset() with parameters extracted
  2583. * from the hwmod @oh and the hardreset line data @ohri. Only
  2584. * intended for use as an soc_ops function pointer. Passes along the
  2585. * return value from am33xx_prminst_assert_hardreset(). XXX This
  2586. * function is scheduled for removal when the PRM code is moved into
  2587. * drivers/.
  2588. */
  2589. static int _am33xx_assert_hardreset(struct omap_hwmod *oh,
  2590. struct omap_hwmod_rst_info *ohri)
  2591. {
  2592. return am33xx_prm_assert_hardreset(ohri->rst_shift,
  2593. oh->clkdm->pwrdm.ptr->prcm_offs,
  2594. oh->prcm.omap4.rstctrl_offs);
  2595. }
  2596. /**
  2597. * _am33xx_deassert_hardreset - call AM33XX PRM hardreset fn with hwmod args
  2598. * @oh: struct omap_hwmod * to deassert hardreset
  2599. * @ohri: hardreset line data
  2600. *
  2601. * Call am33xx_prminst_deassert_hardreset() with parameters extracted
  2602. * from the hwmod @oh and the hardreset line data @ohri. Only
  2603. * intended for use as an soc_ops function pointer. Passes along the
  2604. * return value from am33xx_prminst_deassert_hardreset(). XXX This
  2605. * function is scheduled for removal when the PRM code is moved into
  2606. * drivers/.
  2607. */
  2608. static int _am33xx_deassert_hardreset(struct omap_hwmod *oh,
  2609. struct omap_hwmod_rst_info *ohri)
  2610. {
  2611. return am33xx_prm_deassert_hardreset(ohri->rst_shift,
  2612. ohri->st_shift,
  2613. oh->clkdm->pwrdm.ptr->prcm_offs,
  2614. oh->prcm.omap4.rstctrl_offs,
  2615. oh->prcm.omap4.rstst_offs);
  2616. }
  2617. /**
  2618. * _am33xx_is_hardreset_asserted - call AM33XX PRM hardreset fn with hwmod args
  2619. * @oh: struct omap_hwmod * to test hardreset
  2620. * @ohri: hardreset line data
  2621. *
  2622. * Call am33xx_prminst_is_hardreset_asserted() with parameters
  2623. * extracted from the hwmod @oh and the hardreset line data @ohri.
  2624. * Only intended for use as an soc_ops function pointer. Passes along
  2625. * the return value from am33xx_prminst_is_hardreset_asserted(). XXX
  2626. * This function is scheduled for removal when the PRM code is moved
  2627. * into drivers/.
  2628. */
  2629. static int _am33xx_is_hardreset_asserted(struct omap_hwmod *oh,
  2630. struct omap_hwmod_rst_info *ohri)
  2631. {
  2632. return am33xx_prm_is_hardreset_asserted(ohri->rst_shift,
  2633. oh->clkdm->pwrdm.ptr->prcm_offs,
  2634. oh->prcm.omap4.rstctrl_offs);
  2635. }
  2636. /* Public functions */
  2637. u32 omap_hwmod_read(struct omap_hwmod *oh, u16 reg_offs)
  2638. {
  2639. if (oh->flags & HWMOD_16BIT_REG)
  2640. return __raw_readw(oh->_mpu_rt_va + reg_offs);
  2641. else
  2642. return __raw_readl(oh->_mpu_rt_va + reg_offs);
  2643. }
  2644. void omap_hwmod_write(u32 v, struct omap_hwmod *oh, u16 reg_offs)
  2645. {
  2646. if (oh->flags & HWMOD_16BIT_REG)
  2647. __raw_writew(v, oh->_mpu_rt_va + reg_offs);
  2648. else
  2649. __raw_writel(v, oh->_mpu_rt_va + reg_offs);
  2650. }
  2651. /**
  2652. * omap_hwmod_softreset - reset a module via SYSCONFIG.SOFTRESET bit
  2653. * @oh: struct omap_hwmod *
  2654. *
  2655. * This is a public function exposed to drivers. Some drivers may need to do
  2656. * some settings before and after resetting the device. Those drivers after
  2657. * doing the necessary settings could use this function to start a reset by
  2658. * setting the SYSCONFIG.SOFTRESET bit.
  2659. */
  2660. int omap_hwmod_softreset(struct omap_hwmod *oh)
  2661. {
  2662. u32 v;
  2663. int ret;
  2664. if (!oh || !(oh->_sysc_cache))
  2665. return -EINVAL;
  2666. v = oh->_sysc_cache;
  2667. ret = _set_softreset(oh, &v);
  2668. if (ret)
  2669. goto error;
  2670. _write_sysconfig(v, oh);
  2671. error:
  2672. return ret;
  2673. }
  2674. /**
  2675. * omap_hwmod_set_slave_idlemode - set the hwmod's OCP slave idlemode
  2676. * @oh: struct omap_hwmod *
  2677. * @idlemode: SIDLEMODE field bits (shifted to bit 0)
  2678. *
  2679. * Sets the IP block's OCP slave idlemode in hardware, and updates our
  2680. * local copy. Intended to be used by drivers that have some erratum
  2681. * that requires direct manipulation of the SIDLEMODE bits. Returns
  2682. * -EINVAL if @oh is null, or passes along the return value from
  2683. * _set_slave_idlemode().
  2684. *
  2685. * XXX Does this function have any current users? If not, we should
  2686. * remove it; it is better to let the rest of the hwmod code handle this.
  2687. * Any users of this function should be scrutinized carefully.
  2688. */
  2689. int omap_hwmod_set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode)
  2690. {
  2691. u32 v;
  2692. int retval = 0;
  2693. if (!oh)
  2694. return -EINVAL;
  2695. v = oh->_sysc_cache;
  2696. retval = _set_slave_idlemode(oh, idlemode, &v);
  2697. if (!retval)
  2698. _write_sysconfig(v, oh);
  2699. return retval;
  2700. }
  2701. /**
  2702. * omap_hwmod_lookup - look up a registered omap_hwmod by name
  2703. * @name: name of the omap_hwmod to look up
  2704. *
  2705. * Given a @name of an omap_hwmod, return a pointer to the registered
  2706. * struct omap_hwmod *, or NULL upon error.
  2707. */
  2708. struct omap_hwmod *omap_hwmod_lookup(const char *name)
  2709. {
  2710. struct omap_hwmod *oh;
  2711. if (!name)
  2712. return NULL;
  2713. oh = _lookup(name);
  2714. return oh;
  2715. }
  2716. /**
  2717. * omap_hwmod_for_each - call function for each registered omap_hwmod
  2718. * @fn: pointer to a callback function
  2719. * @data: void * data to pass to callback function
  2720. *
  2721. * Call @fn for each registered omap_hwmod, passing @data to each
  2722. * function. @fn must return 0 for success or any other value for
  2723. * failure. If @fn returns non-zero, the iteration across omap_hwmods
  2724. * will stop and the non-zero return value will be passed to the
  2725. * caller of omap_hwmod_for_each(). @fn is called with
  2726. * omap_hwmod_for_each() held.
  2727. */
  2728. int omap_hwmod_for_each(int (*fn)(struct omap_hwmod *oh, void *data),
  2729. void *data)
  2730. {
  2731. struct omap_hwmod *temp_oh;
  2732. int ret = 0;
  2733. if (!fn)
  2734. return -EINVAL;
  2735. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  2736. ret = (*fn)(temp_oh, data);
  2737. if (ret)
  2738. break;
  2739. }
  2740. return ret;
  2741. }
  2742. /**
  2743. * omap_hwmod_register_links - register an array of hwmod links
  2744. * @ois: pointer to an array of omap_hwmod_ocp_if to register
  2745. *
  2746. * Intended to be called early in boot before the clock framework is
  2747. * initialized. If @ois is not null, will register all omap_hwmods
  2748. * listed in @ois that are valid for this chip. Returns -EINVAL if
  2749. * omap_hwmod_init() hasn't been called before calling this function,
  2750. * -ENOMEM if the link memory area can't be allocated, or 0 upon
  2751. * success.
  2752. */
  2753. int __init omap_hwmod_register_links(struct omap_hwmod_ocp_if **ois)
  2754. {
  2755. int r, i;
  2756. if (!inited)
  2757. return -EINVAL;
  2758. if (!ois)
  2759. return 0;
  2760. if (!linkspace) {
  2761. if (_alloc_linkspace(ois)) {
  2762. pr_err("omap_hwmod: could not allocate link space\n");
  2763. return -ENOMEM;
  2764. }
  2765. }
  2766. i = 0;
  2767. do {
  2768. r = _register_link(ois[i]);
  2769. WARN(r && r != -EEXIST,
  2770. "omap_hwmod: _register_link(%s -> %s) returned %d\n",
  2771. ois[i]->master->name, ois[i]->slave->name, r);
  2772. } while (ois[++i]);
  2773. return 0;
  2774. }
  2775. /**
  2776. * _ensure_mpu_hwmod_is_setup - ensure the MPU SS hwmod is init'ed and set up
  2777. * @oh: pointer to the hwmod currently being set up (usually not the MPU)
  2778. *
  2779. * If the hwmod data corresponding to the MPU subsystem IP block
  2780. * hasn't been initialized and set up yet, do so now. This must be
  2781. * done first since sleep dependencies may be added from other hwmods
  2782. * to the MPU. Intended to be called only by omap_hwmod_setup*(). No
  2783. * return value.
  2784. */
  2785. static void __init _ensure_mpu_hwmod_is_setup(struct omap_hwmod *oh)
  2786. {
  2787. if (!mpu_oh || mpu_oh->_state == _HWMOD_STATE_UNKNOWN)
  2788. pr_err("omap_hwmod: %s: MPU initiator hwmod %s not yet registered\n",
  2789. __func__, MPU_INITIATOR_NAME);
  2790. else if (mpu_oh->_state == _HWMOD_STATE_REGISTERED && oh != mpu_oh)
  2791. omap_hwmod_setup_one(MPU_INITIATOR_NAME);
  2792. }
  2793. /**
  2794. * omap_hwmod_setup_one - set up a single hwmod
  2795. * @oh_name: const char * name of the already-registered hwmod to set up
  2796. *
  2797. * Initialize and set up a single hwmod. Intended to be used for a
  2798. * small number of early devices, such as the timer IP blocks used for
  2799. * the scheduler clock. Must be called after omap2_clk_init().
  2800. * Resolves the struct clk names to struct clk pointers for each
  2801. * registered omap_hwmod. Also calls _setup() on each hwmod. Returns
  2802. * -EINVAL upon error or 0 upon success.
  2803. */
  2804. int __init omap_hwmod_setup_one(const char *oh_name)
  2805. {
  2806. struct omap_hwmod *oh;
  2807. pr_debug("omap_hwmod: %s: %s\n", oh_name, __func__);
  2808. oh = _lookup(oh_name);
  2809. if (!oh) {
  2810. WARN(1, "omap_hwmod: %s: hwmod not yet registered\n", oh_name);
  2811. return -EINVAL;
  2812. }
  2813. _ensure_mpu_hwmod_is_setup(oh);
  2814. _init(oh, NULL);
  2815. _setup(oh, NULL);
  2816. return 0;
  2817. }
  2818. /**
  2819. * omap_hwmod_setup_all - set up all registered IP blocks
  2820. *
  2821. * Initialize and set up all IP blocks registered with the hwmod code.
  2822. * Must be called after omap2_clk_init(). Resolves the struct clk
  2823. * names to struct clk pointers for each registered omap_hwmod. Also
  2824. * calls _setup() on each hwmod. Returns 0 upon success.
  2825. */
  2826. static int __init omap_hwmod_setup_all(void)
  2827. {
  2828. _ensure_mpu_hwmod_is_setup(NULL);
  2829. omap_hwmod_for_each(_init, NULL);
  2830. omap_hwmod_for_each(_setup, NULL);
  2831. return 0;
  2832. }
  2833. omap_core_initcall(omap_hwmod_setup_all);
  2834. /**
  2835. * omap_hwmod_enable - enable an omap_hwmod
  2836. * @oh: struct omap_hwmod *
  2837. *
  2838. * Enable an omap_hwmod @oh. Intended to be called by omap_device_enable().
  2839. * Returns -EINVAL on error or passes along the return value from _enable().
  2840. */
  2841. int omap_hwmod_enable(struct omap_hwmod *oh)
  2842. {
  2843. int r;
  2844. unsigned long flags;
  2845. if (!oh)
  2846. return -EINVAL;
  2847. spin_lock_irqsave(&oh->_lock, flags);
  2848. r = _enable(oh);
  2849. spin_unlock_irqrestore(&oh->_lock, flags);
  2850. return r;
  2851. }
  2852. /**
  2853. * omap_hwmod_idle - idle an omap_hwmod
  2854. * @oh: struct omap_hwmod *
  2855. *
  2856. * Idle an omap_hwmod @oh. Intended to be called by omap_device_idle().
  2857. * Returns -EINVAL on error or passes along the return value from _idle().
  2858. */
  2859. int omap_hwmod_idle(struct omap_hwmod *oh)
  2860. {
  2861. unsigned long flags;
  2862. if (!oh)
  2863. return -EINVAL;
  2864. spin_lock_irqsave(&oh->_lock, flags);
  2865. _idle(oh);
  2866. spin_unlock_irqrestore(&oh->_lock, flags);
  2867. return 0;
  2868. }
  2869. /**
  2870. * omap_hwmod_shutdown - shutdown an omap_hwmod
  2871. * @oh: struct omap_hwmod *
  2872. *
  2873. * Shutdown an omap_hwmod @oh. Intended to be called by
  2874. * omap_device_shutdown(). Returns -EINVAL on error or passes along
  2875. * the return value from _shutdown().
  2876. */
  2877. int omap_hwmod_shutdown(struct omap_hwmod *oh)
  2878. {
  2879. unsigned long flags;
  2880. if (!oh)
  2881. return -EINVAL;
  2882. spin_lock_irqsave(&oh->_lock, flags);
  2883. _shutdown(oh);
  2884. spin_unlock_irqrestore(&oh->_lock, flags);
  2885. return 0;
  2886. }
  2887. /**
  2888. * omap_hwmod_enable_clocks - enable main_clk, all interface clocks
  2889. * @oh: struct omap_hwmod *oh
  2890. *
  2891. * Intended to be called by the omap_device code.
  2892. */
  2893. int omap_hwmod_enable_clocks(struct omap_hwmod *oh)
  2894. {
  2895. unsigned long flags;
  2896. spin_lock_irqsave(&oh->_lock, flags);
  2897. _enable_clocks(oh);
  2898. spin_unlock_irqrestore(&oh->_lock, flags);
  2899. return 0;
  2900. }
  2901. /**
  2902. * omap_hwmod_disable_clocks - disable main_clk, all interface clocks
  2903. * @oh: struct omap_hwmod *oh
  2904. *
  2905. * Intended to be called by the omap_device code.
  2906. */
  2907. int omap_hwmod_disable_clocks(struct omap_hwmod *oh)
  2908. {
  2909. unsigned long flags;
  2910. spin_lock_irqsave(&oh->_lock, flags);
  2911. _disable_clocks(oh);
  2912. spin_unlock_irqrestore(&oh->_lock, flags);
  2913. return 0;
  2914. }
  2915. /**
  2916. * omap_hwmod_ocp_barrier - wait for posted writes against the hwmod to complete
  2917. * @oh: struct omap_hwmod *oh
  2918. *
  2919. * Intended to be called by drivers and core code when all posted
  2920. * writes to a device must complete before continuing further
  2921. * execution (for example, after clearing some device IRQSTATUS
  2922. * register bits)
  2923. *
  2924. * XXX what about targets with multiple OCP threads?
  2925. */
  2926. void omap_hwmod_ocp_barrier(struct omap_hwmod *oh)
  2927. {
  2928. BUG_ON(!oh);
  2929. if (!oh->class->sysc || !oh->class->sysc->sysc_flags) {
  2930. WARN(1, "omap_device: %s: OCP barrier impossible due to device configuration\n",
  2931. oh->name);
  2932. return;
  2933. }
  2934. /*
  2935. * Forces posted writes to complete on the OCP thread handling
  2936. * register writes
  2937. */
  2938. omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
  2939. }
  2940. /**
  2941. * omap_hwmod_reset - reset the hwmod
  2942. * @oh: struct omap_hwmod *
  2943. *
  2944. * Under some conditions, a driver may wish to reset the entire device.
  2945. * Called from omap_device code. Returns -EINVAL on error or passes along
  2946. * the return value from _reset().
  2947. */
  2948. int omap_hwmod_reset(struct omap_hwmod *oh)
  2949. {
  2950. int r;
  2951. unsigned long flags;
  2952. if (!oh)
  2953. return -EINVAL;
  2954. spin_lock_irqsave(&oh->_lock, flags);
  2955. r = _reset(oh);
  2956. spin_unlock_irqrestore(&oh->_lock, flags);
  2957. return r;
  2958. }
  2959. /*
  2960. * IP block data retrieval functions
  2961. */
  2962. /**
  2963. * omap_hwmod_count_resources - count number of struct resources needed by hwmod
  2964. * @oh: struct omap_hwmod *
  2965. * @flags: Type of resources to include when counting (IRQ/DMA/MEM)
  2966. *
  2967. * Count the number of struct resource array elements necessary to
  2968. * contain omap_hwmod @oh resources. Intended to be called by code
  2969. * that registers omap_devices. Intended to be used to determine the
  2970. * size of a dynamically-allocated struct resource array, before
  2971. * calling omap_hwmod_fill_resources(). Returns the number of struct
  2972. * resource array elements needed.
  2973. *
  2974. * XXX This code is not optimized. It could attempt to merge adjacent
  2975. * resource IDs.
  2976. *
  2977. */
  2978. int omap_hwmod_count_resources(struct omap_hwmod *oh, unsigned long flags)
  2979. {
  2980. int ret = 0;
  2981. if (flags & IORESOURCE_IRQ)
  2982. ret += _count_mpu_irqs(oh);
  2983. if (flags & IORESOURCE_DMA)
  2984. ret += _count_sdma_reqs(oh);
  2985. if (flags & IORESOURCE_MEM) {
  2986. int i = 0;
  2987. struct omap_hwmod_ocp_if *os;
  2988. struct list_head *p = oh->slave_ports.next;
  2989. while (i < oh->slaves_cnt) {
  2990. os = _fetch_next_ocp_if(&p, &i);
  2991. ret += _count_ocp_if_addr_spaces(os);
  2992. }
  2993. }
  2994. return ret;
  2995. }
  2996. /**
  2997. * omap_hwmod_fill_resources - fill struct resource array with hwmod data
  2998. * @oh: struct omap_hwmod *
  2999. * @res: pointer to the first element of an array of struct resource to fill
  3000. *
  3001. * Fill the struct resource array @res with resource data from the
  3002. * omap_hwmod @oh. Intended to be called by code that registers
  3003. * omap_devices. See also omap_hwmod_count_resources(). Returns the
  3004. * number of array elements filled.
  3005. */
  3006. int omap_hwmod_fill_resources(struct omap_hwmod *oh, struct resource *res)
  3007. {
  3008. struct omap_hwmod_ocp_if *os;
  3009. struct list_head *p;
  3010. int i, j, mpu_irqs_cnt, sdma_reqs_cnt, addr_cnt;
  3011. int r = 0;
  3012. /* For each IRQ, DMA, memory area, fill in array.*/
  3013. mpu_irqs_cnt = _count_mpu_irqs(oh);
  3014. for (i = 0; i < mpu_irqs_cnt; i++) {
  3015. (res + r)->name = (oh->mpu_irqs + i)->name;
  3016. (res + r)->start = (oh->mpu_irqs + i)->irq;
  3017. (res + r)->end = (oh->mpu_irqs + i)->irq;
  3018. (res + r)->flags = IORESOURCE_IRQ;
  3019. r++;
  3020. }
  3021. sdma_reqs_cnt = _count_sdma_reqs(oh);
  3022. for (i = 0; i < sdma_reqs_cnt; i++) {
  3023. (res + r)->name = (oh->sdma_reqs + i)->name;
  3024. (res + r)->start = (oh->sdma_reqs + i)->dma_req;
  3025. (res + r)->end = (oh->sdma_reqs + i)->dma_req;
  3026. (res + r)->flags = IORESOURCE_DMA;
  3027. r++;
  3028. }
  3029. p = oh->slave_ports.next;
  3030. i = 0;
  3031. while (i < oh->slaves_cnt) {
  3032. os = _fetch_next_ocp_if(&p, &i);
  3033. addr_cnt = _count_ocp_if_addr_spaces(os);
  3034. for (j = 0; j < addr_cnt; j++) {
  3035. (res + r)->name = (os->addr + j)->name;
  3036. (res + r)->start = (os->addr + j)->pa_start;
  3037. (res + r)->end = (os->addr + j)->pa_end;
  3038. (res + r)->flags = IORESOURCE_MEM;
  3039. r++;
  3040. }
  3041. }
  3042. return r;
  3043. }
  3044. /**
  3045. * omap_hwmod_fill_dma_resources - fill struct resource array with dma data
  3046. * @oh: struct omap_hwmod *
  3047. * @res: pointer to the array of struct resource to fill
  3048. *
  3049. * Fill the struct resource array @res with dma resource data from the
  3050. * omap_hwmod @oh. Intended to be called by code that registers
  3051. * omap_devices. See also omap_hwmod_count_resources(). Returns the
  3052. * number of array elements filled.
  3053. */
  3054. int omap_hwmod_fill_dma_resources(struct omap_hwmod *oh, struct resource *res)
  3055. {
  3056. int i, sdma_reqs_cnt;
  3057. int r = 0;
  3058. sdma_reqs_cnt = _count_sdma_reqs(oh);
  3059. for (i = 0; i < sdma_reqs_cnt; i++) {
  3060. (res + r)->name = (oh->sdma_reqs + i)->name;
  3061. (res + r)->start = (oh->sdma_reqs + i)->dma_req;
  3062. (res + r)->end = (oh->sdma_reqs + i)->dma_req;
  3063. (res + r)->flags = IORESOURCE_DMA;
  3064. r++;
  3065. }
  3066. return r;
  3067. }
  3068. /**
  3069. * omap_hwmod_get_resource_byname - fetch IP block integration data by name
  3070. * @oh: struct omap_hwmod * to operate on
  3071. * @type: one of the IORESOURCE_* constants from include/linux/ioport.h
  3072. * @name: pointer to the name of the data to fetch (optional)
  3073. * @rsrc: pointer to a struct resource, allocated by the caller
  3074. *
  3075. * Retrieve MPU IRQ, SDMA request line, or address space start/end
  3076. * data for the IP block pointed to by @oh. The data will be filled
  3077. * into a struct resource record pointed to by @rsrc. The struct
  3078. * resource must be allocated by the caller. When @name is non-null,
  3079. * the data associated with the matching entry in the IRQ/SDMA/address
  3080. * space hwmod data arrays will be returned. If @name is null, the
  3081. * first array entry will be returned. Data order is not meaningful
  3082. * in hwmod data, so callers are strongly encouraged to use a non-null
  3083. * @name whenever possible to avoid unpredictable effects if hwmod
  3084. * data is later added that causes data ordering to change. This
  3085. * function is only intended for use by OMAP core code. Device
  3086. * drivers should not call this function - the appropriate bus-related
  3087. * data accessor functions should be used instead. Returns 0 upon
  3088. * success or a negative error code upon error.
  3089. */
  3090. int omap_hwmod_get_resource_byname(struct omap_hwmod *oh, unsigned int type,
  3091. const char *name, struct resource *rsrc)
  3092. {
  3093. int r;
  3094. unsigned int irq, dma;
  3095. u32 pa_start, pa_end;
  3096. if (!oh || !rsrc)
  3097. return -EINVAL;
  3098. if (type == IORESOURCE_IRQ) {
  3099. r = _get_mpu_irq_by_name(oh, name, &irq);
  3100. if (r)
  3101. return r;
  3102. rsrc->start = irq;
  3103. rsrc->end = irq;
  3104. } else if (type == IORESOURCE_DMA) {
  3105. r = _get_sdma_req_by_name(oh, name, &dma);
  3106. if (r)
  3107. return r;
  3108. rsrc->start = dma;
  3109. rsrc->end = dma;
  3110. } else if (type == IORESOURCE_MEM) {
  3111. r = _get_addr_space_by_name(oh, name, &pa_start, &pa_end);
  3112. if (r)
  3113. return r;
  3114. rsrc->start = pa_start;
  3115. rsrc->end = pa_end;
  3116. } else {
  3117. return -EINVAL;
  3118. }
  3119. rsrc->flags = type;
  3120. rsrc->name = name;
  3121. return 0;
  3122. }
  3123. /**
  3124. * omap_hwmod_get_pwrdm - return pointer to this module's main powerdomain
  3125. * @oh: struct omap_hwmod *
  3126. *
  3127. * Return the powerdomain pointer associated with the OMAP module
  3128. * @oh's main clock. If @oh does not have a main clk, return the
  3129. * powerdomain associated with the interface clock associated with the
  3130. * module's MPU port. (XXX Perhaps this should use the SDMA port
  3131. * instead?) Returns NULL on error, or a struct powerdomain * on
  3132. * success.
  3133. */
  3134. struct powerdomain *omap_hwmod_get_pwrdm(struct omap_hwmod *oh)
  3135. {
  3136. struct clk *c;
  3137. struct omap_hwmod_ocp_if *oi;
  3138. struct clockdomain *clkdm;
  3139. struct clk_hw_omap *clk;
  3140. if (!oh)
  3141. return NULL;
  3142. if (oh->clkdm)
  3143. return oh->clkdm->pwrdm.ptr;
  3144. if (oh->_clk) {
  3145. c = oh->_clk;
  3146. } else {
  3147. oi = _find_mpu_rt_port(oh);
  3148. if (!oi)
  3149. return NULL;
  3150. c = oi->_clk;
  3151. }
  3152. clk = to_clk_hw_omap(__clk_get_hw(c));
  3153. clkdm = clk->clkdm;
  3154. if (!clkdm)
  3155. return NULL;
  3156. return clkdm->pwrdm.ptr;
  3157. }
  3158. /**
  3159. * omap_hwmod_get_mpu_rt_va - return the module's base address (for the MPU)
  3160. * @oh: struct omap_hwmod *
  3161. *
  3162. * Returns the virtual address corresponding to the beginning of the
  3163. * module's register target, in the address range that is intended to
  3164. * be used by the MPU. Returns the virtual address upon success or NULL
  3165. * upon error.
  3166. */
  3167. void __iomem *omap_hwmod_get_mpu_rt_va(struct omap_hwmod *oh)
  3168. {
  3169. if (!oh)
  3170. return NULL;
  3171. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  3172. return NULL;
  3173. if (oh->_state == _HWMOD_STATE_UNKNOWN)
  3174. return NULL;
  3175. return oh->_mpu_rt_va;
  3176. }
  3177. /**
  3178. * omap_hwmod_add_initiator_dep - add sleepdep from @init_oh to @oh
  3179. * @oh: struct omap_hwmod *
  3180. * @init_oh: struct omap_hwmod * (initiator)
  3181. *
  3182. * Add a sleep dependency between the initiator @init_oh and @oh.
  3183. * Intended to be called by DSP/Bridge code via platform_data for the
  3184. * DSP case; and by the DMA code in the sDMA case. DMA code, *Bridge
  3185. * code needs to add/del initiator dependencies dynamically
  3186. * before/after accessing a device. Returns the return value from
  3187. * _add_initiator_dep().
  3188. *
  3189. * XXX Keep a usecount in the clockdomain code
  3190. */
  3191. int omap_hwmod_add_initiator_dep(struct omap_hwmod *oh,
  3192. struct omap_hwmod *init_oh)
  3193. {
  3194. return _add_initiator_dep(oh, init_oh);
  3195. }
  3196. /*
  3197. * XXX what about functions for drivers to save/restore ocp_sysconfig
  3198. * for context save/restore operations?
  3199. */
  3200. /**
  3201. * omap_hwmod_del_initiator_dep - remove sleepdep from @init_oh to @oh
  3202. * @oh: struct omap_hwmod *
  3203. * @init_oh: struct omap_hwmod * (initiator)
  3204. *
  3205. * Remove a sleep dependency between the initiator @init_oh and @oh.
  3206. * Intended to be called by DSP/Bridge code via platform_data for the
  3207. * DSP case; and by the DMA code in the sDMA case. DMA code, *Bridge
  3208. * code needs to add/del initiator dependencies dynamically
  3209. * before/after accessing a device. Returns the return value from
  3210. * _del_initiator_dep().
  3211. *
  3212. * XXX Keep a usecount in the clockdomain code
  3213. */
  3214. int omap_hwmod_del_initiator_dep(struct omap_hwmod *oh,
  3215. struct omap_hwmod *init_oh)
  3216. {
  3217. return _del_initiator_dep(oh, init_oh);
  3218. }
  3219. /**
  3220. * omap_hwmod_enable_wakeup - allow device to wake up the system
  3221. * @oh: struct omap_hwmod *
  3222. *
  3223. * Sets the module OCP socket ENAWAKEUP bit to allow the module to
  3224. * send wakeups to the PRCM, and enable I/O ring wakeup events for
  3225. * this IP block if it has dynamic mux entries. Eventually this
  3226. * should set PRCM wakeup registers to cause the PRCM to receive
  3227. * wakeup events from the module. Does not set any wakeup routing
  3228. * registers beyond this point - if the module is to wake up any other
  3229. * module or subsystem, that must be set separately. Called by
  3230. * omap_device code. Returns -EINVAL on error or 0 upon success.
  3231. */
  3232. int omap_hwmod_enable_wakeup(struct omap_hwmod *oh)
  3233. {
  3234. unsigned long flags;
  3235. u32 v;
  3236. spin_lock_irqsave(&oh->_lock, flags);
  3237. if (oh->class->sysc &&
  3238. (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
  3239. v = oh->_sysc_cache;
  3240. _enable_wakeup(oh, &v);
  3241. _write_sysconfig(v, oh);
  3242. }
  3243. _set_idle_ioring_wakeup(oh, true);
  3244. spin_unlock_irqrestore(&oh->_lock, flags);
  3245. return 0;
  3246. }
  3247. /**
  3248. * omap_hwmod_disable_wakeup - prevent device from waking the system
  3249. * @oh: struct omap_hwmod *
  3250. *
  3251. * Clears the module OCP socket ENAWAKEUP bit to prevent the module
  3252. * from sending wakeups to the PRCM, and disable I/O ring wakeup
  3253. * events for this IP block if it has dynamic mux entries. Eventually
  3254. * this should clear PRCM wakeup registers to cause the PRCM to ignore
  3255. * wakeup events from the module. Does not set any wakeup routing
  3256. * registers beyond this point - if the module is to wake up any other
  3257. * module or subsystem, that must be set separately. Called by
  3258. * omap_device code. Returns -EINVAL on error or 0 upon success.
  3259. */
  3260. int omap_hwmod_disable_wakeup(struct omap_hwmod *oh)
  3261. {
  3262. unsigned long flags;
  3263. u32 v;
  3264. spin_lock_irqsave(&oh->_lock, flags);
  3265. if (oh->class->sysc &&
  3266. (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
  3267. v = oh->_sysc_cache;
  3268. _disable_wakeup(oh, &v);
  3269. _write_sysconfig(v, oh);
  3270. }
  3271. _set_idle_ioring_wakeup(oh, false);
  3272. spin_unlock_irqrestore(&oh->_lock, flags);
  3273. return 0;
  3274. }
  3275. /**
  3276. * omap_hwmod_assert_hardreset - assert the HW reset line of submodules
  3277. * contained in the hwmod module.
  3278. * @oh: struct omap_hwmod *
  3279. * @name: name of the reset line to lookup and assert
  3280. *
  3281. * Some IP like dsp, ipu or iva contain processor that require
  3282. * an HW reset line to be assert / deassert in order to enable fully
  3283. * the IP. Returns -EINVAL if @oh is null or if the operation is not
  3284. * yet supported on this OMAP; otherwise, passes along the return value
  3285. * from _assert_hardreset().
  3286. */
  3287. int omap_hwmod_assert_hardreset(struct omap_hwmod *oh, const char *name)
  3288. {
  3289. int ret;
  3290. unsigned long flags;
  3291. if (!oh)
  3292. return -EINVAL;
  3293. spin_lock_irqsave(&oh->_lock, flags);
  3294. ret = _assert_hardreset(oh, name);
  3295. spin_unlock_irqrestore(&oh->_lock, flags);
  3296. return ret;
  3297. }
  3298. /**
  3299. * omap_hwmod_deassert_hardreset - deassert the HW reset line of submodules
  3300. * contained in the hwmod module.
  3301. * @oh: struct omap_hwmod *
  3302. * @name: name of the reset line to look up and deassert
  3303. *
  3304. * Some IP like dsp, ipu or iva contain processor that require
  3305. * an HW reset line to be assert / deassert in order to enable fully
  3306. * the IP. Returns -EINVAL if @oh is null or if the operation is not
  3307. * yet supported on this OMAP; otherwise, passes along the return value
  3308. * from _deassert_hardreset().
  3309. */
  3310. int omap_hwmod_deassert_hardreset(struct omap_hwmod *oh, const char *name)
  3311. {
  3312. int ret;
  3313. unsigned long flags;
  3314. if (!oh)
  3315. return -EINVAL;
  3316. spin_lock_irqsave(&oh->_lock, flags);
  3317. ret = _deassert_hardreset(oh, name);
  3318. spin_unlock_irqrestore(&oh->_lock, flags);
  3319. return ret;
  3320. }
  3321. /**
  3322. * omap_hwmod_read_hardreset - read the HW reset line state of submodules
  3323. * contained in the hwmod module
  3324. * @oh: struct omap_hwmod *
  3325. * @name: name of the reset line to look up and read
  3326. *
  3327. * Return the current state of the hwmod @oh's reset line named @name:
  3328. * returns -EINVAL upon parameter error or if this operation
  3329. * is unsupported on the current OMAP; otherwise, passes along the return
  3330. * value from _read_hardreset().
  3331. */
  3332. int omap_hwmod_read_hardreset(struct omap_hwmod *oh, const char *name)
  3333. {
  3334. int ret;
  3335. unsigned long flags;
  3336. if (!oh)
  3337. return -EINVAL;
  3338. spin_lock_irqsave(&oh->_lock, flags);
  3339. ret = _read_hardreset(oh, name);
  3340. spin_unlock_irqrestore(&oh->_lock, flags);
  3341. return ret;
  3342. }
  3343. /**
  3344. * omap_hwmod_for_each_by_class - call @fn for each hwmod of class @classname
  3345. * @classname: struct omap_hwmod_class name to search for
  3346. * @fn: callback function pointer to call for each hwmod in class @classname
  3347. * @user: arbitrary context data to pass to the callback function
  3348. *
  3349. * For each omap_hwmod of class @classname, call @fn.
  3350. * If the callback function returns something other than
  3351. * zero, the iterator is terminated, and the callback function's return
  3352. * value is passed back to the caller. Returns 0 upon success, -EINVAL
  3353. * if @classname or @fn are NULL, or passes back the error code from @fn.
  3354. */
  3355. int omap_hwmod_for_each_by_class(const char *classname,
  3356. int (*fn)(struct omap_hwmod *oh,
  3357. void *user),
  3358. void *user)
  3359. {
  3360. struct omap_hwmod *temp_oh;
  3361. int ret = 0;
  3362. if (!classname || !fn)
  3363. return -EINVAL;
  3364. pr_debug("omap_hwmod: %s: looking for modules of class %s\n",
  3365. __func__, classname);
  3366. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  3367. if (!strcmp(temp_oh->class->name, classname)) {
  3368. pr_debug("omap_hwmod: %s: %s: calling callback fn\n",
  3369. __func__, temp_oh->name);
  3370. ret = (*fn)(temp_oh, user);
  3371. if (ret)
  3372. break;
  3373. }
  3374. }
  3375. if (ret)
  3376. pr_debug("omap_hwmod: %s: iterator terminated early: %d\n",
  3377. __func__, ret);
  3378. return ret;
  3379. }
  3380. /**
  3381. * omap_hwmod_set_postsetup_state - set the post-_setup() state for this hwmod
  3382. * @oh: struct omap_hwmod *
  3383. * @state: state that _setup() should leave the hwmod in
  3384. *
  3385. * Sets the hwmod state that @oh will enter at the end of _setup()
  3386. * (called by omap_hwmod_setup_*()). See also the documentation
  3387. * for _setup_postsetup(), above. Returns 0 upon success or
  3388. * -EINVAL if there is a problem with the arguments or if the hwmod is
  3389. * in the wrong state.
  3390. */
  3391. int omap_hwmod_set_postsetup_state(struct omap_hwmod *oh, u8 state)
  3392. {
  3393. int ret;
  3394. unsigned long flags;
  3395. if (!oh)
  3396. return -EINVAL;
  3397. if (state != _HWMOD_STATE_DISABLED &&
  3398. state != _HWMOD_STATE_ENABLED &&
  3399. state != _HWMOD_STATE_IDLE)
  3400. return -EINVAL;
  3401. spin_lock_irqsave(&oh->_lock, flags);
  3402. if (oh->_state != _HWMOD_STATE_REGISTERED) {
  3403. ret = -EINVAL;
  3404. goto ohsps_unlock;
  3405. }
  3406. oh->_postsetup_state = state;
  3407. ret = 0;
  3408. ohsps_unlock:
  3409. spin_unlock_irqrestore(&oh->_lock, flags);
  3410. return ret;
  3411. }
  3412. /**
  3413. * omap_hwmod_get_context_loss_count - get lost context count
  3414. * @oh: struct omap_hwmod *
  3415. *
  3416. * Returns the context loss count of associated @oh
  3417. * upon success, or zero if no context loss data is available.
  3418. *
  3419. * On OMAP4, this queries the per-hwmod context loss register,
  3420. * assuming one exists. If not, or on OMAP2/3, this queries the
  3421. * enclosing powerdomain context loss count.
  3422. */
  3423. int omap_hwmod_get_context_loss_count(struct omap_hwmod *oh)
  3424. {
  3425. struct powerdomain *pwrdm;
  3426. int ret = 0;
  3427. if (soc_ops.get_context_lost)
  3428. return soc_ops.get_context_lost(oh);
  3429. pwrdm = omap_hwmod_get_pwrdm(oh);
  3430. if (pwrdm)
  3431. ret = pwrdm_get_context_loss_count(pwrdm);
  3432. return ret;
  3433. }
  3434. /**
  3435. * omap_hwmod_no_setup_reset - prevent a hwmod from being reset upon setup
  3436. * @oh: struct omap_hwmod *
  3437. *
  3438. * Prevent the hwmod @oh from being reset during the setup process.
  3439. * Intended for use by board-*.c files on boards with devices that
  3440. * cannot tolerate being reset. Must be called before the hwmod has
  3441. * been set up. Returns 0 upon success or negative error code upon
  3442. * failure.
  3443. */
  3444. int omap_hwmod_no_setup_reset(struct omap_hwmod *oh)
  3445. {
  3446. if (!oh)
  3447. return -EINVAL;
  3448. if (oh->_state != _HWMOD_STATE_REGISTERED) {
  3449. pr_err("omap_hwmod: %s: cannot prevent setup reset; in wrong state\n",
  3450. oh->name);
  3451. return -EINVAL;
  3452. }
  3453. oh->flags |= HWMOD_INIT_NO_RESET;
  3454. return 0;
  3455. }
  3456. /**
  3457. * omap_hwmod_pad_route_irq - route an I/O pad wakeup to a particular MPU IRQ
  3458. * @oh: struct omap_hwmod * containing hwmod mux entries
  3459. * @pad_idx: array index in oh->mux of the hwmod mux entry to route wakeup
  3460. * @irq_idx: the hwmod mpu_irqs array index of the IRQ to trigger on wakeup
  3461. *
  3462. * When an I/O pad wakeup arrives for the dynamic or wakeup hwmod mux
  3463. * entry number @pad_idx for the hwmod @oh, trigger the interrupt
  3464. * service routine for the hwmod's mpu_irqs array index @irq_idx. If
  3465. * this function is not called for a given pad_idx, then the ISR
  3466. * associated with @oh's first MPU IRQ will be triggered when an I/O
  3467. * pad wakeup occurs on that pad. Note that @pad_idx is the index of
  3468. * the _dynamic or wakeup_ entry: if there are other entries not
  3469. * marked with OMAP_DEVICE_PAD_WAKEUP or OMAP_DEVICE_PAD_REMUX, these
  3470. * entries are NOT COUNTED in the dynamic pad index. This function
  3471. * must be called separately for each pad that requires its interrupt
  3472. * to be re-routed this way. Returns -EINVAL if there is an argument
  3473. * problem or if @oh does not have hwmod mux entries or MPU IRQs;
  3474. * returns -ENOMEM if memory cannot be allocated; or 0 upon success.
  3475. *
  3476. * XXX This function interface is fragile. Rather than using array
  3477. * indexes, which are subject to unpredictable change, it should be
  3478. * using hwmod IRQ names, and some other stable key for the hwmod mux
  3479. * pad records.
  3480. */
  3481. int omap_hwmod_pad_route_irq(struct omap_hwmod *oh, int pad_idx, int irq_idx)
  3482. {
  3483. int nr_irqs;
  3484. might_sleep();
  3485. if (!oh || !oh->mux || !oh->mpu_irqs || pad_idx < 0 ||
  3486. pad_idx >= oh->mux->nr_pads_dynamic)
  3487. return -EINVAL;
  3488. /* Check the number of available mpu_irqs */
  3489. for (nr_irqs = 0; oh->mpu_irqs[nr_irqs].irq >= 0; nr_irqs++)
  3490. ;
  3491. if (irq_idx >= nr_irqs)
  3492. return -EINVAL;
  3493. if (!oh->mux->irqs) {
  3494. /* XXX What frees this? */
  3495. oh->mux->irqs = kzalloc(sizeof(int) * oh->mux->nr_pads_dynamic,
  3496. GFP_KERNEL);
  3497. if (!oh->mux->irqs)
  3498. return -ENOMEM;
  3499. }
  3500. oh->mux->irqs[pad_idx] = irq_idx;
  3501. return 0;
  3502. }
  3503. /**
  3504. * omap_hwmod_init - initialize the hwmod code
  3505. *
  3506. * Sets up some function pointers needed by the hwmod code to operate on the
  3507. * currently-booted SoC. Intended to be called once during kernel init
  3508. * before any hwmods are registered. No return value.
  3509. */
  3510. void __init omap_hwmod_init(void)
  3511. {
  3512. if (cpu_is_omap24xx()) {
  3513. soc_ops.wait_target_ready = _omap2xxx_wait_target_ready;
  3514. soc_ops.assert_hardreset = _omap2_assert_hardreset;
  3515. soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
  3516. soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
  3517. } else if (cpu_is_omap34xx()) {
  3518. soc_ops.wait_target_ready = _omap3xxx_wait_target_ready;
  3519. soc_ops.assert_hardreset = _omap2_assert_hardreset;
  3520. soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
  3521. soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
  3522. } else if (cpu_is_omap44xx() || soc_is_omap54xx()) {
  3523. soc_ops.enable_module = _omap4_enable_module;
  3524. soc_ops.disable_module = _omap4_disable_module;
  3525. soc_ops.wait_target_ready = _omap4_wait_target_ready;
  3526. soc_ops.assert_hardreset = _omap4_assert_hardreset;
  3527. soc_ops.deassert_hardreset = _omap4_deassert_hardreset;
  3528. soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
  3529. soc_ops.init_clkdm = _init_clkdm;
  3530. soc_ops.update_context_lost = _omap4_update_context_lost;
  3531. soc_ops.get_context_lost = _omap4_get_context_lost;
  3532. } else if (soc_is_am33xx()) {
  3533. soc_ops.enable_module = _am33xx_enable_module;
  3534. soc_ops.disable_module = _am33xx_disable_module;
  3535. soc_ops.wait_target_ready = _am33xx_wait_target_ready;
  3536. soc_ops.assert_hardreset = _am33xx_assert_hardreset;
  3537. soc_ops.deassert_hardreset = _am33xx_deassert_hardreset;
  3538. soc_ops.is_hardreset_asserted = _am33xx_is_hardreset_asserted;
  3539. soc_ops.init_clkdm = _init_clkdm;
  3540. } else {
  3541. WARN(1, "omap_hwmod: unknown SoC type\n");
  3542. }
  3543. inited = true;
  3544. }
  3545. /**
  3546. * omap_hwmod_get_main_clk - get pointer to main clock name
  3547. * @oh: struct omap_hwmod *
  3548. *
  3549. * Returns the main clock name assocated with @oh upon success,
  3550. * or NULL if @oh is NULL.
  3551. */
  3552. const char *omap_hwmod_get_main_clk(struct omap_hwmod *oh)
  3553. {
  3554. if (!oh)
  3555. return NULL;
  3556. return oh->main_clk;
  3557. }