src.c 2.1 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include <linux/init.h>
  13. #include <linux/io.h>
  14. #include <linux/of.h>
  15. #include <linux/of_address.h>
  16. #include <linux/smp.h>
  17. #include <asm/smp_plat.h>
  18. #include "common.h"
  19. #define SRC_SCR 0x000
  20. #define SRC_GPR1 0x020
  21. #define BP_SRC_SCR_WARM_RESET_ENABLE 0
  22. #define BP_SRC_SCR_CORE1_RST 14
  23. #define BP_SRC_SCR_CORE1_ENABLE 22
  24. static void __iomem *src_base;
  25. void imx_enable_cpu(int cpu, bool enable)
  26. {
  27. u32 mask, val;
  28. cpu = cpu_logical_map(cpu);
  29. mask = 1 << (BP_SRC_SCR_CORE1_ENABLE + cpu - 1);
  30. val = readl_relaxed(src_base + SRC_SCR);
  31. val = enable ? val | mask : val & ~mask;
  32. writel_relaxed(val, src_base + SRC_SCR);
  33. }
  34. void imx_set_cpu_jump(int cpu, void *jump_addr)
  35. {
  36. cpu = cpu_logical_map(cpu);
  37. writel_relaxed(virt_to_phys(jump_addr),
  38. src_base + SRC_GPR1 + cpu * 8);
  39. }
  40. u32 imx_get_cpu_arg(int cpu)
  41. {
  42. cpu = cpu_logical_map(cpu);
  43. return readl_relaxed(src_base + SRC_GPR1 + cpu * 8 + 4);
  44. }
  45. void imx_set_cpu_arg(int cpu, u32 arg)
  46. {
  47. cpu = cpu_logical_map(cpu);
  48. writel_relaxed(arg, src_base + SRC_GPR1 + cpu * 8 + 4);
  49. }
  50. void imx_src_prepare_restart(void)
  51. {
  52. u32 val;
  53. /* clear enable bits of secondary cores */
  54. val = readl_relaxed(src_base + SRC_SCR);
  55. val &= ~(0x7 << BP_SRC_SCR_CORE1_ENABLE);
  56. writel_relaxed(val, src_base + SRC_SCR);
  57. /* clear persistent entry register of primary core */
  58. writel_relaxed(0, src_base + SRC_GPR1);
  59. }
  60. void __init imx_src_init(void)
  61. {
  62. struct device_node *np;
  63. u32 val;
  64. np = of_find_compatible_node(NULL, NULL, "fsl,imx6q-src");
  65. src_base = of_iomap(np, 0);
  66. WARN_ON(!src_base);
  67. /*
  68. * force warm reset sources to generate cold reset
  69. * for a more reliable restart
  70. */
  71. val = readl_relaxed(src_base + SRC_SCR);
  72. val &= ~(1 << BP_SRC_SCR_WARM_RESET_ENABLE);
  73. writel_relaxed(val, src_base + SRC_SCR);
  74. }