omap_hwmod_44xx_data.c 137 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424
  1. /*
  2. * Hardware modules present on the OMAP44xx chips
  3. *
  4. * Copyright (C) 2009-2011 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley
  8. * Benoit Cousson
  9. *
  10. * This file is automatically generated from the OMAP hardware databases.
  11. * We respectfully ask that any modifications to this file be coordinated
  12. * with the public linux-omap@vger.kernel.org mailing list and the
  13. * authors above to ensure that the autogeneration scripts are kept
  14. * up-to-date with the file contents.
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/io.h>
  21. #include <plat/omap_hwmod.h>
  22. #include <plat/cpu.h>
  23. #include <plat/i2c.h>
  24. #include <plat/gpio.h>
  25. #include <plat/dma.h>
  26. #include <plat/mcspi.h>
  27. #include <plat/mcbsp.h>
  28. #include <plat/mmc.h>
  29. #include <plat/i2c.h>
  30. #include <plat/dmtimer.h>
  31. #include "omap_hwmod_common_data.h"
  32. #include "cm1_44xx.h"
  33. #include "cm2_44xx.h"
  34. #include "prm44xx.h"
  35. #include "prm-regbits-44xx.h"
  36. #include "wd_timer.h"
  37. /* Base offset for all OMAP4 interrupts external to MPUSS */
  38. #define OMAP44XX_IRQ_GIC_START 32
  39. /* Base offset for all OMAP4 dma requests */
  40. #define OMAP44XX_DMA_REQ_START 1
  41. /* Backward references (IPs with Bus Master capability) */
  42. static struct omap_hwmod omap44xx_aess_hwmod;
  43. static struct omap_hwmod omap44xx_dma_system_hwmod;
  44. static struct omap_hwmod omap44xx_dmm_hwmod;
  45. static struct omap_hwmod omap44xx_dsp_hwmod;
  46. static struct omap_hwmod omap44xx_dss_hwmod;
  47. static struct omap_hwmod omap44xx_emif_fw_hwmod;
  48. static struct omap_hwmod omap44xx_hsi_hwmod;
  49. static struct omap_hwmod omap44xx_ipu_hwmod;
  50. static struct omap_hwmod omap44xx_iss_hwmod;
  51. static struct omap_hwmod omap44xx_iva_hwmod;
  52. static struct omap_hwmod omap44xx_l3_instr_hwmod;
  53. static struct omap_hwmod omap44xx_l3_main_1_hwmod;
  54. static struct omap_hwmod omap44xx_l3_main_2_hwmod;
  55. static struct omap_hwmod omap44xx_l3_main_3_hwmod;
  56. static struct omap_hwmod omap44xx_l4_abe_hwmod;
  57. static struct omap_hwmod omap44xx_l4_cfg_hwmod;
  58. static struct omap_hwmod omap44xx_l4_per_hwmod;
  59. static struct omap_hwmod omap44xx_l4_wkup_hwmod;
  60. static struct omap_hwmod omap44xx_mmc1_hwmod;
  61. static struct omap_hwmod omap44xx_mmc2_hwmod;
  62. static struct omap_hwmod omap44xx_mpu_hwmod;
  63. static struct omap_hwmod omap44xx_mpu_private_hwmod;
  64. static struct omap_hwmod omap44xx_usb_otg_hs_hwmod;
  65. /*
  66. * Interconnects omap_hwmod structures
  67. * hwmods that compose the global OMAP interconnect
  68. */
  69. /*
  70. * 'dmm' class
  71. * instance(s): dmm
  72. */
  73. static struct omap_hwmod_class omap44xx_dmm_hwmod_class = {
  74. .name = "dmm",
  75. };
  76. /* dmm */
  77. static struct omap_hwmod_irq_info omap44xx_dmm_irqs[] = {
  78. { .irq = 113 + OMAP44XX_IRQ_GIC_START },
  79. { .irq = -1 }
  80. };
  81. /* l3_main_1 -> dmm */
  82. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__dmm = {
  83. .master = &omap44xx_l3_main_1_hwmod,
  84. .slave = &omap44xx_dmm_hwmod,
  85. .clk = "l3_div_ck",
  86. .user = OCP_USER_SDMA,
  87. };
  88. static struct omap_hwmod_addr_space omap44xx_dmm_addrs[] = {
  89. {
  90. .pa_start = 0x4e000000,
  91. .pa_end = 0x4e0007ff,
  92. .flags = ADDR_TYPE_RT
  93. },
  94. { }
  95. };
  96. /* mpu -> dmm */
  97. static struct omap_hwmod_ocp_if omap44xx_mpu__dmm = {
  98. .master = &omap44xx_mpu_hwmod,
  99. .slave = &omap44xx_dmm_hwmod,
  100. .clk = "l3_div_ck",
  101. .addr = omap44xx_dmm_addrs,
  102. .user = OCP_USER_MPU,
  103. };
  104. /* dmm slave ports */
  105. static struct omap_hwmod_ocp_if *omap44xx_dmm_slaves[] = {
  106. &omap44xx_l3_main_1__dmm,
  107. &omap44xx_mpu__dmm,
  108. };
  109. static struct omap_hwmod omap44xx_dmm_hwmod = {
  110. .name = "dmm",
  111. .class = &omap44xx_dmm_hwmod_class,
  112. .clkdm_name = "l3_emif_clkdm",
  113. .prcm = {
  114. .omap4 = {
  115. .clkctrl_offs = OMAP4_CM_MEMIF_DMM_CLKCTRL_OFFSET,
  116. .context_offs = OMAP4_RM_MEMIF_DMM_CONTEXT_OFFSET,
  117. },
  118. },
  119. .slaves = omap44xx_dmm_slaves,
  120. .slaves_cnt = ARRAY_SIZE(omap44xx_dmm_slaves),
  121. .mpu_irqs = omap44xx_dmm_irqs,
  122. };
  123. /*
  124. * 'emif_fw' class
  125. * instance(s): emif_fw
  126. */
  127. static struct omap_hwmod_class omap44xx_emif_fw_hwmod_class = {
  128. .name = "emif_fw",
  129. };
  130. /* emif_fw */
  131. /* dmm -> emif_fw */
  132. static struct omap_hwmod_ocp_if omap44xx_dmm__emif_fw = {
  133. .master = &omap44xx_dmm_hwmod,
  134. .slave = &omap44xx_emif_fw_hwmod,
  135. .clk = "l3_div_ck",
  136. .user = OCP_USER_MPU | OCP_USER_SDMA,
  137. };
  138. static struct omap_hwmod_addr_space omap44xx_emif_fw_addrs[] = {
  139. {
  140. .pa_start = 0x4a20c000,
  141. .pa_end = 0x4a20c0ff,
  142. .flags = ADDR_TYPE_RT
  143. },
  144. { }
  145. };
  146. /* l4_cfg -> emif_fw */
  147. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__emif_fw = {
  148. .master = &omap44xx_l4_cfg_hwmod,
  149. .slave = &omap44xx_emif_fw_hwmod,
  150. .clk = "l4_div_ck",
  151. .addr = omap44xx_emif_fw_addrs,
  152. .user = OCP_USER_MPU,
  153. };
  154. /* emif_fw slave ports */
  155. static struct omap_hwmod_ocp_if *omap44xx_emif_fw_slaves[] = {
  156. &omap44xx_dmm__emif_fw,
  157. &omap44xx_l4_cfg__emif_fw,
  158. };
  159. static struct omap_hwmod omap44xx_emif_fw_hwmod = {
  160. .name = "emif_fw",
  161. .class = &omap44xx_emif_fw_hwmod_class,
  162. .clkdm_name = "l3_emif_clkdm",
  163. .prcm = {
  164. .omap4 = {
  165. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_FW_CLKCTRL_OFFSET,
  166. .context_offs = OMAP4_RM_MEMIF_EMIF_FW_CONTEXT_OFFSET,
  167. },
  168. },
  169. .slaves = omap44xx_emif_fw_slaves,
  170. .slaves_cnt = ARRAY_SIZE(omap44xx_emif_fw_slaves),
  171. };
  172. /*
  173. * 'l3' class
  174. * instance(s): l3_instr, l3_main_1, l3_main_2, l3_main_3
  175. */
  176. static struct omap_hwmod_class omap44xx_l3_hwmod_class = {
  177. .name = "l3",
  178. };
  179. /* l3_instr */
  180. /* iva -> l3_instr */
  181. static struct omap_hwmod_ocp_if omap44xx_iva__l3_instr = {
  182. .master = &omap44xx_iva_hwmod,
  183. .slave = &omap44xx_l3_instr_hwmod,
  184. .clk = "l3_div_ck",
  185. .user = OCP_USER_MPU | OCP_USER_SDMA,
  186. };
  187. /* l3_main_3 -> l3_instr */
  188. static struct omap_hwmod_ocp_if omap44xx_l3_main_3__l3_instr = {
  189. .master = &omap44xx_l3_main_3_hwmod,
  190. .slave = &omap44xx_l3_instr_hwmod,
  191. .clk = "l3_div_ck",
  192. .user = OCP_USER_MPU | OCP_USER_SDMA,
  193. };
  194. /* l3_instr slave ports */
  195. static struct omap_hwmod_ocp_if *omap44xx_l3_instr_slaves[] = {
  196. &omap44xx_iva__l3_instr,
  197. &omap44xx_l3_main_3__l3_instr,
  198. };
  199. static struct omap_hwmod omap44xx_l3_instr_hwmod = {
  200. .name = "l3_instr",
  201. .class = &omap44xx_l3_hwmod_class,
  202. .clkdm_name = "l3_instr_clkdm",
  203. .prcm = {
  204. .omap4 = {
  205. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_INSTR_CLKCTRL_OFFSET,
  206. .context_offs = OMAP4_RM_L3INSTR_L3_INSTR_CONTEXT_OFFSET,
  207. .modulemode = MODULEMODE_HWCTRL,
  208. },
  209. },
  210. .slaves = omap44xx_l3_instr_slaves,
  211. .slaves_cnt = ARRAY_SIZE(omap44xx_l3_instr_slaves),
  212. };
  213. /* l3_main_1 */
  214. static struct omap_hwmod_irq_info omap44xx_l3_main_1_irqs[] = {
  215. { .name = "dbg_err", .irq = 9 + OMAP44XX_IRQ_GIC_START },
  216. { .name = "app_err", .irq = 10 + OMAP44XX_IRQ_GIC_START },
  217. { .irq = -1 }
  218. };
  219. /* dsp -> l3_main_1 */
  220. static struct omap_hwmod_ocp_if omap44xx_dsp__l3_main_1 = {
  221. .master = &omap44xx_dsp_hwmod,
  222. .slave = &omap44xx_l3_main_1_hwmod,
  223. .clk = "l3_div_ck",
  224. .user = OCP_USER_MPU | OCP_USER_SDMA,
  225. };
  226. /* dss -> l3_main_1 */
  227. static struct omap_hwmod_ocp_if omap44xx_dss__l3_main_1 = {
  228. .master = &omap44xx_dss_hwmod,
  229. .slave = &omap44xx_l3_main_1_hwmod,
  230. .clk = "l3_div_ck",
  231. .user = OCP_USER_MPU | OCP_USER_SDMA,
  232. };
  233. /* l3_main_2 -> l3_main_1 */
  234. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_1 = {
  235. .master = &omap44xx_l3_main_2_hwmod,
  236. .slave = &omap44xx_l3_main_1_hwmod,
  237. .clk = "l3_div_ck",
  238. .user = OCP_USER_MPU | OCP_USER_SDMA,
  239. };
  240. /* l4_cfg -> l3_main_1 */
  241. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_1 = {
  242. .master = &omap44xx_l4_cfg_hwmod,
  243. .slave = &omap44xx_l3_main_1_hwmod,
  244. .clk = "l4_div_ck",
  245. .user = OCP_USER_MPU | OCP_USER_SDMA,
  246. };
  247. /* mmc1 -> l3_main_1 */
  248. static struct omap_hwmod_ocp_if omap44xx_mmc1__l3_main_1 = {
  249. .master = &omap44xx_mmc1_hwmod,
  250. .slave = &omap44xx_l3_main_1_hwmod,
  251. .clk = "l3_div_ck",
  252. .user = OCP_USER_MPU | OCP_USER_SDMA,
  253. };
  254. /* mmc2 -> l3_main_1 */
  255. static struct omap_hwmod_ocp_if omap44xx_mmc2__l3_main_1 = {
  256. .master = &omap44xx_mmc2_hwmod,
  257. .slave = &omap44xx_l3_main_1_hwmod,
  258. .clk = "l3_div_ck",
  259. .user = OCP_USER_MPU | OCP_USER_SDMA,
  260. };
  261. static struct omap_hwmod_addr_space omap44xx_l3_main_1_addrs[] = {
  262. {
  263. .pa_start = 0x44000000,
  264. .pa_end = 0x44000fff,
  265. .flags = ADDR_TYPE_RT
  266. },
  267. { }
  268. };
  269. /* mpu -> l3_main_1 */
  270. static struct omap_hwmod_ocp_if omap44xx_mpu__l3_main_1 = {
  271. .master = &omap44xx_mpu_hwmod,
  272. .slave = &omap44xx_l3_main_1_hwmod,
  273. .clk = "l3_div_ck",
  274. .addr = omap44xx_l3_main_1_addrs,
  275. .user = OCP_USER_MPU,
  276. };
  277. /* l3_main_1 slave ports */
  278. static struct omap_hwmod_ocp_if *omap44xx_l3_main_1_slaves[] = {
  279. &omap44xx_dsp__l3_main_1,
  280. &omap44xx_dss__l3_main_1,
  281. &omap44xx_l3_main_2__l3_main_1,
  282. &omap44xx_l4_cfg__l3_main_1,
  283. &omap44xx_mmc1__l3_main_1,
  284. &omap44xx_mmc2__l3_main_1,
  285. &omap44xx_mpu__l3_main_1,
  286. };
  287. static struct omap_hwmod omap44xx_l3_main_1_hwmod = {
  288. .name = "l3_main_1",
  289. .class = &omap44xx_l3_hwmod_class,
  290. .clkdm_name = "l3_1_clkdm",
  291. .mpu_irqs = omap44xx_l3_main_1_irqs,
  292. .prcm = {
  293. .omap4 = {
  294. .clkctrl_offs = OMAP4_CM_L3_1_L3_1_CLKCTRL_OFFSET,
  295. .context_offs = OMAP4_RM_L3_1_L3_1_CONTEXT_OFFSET,
  296. },
  297. },
  298. .slaves = omap44xx_l3_main_1_slaves,
  299. .slaves_cnt = ARRAY_SIZE(omap44xx_l3_main_1_slaves),
  300. };
  301. /* l3_main_2 */
  302. /* dma_system -> l3_main_2 */
  303. static struct omap_hwmod_ocp_if omap44xx_dma_system__l3_main_2 = {
  304. .master = &omap44xx_dma_system_hwmod,
  305. .slave = &omap44xx_l3_main_2_hwmod,
  306. .clk = "l3_div_ck",
  307. .user = OCP_USER_MPU | OCP_USER_SDMA,
  308. };
  309. /* hsi -> l3_main_2 */
  310. static struct omap_hwmod_ocp_if omap44xx_hsi__l3_main_2 = {
  311. .master = &omap44xx_hsi_hwmod,
  312. .slave = &omap44xx_l3_main_2_hwmod,
  313. .clk = "l3_div_ck",
  314. .user = OCP_USER_MPU | OCP_USER_SDMA,
  315. };
  316. /* ipu -> l3_main_2 */
  317. static struct omap_hwmod_ocp_if omap44xx_ipu__l3_main_2 = {
  318. .master = &omap44xx_ipu_hwmod,
  319. .slave = &omap44xx_l3_main_2_hwmod,
  320. .clk = "l3_div_ck",
  321. .user = OCP_USER_MPU | OCP_USER_SDMA,
  322. };
  323. /* iss -> l3_main_2 */
  324. static struct omap_hwmod_ocp_if omap44xx_iss__l3_main_2 = {
  325. .master = &omap44xx_iss_hwmod,
  326. .slave = &omap44xx_l3_main_2_hwmod,
  327. .clk = "l3_div_ck",
  328. .user = OCP_USER_MPU | OCP_USER_SDMA,
  329. };
  330. /* iva -> l3_main_2 */
  331. static struct omap_hwmod_ocp_if omap44xx_iva__l3_main_2 = {
  332. .master = &omap44xx_iva_hwmod,
  333. .slave = &omap44xx_l3_main_2_hwmod,
  334. .clk = "l3_div_ck",
  335. .user = OCP_USER_MPU | OCP_USER_SDMA,
  336. };
  337. static struct omap_hwmod_addr_space omap44xx_l3_main_2_addrs[] = {
  338. {
  339. .pa_start = 0x44800000,
  340. .pa_end = 0x44801fff,
  341. .flags = ADDR_TYPE_RT
  342. },
  343. { }
  344. };
  345. /* l3_main_1 -> l3_main_2 */
  346. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_2 = {
  347. .master = &omap44xx_l3_main_1_hwmod,
  348. .slave = &omap44xx_l3_main_2_hwmod,
  349. .clk = "l3_div_ck",
  350. .addr = omap44xx_l3_main_2_addrs,
  351. .user = OCP_USER_MPU,
  352. };
  353. /* l4_cfg -> l3_main_2 */
  354. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_2 = {
  355. .master = &omap44xx_l4_cfg_hwmod,
  356. .slave = &omap44xx_l3_main_2_hwmod,
  357. .clk = "l4_div_ck",
  358. .user = OCP_USER_MPU | OCP_USER_SDMA,
  359. };
  360. /* usb_otg_hs -> l3_main_2 */
  361. static struct omap_hwmod_ocp_if omap44xx_usb_otg_hs__l3_main_2 = {
  362. .master = &omap44xx_usb_otg_hs_hwmod,
  363. .slave = &omap44xx_l3_main_2_hwmod,
  364. .clk = "l3_div_ck",
  365. .user = OCP_USER_MPU | OCP_USER_SDMA,
  366. };
  367. /* l3_main_2 slave ports */
  368. static struct omap_hwmod_ocp_if *omap44xx_l3_main_2_slaves[] = {
  369. &omap44xx_dma_system__l3_main_2,
  370. &omap44xx_hsi__l3_main_2,
  371. &omap44xx_ipu__l3_main_2,
  372. &omap44xx_iss__l3_main_2,
  373. &omap44xx_iva__l3_main_2,
  374. &omap44xx_l3_main_1__l3_main_2,
  375. &omap44xx_l4_cfg__l3_main_2,
  376. &omap44xx_usb_otg_hs__l3_main_2,
  377. };
  378. static struct omap_hwmod omap44xx_l3_main_2_hwmod = {
  379. .name = "l3_main_2",
  380. .class = &omap44xx_l3_hwmod_class,
  381. .clkdm_name = "l3_2_clkdm",
  382. .prcm = {
  383. .omap4 = {
  384. .clkctrl_offs = OMAP4_CM_L3_2_L3_2_CLKCTRL_OFFSET,
  385. .context_offs = OMAP4_RM_L3_2_L3_2_CONTEXT_OFFSET,
  386. },
  387. },
  388. .slaves = omap44xx_l3_main_2_slaves,
  389. .slaves_cnt = ARRAY_SIZE(omap44xx_l3_main_2_slaves),
  390. };
  391. /* l3_main_3 */
  392. static struct omap_hwmod_addr_space omap44xx_l3_main_3_addrs[] = {
  393. {
  394. .pa_start = 0x45000000,
  395. .pa_end = 0x45000fff,
  396. .flags = ADDR_TYPE_RT
  397. },
  398. { }
  399. };
  400. /* l3_main_1 -> l3_main_3 */
  401. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_3 = {
  402. .master = &omap44xx_l3_main_1_hwmod,
  403. .slave = &omap44xx_l3_main_3_hwmod,
  404. .clk = "l3_div_ck",
  405. .addr = omap44xx_l3_main_3_addrs,
  406. .user = OCP_USER_MPU,
  407. };
  408. /* l3_main_2 -> l3_main_3 */
  409. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_3 = {
  410. .master = &omap44xx_l3_main_2_hwmod,
  411. .slave = &omap44xx_l3_main_3_hwmod,
  412. .clk = "l3_div_ck",
  413. .user = OCP_USER_MPU | OCP_USER_SDMA,
  414. };
  415. /* l4_cfg -> l3_main_3 */
  416. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_3 = {
  417. .master = &omap44xx_l4_cfg_hwmod,
  418. .slave = &omap44xx_l3_main_3_hwmod,
  419. .clk = "l4_div_ck",
  420. .user = OCP_USER_MPU | OCP_USER_SDMA,
  421. };
  422. /* l3_main_3 slave ports */
  423. static struct omap_hwmod_ocp_if *omap44xx_l3_main_3_slaves[] = {
  424. &omap44xx_l3_main_1__l3_main_3,
  425. &omap44xx_l3_main_2__l3_main_3,
  426. &omap44xx_l4_cfg__l3_main_3,
  427. };
  428. static struct omap_hwmod omap44xx_l3_main_3_hwmod = {
  429. .name = "l3_main_3",
  430. .class = &omap44xx_l3_hwmod_class,
  431. .clkdm_name = "l3_instr_clkdm",
  432. .prcm = {
  433. .omap4 = {
  434. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_3_CLKCTRL_OFFSET,
  435. .context_offs = OMAP4_RM_L3INSTR_L3_3_CONTEXT_OFFSET,
  436. .modulemode = MODULEMODE_HWCTRL,
  437. },
  438. },
  439. .slaves = omap44xx_l3_main_3_slaves,
  440. .slaves_cnt = ARRAY_SIZE(omap44xx_l3_main_3_slaves),
  441. };
  442. /*
  443. * 'l4' class
  444. * instance(s): l4_abe, l4_cfg, l4_per, l4_wkup
  445. */
  446. static struct omap_hwmod_class omap44xx_l4_hwmod_class = {
  447. .name = "l4",
  448. };
  449. /* l4_abe */
  450. /* aess -> l4_abe */
  451. static struct omap_hwmod_ocp_if omap44xx_aess__l4_abe = {
  452. .master = &omap44xx_aess_hwmod,
  453. .slave = &omap44xx_l4_abe_hwmod,
  454. .clk = "ocp_abe_iclk",
  455. .user = OCP_USER_MPU | OCP_USER_SDMA,
  456. };
  457. /* dsp -> l4_abe */
  458. static struct omap_hwmod_ocp_if omap44xx_dsp__l4_abe = {
  459. .master = &omap44xx_dsp_hwmod,
  460. .slave = &omap44xx_l4_abe_hwmod,
  461. .clk = "ocp_abe_iclk",
  462. .user = OCP_USER_MPU | OCP_USER_SDMA,
  463. };
  464. /* l3_main_1 -> l4_abe */
  465. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_abe = {
  466. .master = &omap44xx_l3_main_1_hwmod,
  467. .slave = &omap44xx_l4_abe_hwmod,
  468. .clk = "l3_div_ck",
  469. .user = OCP_USER_MPU | OCP_USER_SDMA,
  470. };
  471. /* mpu -> l4_abe */
  472. static struct omap_hwmod_ocp_if omap44xx_mpu__l4_abe = {
  473. .master = &omap44xx_mpu_hwmod,
  474. .slave = &omap44xx_l4_abe_hwmod,
  475. .clk = "ocp_abe_iclk",
  476. .user = OCP_USER_MPU | OCP_USER_SDMA,
  477. };
  478. /* l4_abe slave ports */
  479. static struct omap_hwmod_ocp_if *omap44xx_l4_abe_slaves[] = {
  480. &omap44xx_aess__l4_abe,
  481. &omap44xx_dsp__l4_abe,
  482. &omap44xx_l3_main_1__l4_abe,
  483. &omap44xx_mpu__l4_abe,
  484. };
  485. static struct omap_hwmod omap44xx_l4_abe_hwmod = {
  486. .name = "l4_abe",
  487. .class = &omap44xx_l4_hwmod_class,
  488. .clkdm_name = "abe_clkdm",
  489. .prcm = {
  490. .omap4 = {
  491. .clkctrl_offs = OMAP4_CM1_ABE_L4ABE_CLKCTRL_OFFSET,
  492. },
  493. },
  494. .slaves = omap44xx_l4_abe_slaves,
  495. .slaves_cnt = ARRAY_SIZE(omap44xx_l4_abe_slaves),
  496. };
  497. /* l4_cfg */
  498. /* l3_main_1 -> l4_cfg */
  499. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_cfg = {
  500. .master = &omap44xx_l3_main_1_hwmod,
  501. .slave = &omap44xx_l4_cfg_hwmod,
  502. .clk = "l3_div_ck",
  503. .user = OCP_USER_MPU | OCP_USER_SDMA,
  504. };
  505. /* l4_cfg slave ports */
  506. static struct omap_hwmod_ocp_if *omap44xx_l4_cfg_slaves[] = {
  507. &omap44xx_l3_main_1__l4_cfg,
  508. };
  509. static struct omap_hwmod omap44xx_l4_cfg_hwmod = {
  510. .name = "l4_cfg",
  511. .class = &omap44xx_l4_hwmod_class,
  512. .clkdm_name = "l4_cfg_clkdm",
  513. .prcm = {
  514. .omap4 = {
  515. .clkctrl_offs = OMAP4_CM_L4CFG_L4_CFG_CLKCTRL_OFFSET,
  516. .context_offs = OMAP4_RM_L4CFG_L4_CFG_CONTEXT_OFFSET,
  517. },
  518. },
  519. .slaves = omap44xx_l4_cfg_slaves,
  520. .slaves_cnt = ARRAY_SIZE(omap44xx_l4_cfg_slaves),
  521. };
  522. /* l4_per */
  523. /* l3_main_2 -> l4_per */
  524. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l4_per = {
  525. .master = &omap44xx_l3_main_2_hwmod,
  526. .slave = &omap44xx_l4_per_hwmod,
  527. .clk = "l3_div_ck",
  528. .user = OCP_USER_MPU | OCP_USER_SDMA,
  529. };
  530. /* l4_per slave ports */
  531. static struct omap_hwmod_ocp_if *omap44xx_l4_per_slaves[] = {
  532. &omap44xx_l3_main_2__l4_per,
  533. };
  534. static struct omap_hwmod omap44xx_l4_per_hwmod = {
  535. .name = "l4_per",
  536. .class = &omap44xx_l4_hwmod_class,
  537. .clkdm_name = "l4_per_clkdm",
  538. .prcm = {
  539. .omap4 = {
  540. .clkctrl_offs = OMAP4_CM_L4PER_L4PER_CLKCTRL_OFFSET,
  541. .context_offs = OMAP4_RM_L4PER_L4_PER_CONTEXT_OFFSET,
  542. },
  543. },
  544. .slaves = omap44xx_l4_per_slaves,
  545. .slaves_cnt = ARRAY_SIZE(omap44xx_l4_per_slaves),
  546. };
  547. /* l4_wkup */
  548. /* l4_cfg -> l4_wkup */
  549. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l4_wkup = {
  550. .master = &omap44xx_l4_cfg_hwmod,
  551. .slave = &omap44xx_l4_wkup_hwmod,
  552. .clk = "l4_div_ck",
  553. .user = OCP_USER_MPU | OCP_USER_SDMA,
  554. };
  555. /* l4_wkup slave ports */
  556. static struct omap_hwmod_ocp_if *omap44xx_l4_wkup_slaves[] = {
  557. &omap44xx_l4_cfg__l4_wkup,
  558. };
  559. static struct omap_hwmod omap44xx_l4_wkup_hwmod = {
  560. .name = "l4_wkup",
  561. .class = &omap44xx_l4_hwmod_class,
  562. .clkdm_name = "l4_wkup_clkdm",
  563. .prcm = {
  564. .omap4 = {
  565. .clkctrl_offs = OMAP4_CM_WKUP_L4WKUP_CLKCTRL_OFFSET,
  566. .context_offs = OMAP4_RM_WKUP_L4WKUP_CONTEXT_OFFSET,
  567. },
  568. },
  569. .slaves = omap44xx_l4_wkup_slaves,
  570. .slaves_cnt = ARRAY_SIZE(omap44xx_l4_wkup_slaves),
  571. };
  572. /*
  573. * 'mpu_bus' class
  574. * instance(s): mpu_private
  575. */
  576. static struct omap_hwmod_class omap44xx_mpu_bus_hwmod_class = {
  577. .name = "mpu_bus",
  578. };
  579. /* mpu_private */
  580. /* mpu -> mpu_private */
  581. static struct omap_hwmod_ocp_if omap44xx_mpu__mpu_private = {
  582. .master = &omap44xx_mpu_hwmod,
  583. .slave = &omap44xx_mpu_private_hwmod,
  584. .clk = "l3_div_ck",
  585. .user = OCP_USER_MPU | OCP_USER_SDMA,
  586. };
  587. /* mpu_private slave ports */
  588. static struct omap_hwmod_ocp_if *omap44xx_mpu_private_slaves[] = {
  589. &omap44xx_mpu__mpu_private,
  590. };
  591. static struct omap_hwmod omap44xx_mpu_private_hwmod = {
  592. .name = "mpu_private",
  593. .class = &omap44xx_mpu_bus_hwmod_class,
  594. .clkdm_name = "mpuss_clkdm",
  595. .slaves = omap44xx_mpu_private_slaves,
  596. .slaves_cnt = ARRAY_SIZE(omap44xx_mpu_private_slaves),
  597. };
  598. /*
  599. * Modules omap_hwmod structures
  600. *
  601. * The following IPs are excluded for the moment because:
  602. * - They do not need an explicit SW control using omap_hwmod API.
  603. * - They still need to be validated with the driver
  604. * properly adapted to omap_hwmod / omap_device
  605. *
  606. * c2c
  607. * c2c_target_fw
  608. * cm_core
  609. * cm_core_aon
  610. * ctrl_module_core
  611. * ctrl_module_pad_core
  612. * ctrl_module_pad_wkup
  613. * ctrl_module_wkup
  614. * debugss
  615. * efuse_ctrl_cust
  616. * efuse_ctrl_std
  617. * elm
  618. * emif1
  619. * emif2
  620. * fdif
  621. * gpmc
  622. * gpu
  623. * hdq1w
  624. * mcasp
  625. * mpu_c0
  626. * mpu_c1
  627. * ocmc_ram
  628. * ocp2scp_usb_phy
  629. * ocp_wp_noc
  630. * prcm_mpu
  631. * prm
  632. * scrm
  633. * sl2if
  634. * slimbus1
  635. * slimbus2
  636. * usb_host_fs
  637. * usb_host_hs
  638. * usb_phy_cm
  639. * usb_tll_hs
  640. * usim
  641. */
  642. /*
  643. * 'aess' class
  644. * audio engine sub system
  645. */
  646. static struct omap_hwmod_class_sysconfig omap44xx_aess_sysc = {
  647. .rev_offs = 0x0000,
  648. .sysc_offs = 0x0010,
  649. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
  650. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  651. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART |
  652. MSTANDBY_SMART_WKUP),
  653. .sysc_fields = &omap_hwmod_sysc_type2,
  654. };
  655. static struct omap_hwmod_class omap44xx_aess_hwmod_class = {
  656. .name = "aess",
  657. .sysc = &omap44xx_aess_sysc,
  658. };
  659. /* aess */
  660. static struct omap_hwmod_irq_info omap44xx_aess_irqs[] = {
  661. { .irq = 99 + OMAP44XX_IRQ_GIC_START },
  662. { .irq = -1 }
  663. };
  664. static struct omap_hwmod_dma_info omap44xx_aess_sdma_reqs[] = {
  665. { .name = "fifo0", .dma_req = 100 + OMAP44XX_DMA_REQ_START },
  666. { .name = "fifo1", .dma_req = 101 + OMAP44XX_DMA_REQ_START },
  667. { .name = "fifo2", .dma_req = 102 + OMAP44XX_DMA_REQ_START },
  668. { .name = "fifo3", .dma_req = 103 + OMAP44XX_DMA_REQ_START },
  669. { .name = "fifo4", .dma_req = 104 + OMAP44XX_DMA_REQ_START },
  670. { .name = "fifo5", .dma_req = 105 + OMAP44XX_DMA_REQ_START },
  671. { .name = "fifo6", .dma_req = 106 + OMAP44XX_DMA_REQ_START },
  672. { .name = "fifo7", .dma_req = 107 + OMAP44XX_DMA_REQ_START },
  673. { .dma_req = -1 }
  674. };
  675. /* aess master ports */
  676. static struct omap_hwmod_ocp_if *omap44xx_aess_masters[] = {
  677. &omap44xx_aess__l4_abe,
  678. };
  679. static struct omap_hwmod_addr_space omap44xx_aess_addrs[] = {
  680. {
  681. .pa_start = 0x401f1000,
  682. .pa_end = 0x401f13ff,
  683. .flags = ADDR_TYPE_RT
  684. },
  685. { }
  686. };
  687. /* l4_abe -> aess */
  688. static struct omap_hwmod_ocp_if omap44xx_l4_abe__aess = {
  689. .master = &omap44xx_l4_abe_hwmod,
  690. .slave = &omap44xx_aess_hwmod,
  691. .clk = "ocp_abe_iclk",
  692. .addr = omap44xx_aess_addrs,
  693. .user = OCP_USER_MPU,
  694. };
  695. static struct omap_hwmod_addr_space omap44xx_aess_dma_addrs[] = {
  696. {
  697. .pa_start = 0x490f1000,
  698. .pa_end = 0x490f13ff,
  699. .flags = ADDR_TYPE_RT
  700. },
  701. { }
  702. };
  703. /* l4_abe -> aess (dma) */
  704. static struct omap_hwmod_ocp_if omap44xx_l4_abe__aess_dma = {
  705. .master = &omap44xx_l4_abe_hwmod,
  706. .slave = &omap44xx_aess_hwmod,
  707. .clk = "ocp_abe_iclk",
  708. .addr = omap44xx_aess_dma_addrs,
  709. .user = OCP_USER_SDMA,
  710. };
  711. /* aess slave ports */
  712. static struct omap_hwmod_ocp_if *omap44xx_aess_slaves[] = {
  713. &omap44xx_l4_abe__aess,
  714. &omap44xx_l4_abe__aess_dma,
  715. };
  716. static struct omap_hwmod omap44xx_aess_hwmod = {
  717. .name = "aess",
  718. .class = &omap44xx_aess_hwmod_class,
  719. .clkdm_name = "abe_clkdm",
  720. .mpu_irqs = omap44xx_aess_irqs,
  721. .sdma_reqs = omap44xx_aess_sdma_reqs,
  722. .main_clk = "aess_fck",
  723. .prcm = {
  724. .omap4 = {
  725. .clkctrl_offs = OMAP4_CM1_ABE_AESS_CLKCTRL_OFFSET,
  726. .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
  727. .modulemode = MODULEMODE_SWCTRL,
  728. },
  729. },
  730. .slaves = omap44xx_aess_slaves,
  731. .slaves_cnt = ARRAY_SIZE(omap44xx_aess_slaves),
  732. .masters = omap44xx_aess_masters,
  733. .masters_cnt = ARRAY_SIZE(omap44xx_aess_masters),
  734. };
  735. /*
  736. * 'bandgap' class
  737. * bangap reference for ldo regulators
  738. */
  739. static struct omap_hwmod_class omap44xx_bandgap_hwmod_class = {
  740. .name = "bandgap",
  741. };
  742. /* bandgap */
  743. static struct omap_hwmod_opt_clk bandgap_opt_clks[] = {
  744. { .role = "fclk", .clk = "bandgap_fclk" },
  745. };
  746. static struct omap_hwmod omap44xx_bandgap_hwmod = {
  747. .name = "bandgap",
  748. .class = &omap44xx_bandgap_hwmod_class,
  749. .clkdm_name = "l4_wkup_clkdm",
  750. .prcm = {
  751. .omap4 = {
  752. .clkctrl_offs = OMAP4_CM_WKUP_BANDGAP_CLKCTRL_OFFSET,
  753. },
  754. },
  755. .opt_clks = bandgap_opt_clks,
  756. .opt_clks_cnt = ARRAY_SIZE(bandgap_opt_clks),
  757. };
  758. /*
  759. * 'counter' class
  760. * 32-bit ordinary counter, clocked by the falling edge of the 32 khz clock
  761. */
  762. static struct omap_hwmod_class_sysconfig omap44xx_counter_sysc = {
  763. .rev_offs = 0x0000,
  764. .sysc_offs = 0x0004,
  765. .sysc_flags = SYSC_HAS_SIDLEMODE,
  766. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  767. SIDLE_SMART_WKUP),
  768. .sysc_fields = &omap_hwmod_sysc_type1,
  769. };
  770. static struct omap_hwmod_class omap44xx_counter_hwmod_class = {
  771. .name = "counter",
  772. .sysc = &omap44xx_counter_sysc,
  773. };
  774. /* counter_32k */
  775. static struct omap_hwmod omap44xx_counter_32k_hwmod;
  776. static struct omap_hwmod_addr_space omap44xx_counter_32k_addrs[] = {
  777. {
  778. .pa_start = 0x4a304000,
  779. .pa_end = 0x4a30401f,
  780. .flags = ADDR_TYPE_RT
  781. },
  782. { }
  783. };
  784. /* l4_wkup -> counter_32k */
  785. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__counter_32k = {
  786. .master = &omap44xx_l4_wkup_hwmod,
  787. .slave = &omap44xx_counter_32k_hwmod,
  788. .clk = "l4_wkup_clk_mux_ck",
  789. .addr = omap44xx_counter_32k_addrs,
  790. .user = OCP_USER_MPU | OCP_USER_SDMA,
  791. };
  792. /* counter_32k slave ports */
  793. static struct omap_hwmod_ocp_if *omap44xx_counter_32k_slaves[] = {
  794. &omap44xx_l4_wkup__counter_32k,
  795. };
  796. static struct omap_hwmod omap44xx_counter_32k_hwmod = {
  797. .name = "counter_32k",
  798. .class = &omap44xx_counter_hwmod_class,
  799. .clkdm_name = "l4_wkup_clkdm",
  800. .flags = HWMOD_SWSUP_SIDLE,
  801. .main_clk = "sys_32k_ck",
  802. .prcm = {
  803. .omap4 = {
  804. .clkctrl_offs = OMAP4_CM_WKUP_SYNCTIMER_CLKCTRL_OFFSET,
  805. .context_offs = OMAP4_RM_WKUP_SYNCTIMER_CONTEXT_OFFSET,
  806. },
  807. },
  808. .slaves = omap44xx_counter_32k_slaves,
  809. .slaves_cnt = ARRAY_SIZE(omap44xx_counter_32k_slaves),
  810. };
  811. /*
  812. * 'dma' class
  813. * dma controller for data exchange between memory to memory (i.e. internal or
  814. * external memory) and gp peripherals to memory or memory to gp peripherals
  815. */
  816. static struct omap_hwmod_class_sysconfig omap44xx_dma_sysc = {
  817. .rev_offs = 0x0000,
  818. .sysc_offs = 0x002c,
  819. .syss_offs = 0x0028,
  820. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  821. SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  822. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  823. SYSS_HAS_RESET_STATUS),
  824. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  825. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  826. .sysc_fields = &omap_hwmod_sysc_type1,
  827. };
  828. static struct omap_hwmod_class omap44xx_dma_hwmod_class = {
  829. .name = "dma",
  830. .sysc = &omap44xx_dma_sysc,
  831. };
  832. /* dma dev_attr */
  833. static struct omap_dma_dev_attr dma_dev_attr = {
  834. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  835. IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
  836. .lch_count = 32,
  837. };
  838. /* dma_system */
  839. static struct omap_hwmod_irq_info omap44xx_dma_system_irqs[] = {
  840. { .name = "0", .irq = 12 + OMAP44XX_IRQ_GIC_START },
  841. { .name = "1", .irq = 13 + OMAP44XX_IRQ_GIC_START },
  842. { .name = "2", .irq = 14 + OMAP44XX_IRQ_GIC_START },
  843. { .name = "3", .irq = 15 + OMAP44XX_IRQ_GIC_START },
  844. { .irq = -1 }
  845. };
  846. /* dma_system master ports */
  847. static struct omap_hwmod_ocp_if *omap44xx_dma_system_masters[] = {
  848. &omap44xx_dma_system__l3_main_2,
  849. };
  850. static struct omap_hwmod_addr_space omap44xx_dma_system_addrs[] = {
  851. {
  852. .pa_start = 0x4a056000,
  853. .pa_end = 0x4a056fff,
  854. .flags = ADDR_TYPE_RT
  855. },
  856. { }
  857. };
  858. /* l4_cfg -> dma_system */
  859. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dma_system = {
  860. .master = &omap44xx_l4_cfg_hwmod,
  861. .slave = &omap44xx_dma_system_hwmod,
  862. .clk = "l4_div_ck",
  863. .addr = omap44xx_dma_system_addrs,
  864. .user = OCP_USER_MPU | OCP_USER_SDMA,
  865. };
  866. /* dma_system slave ports */
  867. static struct omap_hwmod_ocp_if *omap44xx_dma_system_slaves[] = {
  868. &omap44xx_l4_cfg__dma_system,
  869. };
  870. static struct omap_hwmod omap44xx_dma_system_hwmod = {
  871. .name = "dma_system",
  872. .class = &omap44xx_dma_hwmod_class,
  873. .clkdm_name = "l3_dma_clkdm",
  874. .mpu_irqs = omap44xx_dma_system_irqs,
  875. .main_clk = "l3_div_ck",
  876. .prcm = {
  877. .omap4 = {
  878. .clkctrl_offs = OMAP4_CM_SDMA_SDMA_CLKCTRL_OFFSET,
  879. .context_offs = OMAP4_RM_SDMA_SDMA_CONTEXT_OFFSET,
  880. },
  881. },
  882. .dev_attr = &dma_dev_attr,
  883. .slaves = omap44xx_dma_system_slaves,
  884. .slaves_cnt = ARRAY_SIZE(omap44xx_dma_system_slaves),
  885. .masters = omap44xx_dma_system_masters,
  886. .masters_cnt = ARRAY_SIZE(omap44xx_dma_system_masters),
  887. };
  888. /*
  889. * 'dmic' class
  890. * digital microphone controller
  891. */
  892. static struct omap_hwmod_class_sysconfig omap44xx_dmic_sysc = {
  893. .rev_offs = 0x0000,
  894. .sysc_offs = 0x0010,
  895. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  896. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  897. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  898. SIDLE_SMART_WKUP),
  899. .sysc_fields = &omap_hwmod_sysc_type2,
  900. };
  901. static struct omap_hwmod_class omap44xx_dmic_hwmod_class = {
  902. .name = "dmic",
  903. .sysc = &omap44xx_dmic_sysc,
  904. };
  905. /* dmic */
  906. static struct omap_hwmod omap44xx_dmic_hwmod;
  907. static struct omap_hwmod_irq_info omap44xx_dmic_irqs[] = {
  908. { .irq = 114 + OMAP44XX_IRQ_GIC_START },
  909. { .irq = -1 }
  910. };
  911. static struct omap_hwmod_dma_info omap44xx_dmic_sdma_reqs[] = {
  912. { .dma_req = 66 + OMAP44XX_DMA_REQ_START },
  913. { .dma_req = -1 }
  914. };
  915. static struct omap_hwmod_addr_space omap44xx_dmic_addrs[] = {
  916. {
  917. .pa_start = 0x4012e000,
  918. .pa_end = 0x4012e07f,
  919. .flags = ADDR_TYPE_RT
  920. },
  921. { }
  922. };
  923. /* l4_abe -> dmic */
  924. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic = {
  925. .master = &omap44xx_l4_abe_hwmod,
  926. .slave = &omap44xx_dmic_hwmod,
  927. .clk = "ocp_abe_iclk",
  928. .addr = omap44xx_dmic_addrs,
  929. .user = OCP_USER_MPU,
  930. };
  931. static struct omap_hwmod_addr_space omap44xx_dmic_dma_addrs[] = {
  932. {
  933. .pa_start = 0x4902e000,
  934. .pa_end = 0x4902e07f,
  935. .flags = ADDR_TYPE_RT
  936. },
  937. { }
  938. };
  939. /* l4_abe -> dmic (dma) */
  940. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic_dma = {
  941. .master = &omap44xx_l4_abe_hwmod,
  942. .slave = &omap44xx_dmic_hwmod,
  943. .clk = "ocp_abe_iclk",
  944. .addr = omap44xx_dmic_dma_addrs,
  945. .user = OCP_USER_SDMA,
  946. };
  947. /* dmic slave ports */
  948. static struct omap_hwmod_ocp_if *omap44xx_dmic_slaves[] = {
  949. &omap44xx_l4_abe__dmic,
  950. &omap44xx_l4_abe__dmic_dma,
  951. };
  952. static struct omap_hwmod omap44xx_dmic_hwmod = {
  953. .name = "dmic",
  954. .class = &omap44xx_dmic_hwmod_class,
  955. .clkdm_name = "abe_clkdm",
  956. .mpu_irqs = omap44xx_dmic_irqs,
  957. .sdma_reqs = omap44xx_dmic_sdma_reqs,
  958. .main_clk = "dmic_fck",
  959. .prcm = {
  960. .omap4 = {
  961. .clkctrl_offs = OMAP4_CM1_ABE_DMIC_CLKCTRL_OFFSET,
  962. .context_offs = OMAP4_RM_ABE_DMIC_CONTEXT_OFFSET,
  963. .modulemode = MODULEMODE_SWCTRL,
  964. },
  965. },
  966. .slaves = omap44xx_dmic_slaves,
  967. .slaves_cnt = ARRAY_SIZE(omap44xx_dmic_slaves),
  968. };
  969. /*
  970. * 'dsp' class
  971. * dsp sub-system
  972. */
  973. static struct omap_hwmod_class omap44xx_dsp_hwmod_class = {
  974. .name = "dsp",
  975. };
  976. /* dsp */
  977. static struct omap_hwmod_irq_info omap44xx_dsp_irqs[] = {
  978. { .irq = 28 + OMAP44XX_IRQ_GIC_START },
  979. { .irq = -1 }
  980. };
  981. static struct omap_hwmod_rst_info omap44xx_dsp_resets[] = {
  982. { .name = "mmu_cache", .rst_shift = 1 },
  983. };
  984. static struct omap_hwmod_rst_info omap44xx_dsp_c0_resets[] = {
  985. { .name = "dsp", .rst_shift = 0 },
  986. };
  987. /* dsp -> iva */
  988. static struct omap_hwmod_ocp_if omap44xx_dsp__iva = {
  989. .master = &omap44xx_dsp_hwmod,
  990. .slave = &omap44xx_iva_hwmod,
  991. .clk = "dpll_iva_m5x2_ck",
  992. };
  993. /* dsp master ports */
  994. static struct omap_hwmod_ocp_if *omap44xx_dsp_masters[] = {
  995. &omap44xx_dsp__l3_main_1,
  996. &omap44xx_dsp__l4_abe,
  997. &omap44xx_dsp__iva,
  998. };
  999. /* l4_cfg -> dsp */
  1000. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dsp = {
  1001. .master = &omap44xx_l4_cfg_hwmod,
  1002. .slave = &omap44xx_dsp_hwmod,
  1003. .clk = "l4_div_ck",
  1004. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1005. };
  1006. /* dsp slave ports */
  1007. static struct omap_hwmod_ocp_if *omap44xx_dsp_slaves[] = {
  1008. &omap44xx_l4_cfg__dsp,
  1009. };
  1010. /* Pseudo hwmod for reset control purpose only */
  1011. static struct omap_hwmod omap44xx_dsp_c0_hwmod = {
  1012. .name = "dsp_c0",
  1013. .class = &omap44xx_dsp_hwmod_class,
  1014. .clkdm_name = "tesla_clkdm",
  1015. .flags = HWMOD_INIT_NO_RESET,
  1016. .rst_lines = omap44xx_dsp_c0_resets,
  1017. .rst_lines_cnt = ARRAY_SIZE(omap44xx_dsp_c0_resets),
  1018. .prcm = {
  1019. .omap4 = {
  1020. .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
  1021. },
  1022. },
  1023. };
  1024. static struct omap_hwmod omap44xx_dsp_hwmod = {
  1025. .name = "dsp",
  1026. .class = &omap44xx_dsp_hwmod_class,
  1027. .clkdm_name = "tesla_clkdm",
  1028. .mpu_irqs = omap44xx_dsp_irqs,
  1029. .rst_lines = omap44xx_dsp_resets,
  1030. .rst_lines_cnt = ARRAY_SIZE(omap44xx_dsp_resets),
  1031. .main_clk = "dsp_fck",
  1032. .prcm = {
  1033. .omap4 = {
  1034. .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,
  1035. .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
  1036. .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,
  1037. .modulemode = MODULEMODE_HWCTRL,
  1038. },
  1039. },
  1040. .slaves = omap44xx_dsp_slaves,
  1041. .slaves_cnt = ARRAY_SIZE(omap44xx_dsp_slaves),
  1042. .masters = omap44xx_dsp_masters,
  1043. .masters_cnt = ARRAY_SIZE(omap44xx_dsp_masters),
  1044. };
  1045. /*
  1046. * 'dss' class
  1047. * display sub-system
  1048. */
  1049. static struct omap_hwmod_class_sysconfig omap44xx_dss_sysc = {
  1050. .rev_offs = 0x0000,
  1051. .syss_offs = 0x0014,
  1052. .sysc_flags = SYSS_HAS_RESET_STATUS,
  1053. };
  1054. static struct omap_hwmod_class omap44xx_dss_hwmod_class = {
  1055. .name = "dss",
  1056. .sysc = &omap44xx_dss_sysc,
  1057. };
  1058. /* dss */
  1059. /* dss master ports */
  1060. static struct omap_hwmod_ocp_if *omap44xx_dss_masters[] = {
  1061. &omap44xx_dss__l3_main_1,
  1062. };
  1063. static struct omap_hwmod_addr_space omap44xx_dss_dma_addrs[] = {
  1064. {
  1065. .pa_start = 0x58000000,
  1066. .pa_end = 0x5800007f,
  1067. .flags = ADDR_TYPE_RT
  1068. },
  1069. { }
  1070. };
  1071. /* l3_main_2 -> dss */
  1072. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss = {
  1073. .master = &omap44xx_l3_main_2_hwmod,
  1074. .slave = &omap44xx_dss_hwmod,
  1075. .clk = "dss_fck",
  1076. .addr = omap44xx_dss_dma_addrs,
  1077. .user = OCP_USER_SDMA,
  1078. };
  1079. static struct omap_hwmod_addr_space omap44xx_dss_addrs[] = {
  1080. {
  1081. .pa_start = 0x48040000,
  1082. .pa_end = 0x4804007f,
  1083. .flags = ADDR_TYPE_RT
  1084. },
  1085. { }
  1086. };
  1087. /* l4_per -> dss */
  1088. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss = {
  1089. .master = &omap44xx_l4_per_hwmod,
  1090. .slave = &omap44xx_dss_hwmod,
  1091. .clk = "l4_div_ck",
  1092. .addr = omap44xx_dss_addrs,
  1093. .user = OCP_USER_MPU,
  1094. };
  1095. /* dss slave ports */
  1096. static struct omap_hwmod_ocp_if *omap44xx_dss_slaves[] = {
  1097. &omap44xx_l3_main_2__dss,
  1098. &omap44xx_l4_per__dss,
  1099. };
  1100. static struct omap_hwmod_opt_clk dss_opt_clks[] = {
  1101. { .role = "sys_clk", .clk = "dss_sys_clk" },
  1102. { .role = "tv_clk", .clk = "dss_tv_clk" },
  1103. { .role = "hdmi_clk", .clk = "dss_48mhz_clk" },
  1104. };
  1105. static struct omap_hwmod omap44xx_dss_hwmod = {
  1106. .name = "dss_core",
  1107. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1108. .class = &omap44xx_dss_hwmod_class,
  1109. .clkdm_name = "l3_dss_clkdm",
  1110. .main_clk = "dss_dss_clk",
  1111. .prcm = {
  1112. .omap4 = {
  1113. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1114. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1115. },
  1116. },
  1117. .opt_clks = dss_opt_clks,
  1118. .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
  1119. .slaves = omap44xx_dss_slaves,
  1120. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_slaves),
  1121. .masters = omap44xx_dss_masters,
  1122. .masters_cnt = ARRAY_SIZE(omap44xx_dss_masters),
  1123. };
  1124. /*
  1125. * 'dispc' class
  1126. * display controller
  1127. */
  1128. static struct omap_hwmod_class_sysconfig omap44xx_dispc_sysc = {
  1129. .rev_offs = 0x0000,
  1130. .sysc_offs = 0x0010,
  1131. .syss_offs = 0x0014,
  1132. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1133. SYSC_HAS_ENAWAKEUP | SYSC_HAS_MIDLEMODE |
  1134. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1135. SYSS_HAS_RESET_STATUS),
  1136. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1137. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  1138. .sysc_fields = &omap_hwmod_sysc_type1,
  1139. };
  1140. static struct omap_hwmod_class omap44xx_dispc_hwmod_class = {
  1141. .name = "dispc",
  1142. .sysc = &omap44xx_dispc_sysc,
  1143. };
  1144. /* dss_dispc */
  1145. static struct omap_hwmod omap44xx_dss_dispc_hwmod;
  1146. static struct omap_hwmod_irq_info omap44xx_dss_dispc_irqs[] = {
  1147. { .irq = 25 + OMAP44XX_IRQ_GIC_START },
  1148. { .irq = -1 }
  1149. };
  1150. static struct omap_hwmod_dma_info omap44xx_dss_dispc_sdma_reqs[] = {
  1151. { .dma_req = 5 + OMAP44XX_DMA_REQ_START },
  1152. { .dma_req = -1 }
  1153. };
  1154. static struct omap_hwmod_addr_space omap44xx_dss_dispc_dma_addrs[] = {
  1155. {
  1156. .pa_start = 0x58001000,
  1157. .pa_end = 0x58001fff,
  1158. .flags = ADDR_TYPE_RT
  1159. },
  1160. { }
  1161. };
  1162. /* l3_main_2 -> dss_dispc */
  1163. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dispc = {
  1164. .master = &omap44xx_l3_main_2_hwmod,
  1165. .slave = &omap44xx_dss_dispc_hwmod,
  1166. .clk = "dss_fck",
  1167. .addr = omap44xx_dss_dispc_dma_addrs,
  1168. .user = OCP_USER_SDMA,
  1169. };
  1170. static struct omap_hwmod_addr_space omap44xx_dss_dispc_addrs[] = {
  1171. {
  1172. .pa_start = 0x48041000,
  1173. .pa_end = 0x48041fff,
  1174. .flags = ADDR_TYPE_RT
  1175. },
  1176. { }
  1177. };
  1178. /* l4_per -> dss_dispc */
  1179. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dispc = {
  1180. .master = &omap44xx_l4_per_hwmod,
  1181. .slave = &omap44xx_dss_dispc_hwmod,
  1182. .clk = "l4_div_ck",
  1183. .addr = omap44xx_dss_dispc_addrs,
  1184. .user = OCP_USER_MPU,
  1185. };
  1186. /* dss_dispc slave ports */
  1187. static struct omap_hwmod_ocp_if *omap44xx_dss_dispc_slaves[] = {
  1188. &omap44xx_l3_main_2__dss_dispc,
  1189. &omap44xx_l4_per__dss_dispc,
  1190. };
  1191. static struct omap_hwmod omap44xx_dss_dispc_hwmod = {
  1192. .name = "dss_dispc",
  1193. .class = &omap44xx_dispc_hwmod_class,
  1194. .clkdm_name = "l3_dss_clkdm",
  1195. .mpu_irqs = omap44xx_dss_dispc_irqs,
  1196. .sdma_reqs = omap44xx_dss_dispc_sdma_reqs,
  1197. .main_clk = "dss_dss_clk",
  1198. .prcm = {
  1199. .omap4 = {
  1200. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1201. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1202. },
  1203. },
  1204. .slaves = omap44xx_dss_dispc_slaves,
  1205. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_dispc_slaves),
  1206. };
  1207. /*
  1208. * 'dsi' class
  1209. * display serial interface controller
  1210. */
  1211. static struct omap_hwmod_class_sysconfig omap44xx_dsi_sysc = {
  1212. .rev_offs = 0x0000,
  1213. .sysc_offs = 0x0010,
  1214. .syss_offs = 0x0014,
  1215. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1216. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  1217. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1218. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1219. .sysc_fields = &omap_hwmod_sysc_type1,
  1220. };
  1221. static struct omap_hwmod_class omap44xx_dsi_hwmod_class = {
  1222. .name = "dsi",
  1223. .sysc = &omap44xx_dsi_sysc,
  1224. };
  1225. /* dss_dsi1 */
  1226. static struct omap_hwmod omap44xx_dss_dsi1_hwmod;
  1227. static struct omap_hwmod_irq_info omap44xx_dss_dsi1_irqs[] = {
  1228. { .irq = 53 + OMAP44XX_IRQ_GIC_START },
  1229. { .irq = -1 }
  1230. };
  1231. static struct omap_hwmod_dma_info omap44xx_dss_dsi1_sdma_reqs[] = {
  1232. { .dma_req = 74 + OMAP44XX_DMA_REQ_START },
  1233. { .dma_req = -1 }
  1234. };
  1235. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_dma_addrs[] = {
  1236. {
  1237. .pa_start = 0x58004000,
  1238. .pa_end = 0x580041ff,
  1239. .flags = ADDR_TYPE_RT
  1240. },
  1241. { }
  1242. };
  1243. /* l3_main_2 -> dss_dsi1 */
  1244. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi1 = {
  1245. .master = &omap44xx_l3_main_2_hwmod,
  1246. .slave = &omap44xx_dss_dsi1_hwmod,
  1247. .clk = "dss_fck",
  1248. .addr = omap44xx_dss_dsi1_dma_addrs,
  1249. .user = OCP_USER_SDMA,
  1250. };
  1251. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_addrs[] = {
  1252. {
  1253. .pa_start = 0x48044000,
  1254. .pa_end = 0x480441ff,
  1255. .flags = ADDR_TYPE_RT
  1256. },
  1257. { }
  1258. };
  1259. /* l4_per -> dss_dsi1 */
  1260. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi1 = {
  1261. .master = &omap44xx_l4_per_hwmod,
  1262. .slave = &omap44xx_dss_dsi1_hwmod,
  1263. .clk = "l4_div_ck",
  1264. .addr = omap44xx_dss_dsi1_addrs,
  1265. .user = OCP_USER_MPU,
  1266. };
  1267. /* dss_dsi1 slave ports */
  1268. static struct omap_hwmod_ocp_if *omap44xx_dss_dsi1_slaves[] = {
  1269. &omap44xx_l3_main_2__dss_dsi1,
  1270. &omap44xx_l4_per__dss_dsi1,
  1271. };
  1272. static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = {
  1273. { .role = "sys_clk", .clk = "dss_sys_clk" },
  1274. };
  1275. static struct omap_hwmod omap44xx_dss_dsi1_hwmod = {
  1276. .name = "dss_dsi1",
  1277. .class = &omap44xx_dsi_hwmod_class,
  1278. .clkdm_name = "l3_dss_clkdm",
  1279. .mpu_irqs = omap44xx_dss_dsi1_irqs,
  1280. .sdma_reqs = omap44xx_dss_dsi1_sdma_reqs,
  1281. .main_clk = "dss_dss_clk",
  1282. .prcm = {
  1283. .omap4 = {
  1284. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1285. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1286. },
  1287. },
  1288. .opt_clks = dss_dsi1_opt_clks,
  1289. .opt_clks_cnt = ARRAY_SIZE(dss_dsi1_opt_clks),
  1290. .slaves = omap44xx_dss_dsi1_slaves,
  1291. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_dsi1_slaves),
  1292. };
  1293. /* dss_dsi2 */
  1294. static struct omap_hwmod omap44xx_dss_dsi2_hwmod;
  1295. static struct omap_hwmod_irq_info omap44xx_dss_dsi2_irqs[] = {
  1296. { .irq = 84 + OMAP44XX_IRQ_GIC_START },
  1297. { .irq = -1 }
  1298. };
  1299. static struct omap_hwmod_dma_info omap44xx_dss_dsi2_sdma_reqs[] = {
  1300. { .dma_req = 83 + OMAP44XX_DMA_REQ_START },
  1301. { .dma_req = -1 }
  1302. };
  1303. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_dma_addrs[] = {
  1304. {
  1305. .pa_start = 0x58005000,
  1306. .pa_end = 0x580051ff,
  1307. .flags = ADDR_TYPE_RT
  1308. },
  1309. { }
  1310. };
  1311. /* l3_main_2 -> dss_dsi2 */
  1312. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi2 = {
  1313. .master = &omap44xx_l3_main_2_hwmod,
  1314. .slave = &omap44xx_dss_dsi2_hwmod,
  1315. .clk = "dss_fck",
  1316. .addr = omap44xx_dss_dsi2_dma_addrs,
  1317. .user = OCP_USER_SDMA,
  1318. };
  1319. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_addrs[] = {
  1320. {
  1321. .pa_start = 0x48045000,
  1322. .pa_end = 0x480451ff,
  1323. .flags = ADDR_TYPE_RT
  1324. },
  1325. { }
  1326. };
  1327. /* l4_per -> dss_dsi2 */
  1328. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi2 = {
  1329. .master = &omap44xx_l4_per_hwmod,
  1330. .slave = &omap44xx_dss_dsi2_hwmod,
  1331. .clk = "l4_div_ck",
  1332. .addr = omap44xx_dss_dsi2_addrs,
  1333. .user = OCP_USER_MPU,
  1334. };
  1335. /* dss_dsi2 slave ports */
  1336. static struct omap_hwmod_ocp_if *omap44xx_dss_dsi2_slaves[] = {
  1337. &omap44xx_l3_main_2__dss_dsi2,
  1338. &omap44xx_l4_per__dss_dsi2,
  1339. };
  1340. static struct omap_hwmod_opt_clk dss_dsi2_opt_clks[] = {
  1341. { .role = "sys_clk", .clk = "dss_sys_clk" },
  1342. };
  1343. static struct omap_hwmod omap44xx_dss_dsi2_hwmod = {
  1344. .name = "dss_dsi2",
  1345. .class = &omap44xx_dsi_hwmod_class,
  1346. .clkdm_name = "l3_dss_clkdm",
  1347. .mpu_irqs = omap44xx_dss_dsi2_irqs,
  1348. .sdma_reqs = omap44xx_dss_dsi2_sdma_reqs,
  1349. .main_clk = "dss_dss_clk",
  1350. .prcm = {
  1351. .omap4 = {
  1352. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1353. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1354. },
  1355. },
  1356. .opt_clks = dss_dsi2_opt_clks,
  1357. .opt_clks_cnt = ARRAY_SIZE(dss_dsi2_opt_clks),
  1358. .slaves = omap44xx_dss_dsi2_slaves,
  1359. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_dsi2_slaves),
  1360. };
  1361. /*
  1362. * 'hdmi' class
  1363. * hdmi controller
  1364. */
  1365. static struct omap_hwmod_class_sysconfig omap44xx_hdmi_sysc = {
  1366. .rev_offs = 0x0000,
  1367. .sysc_offs = 0x0010,
  1368. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  1369. SYSC_HAS_SOFTRESET),
  1370. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1371. SIDLE_SMART_WKUP),
  1372. .sysc_fields = &omap_hwmod_sysc_type2,
  1373. };
  1374. static struct omap_hwmod_class omap44xx_hdmi_hwmod_class = {
  1375. .name = "hdmi",
  1376. .sysc = &omap44xx_hdmi_sysc,
  1377. };
  1378. /* dss_hdmi */
  1379. static struct omap_hwmod omap44xx_dss_hdmi_hwmod;
  1380. static struct omap_hwmod_irq_info omap44xx_dss_hdmi_irqs[] = {
  1381. { .irq = 101 + OMAP44XX_IRQ_GIC_START },
  1382. { .irq = -1 }
  1383. };
  1384. static struct omap_hwmod_dma_info omap44xx_dss_hdmi_sdma_reqs[] = {
  1385. { .dma_req = 75 + OMAP44XX_DMA_REQ_START },
  1386. { .dma_req = -1 }
  1387. };
  1388. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_dma_addrs[] = {
  1389. {
  1390. .pa_start = 0x58006000,
  1391. .pa_end = 0x58006fff,
  1392. .flags = ADDR_TYPE_RT
  1393. },
  1394. { }
  1395. };
  1396. /* l3_main_2 -> dss_hdmi */
  1397. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_hdmi = {
  1398. .master = &omap44xx_l3_main_2_hwmod,
  1399. .slave = &omap44xx_dss_hdmi_hwmod,
  1400. .clk = "dss_fck",
  1401. .addr = omap44xx_dss_hdmi_dma_addrs,
  1402. .user = OCP_USER_SDMA,
  1403. };
  1404. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_addrs[] = {
  1405. {
  1406. .pa_start = 0x48046000,
  1407. .pa_end = 0x48046fff,
  1408. .flags = ADDR_TYPE_RT
  1409. },
  1410. { }
  1411. };
  1412. /* l4_per -> dss_hdmi */
  1413. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_hdmi = {
  1414. .master = &omap44xx_l4_per_hwmod,
  1415. .slave = &omap44xx_dss_hdmi_hwmod,
  1416. .clk = "l4_div_ck",
  1417. .addr = omap44xx_dss_hdmi_addrs,
  1418. .user = OCP_USER_MPU,
  1419. };
  1420. /* dss_hdmi slave ports */
  1421. static struct omap_hwmod_ocp_if *omap44xx_dss_hdmi_slaves[] = {
  1422. &omap44xx_l3_main_2__dss_hdmi,
  1423. &omap44xx_l4_per__dss_hdmi,
  1424. };
  1425. static struct omap_hwmod_opt_clk dss_hdmi_opt_clks[] = {
  1426. { .role = "sys_clk", .clk = "dss_sys_clk" },
  1427. };
  1428. static struct omap_hwmod omap44xx_dss_hdmi_hwmod = {
  1429. .name = "dss_hdmi",
  1430. .class = &omap44xx_hdmi_hwmod_class,
  1431. .clkdm_name = "l3_dss_clkdm",
  1432. .mpu_irqs = omap44xx_dss_hdmi_irqs,
  1433. .sdma_reqs = omap44xx_dss_hdmi_sdma_reqs,
  1434. .main_clk = "dss_48mhz_clk",
  1435. .prcm = {
  1436. .omap4 = {
  1437. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1438. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1439. },
  1440. },
  1441. .opt_clks = dss_hdmi_opt_clks,
  1442. .opt_clks_cnt = ARRAY_SIZE(dss_hdmi_opt_clks),
  1443. .slaves = omap44xx_dss_hdmi_slaves,
  1444. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_hdmi_slaves),
  1445. };
  1446. /*
  1447. * 'rfbi' class
  1448. * remote frame buffer interface
  1449. */
  1450. static struct omap_hwmod_class_sysconfig omap44xx_rfbi_sysc = {
  1451. .rev_offs = 0x0000,
  1452. .sysc_offs = 0x0010,
  1453. .syss_offs = 0x0014,
  1454. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  1455. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1456. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1457. .sysc_fields = &omap_hwmod_sysc_type1,
  1458. };
  1459. static struct omap_hwmod_class omap44xx_rfbi_hwmod_class = {
  1460. .name = "rfbi",
  1461. .sysc = &omap44xx_rfbi_sysc,
  1462. };
  1463. /* dss_rfbi */
  1464. static struct omap_hwmod omap44xx_dss_rfbi_hwmod;
  1465. static struct omap_hwmod_dma_info omap44xx_dss_rfbi_sdma_reqs[] = {
  1466. { .dma_req = 13 + OMAP44XX_DMA_REQ_START },
  1467. { .dma_req = -1 }
  1468. };
  1469. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_dma_addrs[] = {
  1470. {
  1471. .pa_start = 0x58002000,
  1472. .pa_end = 0x580020ff,
  1473. .flags = ADDR_TYPE_RT
  1474. },
  1475. { }
  1476. };
  1477. /* l3_main_2 -> dss_rfbi */
  1478. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_rfbi = {
  1479. .master = &omap44xx_l3_main_2_hwmod,
  1480. .slave = &omap44xx_dss_rfbi_hwmod,
  1481. .clk = "dss_fck",
  1482. .addr = omap44xx_dss_rfbi_dma_addrs,
  1483. .user = OCP_USER_SDMA,
  1484. };
  1485. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_addrs[] = {
  1486. {
  1487. .pa_start = 0x48042000,
  1488. .pa_end = 0x480420ff,
  1489. .flags = ADDR_TYPE_RT
  1490. },
  1491. { }
  1492. };
  1493. /* l4_per -> dss_rfbi */
  1494. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_rfbi = {
  1495. .master = &omap44xx_l4_per_hwmod,
  1496. .slave = &omap44xx_dss_rfbi_hwmod,
  1497. .clk = "l4_div_ck",
  1498. .addr = omap44xx_dss_rfbi_addrs,
  1499. .user = OCP_USER_MPU,
  1500. };
  1501. /* dss_rfbi slave ports */
  1502. static struct omap_hwmod_ocp_if *omap44xx_dss_rfbi_slaves[] = {
  1503. &omap44xx_l3_main_2__dss_rfbi,
  1504. &omap44xx_l4_per__dss_rfbi,
  1505. };
  1506. static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {
  1507. { .role = "ick", .clk = "dss_fck" },
  1508. };
  1509. static struct omap_hwmod omap44xx_dss_rfbi_hwmod = {
  1510. .name = "dss_rfbi",
  1511. .class = &omap44xx_rfbi_hwmod_class,
  1512. .clkdm_name = "l3_dss_clkdm",
  1513. .sdma_reqs = omap44xx_dss_rfbi_sdma_reqs,
  1514. .main_clk = "dss_dss_clk",
  1515. .prcm = {
  1516. .omap4 = {
  1517. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1518. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1519. },
  1520. },
  1521. .opt_clks = dss_rfbi_opt_clks,
  1522. .opt_clks_cnt = ARRAY_SIZE(dss_rfbi_opt_clks),
  1523. .slaves = omap44xx_dss_rfbi_slaves,
  1524. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_rfbi_slaves),
  1525. };
  1526. /*
  1527. * 'venc' class
  1528. * video encoder
  1529. */
  1530. static struct omap_hwmod_class omap44xx_venc_hwmod_class = {
  1531. .name = "venc",
  1532. };
  1533. /* dss_venc */
  1534. static struct omap_hwmod omap44xx_dss_venc_hwmod;
  1535. static struct omap_hwmod_addr_space omap44xx_dss_venc_dma_addrs[] = {
  1536. {
  1537. .pa_start = 0x58003000,
  1538. .pa_end = 0x580030ff,
  1539. .flags = ADDR_TYPE_RT
  1540. },
  1541. { }
  1542. };
  1543. /* l3_main_2 -> dss_venc */
  1544. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_venc = {
  1545. .master = &omap44xx_l3_main_2_hwmod,
  1546. .slave = &omap44xx_dss_venc_hwmod,
  1547. .clk = "dss_fck",
  1548. .addr = omap44xx_dss_venc_dma_addrs,
  1549. .user = OCP_USER_SDMA,
  1550. };
  1551. static struct omap_hwmod_addr_space omap44xx_dss_venc_addrs[] = {
  1552. {
  1553. .pa_start = 0x48043000,
  1554. .pa_end = 0x480430ff,
  1555. .flags = ADDR_TYPE_RT
  1556. },
  1557. { }
  1558. };
  1559. /* l4_per -> dss_venc */
  1560. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_venc = {
  1561. .master = &omap44xx_l4_per_hwmod,
  1562. .slave = &omap44xx_dss_venc_hwmod,
  1563. .clk = "l4_div_ck",
  1564. .addr = omap44xx_dss_venc_addrs,
  1565. .user = OCP_USER_MPU,
  1566. };
  1567. /* dss_venc slave ports */
  1568. static struct omap_hwmod_ocp_if *omap44xx_dss_venc_slaves[] = {
  1569. &omap44xx_l3_main_2__dss_venc,
  1570. &omap44xx_l4_per__dss_venc,
  1571. };
  1572. static struct omap_hwmod omap44xx_dss_venc_hwmod = {
  1573. .name = "dss_venc",
  1574. .class = &omap44xx_venc_hwmod_class,
  1575. .clkdm_name = "l3_dss_clkdm",
  1576. .main_clk = "dss_tv_clk",
  1577. .prcm = {
  1578. .omap4 = {
  1579. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1580. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1581. },
  1582. },
  1583. .slaves = omap44xx_dss_venc_slaves,
  1584. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_venc_slaves),
  1585. };
  1586. /*
  1587. * 'gpio' class
  1588. * general purpose io module
  1589. */
  1590. static struct omap_hwmod_class_sysconfig omap44xx_gpio_sysc = {
  1591. .rev_offs = 0x0000,
  1592. .sysc_offs = 0x0010,
  1593. .syss_offs = 0x0114,
  1594. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  1595. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1596. SYSS_HAS_RESET_STATUS),
  1597. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1598. SIDLE_SMART_WKUP),
  1599. .sysc_fields = &omap_hwmod_sysc_type1,
  1600. };
  1601. static struct omap_hwmod_class omap44xx_gpio_hwmod_class = {
  1602. .name = "gpio",
  1603. .sysc = &omap44xx_gpio_sysc,
  1604. .rev = 2,
  1605. };
  1606. /* gpio dev_attr */
  1607. static struct omap_gpio_dev_attr gpio_dev_attr = {
  1608. .bank_width = 32,
  1609. .dbck_flag = true,
  1610. };
  1611. /* gpio1 */
  1612. static struct omap_hwmod omap44xx_gpio1_hwmod;
  1613. static struct omap_hwmod_irq_info omap44xx_gpio1_irqs[] = {
  1614. { .irq = 29 + OMAP44XX_IRQ_GIC_START },
  1615. { .irq = -1 }
  1616. };
  1617. static struct omap_hwmod_addr_space omap44xx_gpio1_addrs[] = {
  1618. {
  1619. .pa_start = 0x4a310000,
  1620. .pa_end = 0x4a3101ff,
  1621. .flags = ADDR_TYPE_RT
  1622. },
  1623. { }
  1624. };
  1625. /* l4_wkup -> gpio1 */
  1626. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__gpio1 = {
  1627. .master = &omap44xx_l4_wkup_hwmod,
  1628. .slave = &omap44xx_gpio1_hwmod,
  1629. .clk = "l4_wkup_clk_mux_ck",
  1630. .addr = omap44xx_gpio1_addrs,
  1631. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1632. };
  1633. /* gpio1 slave ports */
  1634. static struct omap_hwmod_ocp_if *omap44xx_gpio1_slaves[] = {
  1635. &omap44xx_l4_wkup__gpio1,
  1636. };
  1637. static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
  1638. { .role = "dbclk", .clk = "gpio1_dbclk" },
  1639. };
  1640. static struct omap_hwmod omap44xx_gpio1_hwmod = {
  1641. .name = "gpio1",
  1642. .class = &omap44xx_gpio_hwmod_class,
  1643. .clkdm_name = "l4_wkup_clkdm",
  1644. .mpu_irqs = omap44xx_gpio1_irqs,
  1645. .main_clk = "gpio1_ick",
  1646. .prcm = {
  1647. .omap4 = {
  1648. .clkctrl_offs = OMAP4_CM_WKUP_GPIO1_CLKCTRL_OFFSET,
  1649. .context_offs = OMAP4_RM_WKUP_GPIO1_CONTEXT_OFFSET,
  1650. .modulemode = MODULEMODE_HWCTRL,
  1651. },
  1652. },
  1653. .opt_clks = gpio1_opt_clks,
  1654. .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
  1655. .dev_attr = &gpio_dev_attr,
  1656. .slaves = omap44xx_gpio1_slaves,
  1657. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio1_slaves),
  1658. };
  1659. /* gpio2 */
  1660. static struct omap_hwmod omap44xx_gpio2_hwmod;
  1661. static struct omap_hwmod_irq_info omap44xx_gpio2_irqs[] = {
  1662. { .irq = 30 + OMAP44XX_IRQ_GIC_START },
  1663. { .irq = -1 }
  1664. };
  1665. static struct omap_hwmod_addr_space omap44xx_gpio2_addrs[] = {
  1666. {
  1667. .pa_start = 0x48055000,
  1668. .pa_end = 0x480551ff,
  1669. .flags = ADDR_TYPE_RT
  1670. },
  1671. { }
  1672. };
  1673. /* l4_per -> gpio2 */
  1674. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio2 = {
  1675. .master = &omap44xx_l4_per_hwmod,
  1676. .slave = &omap44xx_gpio2_hwmod,
  1677. .clk = "l4_div_ck",
  1678. .addr = omap44xx_gpio2_addrs,
  1679. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1680. };
  1681. /* gpio2 slave ports */
  1682. static struct omap_hwmod_ocp_if *omap44xx_gpio2_slaves[] = {
  1683. &omap44xx_l4_per__gpio2,
  1684. };
  1685. static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
  1686. { .role = "dbclk", .clk = "gpio2_dbclk" },
  1687. };
  1688. static struct omap_hwmod omap44xx_gpio2_hwmod = {
  1689. .name = "gpio2",
  1690. .class = &omap44xx_gpio_hwmod_class,
  1691. .clkdm_name = "l4_per_clkdm",
  1692. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1693. .mpu_irqs = omap44xx_gpio2_irqs,
  1694. .main_clk = "gpio2_ick",
  1695. .prcm = {
  1696. .omap4 = {
  1697. .clkctrl_offs = OMAP4_CM_L4PER_GPIO2_CLKCTRL_OFFSET,
  1698. .context_offs = OMAP4_RM_L4PER_GPIO2_CONTEXT_OFFSET,
  1699. .modulemode = MODULEMODE_HWCTRL,
  1700. },
  1701. },
  1702. .opt_clks = gpio2_opt_clks,
  1703. .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
  1704. .dev_attr = &gpio_dev_attr,
  1705. .slaves = omap44xx_gpio2_slaves,
  1706. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio2_slaves),
  1707. };
  1708. /* gpio3 */
  1709. static struct omap_hwmod omap44xx_gpio3_hwmod;
  1710. static struct omap_hwmod_irq_info omap44xx_gpio3_irqs[] = {
  1711. { .irq = 31 + OMAP44XX_IRQ_GIC_START },
  1712. { .irq = -1 }
  1713. };
  1714. static struct omap_hwmod_addr_space omap44xx_gpio3_addrs[] = {
  1715. {
  1716. .pa_start = 0x48057000,
  1717. .pa_end = 0x480571ff,
  1718. .flags = ADDR_TYPE_RT
  1719. },
  1720. { }
  1721. };
  1722. /* l4_per -> gpio3 */
  1723. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio3 = {
  1724. .master = &omap44xx_l4_per_hwmod,
  1725. .slave = &omap44xx_gpio3_hwmod,
  1726. .clk = "l4_div_ck",
  1727. .addr = omap44xx_gpio3_addrs,
  1728. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1729. };
  1730. /* gpio3 slave ports */
  1731. static struct omap_hwmod_ocp_if *omap44xx_gpio3_slaves[] = {
  1732. &omap44xx_l4_per__gpio3,
  1733. };
  1734. static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
  1735. { .role = "dbclk", .clk = "gpio3_dbclk" },
  1736. };
  1737. static struct omap_hwmod omap44xx_gpio3_hwmod = {
  1738. .name = "gpio3",
  1739. .class = &omap44xx_gpio_hwmod_class,
  1740. .clkdm_name = "l4_per_clkdm",
  1741. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1742. .mpu_irqs = omap44xx_gpio3_irqs,
  1743. .main_clk = "gpio3_ick",
  1744. .prcm = {
  1745. .omap4 = {
  1746. .clkctrl_offs = OMAP4_CM_L4PER_GPIO3_CLKCTRL_OFFSET,
  1747. .context_offs = OMAP4_RM_L4PER_GPIO3_CONTEXT_OFFSET,
  1748. .modulemode = MODULEMODE_HWCTRL,
  1749. },
  1750. },
  1751. .opt_clks = gpio3_opt_clks,
  1752. .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
  1753. .dev_attr = &gpio_dev_attr,
  1754. .slaves = omap44xx_gpio3_slaves,
  1755. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio3_slaves),
  1756. };
  1757. /* gpio4 */
  1758. static struct omap_hwmod omap44xx_gpio4_hwmod;
  1759. static struct omap_hwmod_irq_info omap44xx_gpio4_irqs[] = {
  1760. { .irq = 32 + OMAP44XX_IRQ_GIC_START },
  1761. { .irq = -1 }
  1762. };
  1763. static struct omap_hwmod_addr_space omap44xx_gpio4_addrs[] = {
  1764. {
  1765. .pa_start = 0x48059000,
  1766. .pa_end = 0x480591ff,
  1767. .flags = ADDR_TYPE_RT
  1768. },
  1769. { }
  1770. };
  1771. /* l4_per -> gpio4 */
  1772. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio4 = {
  1773. .master = &omap44xx_l4_per_hwmod,
  1774. .slave = &omap44xx_gpio4_hwmod,
  1775. .clk = "l4_div_ck",
  1776. .addr = omap44xx_gpio4_addrs,
  1777. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1778. };
  1779. /* gpio4 slave ports */
  1780. static struct omap_hwmod_ocp_if *omap44xx_gpio4_slaves[] = {
  1781. &omap44xx_l4_per__gpio4,
  1782. };
  1783. static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
  1784. { .role = "dbclk", .clk = "gpio4_dbclk" },
  1785. };
  1786. static struct omap_hwmod omap44xx_gpio4_hwmod = {
  1787. .name = "gpio4",
  1788. .class = &omap44xx_gpio_hwmod_class,
  1789. .clkdm_name = "l4_per_clkdm",
  1790. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1791. .mpu_irqs = omap44xx_gpio4_irqs,
  1792. .main_clk = "gpio4_ick",
  1793. .prcm = {
  1794. .omap4 = {
  1795. .clkctrl_offs = OMAP4_CM_L4PER_GPIO4_CLKCTRL_OFFSET,
  1796. .context_offs = OMAP4_RM_L4PER_GPIO4_CONTEXT_OFFSET,
  1797. .modulemode = MODULEMODE_HWCTRL,
  1798. },
  1799. },
  1800. .opt_clks = gpio4_opt_clks,
  1801. .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
  1802. .dev_attr = &gpio_dev_attr,
  1803. .slaves = omap44xx_gpio4_slaves,
  1804. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio4_slaves),
  1805. };
  1806. /* gpio5 */
  1807. static struct omap_hwmod omap44xx_gpio5_hwmod;
  1808. static struct omap_hwmod_irq_info omap44xx_gpio5_irqs[] = {
  1809. { .irq = 33 + OMAP44XX_IRQ_GIC_START },
  1810. { .irq = -1 }
  1811. };
  1812. static struct omap_hwmod_addr_space omap44xx_gpio5_addrs[] = {
  1813. {
  1814. .pa_start = 0x4805b000,
  1815. .pa_end = 0x4805b1ff,
  1816. .flags = ADDR_TYPE_RT
  1817. },
  1818. { }
  1819. };
  1820. /* l4_per -> gpio5 */
  1821. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio5 = {
  1822. .master = &omap44xx_l4_per_hwmod,
  1823. .slave = &omap44xx_gpio5_hwmod,
  1824. .clk = "l4_div_ck",
  1825. .addr = omap44xx_gpio5_addrs,
  1826. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1827. };
  1828. /* gpio5 slave ports */
  1829. static struct omap_hwmod_ocp_if *omap44xx_gpio5_slaves[] = {
  1830. &omap44xx_l4_per__gpio5,
  1831. };
  1832. static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
  1833. { .role = "dbclk", .clk = "gpio5_dbclk" },
  1834. };
  1835. static struct omap_hwmod omap44xx_gpio5_hwmod = {
  1836. .name = "gpio5",
  1837. .class = &omap44xx_gpio_hwmod_class,
  1838. .clkdm_name = "l4_per_clkdm",
  1839. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1840. .mpu_irqs = omap44xx_gpio5_irqs,
  1841. .main_clk = "gpio5_ick",
  1842. .prcm = {
  1843. .omap4 = {
  1844. .clkctrl_offs = OMAP4_CM_L4PER_GPIO5_CLKCTRL_OFFSET,
  1845. .context_offs = OMAP4_RM_L4PER_GPIO5_CONTEXT_OFFSET,
  1846. .modulemode = MODULEMODE_HWCTRL,
  1847. },
  1848. },
  1849. .opt_clks = gpio5_opt_clks,
  1850. .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
  1851. .dev_attr = &gpio_dev_attr,
  1852. .slaves = omap44xx_gpio5_slaves,
  1853. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio5_slaves),
  1854. };
  1855. /* gpio6 */
  1856. static struct omap_hwmod omap44xx_gpio6_hwmod;
  1857. static struct omap_hwmod_irq_info omap44xx_gpio6_irqs[] = {
  1858. { .irq = 34 + OMAP44XX_IRQ_GIC_START },
  1859. { .irq = -1 }
  1860. };
  1861. static struct omap_hwmod_addr_space omap44xx_gpio6_addrs[] = {
  1862. {
  1863. .pa_start = 0x4805d000,
  1864. .pa_end = 0x4805d1ff,
  1865. .flags = ADDR_TYPE_RT
  1866. },
  1867. { }
  1868. };
  1869. /* l4_per -> gpio6 */
  1870. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio6 = {
  1871. .master = &omap44xx_l4_per_hwmod,
  1872. .slave = &omap44xx_gpio6_hwmod,
  1873. .clk = "l4_div_ck",
  1874. .addr = omap44xx_gpio6_addrs,
  1875. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1876. };
  1877. /* gpio6 slave ports */
  1878. static struct omap_hwmod_ocp_if *omap44xx_gpio6_slaves[] = {
  1879. &omap44xx_l4_per__gpio6,
  1880. };
  1881. static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
  1882. { .role = "dbclk", .clk = "gpio6_dbclk" },
  1883. };
  1884. static struct omap_hwmod omap44xx_gpio6_hwmod = {
  1885. .name = "gpio6",
  1886. .class = &omap44xx_gpio_hwmod_class,
  1887. .clkdm_name = "l4_per_clkdm",
  1888. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1889. .mpu_irqs = omap44xx_gpio6_irqs,
  1890. .main_clk = "gpio6_ick",
  1891. .prcm = {
  1892. .omap4 = {
  1893. .clkctrl_offs = OMAP4_CM_L4PER_GPIO6_CLKCTRL_OFFSET,
  1894. .context_offs = OMAP4_RM_L4PER_GPIO6_CONTEXT_OFFSET,
  1895. .modulemode = MODULEMODE_HWCTRL,
  1896. },
  1897. },
  1898. .opt_clks = gpio6_opt_clks,
  1899. .opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks),
  1900. .dev_attr = &gpio_dev_attr,
  1901. .slaves = omap44xx_gpio6_slaves,
  1902. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio6_slaves),
  1903. };
  1904. /*
  1905. * 'hsi' class
  1906. * mipi high-speed synchronous serial interface (multichannel and full-duplex
  1907. * serial if)
  1908. */
  1909. static struct omap_hwmod_class_sysconfig omap44xx_hsi_sysc = {
  1910. .rev_offs = 0x0000,
  1911. .sysc_offs = 0x0010,
  1912. .syss_offs = 0x0014,
  1913. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_EMUFREE |
  1914. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  1915. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1916. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1917. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1918. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1919. .sysc_fields = &omap_hwmod_sysc_type1,
  1920. };
  1921. static struct omap_hwmod_class omap44xx_hsi_hwmod_class = {
  1922. .name = "hsi",
  1923. .sysc = &omap44xx_hsi_sysc,
  1924. };
  1925. /* hsi */
  1926. static struct omap_hwmod_irq_info omap44xx_hsi_irqs[] = {
  1927. { .name = "mpu_p1", .irq = 67 + OMAP44XX_IRQ_GIC_START },
  1928. { .name = "mpu_p2", .irq = 68 + OMAP44XX_IRQ_GIC_START },
  1929. { .name = "mpu_dma", .irq = 71 + OMAP44XX_IRQ_GIC_START },
  1930. { .irq = -1 }
  1931. };
  1932. /* hsi master ports */
  1933. static struct omap_hwmod_ocp_if *omap44xx_hsi_masters[] = {
  1934. &omap44xx_hsi__l3_main_2,
  1935. };
  1936. static struct omap_hwmod_addr_space omap44xx_hsi_addrs[] = {
  1937. {
  1938. .pa_start = 0x4a058000,
  1939. .pa_end = 0x4a05bfff,
  1940. .flags = ADDR_TYPE_RT
  1941. },
  1942. { }
  1943. };
  1944. /* l4_cfg -> hsi */
  1945. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__hsi = {
  1946. .master = &omap44xx_l4_cfg_hwmod,
  1947. .slave = &omap44xx_hsi_hwmod,
  1948. .clk = "l4_div_ck",
  1949. .addr = omap44xx_hsi_addrs,
  1950. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1951. };
  1952. /* hsi slave ports */
  1953. static struct omap_hwmod_ocp_if *omap44xx_hsi_slaves[] = {
  1954. &omap44xx_l4_cfg__hsi,
  1955. };
  1956. static struct omap_hwmod omap44xx_hsi_hwmod = {
  1957. .name = "hsi",
  1958. .class = &omap44xx_hsi_hwmod_class,
  1959. .clkdm_name = "l3_init_clkdm",
  1960. .mpu_irqs = omap44xx_hsi_irqs,
  1961. .main_clk = "hsi_fck",
  1962. .prcm = {
  1963. .omap4 = {
  1964. .clkctrl_offs = OMAP4_CM_L3INIT_HSI_CLKCTRL_OFFSET,
  1965. .context_offs = OMAP4_RM_L3INIT_HSI_CONTEXT_OFFSET,
  1966. .modulemode = MODULEMODE_HWCTRL,
  1967. },
  1968. },
  1969. .slaves = omap44xx_hsi_slaves,
  1970. .slaves_cnt = ARRAY_SIZE(omap44xx_hsi_slaves),
  1971. .masters = omap44xx_hsi_masters,
  1972. .masters_cnt = ARRAY_SIZE(omap44xx_hsi_masters),
  1973. };
  1974. /*
  1975. * 'i2c' class
  1976. * multimaster high-speed i2c controller
  1977. */
  1978. static struct omap_hwmod_class_sysconfig omap44xx_i2c_sysc = {
  1979. .sysc_offs = 0x0010,
  1980. .syss_offs = 0x0090,
  1981. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1982. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  1983. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1984. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1985. SIDLE_SMART_WKUP),
  1986. .sysc_fields = &omap_hwmod_sysc_type1,
  1987. };
  1988. static struct omap_hwmod_class omap44xx_i2c_hwmod_class = {
  1989. .name = "i2c",
  1990. .sysc = &omap44xx_i2c_sysc,
  1991. .rev = OMAP_I2C_IP_VERSION_2,
  1992. .reset = &omap_i2c_reset,
  1993. };
  1994. static struct omap_i2c_dev_attr i2c_dev_attr = {
  1995. .flags = OMAP_I2C_FLAG_BUS_SHIFT_NONE,
  1996. };
  1997. /* i2c1 */
  1998. static struct omap_hwmod omap44xx_i2c1_hwmod;
  1999. static struct omap_hwmod_irq_info omap44xx_i2c1_irqs[] = {
  2000. { .irq = 56 + OMAP44XX_IRQ_GIC_START },
  2001. { .irq = -1 }
  2002. };
  2003. static struct omap_hwmod_dma_info omap44xx_i2c1_sdma_reqs[] = {
  2004. { .name = "tx", .dma_req = 26 + OMAP44XX_DMA_REQ_START },
  2005. { .name = "rx", .dma_req = 27 + OMAP44XX_DMA_REQ_START },
  2006. { .dma_req = -1 }
  2007. };
  2008. static struct omap_hwmod_addr_space omap44xx_i2c1_addrs[] = {
  2009. {
  2010. .pa_start = 0x48070000,
  2011. .pa_end = 0x480700ff,
  2012. .flags = ADDR_TYPE_RT
  2013. },
  2014. { }
  2015. };
  2016. /* l4_per -> i2c1 */
  2017. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c1 = {
  2018. .master = &omap44xx_l4_per_hwmod,
  2019. .slave = &omap44xx_i2c1_hwmod,
  2020. .clk = "l4_div_ck",
  2021. .addr = omap44xx_i2c1_addrs,
  2022. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2023. };
  2024. /* i2c1 slave ports */
  2025. static struct omap_hwmod_ocp_if *omap44xx_i2c1_slaves[] = {
  2026. &omap44xx_l4_per__i2c1,
  2027. };
  2028. static struct omap_hwmod omap44xx_i2c1_hwmod = {
  2029. .name = "i2c1",
  2030. .class = &omap44xx_i2c_hwmod_class,
  2031. .clkdm_name = "l4_per_clkdm",
  2032. .flags = HWMOD_16BIT_REG,
  2033. .mpu_irqs = omap44xx_i2c1_irqs,
  2034. .sdma_reqs = omap44xx_i2c1_sdma_reqs,
  2035. .main_clk = "i2c1_fck",
  2036. .prcm = {
  2037. .omap4 = {
  2038. .clkctrl_offs = OMAP4_CM_L4PER_I2C1_CLKCTRL_OFFSET,
  2039. .context_offs = OMAP4_RM_L4PER_I2C1_CONTEXT_OFFSET,
  2040. .modulemode = MODULEMODE_SWCTRL,
  2041. },
  2042. },
  2043. .slaves = omap44xx_i2c1_slaves,
  2044. .slaves_cnt = ARRAY_SIZE(omap44xx_i2c1_slaves),
  2045. .dev_attr = &i2c_dev_attr,
  2046. };
  2047. /* i2c2 */
  2048. static struct omap_hwmod omap44xx_i2c2_hwmod;
  2049. static struct omap_hwmod_irq_info omap44xx_i2c2_irqs[] = {
  2050. { .irq = 57 + OMAP44XX_IRQ_GIC_START },
  2051. { .irq = -1 }
  2052. };
  2053. static struct omap_hwmod_dma_info omap44xx_i2c2_sdma_reqs[] = {
  2054. { .name = "tx", .dma_req = 28 + OMAP44XX_DMA_REQ_START },
  2055. { .name = "rx", .dma_req = 29 + OMAP44XX_DMA_REQ_START },
  2056. { .dma_req = -1 }
  2057. };
  2058. static struct omap_hwmod_addr_space omap44xx_i2c2_addrs[] = {
  2059. {
  2060. .pa_start = 0x48072000,
  2061. .pa_end = 0x480720ff,
  2062. .flags = ADDR_TYPE_RT
  2063. },
  2064. { }
  2065. };
  2066. /* l4_per -> i2c2 */
  2067. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c2 = {
  2068. .master = &omap44xx_l4_per_hwmod,
  2069. .slave = &omap44xx_i2c2_hwmod,
  2070. .clk = "l4_div_ck",
  2071. .addr = omap44xx_i2c2_addrs,
  2072. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2073. };
  2074. /* i2c2 slave ports */
  2075. static struct omap_hwmod_ocp_if *omap44xx_i2c2_slaves[] = {
  2076. &omap44xx_l4_per__i2c2,
  2077. };
  2078. static struct omap_hwmod omap44xx_i2c2_hwmod = {
  2079. .name = "i2c2",
  2080. .class = &omap44xx_i2c_hwmod_class,
  2081. .clkdm_name = "l4_per_clkdm",
  2082. .flags = HWMOD_16BIT_REG,
  2083. .mpu_irqs = omap44xx_i2c2_irqs,
  2084. .sdma_reqs = omap44xx_i2c2_sdma_reqs,
  2085. .main_clk = "i2c2_fck",
  2086. .prcm = {
  2087. .omap4 = {
  2088. .clkctrl_offs = OMAP4_CM_L4PER_I2C2_CLKCTRL_OFFSET,
  2089. .context_offs = OMAP4_RM_L4PER_I2C2_CONTEXT_OFFSET,
  2090. .modulemode = MODULEMODE_SWCTRL,
  2091. },
  2092. },
  2093. .slaves = omap44xx_i2c2_slaves,
  2094. .slaves_cnt = ARRAY_SIZE(omap44xx_i2c2_slaves),
  2095. .dev_attr = &i2c_dev_attr,
  2096. };
  2097. /* i2c3 */
  2098. static struct omap_hwmod omap44xx_i2c3_hwmod;
  2099. static struct omap_hwmod_irq_info omap44xx_i2c3_irqs[] = {
  2100. { .irq = 61 + OMAP44XX_IRQ_GIC_START },
  2101. { .irq = -1 }
  2102. };
  2103. static struct omap_hwmod_dma_info omap44xx_i2c3_sdma_reqs[] = {
  2104. { .name = "tx", .dma_req = 24 + OMAP44XX_DMA_REQ_START },
  2105. { .name = "rx", .dma_req = 25 + OMAP44XX_DMA_REQ_START },
  2106. { .dma_req = -1 }
  2107. };
  2108. static struct omap_hwmod_addr_space omap44xx_i2c3_addrs[] = {
  2109. {
  2110. .pa_start = 0x48060000,
  2111. .pa_end = 0x480600ff,
  2112. .flags = ADDR_TYPE_RT
  2113. },
  2114. { }
  2115. };
  2116. /* l4_per -> i2c3 */
  2117. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c3 = {
  2118. .master = &omap44xx_l4_per_hwmod,
  2119. .slave = &omap44xx_i2c3_hwmod,
  2120. .clk = "l4_div_ck",
  2121. .addr = omap44xx_i2c3_addrs,
  2122. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2123. };
  2124. /* i2c3 slave ports */
  2125. static struct omap_hwmod_ocp_if *omap44xx_i2c3_slaves[] = {
  2126. &omap44xx_l4_per__i2c3,
  2127. };
  2128. static struct omap_hwmod omap44xx_i2c3_hwmod = {
  2129. .name = "i2c3",
  2130. .class = &omap44xx_i2c_hwmod_class,
  2131. .clkdm_name = "l4_per_clkdm",
  2132. .flags = HWMOD_16BIT_REG,
  2133. .mpu_irqs = omap44xx_i2c3_irqs,
  2134. .sdma_reqs = omap44xx_i2c3_sdma_reqs,
  2135. .main_clk = "i2c3_fck",
  2136. .prcm = {
  2137. .omap4 = {
  2138. .clkctrl_offs = OMAP4_CM_L4PER_I2C3_CLKCTRL_OFFSET,
  2139. .context_offs = OMAP4_RM_L4PER_I2C3_CONTEXT_OFFSET,
  2140. .modulemode = MODULEMODE_SWCTRL,
  2141. },
  2142. },
  2143. .slaves = omap44xx_i2c3_slaves,
  2144. .slaves_cnt = ARRAY_SIZE(omap44xx_i2c3_slaves),
  2145. .dev_attr = &i2c_dev_attr,
  2146. };
  2147. /* i2c4 */
  2148. static struct omap_hwmod omap44xx_i2c4_hwmod;
  2149. static struct omap_hwmod_irq_info omap44xx_i2c4_irqs[] = {
  2150. { .irq = 62 + OMAP44XX_IRQ_GIC_START },
  2151. { .irq = -1 }
  2152. };
  2153. static struct omap_hwmod_dma_info omap44xx_i2c4_sdma_reqs[] = {
  2154. { .name = "tx", .dma_req = 123 + OMAP44XX_DMA_REQ_START },
  2155. { .name = "rx", .dma_req = 124 + OMAP44XX_DMA_REQ_START },
  2156. { .dma_req = -1 }
  2157. };
  2158. static struct omap_hwmod_addr_space omap44xx_i2c4_addrs[] = {
  2159. {
  2160. .pa_start = 0x48350000,
  2161. .pa_end = 0x483500ff,
  2162. .flags = ADDR_TYPE_RT
  2163. },
  2164. { }
  2165. };
  2166. /* l4_per -> i2c4 */
  2167. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c4 = {
  2168. .master = &omap44xx_l4_per_hwmod,
  2169. .slave = &omap44xx_i2c4_hwmod,
  2170. .clk = "l4_div_ck",
  2171. .addr = omap44xx_i2c4_addrs,
  2172. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2173. };
  2174. /* i2c4 slave ports */
  2175. static struct omap_hwmod_ocp_if *omap44xx_i2c4_slaves[] = {
  2176. &omap44xx_l4_per__i2c4,
  2177. };
  2178. static struct omap_hwmod omap44xx_i2c4_hwmod = {
  2179. .name = "i2c4",
  2180. .class = &omap44xx_i2c_hwmod_class,
  2181. .clkdm_name = "l4_per_clkdm",
  2182. .flags = HWMOD_16BIT_REG,
  2183. .mpu_irqs = omap44xx_i2c4_irqs,
  2184. .sdma_reqs = omap44xx_i2c4_sdma_reqs,
  2185. .main_clk = "i2c4_fck",
  2186. .prcm = {
  2187. .omap4 = {
  2188. .clkctrl_offs = OMAP4_CM_L4PER_I2C4_CLKCTRL_OFFSET,
  2189. .context_offs = OMAP4_RM_L4PER_I2C4_CONTEXT_OFFSET,
  2190. .modulemode = MODULEMODE_SWCTRL,
  2191. },
  2192. },
  2193. .slaves = omap44xx_i2c4_slaves,
  2194. .slaves_cnt = ARRAY_SIZE(omap44xx_i2c4_slaves),
  2195. .dev_attr = &i2c_dev_attr,
  2196. };
  2197. /*
  2198. * 'ipu' class
  2199. * imaging processor unit
  2200. */
  2201. static struct omap_hwmod_class omap44xx_ipu_hwmod_class = {
  2202. .name = "ipu",
  2203. };
  2204. /* ipu */
  2205. static struct omap_hwmod_irq_info omap44xx_ipu_irqs[] = {
  2206. { .irq = 100 + OMAP44XX_IRQ_GIC_START },
  2207. { .irq = -1 }
  2208. };
  2209. static struct omap_hwmod_rst_info omap44xx_ipu_c0_resets[] = {
  2210. { .name = "cpu0", .rst_shift = 0 },
  2211. };
  2212. static struct omap_hwmod_rst_info omap44xx_ipu_c1_resets[] = {
  2213. { .name = "cpu1", .rst_shift = 1 },
  2214. };
  2215. static struct omap_hwmod_rst_info omap44xx_ipu_resets[] = {
  2216. { .name = "mmu_cache", .rst_shift = 2 },
  2217. };
  2218. /* ipu master ports */
  2219. static struct omap_hwmod_ocp_if *omap44xx_ipu_masters[] = {
  2220. &omap44xx_ipu__l3_main_2,
  2221. };
  2222. /* l3_main_2 -> ipu */
  2223. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ipu = {
  2224. .master = &omap44xx_l3_main_2_hwmod,
  2225. .slave = &omap44xx_ipu_hwmod,
  2226. .clk = "l3_div_ck",
  2227. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2228. };
  2229. /* ipu slave ports */
  2230. static struct omap_hwmod_ocp_if *omap44xx_ipu_slaves[] = {
  2231. &omap44xx_l3_main_2__ipu,
  2232. };
  2233. /* Pseudo hwmod for reset control purpose only */
  2234. static struct omap_hwmod omap44xx_ipu_c0_hwmod = {
  2235. .name = "ipu_c0",
  2236. .class = &omap44xx_ipu_hwmod_class,
  2237. .clkdm_name = "ducati_clkdm",
  2238. .flags = HWMOD_INIT_NO_RESET,
  2239. .rst_lines = omap44xx_ipu_c0_resets,
  2240. .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_c0_resets),
  2241. .prcm = {
  2242. .omap4 = {
  2243. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  2244. },
  2245. },
  2246. };
  2247. /* Pseudo hwmod for reset control purpose only */
  2248. static struct omap_hwmod omap44xx_ipu_c1_hwmod = {
  2249. .name = "ipu_c1",
  2250. .class = &omap44xx_ipu_hwmod_class,
  2251. .clkdm_name = "ducati_clkdm",
  2252. .flags = HWMOD_INIT_NO_RESET,
  2253. .rst_lines = omap44xx_ipu_c1_resets,
  2254. .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_c1_resets),
  2255. .prcm = {
  2256. .omap4 = {
  2257. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  2258. },
  2259. },
  2260. };
  2261. static struct omap_hwmod omap44xx_ipu_hwmod = {
  2262. .name = "ipu",
  2263. .class = &omap44xx_ipu_hwmod_class,
  2264. .clkdm_name = "ducati_clkdm",
  2265. .mpu_irqs = omap44xx_ipu_irqs,
  2266. .rst_lines = omap44xx_ipu_resets,
  2267. .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_resets),
  2268. .main_clk = "ipu_fck",
  2269. .prcm = {
  2270. .omap4 = {
  2271. .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,
  2272. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  2273. .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,
  2274. .modulemode = MODULEMODE_HWCTRL,
  2275. },
  2276. },
  2277. .slaves = omap44xx_ipu_slaves,
  2278. .slaves_cnt = ARRAY_SIZE(omap44xx_ipu_slaves),
  2279. .masters = omap44xx_ipu_masters,
  2280. .masters_cnt = ARRAY_SIZE(omap44xx_ipu_masters),
  2281. };
  2282. /*
  2283. * 'iss' class
  2284. * external images sensor pixel data processor
  2285. */
  2286. static struct omap_hwmod_class_sysconfig omap44xx_iss_sysc = {
  2287. .rev_offs = 0x0000,
  2288. .sysc_offs = 0x0010,
  2289. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  2290. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2291. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2292. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  2293. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  2294. .sysc_fields = &omap_hwmod_sysc_type2,
  2295. };
  2296. static struct omap_hwmod_class omap44xx_iss_hwmod_class = {
  2297. .name = "iss",
  2298. .sysc = &omap44xx_iss_sysc,
  2299. };
  2300. /* iss */
  2301. static struct omap_hwmod_irq_info omap44xx_iss_irqs[] = {
  2302. { .irq = 24 + OMAP44XX_IRQ_GIC_START },
  2303. { .irq = -1 }
  2304. };
  2305. static struct omap_hwmod_dma_info omap44xx_iss_sdma_reqs[] = {
  2306. { .name = "1", .dma_req = 8 + OMAP44XX_DMA_REQ_START },
  2307. { .name = "2", .dma_req = 9 + OMAP44XX_DMA_REQ_START },
  2308. { .name = "3", .dma_req = 11 + OMAP44XX_DMA_REQ_START },
  2309. { .name = "4", .dma_req = 12 + OMAP44XX_DMA_REQ_START },
  2310. { .dma_req = -1 }
  2311. };
  2312. /* iss master ports */
  2313. static struct omap_hwmod_ocp_if *omap44xx_iss_masters[] = {
  2314. &omap44xx_iss__l3_main_2,
  2315. };
  2316. static struct omap_hwmod_addr_space omap44xx_iss_addrs[] = {
  2317. {
  2318. .pa_start = 0x52000000,
  2319. .pa_end = 0x520000ff,
  2320. .flags = ADDR_TYPE_RT
  2321. },
  2322. { }
  2323. };
  2324. /* l3_main_2 -> iss */
  2325. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iss = {
  2326. .master = &omap44xx_l3_main_2_hwmod,
  2327. .slave = &omap44xx_iss_hwmod,
  2328. .clk = "l3_div_ck",
  2329. .addr = omap44xx_iss_addrs,
  2330. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2331. };
  2332. /* iss slave ports */
  2333. static struct omap_hwmod_ocp_if *omap44xx_iss_slaves[] = {
  2334. &omap44xx_l3_main_2__iss,
  2335. };
  2336. static struct omap_hwmod_opt_clk iss_opt_clks[] = {
  2337. { .role = "ctrlclk", .clk = "iss_ctrlclk" },
  2338. };
  2339. static struct omap_hwmod omap44xx_iss_hwmod = {
  2340. .name = "iss",
  2341. .class = &omap44xx_iss_hwmod_class,
  2342. .clkdm_name = "iss_clkdm",
  2343. .mpu_irqs = omap44xx_iss_irqs,
  2344. .sdma_reqs = omap44xx_iss_sdma_reqs,
  2345. .main_clk = "iss_fck",
  2346. .prcm = {
  2347. .omap4 = {
  2348. .clkctrl_offs = OMAP4_CM_CAM_ISS_CLKCTRL_OFFSET,
  2349. .context_offs = OMAP4_RM_CAM_ISS_CONTEXT_OFFSET,
  2350. .modulemode = MODULEMODE_SWCTRL,
  2351. },
  2352. },
  2353. .opt_clks = iss_opt_clks,
  2354. .opt_clks_cnt = ARRAY_SIZE(iss_opt_clks),
  2355. .slaves = omap44xx_iss_slaves,
  2356. .slaves_cnt = ARRAY_SIZE(omap44xx_iss_slaves),
  2357. .masters = omap44xx_iss_masters,
  2358. .masters_cnt = ARRAY_SIZE(omap44xx_iss_masters),
  2359. };
  2360. /*
  2361. * 'iva' class
  2362. * multi-standard video encoder/decoder hardware accelerator
  2363. */
  2364. static struct omap_hwmod_class omap44xx_iva_hwmod_class = {
  2365. .name = "iva",
  2366. };
  2367. /* iva */
  2368. static struct omap_hwmod_irq_info omap44xx_iva_irqs[] = {
  2369. { .name = "sync_1", .irq = 103 + OMAP44XX_IRQ_GIC_START },
  2370. { .name = "sync_0", .irq = 104 + OMAP44XX_IRQ_GIC_START },
  2371. { .name = "mailbox_0", .irq = 107 + OMAP44XX_IRQ_GIC_START },
  2372. { .irq = -1 }
  2373. };
  2374. static struct omap_hwmod_rst_info omap44xx_iva_resets[] = {
  2375. { .name = "logic", .rst_shift = 2 },
  2376. };
  2377. static struct omap_hwmod_rst_info omap44xx_iva_seq0_resets[] = {
  2378. { .name = "seq0", .rst_shift = 0 },
  2379. };
  2380. static struct omap_hwmod_rst_info omap44xx_iva_seq1_resets[] = {
  2381. { .name = "seq1", .rst_shift = 1 },
  2382. };
  2383. /* iva master ports */
  2384. static struct omap_hwmod_ocp_if *omap44xx_iva_masters[] = {
  2385. &omap44xx_iva__l3_main_2,
  2386. &omap44xx_iva__l3_instr,
  2387. };
  2388. static struct omap_hwmod_addr_space omap44xx_iva_addrs[] = {
  2389. {
  2390. .pa_start = 0x5a000000,
  2391. .pa_end = 0x5a07ffff,
  2392. .flags = ADDR_TYPE_RT
  2393. },
  2394. { }
  2395. };
  2396. /* l3_main_2 -> iva */
  2397. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iva = {
  2398. .master = &omap44xx_l3_main_2_hwmod,
  2399. .slave = &omap44xx_iva_hwmod,
  2400. .clk = "l3_div_ck",
  2401. .addr = omap44xx_iva_addrs,
  2402. .user = OCP_USER_MPU,
  2403. };
  2404. /* iva slave ports */
  2405. static struct omap_hwmod_ocp_if *omap44xx_iva_slaves[] = {
  2406. &omap44xx_dsp__iva,
  2407. &omap44xx_l3_main_2__iva,
  2408. };
  2409. /* Pseudo hwmod for reset control purpose only */
  2410. static struct omap_hwmod omap44xx_iva_seq0_hwmod = {
  2411. .name = "iva_seq0",
  2412. .class = &omap44xx_iva_hwmod_class,
  2413. .clkdm_name = "ivahd_clkdm",
  2414. .flags = HWMOD_INIT_NO_RESET,
  2415. .rst_lines = omap44xx_iva_seq0_resets,
  2416. .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_seq0_resets),
  2417. .prcm = {
  2418. .omap4 = {
  2419. .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
  2420. },
  2421. },
  2422. };
  2423. /* Pseudo hwmod for reset control purpose only */
  2424. static struct omap_hwmod omap44xx_iva_seq1_hwmod = {
  2425. .name = "iva_seq1",
  2426. .class = &omap44xx_iva_hwmod_class,
  2427. .clkdm_name = "ivahd_clkdm",
  2428. .flags = HWMOD_INIT_NO_RESET,
  2429. .rst_lines = omap44xx_iva_seq1_resets,
  2430. .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_seq1_resets),
  2431. .prcm = {
  2432. .omap4 = {
  2433. .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
  2434. },
  2435. },
  2436. };
  2437. static struct omap_hwmod omap44xx_iva_hwmod = {
  2438. .name = "iva",
  2439. .class = &omap44xx_iva_hwmod_class,
  2440. .clkdm_name = "ivahd_clkdm",
  2441. .mpu_irqs = omap44xx_iva_irqs,
  2442. .rst_lines = omap44xx_iva_resets,
  2443. .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_resets),
  2444. .main_clk = "iva_fck",
  2445. .prcm = {
  2446. .omap4 = {
  2447. .clkctrl_offs = OMAP4_CM_IVAHD_IVAHD_CLKCTRL_OFFSET,
  2448. .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
  2449. .context_offs = OMAP4_RM_IVAHD_IVAHD_CONTEXT_OFFSET,
  2450. .modulemode = MODULEMODE_HWCTRL,
  2451. },
  2452. },
  2453. .slaves = omap44xx_iva_slaves,
  2454. .slaves_cnt = ARRAY_SIZE(omap44xx_iva_slaves),
  2455. .masters = omap44xx_iva_masters,
  2456. .masters_cnt = ARRAY_SIZE(omap44xx_iva_masters),
  2457. };
  2458. /*
  2459. * 'kbd' class
  2460. * keyboard controller
  2461. */
  2462. static struct omap_hwmod_class_sysconfig omap44xx_kbd_sysc = {
  2463. .rev_offs = 0x0000,
  2464. .sysc_offs = 0x0010,
  2465. .syss_offs = 0x0014,
  2466. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2467. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  2468. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  2469. SYSS_HAS_RESET_STATUS),
  2470. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2471. .sysc_fields = &omap_hwmod_sysc_type1,
  2472. };
  2473. static struct omap_hwmod_class omap44xx_kbd_hwmod_class = {
  2474. .name = "kbd",
  2475. .sysc = &omap44xx_kbd_sysc,
  2476. };
  2477. /* kbd */
  2478. static struct omap_hwmod omap44xx_kbd_hwmod;
  2479. static struct omap_hwmod_irq_info omap44xx_kbd_irqs[] = {
  2480. { .irq = 120 + OMAP44XX_IRQ_GIC_START },
  2481. { .irq = -1 }
  2482. };
  2483. static struct omap_hwmod_addr_space omap44xx_kbd_addrs[] = {
  2484. {
  2485. .pa_start = 0x4a31c000,
  2486. .pa_end = 0x4a31c07f,
  2487. .flags = ADDR_TYPE_RT
  2488. },
  2489. { }
  2490. };
  2491. /* l4_wkup -> kbd */
  2492. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__kbd = {
  2493. .master = &omap44xx_l4_wkup_hwmod,
  2494. .slave = &omap44xx_kbd_hwmod,
  2495. .clk = "l4_wkup_clk_mux_ck",
  2496. .addr = omap44xx_kbd_addrs,
  2497. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2498. };
  2499. /* kbd slave ports */
  2500. static struct omap_hwmod_ocp_if *omap44xx_kbd_slaves[] = {
  2501. &omap44xx_l4_wkup__kbd,
  2502. };
  2503. static struct omap_hwmod omap44xx_kbd_hwmod = {
  2504. .name = "kbd",
  2505. .class = &omap44xx_kbd_hwmod_class,
  2506. .clkdm_name = "l4_wkup_clkdm",
  2507. .mpu_irqs = omap44xx_kbd_irqs,
  2508. .main_clk = "kbd_fck",
  2509. .prcm = {
  2510. .omap4 = {
  2511. .clkctrl_offs = OMAP4_CM_WKUP_KEYBOARD_CLKCTRL_OFFSET,
  2512. .context_offs = OMAP4_RM_WKUP_KEYBOARD_CONTEXT_OFFSET,
  2513. .modulemode = MODULEMODE_SWCTRL,
  2514. },
  2515. },
  2516. .slaves = omap44xx_kbd_slaves,
  2517. .slaves_cnt = ARRAY_SIZE(omap44xx_kbd_slaves),
  2518. };
  2519. /*
  2520. * 'mailbox' class
  2521. * mailbox module allowing communication between the on-chip processors using a
  2522. * queued mailbox-interrupt mechanism.
  2523. */
  2524. static struct omap_hwmod_class_sysconfig omap44xx_mailbox_sysc = {
  2525. .rev_offs = 0x0000,
  2526. .sysc_offs = 0x0010,
  2527. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  2528. SYSC_HAS_SOFTRESET),
  2529. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2530. .sysc_fields = &omap_hwmod_sysc_type2,
  2531. };
  2532. static struct omap_hwmod_class omap44xx_mailbox_hwmod_class = {
  2533. .name = "mailbox",
  2534. .sysc = &omap44xx_mailbox_sysc,
  2535. };
  2536. /* mailbox */
  2537. static struct omap_hwmod omap44xx_mailbox_hwmod;
  2538. static struct omap_hwmod_irq_info omap44xx_mailbox_irqs[] = {
  2539. { .irq = 26 + OMAP44XX_IRQ_GIC_START },
  2540. { .irq = -1 }
  2541. };
  2542. static struct omap_hwmod_addr_space omap44xx_mailbox_addrs[] = {
  2543. {
  2544. .pa_start = 0x4a0f4000,
  2545. .pa_end = 0x4a0f41ff,
  2546. .flags = ADDR_TYPE_RT
  2547. },
  2548. { }
  2549. };
  2550. /* l4_cfg -> mailbox */
  2551. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mailbox = {
  2552. .master = &omap44xx_l4_cfg_hwmod,
  2553. .slave = &omap44xx_mailbox_hwmod,
  2554. .clk = "l4_div_ck",
  2555. .addr = omap44xx_mailbox_addrs,
  2556. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2557. };
  2558. /* mailbox slave ports */
  2559. static struct omap_hwmod_ocp_if *omap44xx_mailbox_slaves[] = {
  2560. &omap44xx_l4_cfg__mailbox,
  2561. };
  2562. static struct omap_hwmod omap44xx_mailbox_hwmod = {
  2563. .name = "mailbox",
  2564. .class = &omap44xx_mailbox_hwmod_class,
  2565. .clkdm_name = "l4_cfg_clkdm",
  2566. .mpu_irqs = omap44xx_mailbox_irqs,
  2567. .prcm = {
  2568. .omap4 = {
  2569. .clkctrl_offs = OMAP4_CM_L4CFG_MAILBOX_CLKCTRL_OFFSET,
  2570. .context_offs = OMAP4_RM_L4CFG_MAILBOX_CONTEXT_OFFSET,
  2571. },
  2572. },
  2573. .slaves = omap44xx_mailbox_slaves,
  2574. .slaves_cnt = ARRAY_SIZE(omap44xx_mailbox_slaves),
  2575. };
  2576. /*
  2577. * 'mcbsp' class
  2578. * multi channel buffered serial port controller
  2579. */
  2580. static struct omap_hwmod_class_sysconfig omap44xx_mcbsp_sysc = {
  2581. .sysc_offs = 0x008c,
  2582. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
  2583. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2584. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2585. .sysc_fields = &omap_hwmod_sysc_type1,
  2586. };
  2587. static struct omap_hwmod_class omap44xx_mcbsp_hwmod_class = {
  2588. .name = "mcbsp",
  2589. .sysc = &omap44xx_mcbsp_sysc,
  2590. .rev = MCBSP_CONFIG_TYPE4,
  2591. };
  2592. /* mcbsp1 */
  2593. static struct omap_hwmod omap44xx_mcbsp1_hwmod;
  2594. static struct omap_hwmod_irq_info omap44xx_mcbsp1_irqs[] = {
  2595. { .irq = 17 + OMAP44XX_IRQ_GIC_START },
  2596. { .irq = -1 }
  2597. };
  2598. static struct omap_hwmod_dma_info omap44xx_mcbsp1_sdma_reqs[] = {
  2599. { .name = "tx", .dma_req = 32 + OMAP44XX_DMA_REQ_START },
  2600. { .name = "rx", .dma_req = 33 + OMAP44XX_DMA_REQ_START },
  2601. { .dma_req = -1 }
  2602. };
  2603. static struct omap_hwmod_addr_space omap44xx_mcbsp1_addrs[] = {
  2604. {
  2605. .name = "mpu",
  2606. .pa_start = 0x40122000,
  2607. .pa_end = 0x401220ff,
  2608. .flags = ADDR_TYPE_RT
  2609. },
  2610. { }
  2611. };
  2612. /* l4_abe -> mcbsp1 */
  2613. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1 = {
  2614. .master = &omap44xx_l4_abe_hwmod,
  2615. .slave = &omap44xx_mcbsp1_hwmod,
  2616. .clk = "ocp_abe_iclk",
  2617. .addr = omap44xx_mcbsp1_addrs,
  2618. .user = OCP_USER_MPU,
  2619. };
  2620. static struct omap_hwmod_addr_space omap44xx_mcbsp1_dma_addrs[] = {
  2621. {
  2622. .name = "dma",
  2623. .pa_start = 0x49022000,
  2624. .pa_end = 0x490220ff,
  2625. .flags = ADDR_TYPE_RT
  2626. },
  2627. { }
  2628. };
  2629. /* l4_abe -> mcbsp1 (dma) */
  2630. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1_dma = {
  2631. .master = &omap44xx_l4_abe_hwmod,
  2632. .slave = &omap44xx_mcbsp1_hwmod,
  2633. .clk = "ocp_abe_iclk",
  2634. .addr = omap44xx_mcbsp1_dma_addrs,
  2635. .user = OCP_USER_SDMA,
  2636. };
  2637. /* mcbsp1 slave ports */
  2638. static struct omap_hwmod_ocp_if *omap44xx_mcbsp1_slaves[] = {
  2639. &omap44xx_l4_abe__mcbsp1,
  2640. &omap44xx_l4_abe__mcbsp1_dma,
  2641. };
  2642. static struct omap_hwmod omap44xx_mcbsp1_hwmod = {
  2643. .name = "mcbsp1",
  2644. .class = &omap44xx_mcbsp_hwmod_class,
  2645. .clkdm_name = "abe_clkdm",
  2646. .mpu_irqs = omap44xx_mcbsp1_irqs,
  2647. .sdma_reqs = omap44xx_mcbsp1_sdma_reqs,
  2648. .main_clk = "mcbsp1_fck",
  2649. .prcm = {
  2650. .omap4 = {
  2651. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP1_CLKCTRL_OFFSET,
  2652. .context_offs = OMAP4_RM_ABE_MCBSP1_CONTEXT_OFFSET,
  2653. .modulemode = MODULEMODE_SWCTRL,
  2654. },
  2655. },
  2656. .slaves = omap44xx_mcbsp1_slaves,
  2657. .slaves_cnt = ARRAY_SIZE(omap44xx_mcbsp1_slaves),
  2658. };
  2659. /* mcbsp2 */
  2660. static struct omap_hwmod omap44xx_mcbsp2_hwmod;
  2661. static struct omap_hwmod_irq_info omap44xx_mcbsp2_irqs[] = {
  2662. { .irq = 22 + OMAP44XX_IRQ_GIC_START },
  2663. { .irq = -1 }
  2664. };
  2665. static struct omap_hwmod_dma_info omap44xx_mcbsp2_sdma_reqs[] = {
  2666. { .name = "tx", .dma_req = 16 + OMAP44XX_DMA_REQ_START },
  2667. { .name = "rx", .dma_req = 17 + OMAP44XX_DMA_REQ_START },
  2668. { .dma_req = -1 }
  2669. };
  2670. static struct omap_hwmod_addr_space omap44xx_mcbsp2_addrs[] = {
  2671. {
  2672. .name = "mpu",
  2673. .pa_start = 0x40124000,
  2674. .pa_end = 0x401240ff,
  2675. .flags = ADDR_TYPE_RT
  2676. },
  2677. { }
  2678. };
  2679. /* l4_abe -> mcbsp2 */
  2680. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2 = {
  2681. .master = &omap44xx_l4_abe_hwmod,
  2682. .slave = &omap44xx_mcbsp2_hwmod,
  2683. .clk = "ocp_abe_iclk",
  2684. .addr = omap44xx_mcbsp2_addrs,
  2685. .user = OCP_USER_MPU,
  2686. };
  2687. static struct omap_hwmod_addr_space omap44xx_mcbsp2_dma_addrs[] = {
  2688. {
  2689. .name = "dma",
  2690. .pa_start = 0x49024000,
  2691. .pa_end = 0x490240ff,
  2692. .flags = ADDR_TYPE_RT
  2693. },
  2694. { }
  2695. };
  2696. /* l4_abe -> mcbsp2 (dma) */
  2697. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2_dma = {
  2698. .master = &omap44xx_l4_abe_hwmod,
  2699. .slave = &omap44xx_mcbsp2_hwmod,
  2700. .clk = "ocp_abe_iclk",
  2701. .addr = omap44xx_mcbsp2_dma_addrs,
  2702. .user = OCP_USER_SDMA,
  2703. };
  2704. /* mcbsp2 slave ports */
  2705. static struct omap_hwmod_ocp_if *omap44xx_mcbsp2_slaves[] = {
  2706. &omap44xx_l4_abe__mcbsp2,
  2707. &omap44xx_l4_abe__mcbsp2_dma,
  2708. };
  2709. static struct omap_hwmod omap44xx_mcbsp2_hwmod = {
  2710. .name = "mcbsp2",
  2711. .class = &omap44xx_mcbsp_hwmod_class,
  2712. .clkdm_name = "abe_clkdm",
  2713. .mpu_irqs = omap44xx_mcbsp2_irqs,
  2714. .sdma_reqs = omap44xx_mcbsp2_sdma_reqs,
  2715. .main_clk = "mcbsp2_fck",
  2716. .prcm = {
  2717. .omap4 = {
  2718. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP2_CLKCTRL_OFFSET,
  2719. .context_offs = OMAP4_RM_ABE_MCBSP2_CONTEXT_OFFSET,
  2720. .modulemode = MODULEMODE_SWCTRL,
  2721. },
  2722. },
  2723. .slaves = omap44xx_mcbsp2_slaves,
  2724. .slaves_cnt = ARRAY_SIZE(omap44xx_mcbsp2_slaves),
  2725. };
  2726. /* mcbsp3 */
  2727. static struct omap_hwmod omap44xx_mcbsp3_hwmod;
  2728. static struct omap_hwmod_irq_info omap44xx_mcbsp3_irqs[] = {
  2729. { .irq = 23 + OMAP44XX_IRQ_GIC_START },
  2730. { .irq = -1 }
  2731. };
  2732. static struct omap_hwmod_dma_info omap44xx_mcbsp3_sdma_reqs[] = {
  2733. { .name = "tx", .dma_req = 18 + OMAP44XX_DMA_REQ_START },
  2734. { .name = "rx", .dma_req = 19 + OMAP44XX_DMA_REQ_START },
  2735. { .dma_req = -1 }
  2736. };
  2737. static struct omap_hwmod_addr_space omap44xx_mcbsp3_addrs[] = {
  2738. {
  2739. .name = "mpu",
  2740. .pa_start = 0x40126000,
  2741. .pa_end = 0x401260ff,
  2742. .flags = ADDR_TYPE_RT
  2743. },
  2744. { }
  2745. };
  2746. /* l4_abe -> mcbsp3 */
  2747. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3 = {
  2748. .master = &omap44xx_l4_abe_hwmod,
  2749. .slave = &omap44xx_mcbsp3_hwmod,
  2750. .clk = "ocp_abe_iclk",
  2751. .addr = omap44xx_mcbsp3_addrs,
  2752. .user = OCP_USER_MPU,
  2753. };
  2754. static struct omap_hwmod_addr_space omap44xx_mcbsp3_dma_addrs[] = {
  2755. {
  2756. .name = "dma",
  2757. .pa_start = 0x49026000,
  2758. .pa_end = 0x490260ff,
  2759. .flags = ADDR_TYPE_RT
  2760. },
  2761. { }
  2762. };
  2763. /* l4_abe -> mcbsp3 (dma) */
  2764. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3_dma = {
  2765. .master = &omap44xx_l4_abe_hwmod,
  2766. .slave = &omap44xx_mcbsp3_hwmod,
  2767. .clk = "ocp_abe_iclk",
  2768. .addr = omap44xx_mcbsp3_dma_addrs,
  2769. .user = OCP_USER_SDMA,
  2770. };
  2771. /* mcbsp3 slave ports */
  2772. static struct omap_hwmod_ocp_if *omap44xx_mcbsp3_slaves[] = {
  2773. &omap44xx_l4_abe__mcbsp3,
  2774. &omap44xx_l4_abe__mcbsp3_dma,
  2775. };
  2776. static struct omap_hwmod omap44xx_mcbsp3_hwmod = {
  2777. .name = "mcbsp3",
  2778. .class = &omap44xx_mcbsp_hwmod_class,
  2779. .clkdm_name = "abe_clkdm",
  2780. .mpu_irqs = omap44xx_mcbsp3_irqs,
  2781. .sdma_reqs = omap44xx_mcbsp3_sdma_reqs,
  2782. .main_clk = "mcbsp3_fck",
  2783. .prcm = {
  2784. .omap4 = {
  2785. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP3_CLKCTRL_OFFSET,
  2786. .context_offs = OMAP4_RM_ABE_MCBSP3_CONTEXT_OFFSET,
  2787. .modulemode = MODULEMODE_SWCTRL,
  2788. },
  2789. },
  2790. .slaves = omap44xx_mcbsp3_slaves,
  2791. .slaves_cnt = ARRAY_SIZE(omap44xx_mcbsp3_slaves),
  2792. };
  2793. /* mcbsp4 */
  2794. static struct omap_hwmod omap44xx_mcbsp4_hwmod;
  2795. static struct omap_hwmod_irq_info omap44xx_mcbsp4_irqs[] = {
  2796. { .irq = 16 + OMAP44XX_IRQ_GIC_START },
  2797. { .irq = -1 }
  2798. };
  2799. static struct omap_hwmod_dma_info omap44xx_mcbsp4_sdma_reqs[] = {
  2800. { .name = "tx", .dma_req = 30 + OMAP44XX_DMA_REQ_START },
  2801. { .name = "rx", .dma_req = 31 + OMAP44XX_DMA_REQ_START },
  2802. { .dma_req = -1 }
  2803. };
  2804. static struct omap_hwmod_addr_space omap44xx_mcbsp4_addrs[] = {
  2805. {
  2806. .pa_start = 0x48096000,
  2807. .pa_end = 0x480960ff,
  2808. .flags = ADDR_TYPE_RT
  2809. },
  2810. { }
  2811. };
  2812. /* l4_per -> mcbsp4 */
  2813. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcbsp4 = {
  2814. .master = &omap44xx_l4_per_hwmod,
  2815. .slave = &omap44xx_mcbsp4_hwmod,
  2816. .clk = "l4_div_ck",
  2817. .addr = omap44xx_mcbsp4_addrs,
  2818. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2819. };
  2820. /* mcbsp4 slave ports */
  2821. static struct omap_hwmod_ocp_if *omap44xx_mcbsp4_slaves[] = {
  2822. &omap44xx_l4_per__mcbsp4,
  2823. };
  2824. static struct omap_hwmod omap44xx_mcbsp4_hwmod = {
  2825. .name = "mcbsp4",
  2826. .class = &omap44xx_mcbsp_hwmod_class,
  2827. .clkdm_name = "l4_per_clkdm",
  2828. .mpu_irqs = omap44xx_mcbsp4_irqs,
  2829. .sdma_reqs = omap44xx_mcbsp4_sdma_reqs,
  2830. .main_clk = "mcbsp4_fck",
  2831. .prcm = {
  2832. .omap4 = {
  2833. .clkctrl_offs = OMAP4_CM_L4PER_MCBSP4_CLKCTRL_OFFSET,
  2834. .context_offs = OMAP4_RM_L4PER_MCBSP4_CONTEXT_OFFSET,
  2835. .modulemode = MODULEMODE_SWCTRL,
  2836. },
  2837. },
  2838. .slaves = omap44xx_mcbsp4_slaves,
  2839. .slaves_cnt = ARRAY_SIZE(omap44xx_mcbsp4_slaves),
  2840. };
  2841. /*
  2842. * 'mcpdm' class
  2843. * multi channel pdm controller (proprietary interface with phoenix power
  2844. * ic)
  2845. */
  2846. static struct omap_hwmod_class_sysconfig omap44xx_mcpdm_sysc = {
  2847. .rev_offs = 0x0000,
  2848. .sysc_offs = 0x0010,
  2849. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  2850. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2851. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2852. SIDLE_SMART_WKUP),
  2853. .sysc_fields = &omap_hwmod_sysc_type2,
  2854. };
  2855. static struct omap_hwmod_class omap44xx_mcpdm_hwmod_class = {
  2856. .name = "mcpdm",
  2857. .sysc = &omap44xx_mcpdm_sysc,
  2858. };
  2859. /* mcpdm */
  2860. static struct omap_hwmod omap44xx_mcpdm_hwmod;
  2861. static struct omap_hwmod_irq_info omap44xx_mcpdm_irqs[] = {
  2862. { .irq = 112 + OMAP44XX_IRQ_GIC_START },
  2863. { .irq = -1 }
  2864. };
  2865. static struct omap_hwmod_dma_info omap44xx_mcpdm_sdma_reqs[] = {
  2866. { .name = "up_link", .dma_req = 64 + OMAP44XX_DMA_REQ_START },
  2867. { .name = "dn_link", .dma_req = 65 + OMAP44XX_DMA_REQ_START },
  2868. { .dma_req = -1 }
  2869. };
  2870. static struct omap_hwmod_addr_space omap44xx_mcpdm_addrs[] = {
  2871. {
  2872. .pa_start = 0x40132000,
  2873. .pa_end = 0x4013207f,
  2874. .flags = ADDR_TYPE_RT
  2875. },
  2876. { }
  2877. };
  2878. /* l4_abe -> mcpdm */
  2879. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm = {
  2880. .master = &omap44xx_l4_abe_hwmod,
  2881. .slave = &omap44xx_mcpdm_hwmod,
  2882. .clk = "ocp_abe_iclk",
  2883. .addr = omap44xx_mcpdm_addrs,
  2884. .user = OCP_USER_MPU,
  2885. };
  2886. static struct omap_hwmod_addr_space omap44xx_mcpdm_dma_addrs[] = {
  2887. {
  2888. .pa_start = 0x49032000,
  2889. .pa_end = 0x4903207f,
  2890. .flags = ADDR_TYPE_RT
  2891. },
  2892. { }
  2893. };
  2894. /* l4_abe -> mcpdm (dma) */
  2895. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm_dma = {
  2896. .master = &omap44xx_l4_abe_hwmod,
  2897. .slave = &omap44xx_mcpdm_hwmod,
  2898. .clk = "ocp_abe_iclk",
  2899. .addr = omap44xx_mcpdm_dma_addrs,
  2900. .user = OCP_USER_SDMA,
  2901. };
  2902. /* mcpdm slave ports */
  2903. static struct omap_hwmod_ocp_if *omap44xx_mcpdm_slaves[] = {
  2904. &omap44xx_l4_abe__mcpdm,
  2905. &omap44xx_l4_abe__mcpdm_dma,
  2906. };
  2907. static struct omap_hwmod omap44xx_mcpdm_hwmod = {
  2908. .name = "mcpdm",
  2909. .class = &omap44xx_mcpdm_hwmod_class,
  2910. .clkdm_name = "abe_clkdm",
  2911. .mpu_irqs = omap44xx_mcpdm_irqs,
  2912. .sdma_reqs = omap44xx_mcpdm_sdma_reqs,
  2913. .main_clk = "mcpdm_fck",
  2914. .prcm = {
  2915. .omap4 = {
  2916. .clkctrl_offs = OMAP4_CM1_ABE_PDM_CLKCTRL_OFFSET,
  2917. .context_offs = OMAP4_RM_ABE_PDM_CONTEXT_OFFSET,
  2918. .modulemode = MODULEMODE_SWCTRL,
  2919. },
  2920. },
  2921. .slaves = omap44xx_mcpdm_slaves,
  2922. .slaves_cnt = ARRAY_SIZE(omap44xx_mcpdm_slaves),
  2923. };
  2924. /*
  2925. * 'mcspi' class
  2926. * multichannel serial port interface (mcspi) / master/slave synchronous serial
  2927. * bus
  2928. */
  2929. static struct omap_hwmod_class_sysconfig omap44xx_mcspi_sysc = {
  2930. .rev_offs = 0x0000,
  2931. .sysc_offs = 0x0010,
  2932. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  2933. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2934. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2935. SIDLE_SMART_WKUP),
  2936. .sysc_fields = &omap_hwmod_sysc_type2,
  2937. };
  2938. static struct omap_hwmod_class omap44xx_mcspi_hwmod_class = {
  2939. .name = "mcspi",
  2940. .sysc = &omap44xx_mcspi_sysc,
  2941. .rev = OMAP4_MCSPI_REV,
  2942. };
  2943. /* mcspi1 */
  2944. static struct omap_hwmod omap44xx_mcspi1_hwmod;
  2945. static struct omap_hwmod_irq_info omap44xx_mcspi1_irqs[] = {
  2946. { .irq = 65 + OMAP44XX_IRQ_GIC_START },
  2947. { .irq = -1 }
  2948. };
  2949. static struct omap_hwmod_dma_info omap44xx_mcspi1_sdma_reqs[] = {
  2950. { .name = "tx0", .dma_req = 34 + OMAP44XX_DMA_REQ_START },
  2951. { .name = "rx0", .dma_req = 35 + OMAP44XX_DMA_REQ_START },
  2952. { .name = "tx1", .dma_req = 36 + OMAP44XX_DMA_REQ_START },
  2953. { .name = "rx1", .dma_req = 37 + OMAP44XX_DMA_REQ_START },
  2954. { .name = "tx2", .dma_req = 38 + OMAP44XX_DMA_REQ_START },
  2955. { .name = "rx2", .dma_req = 39 + OMAP44XX_DMA_REQ_START },
  2956. { .name = "tx3", .dma_req = 40 + OMAP44XX_DMA_REQ_START },
  2957. { .name = "rx3", .dma_req = 41 + OMAP44XX_DMA_REQ_START },
  2958. { .dma_req = -1 }
  2959. };
  2960. static struct omap_hwmod_addr_space omap44xx_mcspi1_addrs[] = {
  2961. {
  2962. .pa_start = 0x48098000,
  2963. .pa_end = 0x480981ff,
  2964. .flags = ADDR_TYPE_RT
  2965. },
  2966. { }
  2967. };
  2968. /* l4_per -> mcspi1 */
  2969. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi1 = {
  2970. .master = &omap44xx_l4_per_hwmod,
  2971. .slave = &omap44xx_mcspi1_hwmod,
  2972. .clk = "l4_div_ck",
  2973. .addr = omap44xx_mcspi1_addrs,
  2974. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2975. };
  2976. /* mcspi1 slave ports */
  2977. static struct omap_hwmod_ocp_if *omap44xx_mcspi1_slaves[] = {
  2978. &omap44xx_l4_per__mcspi1,
  2979. };
  2980. /* mcspi1 dev_attr */
  2981. static struct omap2_mcspi_dev_attr mcspi1_dev_attr = {
  2982. .num_chipselect = 4,
  2983. };
  2984. static struct omap_hwmod omap44xx_mcspi1_hwmod = {
  2985. .name = "mcspi1",
  2986. .class = &omap44xx_mcspi_hwmod_class,
  2987. .clkdm_name = "l4_per_clkdm",
  2988. .mpu_irqs = omap44xx_mcspi1_irqs,
  2989. .sdma_reqs = omap44xx_mcspi1_sdma_reqs,
  2990. .main_clk = "mcspi1_fck",
  2991. .prcm = {
  2992. .omap4 = {
  2993. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI1_CLKCTRL_OFFSET,
  2994. .context_offs = OMAP4_RM_L4PER_MCSPI1_CONTEXT_OFFSET,
  2995. .modulemode = MODULEMODE_SWCTRL,
  2996. },
  2997. },
  2998. .dev_attr = &mcspi1_dev_attr,
  2999. .slaves = omap44xx_mcspi1_slaves,
  3000. .slaves_cnt = ARRAY_SIZE(omap44xx_mcspi1_slaves),
  3001. };
  3002. /* mcspi2 */
  3003. static struct omap_hwmod omap44xx_mcspi2_hwmod;
  3004. static struct omap_hwmod_irq_info omap44xx_mcspi2_irqs[] = {
  3005. { .irq = 66 + OMAP44XX_IRQ_GIC_START },
  3006. { .irq = -1 }
  3007. };
  3008. static struct omap_hwmod_dma_info omap44xx_mcspi2_sdma_reqs[] = {
  3009. { .name = "tx0", .dma_req = 42 + OMAP44XX_DMA_REQ_START },
  3010. { .name = "rx0", .dma_req = 43 + OMAP44XX_DMA_REQ_START },
  3011. { .name = "tx1", .dma_req = 44 + OMAP44XX_DMA_REQ_START },
  3012. { .name = "rx1", .dma_req = 45 + OMAP44XX_DMA_REQ_START },
  3013. { .dma_req = -1 }
  3014. };
  3015. static struct omap_hwmod_addr_space omap44xx_mcspi2_addrs[] = {
  3016. {
  3017. .pa_start = 0x4809a000,
  3018. .pa_end = 0x4809a1ff,
  3019. .flags = ADDR_TYPE_RT
  3020. },
  3021. { }
  3022. };
  3023. /* l4_per -> mcspi2 */
  3024. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi2 = {
  3025. .master = &omap44xx_l4_per_hwmod,
  3026. .slave = &omap44xx_mcspi2_hwmod,
  3027. .clk = "l4_div_ck",
  3028. .addr = omap44xx_mcspi2_addrs,
  3029. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3030. };
  3031. /* mcspi2 slave ports */
  3032. static struct omap_hwmod_ocp_if *omap44xx_mcspi2_slaves[] = {
  3033. &omap44xx_l4_per__mcspi2,
  3034. };
  3035. /* mcspi2 dev_attr */
  3036. static struct omap2_mcspi_dev_attr mcspi2_dev_attr = {
  3037. .num_chipselect = 2,
  3038. };
  3039. static struct omap_hwmod omap44xx_mcspi2_hwmod = {
  3040. .name = "mcspi2",
  3041. .class = &omap44xx_mcspi_hwmod_class,
  3042. .clkdm_name = "l4_per_clkdm",
  3043. .mpu_irqs = omap44xx_mcspi2_irqs,
  3044. .sdma_reqs = omap44xx_mcspi2_sdma_reqs,
  3045. .main_clk = "mcspi2_fck",
  3046. .prcm = {
  3047. .omap4 = {
  3048. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI2_CLKCTRL_OFFSET,
  3049. .context_offs = OMAP4_RM_L4PER_MCSPI2_CONTEXT_OFFSET,
  3050. .modulemode = MODULEMODE_SWCTRL,
  3051. },
  3052. },
  3053. .dev_attr = &mcspi2_dev_attr,
  3054. .slaves = omap44xx_mcspi2_slaves,
  3055. .slaves_cnt = ARRAY_SIZE(omap44xx_mcspi2_slaves),
  3056. };
  3057. /* mcspi3 */
  3058. static struct omap_hwmod omap44xx_mcspi3_hwmod;
  3059. static struct omap_hwmod_irq_info omap44xx_mcspi3_irqs[] = {
  3060. { .irq = 91 + OMAP44XX_IRQ_GIC_START },
  3061. { .irq = -1 }
  3062. };
  3063. static struct omap_hwmod_dma_info omap44xx_mcspi3_sdma_reqs[] = {
  3064. { .name = "tx0", .dma_req = 14 + OMAP44XX_DMA_REQ_START },
  3065. { .name = "rx0", .dma_req = 15 + OMAP44XX_DMA_REQ_START },
  3066. { .name = "tx1", .dma_req = 22 + OMAP44XX_DMA_REQ_START },
  3067. { .name = "rx1", .dma_req = 23 + OMAP44XX_DMA_REQ_START },
  3068. { .dma_req = -1 }
  3069. };
  3070. static struct omap_hwmod_addr_space omap44xx_mcspi3_addrs[] = {
  3071. {
  3072. .pa_start = 0x480b8000,
  3073. .pa_end = 0x480b81ff,
  3074. .flags = ADDR_TYPE_RT
  3075. },
  3076. { }
  3077. };
  3078. /* l4_per -> mcspi3 */
  3079. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi3 = {
  3080. .master = &omap44xx_l4_per_hwmod,
  3081. .slave = &omap44xx_mcspi3_hwmod,
  3082. .clk = "l4_div_ck",
  3083. .addr = omap44xx_mcspi3_addrs,
  3084. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3085. };
  3086. /* mcspi3 slave ports */
  3087. static struct omap_hwmod_ocp_if *omap44xx_mcspi3_slaves[] = {
  3088. &omap44xx_l4_per__mcspi3,
  3089. };
  3090. /* mcspi3 dev_attr */
  3091. static struct omap2_mcspi_dev_attr mcspi3_dev_attr = {
  3092. .num_chipselect = 2,
  3093. };
  3094. static struct omap_hwmod omap44xx_mcspi3_hwmod = {
  3095. .name = "mcspi3",
  3096. .class = &omap44xx_mcspi_hwmod_class,
  3097. .clkdm_name = "l4_per_clkdm",
  3098. .mpu_irqs = omap44xx_mcspi3_irqs,
  3099. .sdma_reqs = omap44xx_mcspi3_sdma_reqs,
  3100. .main_clk = "mcspi3_fck",
  3101. .prcm = {
  3102. .omap4 = {
  3103. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI3_CLKCTRL_OFFSET,
  3104. .context_offs = OMAP4_RM_L4PER_MCSPI3_CONTEXT_OFFSET,
  3105. .modulemode = MODULEMODE_SWCTRL,
  3106. },
  3107. },
  3108. .dev_attr = &mcspi3_dev_attr,
  3109. .slaves = omap44xx_mcspi3_slaves,
  3110. .slaves_cnt = ARRAY_SIZE(omap44xx_mcspi3_slaves),
  3111. };
  3112. /* mcspi4 */
  3113. static struct omap_hwmod omap44xx_mcspi4_hwmod;
  3114. static struct omap_hwmod_irq_info omap44xx_mcspi4_irqs[] = {
  3115. { .irq = 48 + OMAP44XX_IRQ_GIC_START },
  3116. { .irq = -1 }
  3117. };
  3118. static struct omap_hwmod_dma_info omap44xx_mcspi4_sdma_reqs[] = {
  3119. { .name = "tx0", .dma_req = 69 + OMAP44XX_DMA_REQ_START },
  3120. { .name = "rx0", .dma_req = 70 + OMAP44XX_DMA_REQ_START },
  3121. { .dma_req = -1 }
  3122. };
  3123. static struct omap_hwmod_addr_space omap44xx_mcspi4_addrs[] = {
  3124. {
  3125. .pa_start = 0x480ba000,
  3126. .pa_end = 0x480ba1ff,
  3127. .flags = ADDR_TYPE_RT
  3128. },
  3129. { }
  3130. };
  3131. /* l4_per -> mcspi4 */
  3132. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi4 = {
  3133. .master = &omap44xx_l4_per_hwmod,
  3134. .slave = &omap44xx_mcspi4_hwmod,
  3135. .clk = "l4_div_ck",
  3136. .addr = omap44xx_mcspi4_addrs,
  3137. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3138. };
  3139. /* mcspi4 slave ports */
  3140. static struct omap_hwmod_ocp_if *omap44xx_mcspi4_slaves[] = {
  3141. &omap44xx_l4_per__mcspi4,
  3142. };
  3143. /* mcspi4 dev_attr */
  3144. static struct omap2_mcspi_dev_attr mcspi4_dev_attr = {
  3145. .num_chipselect = 1,
  3146. };
  3147. static struct omap_hwmod omap44xx_mcspi4_hwmod = {
  3148. .name = "mcspi4",
  3149. .class = &omap44xx_mcspi_hwmod_class,
  3150. .clkdm_name = "l4_per_clkdm",
  3151. .mpu_irqs = omap44xx_mcspi4_irqs,
  3152. .sdma_reqs = omap44xx_mcspi4_sdma_reqs,
  3153. .main_clk = "mcspi4_fck",
  3154. .prcm = {
  3155. .omap4 = {
  3156. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI4_CLKCTRL_OFFSET,
  3157. .context_offs = OMAP4_RM_L4PER_MCSPI4_CONTEXT_OFFSET,
  3158. .modulemode = MODULEMODE_SWCTRL,
  3159. },
  3160. },
  3161. .dev_attr = &mcspi4_dev_attr,
  3162. .slaves = omap44xx_mcspi4_slaves,
  3163. .slaves_cnt = ARRAY_SIZE(omap44xx_mcspi4_slaves),
  3164. };
  3165. /*
  3166. * 'mmc' class
  3167. * multimedia card high-speed/sd/sdio (mmc/sd/sdio) host controller
  3168. */
  3169. static struct omap_hwmod_class_sysconfig omap44xx_mmc_sysc = {
  3170. .rev_offs = 0x0000,
  3171. .sysc_offs = 0x0010,
  3172. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  3173. SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  3174. SYSC_HAS_SOFTRESET),
  3175. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3176. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  3177. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  3178. .sysc_fields = &omap_hwmod_sysc_type2,
  3179. };
  3180. static struct omap_hwmod_class omap44xx_mmc_hwmod_class = {
  3181. .name = "mmc",
  3182. .sysc = &omap44xx_mmc_sysc,
  3183. };
  3184. /* mmc1 */
  3185. static struct omap_hwmod_irq_info omap44xx_mmc1_irqs[] = {
  3186. { .irq = 83 + OMAP44XX_IRQ_GIC_START },
  3187. { .irq = -1 }
  3188. };
  3189. static struct omap_hwmod_dma_info omap44xx_mmc1_sdma_reqs[] = {
  3190. { .name = "tx", .dma_req = 60 + OMAP44XX_DMA_REQ_START },
  3191. { .name = "rx", .dma_req = 61 + OMAP44XX_DMA_REQ_START },
  3192. { .dma_req = -1 }
  3193. };
  3194. /* mmc1 master ports */
  3195. static struct omap_hwmod_ocp_if *omap44xx_mmc1_masters[] = {
  3196. &omap44xx_mmc1__l3_main_1,
  3197. };
  3198. static struct omap_hwmod_addr_space omap44xx_mmc1_addrs[] = {
  3199. {
  3200. .pa_start = 0x4809c000,
  3201. .pa_end = 0x4809c3ff,
  3202. .flags = ADDR_TYPE_RT
  3203. },
  3204. { }
  3205. };
  3206. /* l4_per -> mmc1 */
  3207. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc1 = {
  3208. .master = &omap44xx_l4_per_hwmod,
  3209. .slave = &omap44xx_mmc1_hwmod,
  3210. .clk = "l4_div_ck",
  3211. .addr = omap44xx_mmc1_addrs,
  3212. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3213. };
  3214. /* mmc1 slave ports */
  3215. static struct omap_hwmod_ocp_if *omap44xx_mmc1_slaves[] = {
  3216. &omap44xx_l4_per__mmc1,
  3217. };
  3218. /* mmc1 dev_attr */
  3219. static struct omap_mmc_dev_attr mmc1_dev_attr = {
  3220. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  3221. };
  3222. static struct omap_hwmod omap44xx_mmc1_hwmod = {
  3223. .name = "mmc1",
  3224. .class = &omap44xx_mmc_hwmod_class,
  3225. .clkdm_name = "l3_init_clkdm",
  3226. .mpu_irqs = omap44xx_mmc1_irqs,
  3227. .sdma_reqs = omap44xx_mmc1_sdma_reqs,
  3228. .main_clk = "mmc1_fck",
  3229. .prcm = {
  3230. .omap4 = {
  3231. .clkctrl_offs = OMAP4_CM_L3INIT_MMC1_CLKCTRL_OFFSET,
  3232. .context_offs = OMAP4_RM_L3INIT_MMC1_CONTEXT_OFFSET,
  3233. .modulemode = MODULEMODE_SWCTRL,
  3234. },
  3235. },
  3236. .dev_attr = &mmc1_dev_attr,
  3237. .slaves = omap44xx_mmc1_slaves,
  3238. .slaves_cnt = ARRAY_SIZE(omap44xx_mmc1_slaves),
  3239. .masters = omap44xx_mmc1_masters,
  3240. .masters_cnt = ARRAY_SIZE(omap44xx_mmc1_masters),
  3241. };
  3242. /* mmc2 */
  3243. static struct omap_hwmod_irq_info omap44xx_mmc2_irqs[] = {
  3244. { .irq = 86 + OMAP44XX_IRQ_GIC_START },
  3245. { .irq = -1 }
  3246. };
  3247. static struct omap_hwmod_dma_info omap44xx_mmc2_sdma_reqs[] = {
  3248. { .name = "tx", .dma_req = 46 + OMAP44XX_DMA_REQ_START },
  3249. { .name = "rx", .dma_req = 47 + OMAP44XX_DMA_REQ_START },
  3250. { .dma_req = -1 }
  3251. };
  3252. /* mmc2 master ports */
  3253. static struct omap_hwmod_ocp_if *omap44xx_mmc2_masters[] = {
  3254. &omap44xx_mmc2__l3_main_1,
  3255. };
  3256. static struct omap_hwmod_addr_space omap44xx_mmc2_addrs[] = {
  3257. {
  3258. .pa_start = 0x480b4000,
  3259. .pa_end = 0x480b43ff,
  3260. .flags = ADDR_TYPE_RT
  3261. },
  3262. { }
  3263. };
  3264. /* l4_per -> mmc2 */
  3265. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc2 = {
  3266. .master = &omap44xx_l4_per_hwmod,
  3267. .slave = &omap44xx_mmc2_hwmod,
  3268. .clk = "l4_div_ck",
  3269. .addr = omap44xx_mmc2_addrs,
  3270. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3271. };
  3272. /* mmc2 slave ports */
  3273. static struct omap_hwmod_ocp_if *omap44xx_mmc2_slaves[] = {
  3274. &omap44xx_l4_per__mmc2,
  3275. };
  3276. static struct omap_hwmod omap44xx_mmc2_hwmod = {
  3277. .name = "mmc2",
  3278. .class = &omap44xx_mmc_hwmod_class,
  3279. .clkdm_name = "l3_init_clkdm",
  3280. .mpu_irqs = omap44xx_mmc2_irqs,
  3281. .sdma_reqs = omap44xx_mmc2_sdma_reqs,
  3282. .main_clk = "mmc2_fck",
  3283. .prcm = {
  3284. .omap4 = {
  3285. .clkctrl_offs = OMAP4_CM_L3INIT_MMC2_CLKCTRL_OFFSET,
  3286. .context_offs = OMAP4_RM_L3INIT_MMC2_CONTEXT_OFFSET,
  3287. .modulemode = MODULEMODE_SWCTRL,
  3288. },
  3289. },
  3290. .slaves = omap44xx_mmc2_slaves,
  3291. .slaves_cnt = ARRAY_SIZE(omap44xx_mmc2_slaves),
  3292. .masters = omap44xx_mmc2_masters,
  3293. .masters_cnt = ARRAY_SIZE(omap44xx_mmc2_masters),
  3294. };
  3295. /* mmc3 */
  3296. static struct omap_hwmod omap44xx_mmc3_hwmod;
  3297. static struct omap_hwmod_irq_info omap44xx_mmc3_irqs[] = {
  3298. { .irq = 94 + OMAP44XX_IRQ_GIC_START },
  3299. { .irq = -1 }
  3300. };
  3301. static struct omap_hwmod_dma_info omap44xx_mmc3_sdma_reqs[] = {
  3302. { .name = "tx", .dma_req = 76 + OMAP44XX_DMA_REQ_START },
  3303. { .name = "rx", .dma_req = 77 + OMAP44XX_DMA_REQ_START },
  3304. { .dma_req = -1 }
  3305. };
  3306. static struct omap_hwmod_addr_space omap44xx_mmc3_addrs[] = {
  3307. {
  3308. .pa_start = 0x480ad000,
  3309. .pa_end = 0x480ad3ff,
  3310. .flags = ADDR_TYPE_RT
  3311. },
  3312. { }
  3313. };
  3314. /* l4_per -> mmc3 */
  3315. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc3 = {
  3316. .master = &omap44xx_l4_per_hwmod,
  3317. .slave = &omap44xx_mmc3_hwmod,
  3318. .clk = "l4_div_ck",
  3319. .addr = omap44xx_mmc3_addrs,
  3320. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3321. };
  3322. /* mmc3 slave ports */
  3323. static struct omap_hwmod_ocp_if *omap44xx_mmc3_slaves[] = {
  3324. &omap44xx_l4_per__mmc3,
  3325. };
  3326. static struct omap_hwmod omap44xx_mmc3_hwmod = {
  3327. .name = "mmc3",
  3328. .class = &omap44xx_mmc_hwmod_class,
  3329. .clkdm_name = "l4_per_clkdm",
  3330. .mpu_irqs = omap44xx_mmc3_irqs,
  3331. .sdma_reqs = omap44xx_mmc3_sdma_reqs,
  3332. .main_clk = "mmc3_fck",
  3333. .prcm = {
  3334. .omap4 = {
  3335. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD3_CLKCTRL_OFFSET,
  3336. .context_offs = OMAP4_RM_L4PER_MMCSD3_CONTEXT_OFFSET,
  3337. .modulemode = MODULEMODE_SWCTRL,
  3338. },
  3339. },
  3340. .slaves = omap44xx_mmc3_slaves,
  3341. .slaves_cnt = ARRAY_SIZE(omap44xx_mmc3_slaves),
  3342. };
  3343. /* mmc4 */
  3344. static struct omap_hwmod omap44xx_mmc4_hwmod;
  3345. static struct omap_hwmod_irq_info omap44xx_mmc4_irqs[] = {
  3346. { .irq = 96 + OMAP44XX_IRQ_GIC_START },
  3347. { .irq = -1 }
  3348. };
  3349. static struct omap_hwmod_dma_info omap44xx_mmc4_sdma_reqs[] = {
  3350. { .name = "tx", .dma_req = 56 + OMAP44XX_DMA_REQ_START },
  3351. { .name = "rx", .dma_req = 57 + OMAP44XX_DMA_REQ_START },
  3352. { .dma_req = -1 }
  3353. };
  3354. static struct omap_hwmod_addr_space omap44xx_mmc4_addrs[] = {
  3355. {
  3356. .pa_start = 0x480d1000,
  3357. .pa_end = 0x480d13ff,
  3358. .flags = ADDR_TYPE_RT
  3359. },
  3360. { }
  3361. };
  3362. /* l4_per -> mmc4 */
  3363. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc4 = {
  3364. .master = &omap44xx_l4_per_hwmod,
  3365. .slave = &omap44xx_mmc4_hwmod,
  3366. .clk = "l4_div_ck",
  3367. .addr = omap44xx_mmc4_addrs,
  3368. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3369. };
  3370. /* mmc4 slave ports */
  3371. static struct omap_hwmod_ocp_if *omap44xx_mmc4_slaves[] = {
  3372. &omap44xx_l4_per__mmc4,
  3373. };
  3374. static struct omap_hwmod omap44xx_mmc4_hwmod = {
  3375. .name = "mmc4",
  3376. .class = &omap44xx_mmc_hwmod_class,
  3377. .clkdm_name = "l4_per_clkdm",
  3378. .mpu_irqs = omap44xx_mmc4_irqs,
  3379. .sdma_reqs = omap44xx_mmc4_sdma_reqs,
  3380. .main_clk = "mmc4_fck",
  3381. .prcm = {
  3382. .omap4 = {
  3383. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD4_CLKCTRL_OFFSET,
  3384. .context_offs = OMAP4_RM_L4PER_MMCSD4_CONTEXT_OFFSET,
  3385. .modulemode = MODULEMODE_SWCTRL,
  3386. },
  3387. },
  3388. .slaves = omap44xx_mmc4_slaves,
  3389. .slaves_cnt = ARRAY_SIZE(omap44xx_mmc4_slaves),
  3390. };
  3391. /* mmc5 */
  3392. static struct omap_hwmod omap44xx_mmc5_hwmod;
  3393. static struct omap_hwmod_irq_info omap44xx_mmc5_irqs[] = {
  3394. { .irq = 59 + OMAP44XX_IRQ_GIC_START },
  3395. { .irq = -1 }
  3396. };
  3397. static struct omap_hwmod_dma_info omap44xx_mmc5_sdma_reqs[] = {
  3398. { .name = "tx", .dma_req = 58 + OMAP44XX_DMA_REQ_START },
  3399. { .name = "rx", .dma_req = 59 + OMAP44XX_DMA_REQ_START },
  3400. { .dma_req = -1 }
  3401. };
  3402. static struct omap_hwmod_addr_space omap44xx_mmc5_addrs[] = {
  3403. {
  3404. .pa_start = 0x480d5000,
  3405. .pa_end = 0x480d53ff,
  3406. .flags = ADDR_TYPE_RT
  3407. },
  3408. { }
  3409. };
  3410. /* l4_per -> mmc5 */
  3411. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc5 = {
  3412. .master = &omap44xx_l4_per_hwmod,
  3413. .slave = &omap44xx_mmc5_hwmod,
  3414. .clk = "l4_div_ck",
  3415. .addr = omap44xx_mmc5_addrs,
  3416. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3417. };
  3418. /* mmc5 slave ports */
  3419. static struct omap_hwmod_ocp_if *omap44xx_mmc5_slaves[] = {
  3420. &omap44xx_l4_per__mmc5,
  3421. };
  3422. static struct omap_hwmod omap44xx_mmc5_hwmod = {
  3423. .name = "mmc5",
  3424. .class = &omap44xx_mmc_hwmod_class,
  3425. .clkdm_name = "l4_per_clkdm",
  3426. .mpu_irqs = omap44xx_mmc5_irqs,
  3427. .sdma_reqs = omap44xx_mmc5_sdma_reqs,
  3428. .main_clk = "mmc5_fck",
  3429. .prcm = {
  3430. .omap4 = {
  3431. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD5_CLKCTRL_OFFSET,
  3432. .context_offs = OMAP4_RM_L4PER_MMCSD5_CONTEXT_OFFSET,
  3433. .modulemode = MODULEMODE_SWCTRL,
  3434. },
  3435. },
  3436. .slaves = omap44xx_mmc5_slaves,
  3437. .slaves_cnt = ARRAY_SIZE(omap44xx_mmc5_slaves),
  3438. };
  3439. /*
  3440. * 'mpu' class
  3441. * mpu sub-system
  3442. */
  3443. static struct omap_hwmod_class omap44xx_mpu_hwmod_class = {
  3444. .name = "mpu",
  3445. };
  3446. /* mpu */
  3447. static struct omap_hwmod_irq_info omap44xx_mpu_irqs[] = {
  3448. { .name = "pl310", .irq = 0 + OMAP44XX_IRQ_GIC_START },
  3449. { .name = "cti0", .irq = 1 + OMAP44XX_IRQ_GIC_START },
  3450. { .name = "cti1", .irq = 2 + OMAP44XX_IRQ_GIC_START },
  3451. { .irq = -1 }
  3452. };
  3453. /* mpu master ports */
  3454. static struct omap_hwmod_ocp_if *omap44xx_mpu_masters[] = {
  3455. &omap44xx_mpu__l3_main_1,
  3456. &omap44xx_mpu__l4_abe,
  3457. &omap44xx_mpu__dmm,
  3458. };
  3459. static struct omap_hwmod omap44xx_mpu_hwmod = {
  3460. .name = "mpu",
  3461. .class = &omap44xx_mpu_hwmod_class,
  3462. .clkdm_name = "mpuss_clkdm",
  3463. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  3464. .mpu_irqs = omap44xx_mpu_irqs,
  3465. .main_clk = "dpll_mpu_m2_ck",
  3466. .prcm = {
  3467. .omap4 = {
  3468. .clkctrl_offs = OMAP4_CM_MPU_MPU_CLKCTRL_OFFSET,
  3469. .context_offs = OMAP4_RM_MPU_MPU_CONTEXT_OFFSET,
  3470. },
  3471. },
  3472. .masters = omap44xx_mpu_masters,
  3473. .masters_cnt = ARRAY_SIZE(omap44xx_mpu_masters),
  3474. };
  3475. /*
  3476. * 'smartreflex' class
  3477. * smartreflex module (monitor silicon performance and outputs a measure of
  3478. * performance error)
  3479. */
  3480. /* The IP is not compliant to type1 / type2 scheme */
  3481. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_smartreflex = {
  3482. .sidle_shift = 24,
  3483. .enwkup_shift = 26,
  3484. };
  3485. static struct omap_hwmod_class_sysconfig omap44xx_smartreflex_sysc = {
  3486. .sysc_offs = 0x0038,
  3487. .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE),
  3488. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3489. SIDLE_SMART_WKUP),
  3490. .sysc_fields = &omap_hwmod_sysc_type_smartreflex,
  3491. };
  3492. static struct omap_hwmod_class omap44xx_smartreflex_hwmod_class = {
  3493. .name = "smartreflex",
  3494. .sysc = &omap44xx_smartreflex_sysc,
  3495. .rev = 2,
  3496. };
  3497. /* smartreflex_core */
  3498. static struct omap_hwmod omap44xx_smartreflex_core_hwmod;
  3499. static struct omap_hwmod_irq_info omap44xx_smartreflex_core_irqs[] = {
  3500. { .irq = 19 + OMAP44XX_IRQ_GIC_START },
  3501. { .irq = -1 }
  3502. };
  3503. static struct omap_hwmod_addr_space omap44xx_smartreflex_core_addrs[] = {
  3504. {
  3505. .pa_start = 0x4a0dd000,
  3506. .pa_end = 0x4a0dd03f,
  3507. .flags = ADDR_TYPE_RT
  3508. },
  3509. { }
  3510. };
  3511. /* l4_cfg -> smartreflex_core */
  3512. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_core = {
  3513. .master = &omap44xx_l4_cfg_hwmod,
  3514. .slave = &omap44xx_smartreflex_core_hwmod,
  3515. .clk = "l4_div_ck",
  3516. .addr = omap44xx_smartreflex_core_addrs,
  3517. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3518. };
  3519. /* smartreflex_core slave ports */
  3520. static struct omap_hwmod_ocp_if *omap44xx_smartreflex_core_slaves[] = {
  3521. &omap44xx_l4_cfg__smartreflex_core,
  3522. };
  3523. static struct omap_hwmod omap44xx_smartreflex_core_hwmod = {
  3524. .name = "smartreflex_core",
  3525. .class = &omap44xx_smartreflex_hwmod_class,
  3526. .clkdm_name = "l4_ao_clkdm",
  3527. .mpu_irqs = omap44xx_smartreflex_core_irqs,
  3528. .main_clk = "smartreflex_core_fck",
  3529. .vdd_name = "core",
  3530. .prcm = {
  3531. .omap4 = {
  3532. .clkctrl_offs = OMAP4_CM_ALWON_SR_CORE_CLKCTRL_OFFSET,
  3533. .context_offs = OMAP4_RM_ALWON_SR_CORE_CONTEXT_OFFSET,
  3534. .modulemode = MODULEMODE_SWCTRL,
  3535. },
  3536. },
  3537. .slaves = omap44xx_smartreflex_core_slaves,
  3538. .slaves_cnt = ARRAY_SIZE(omap44xx_smartreflex_core_slaves),
  3539. };
  3540. /* smartreflex_iva */
  3541. static struct omap_hwmod omap44xx_smartreflex_iva_hwmod;
  3542. static struct omap_hwmod_irq_info omap44xx_smartreflex_iva_irqs[] = {
  3543. { .irq = 102 + OMAP44XX_IRQ_GIC_START },
  3544. { .irq = -1 }
  3545. };
  3546. static struct omap_hwmod_addr_space omap44xx_smartreflex_iva_addrs[] = {
  3547. {
  3548. .pa_start = 0x4a0db000,
  3549. .pa_end = 0x4a0db03f,
  3550. .flags = ADDR_TYPE_RT
  3551. },
  3552. { }
  3553. };
  3554. /* l4_cfg -> smartreflex_iva */
  3555. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_iva = {
  3556. .master = &omap44xx_l4_cfg_hwmod,
  3557. .slave = &omap44xx_smartreflex_iva_hwmod,
  3558. .clk = "l4_div_ck",
  3559. .addr = omap44xx_smartreflex_iva_addrs,
  3560. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3561. };
  3562. /* smartreflex_iva slave ports */
  3563. static struct omap_hwmod_ocp_if *omap44xx_smartreflex_iva_slaves[] = {
  3564. &omap44xx_l4_cfg__smartreflex_iva,
  3565. };
  3566. static struct omap_hwmod omap44xx_smartreflex_iva_hwmod = {
  3567. .name = "smartreflex_iva",
  3568. .class = &omap44xx_smartreflex_hwmod_class,
  3569. .clkdm_name = "l4_ao_clkdm",
  3570. .mpu_irqs = omap44xx_smartreflex_iva_irqs,
  3571. .main_clk = "smartreflex_iva_fck",
  3572. .vdd_name = "iva",
  3573. .prcm = {
  3574. .omap4 = {
  3575. .clkctrl_offs = OMAP4_CM_ALWON_SR_IVA_CLKCTRL_OFFSET,
  3576. .context_offs = OMAP4_RM_ALWON_SR_IVA_CONTEXT_OFFSET,
  3577. .modulemode = MODULEMODE_SWCTRL,
  3578. },
  3579. },
  3580. .slaves = omap44xx_smartreflex_iva_slaves,
  3581. .slaves_cnt = ARRAY_SIZE(omap44xx_smartreflex_iva_slaves),
  3582. };
  3583. /* smartreflex_mpu */
  3584. static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod;
  3585. static struct omap_hwmod_irq_info omap44xx_smartreflex_mpu_irqs[] = {
  3586. { .irq = 18 + OMAP44XX_IRQ_GIC_START },
  3587. { .irq = -1 }
  3588. };
  3589. static struct omap_hwmod_addr_space omap44xx_smartreflex_mpu_addrs[] = {
  3590. {
  3591. .pa_start = 0x4a0d9000,
  3592. .pa_end = 0x4a0d903f,
  3593. .flags = ADDR_TYPE_RT
  3594. },
  3595. { }
  3596. };
  3597. /* l4_cfg -> smartreflex_mpu */
  3598. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_mpu = {
  3599. .master = &omap44xx_l4_cfg_hwmod,
  3600. .slave = &omap44xx_smartreflex_mpu_hwmod,
  3601. .clk = "l4_div_ck",
  3602. .addr = omap44xx_smartreflex_mpu_addrs,
  3603. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3604. };
  3605. /* smartreflex_mpu slave ports */
  3606. static struct omap_hwmod_ocp_if *omap44xx_smartreflex_mpu_slaves[] = {
  3607. &omap44xx_l4_cfg__smartreflex_mpu,
  3608. };
  3609. static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod = {
  3610. .name = "smartreflex_mpu",
  3611. .class = &omap44xx_smartreflex_hwmod_class,
  3612. .clkdm_name = "l4_ao_clkdm",
  3613. .mpu_irqs = omap44xx_smartreflex_mpu_irqs,
  3614. .main_clk = "smartreflex_mpu_fck",
  3615. .vdd_name = "mpu",
  3616. .prcm = {
  3617. .omap4 = {
  3618. .clkctrl_offs = OMAP4_CM_ALWON_SR_MPU_CLKCTRL_OFFSET,
  3619. .context_offs = OMAP4_RM_ALWON_SR_MPU_CONTEXT_OFFSET,
  3620. .modulemode = MODULEMODE_SWCTRL,
  3621. },
  3622. },
  3623. .slaves = omap44xx_smartreflex_mpu_slaves,
  3624. .slaves_cnt = ARRAY_SIZE(omap44xx_smartreflex_mpu_slaves),
  3625. };
  3626. /*
  3627. * 'spinlock' class
  3628. * spinlock provides hardware assistance for synchronizing the processes
  3629. * running on multiple processors
  3630. */
  3631. static struct omap_hwmod_class_sysconfig omap44xx_spinlock_sysc = {
  3632. .rev_offs = 0x0000,
  3633. .sysc_offs = 0x0010,
  3634. .syss_offs = 0x0014,
  3635. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  3636. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  3637. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  3638. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3639. SIDLE_SMART_WKUP),
  3640. .sysc_fields = &omap_hwmod_sysc_type1,
  3641. };
  3642. static struct omap_hwmod_class omap44xx_spinlock_hwmod_class = {
  3643. .name = "spinlock",
  3644. .sysc = &omap44xx_spinlock_sysc,
  3645. };
  3646. /* spinlock */
  3647. static struct omap_hwmod omap44xx_spinlock_hwmod;
  3648. static struct omap_hwmod_addr_space omap44xx_spinlock_addrs[] = {
  3649. {
  3650. .pa_start = 0x4a0f6000,
  3651. .pa_end = 0x4a0f6fff,
  3652. .flags = ADDR_TYPE_RT
  3653. },
  3654. { }
  3655. };
  3656. /* l4_cfg -> spinlock */
  3657. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__spinlock = {
  3658. .master = &omap44xx_l4_cfg_hwmod,
  3659. .slave = &omap44xx_spinlock_hwmod,
  3660. .clk = "l4_div_ck",
  3661. .addr = omap44xx_spinlock_addrs,
  3662. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3663. };
  3664. /* spinlock slave ports */
  3665. static struct omap_hwmod_ocp_if *omap44xx_spinlock_slaves[] = {
  3666. &omap44xx_l4_cfg__spinlock,
  3667. };
  3668. static struct omap_hwmod omap44xx_spinlock_hwmod = {
  3669. .name = "spinlock",
  3670. .class = &omap44xx_spinlock_hwmod_class,
  3671. .clkdm_name = "l4_cfg_clkdm",
  3672. .prcm = {
  3673. .omap4 = {
  3674. .clkctrl_offs = OMAP4_CM_L4CFG_HW_SEM_CLKCTRL_OFFSET,
  3675. .context_offs = OMAP4_RM_L4CFG_HW_SEM_CONTEXT_OFFSET,
  3676. },
  3677. },
  3678. .slaves = omap44xx_spinlock_slaves,
  3679. .slaves_cnt = ARRAY_SIZE(omap44xx_spinlock_slaves),
  3680. };
  3681. /*
  3682. * 'timer' class
  3683. * general purpose timer module with accurate 1ms tick
  3684. * This class contains several variants: ['timer_1ms', 'timer']
  3685. */
  3686. static struct omap_hwmod_class_sysconfig omap44xx_timer_1ms_sysc = {
  3687. .rev_offs = 0x0000,
  3688. .sysc_offs = 0x0010,
  3689. .syss_offs = 0x0014,
  3690. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  3691. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  3692. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  3693. SYSS_HAS_RESET_STATUS),
  3694. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  3695. .sysc_fields = &omap_hwmod_sysc_type1,
  3696. };
  3697. static struct omap_hwmod_class omap44xx_timer_1ms_hwmod_class = {
  3698. .name = "timer",
  3699. .sysc = &omap44xx_timer_1ms_sysc,
  3700. };
  3701. static struct omap_hwmod_class_sysconfig omap44xx_timer_sysc = {
  3702. .rev_offs = 0x0000,
  3703. .sysc_offs = 0x0010,
  3704. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  3705. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  3706. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3707. SIDLE_SMART_WKUP),
  3708. .sysc_fields = &omap_hwmod_sysc_type2,
  3709. };
  3710. static struct omap_hwmod_class omap44xx_timer_hwmod_class = {
  3711. .name = "timer",
  3712. .sysc = &omap44xx_timer_sysc,
  3713. };
  3714. /* always-on timers dev attribute */
  3715. static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {
  3716. .timer_capability = OMAP_TIMER_ALWON,
  3717. };
  3718. /* pwm timers dev attribute */
  3719. static struct omap_timer_capability_dev_attr capability_pwm_dev_attr = {
  3720. .timer_capability = OMAP_TIMER_HAS_PWM,
  3721. };
  3722. /* timer1 */
  3723. static struct omap_hwmod omap44xx_timer1_hwmod;
  3724. static struct omap_hwmod_irq_info omap44xx_timer1_irqs[] = {
  3725. { .irq = 37 + OMAP44XX_IRQ_GIC_START },
  3726. { .irq = -1 }
  3727. };
  3728. static struct omap_hwmod_addr_space omap44xx_timer1_addrs[] = {
  3729. {
  3730. .pa_start = 0x4a318000,
  3731. .pa_end = 0x4a31807f,
  3732. .flags = ADDR_TYPE_RT
  3733. },
  3734. { }
  3735. };
  3736. /* l4_wkup -> timer1 */
  3737. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__timer1 = {
  3738. .master = &omap44xx_l4_wkup_hwmod,
  3739. .slave = &omap44xx_timer1_hwmod,
  3740. .clk = "l4_wkup_clk_mux_ck",
  3741. .addr = omap44xx_timer1_addrs,
  3742. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3743. };
  3744. /* timer1 slave ports */
  3745. static struct omap_hwmod_ocp_if *omap44xx_timer1_slaves[] = {
  3746. &omap44xx_l4_wkup__timer1,
  3747. };
  3748. static struct omap_hwmod omap44xx_timer1_hwmod = {
  3749. .name = "timer1",
  3750. .class = &omap44xx_timer_1ms_hwmod_class,
  3751. .clkdm_name = "l4_wkup_clkdm",
  3752. .mpu_irqs = omap44xx_timer1_irqs,
  3753. .main_clk = "timer1_fck",
  3754. .prcm = {
  3755. .omap4 = {
  3756. .clkctrl_offs = OMAP4_CM_WKUP_TIMER1_CLKCTRL_OFFSET,
  3757. .context_offs = OMAP4_RM_WKUP_TIMER1_CONTEXT_OFFSET,
  3758. .modulemode = MODULEMODE_SWCTRL,
  3759. },
  3760. },
  3761. .dev_attr = &capability_alwon_dev_attr,
  3762. .slaves = omap44xx_timer1_slaves,
  3763. .slaves_cnt = ARRAY_SIZE(omap44xx_timer1_slaves),
  3764. };
  3765. /* timer2 */
  3766. static struct omap_hwmod omap44xx_timer2_hwmod;
  3767. static struct omap_hwmod_irq_info omap44xx_timer2_irqs[] = {
  3768. { .irq = 38 + OMAP44XX_IRQ_GIC_START },
  3769. { .irq = -1 }
  3770. };
  3771. static struct omap_hwmod_addr_space omap44xx_timer2_addrs[] = {
  3772. {
  3773. .pa_start = 0x48032000,
  3774. .pa_end = 0x4803207f,
  3775. .flags = ADDR_TYPE_RT
  3776. },
  3777. { }
  3778. };
  3779. /* l4_per -> timer2 */
  3780. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer2 = {
  3781. .master = &omap44xx_l4_per_hwmod,
  3782. .slave = &omap44xx_timer2_hwmod,
  3783. .clk = "l4_div_ck",
  3784. .addr = omap44xx_timer2_addrs,
  3785. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3786. };
  3787. /* timer2 slave ports */
  3788. static struct omap_hwmod_ocp_if *omap44xx_timer2_slaves[] = {
  3789. &omap44xx_l4_per__timer2,
  3790. };
  3791. static struct omap_hwmod omap44xx_timer2_hwmod = {
  3792. .name = "timer2",
  3793. .class = &omap44xx_timer_1ms_hwmod_class,
  3794. .clkdm_name = "l4_per_clkdm",
  3795. .mpu_irqs = omap44xx_timer2_irqs,
  3796. .main_clk = "timer2_fck",
  3797. .prcm = {
  3798. .omap4 = {
  3799. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER2_CLKCTRL_OFFSET,
  3800. .context_offs = OMAP4_RM_L4PER_DMTIMER2_CONTEXT_OFFSET,
  3801. .modulemode = MODULEMODE_SWCTRL,
  3802. },
  3803. },
  3804. .dev_attr = &capability_alwon_dev_attr,
  3805. .slaves = omap44xx_timer2_slaves,
  3806. .slaves_cnt = ARRAY_SIZE(omap44xx_timer2_slaves),
  3807. };
  3808. /* timer3 */
  3809. static struct omap_hwmod omap44xx_timer3_hwmod;
  3810. static struct omap_hwmod_irq_info omap44xx_timer3_irqs[] = {
  3811. { .irq = 39 + OMAP44XX_IRQ_GIC_START },
  3812. { .irq = -1 }
  3813. };
  3814. static struct omap_hwmod_addr_space omap44xx_timer3_addrs[] = {
  3815. {
  3816. .pa_start = 0x48034000,
  3817. .pa_end = 0x4803407f,
  3818. .flags = ADDR_TYPE_RT
  3819. },
  3820. { }
  3821. };
  3822. /* l4_per -> timer3 */
  3823. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer3 = {
  3824. .master = &omap44xx_l4_per_hwmod,
  3825. .slave = &omap44xx_timer3_hwmod,
  3826. .clk = "l4_div_ck",
  3827. .addr = omap44xx_timer3_addrs,
  3828. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3829. };
  3830. /* timer3 slave ports */
  3831. static struct omap_hwmod_ocp_if *omap44xx_timer3_slaves[] = {
  3832. &omap44xx_l4_per__timer3,
  3833. };
  3834. static struct omap_hwmod omap44xx_timer3_hwmod = {
  3835. .name = "timer3",
  3836. .class = &omap44xx_timer_hwmod_class,
  3837. .clkdm_name = "l4_per_clkdm",
  3838. .mpu_irqs = omap44xx_timer3_irqs,
  3839. .main_clk = "timer3_fck",
  3840. .prcm = {
  3841. .omap4 = {
  3842. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER3_CLKCTRL_OFFSET,
  3843. .context_offs = OMAP4_RM_L4PER_DMTIMER3_CONTEXT_OFFSET,
  3844. .modulemode = MODULEMODE_SWCTRL,
  3845. },
  3846. },
  3847. .dev_attr = &capability_alwon_dev_attr,
  3848. .slaves = omap44xx_timer3_slaves,
  3849. .slaves_cnt = ARRAY_SIZE(omap44xx_timer3_slaves),
  3850. };
  3851. /* timer4 */
  3852. static struct omap_hwmod omap44xx_timer4_hwmod;
  3853. static struct omap_hwmod_irq_info omap44xx_timer4_irqs[] = {
  3854. { .irq = 40 + OMAP44XX_IRQ_GIC_START },
  3855. { .irq = -1 }
  3856. };
  3857. static struct omap_hwmod_addr_space omap44xx_timer4_addrs[] = {
  3858. {
  3859. .pa_start = 0x48036000,
  3860. .pa_end = 0x4803607f,
  3861. .flags = ADDR_TYPE_RT
  3862. },
  3863. { }
  3864. };
  3865. /* l4_per -> timer4 */
  3866. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer4 = {
  3867. .master = &omap44xx_l4_per_hwmod,
  3868. .slave = &omap44xx_timer4_hwmod,
  3869. .clk = "l4_div_ck",
  3870. .addr = omap44xx_timer4_addrs,
  3871. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3872. };
  3873. /* timer4 slave ports */
  3874. static struct omap_hwmod_ocp_if *omap44xx_timer4_slaves[] = {
  3875. &omap44xx_l4_per__timer4,
  3876. };
  3877. static struct omap_hwmod omap44xx_timer4_hwmod = {
  3878. .name = "timer4",
  3879. .class = &omap44xx_timer_hwmod_class,
  3880. .clkdm_name = "l4_per_clkdm",
  3881. .mpu_irqs = omap44xx_timer4_irqs,
  3882. .main_clk = "timer4_fck",
  3883. .prcm = {
  3884. .omap4 = {
  3885. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER4_CLKCTRL_OFFSET,
  3886. .context_offs = OMAP4_RM_L4PER_DMTIMER4_CONTEXT_OFFSET,
  3887. .modulemode = MODULEMODE_SWCTRL,
  3888. },
  3889. },
  3890. .dev_attr = &capability_alwon_dev_attr,
  3891. .slaves = omap44xx_timer4_slaves,
  3892. .slaves_cnt = ARRAY_SIZE(omap44xx_timer4_slaves),
  3893. };
  3894. /* timer5 */
  3895. static struct omap_hwmod omap44xx_timer5_hwmod;
  3896. static struct omap_hwmod_irq_info omap44xx_timer5_irqs[] = {
  3897. { .irq = 41 + OMAP44XX_IRQ_GIC_START },
  3898. { .irq = -1 }
  3899. };
  3900. static struct omap_hwmod_addr_space omap44xx_timer5_addrs[] = {
  3901. {
  3902. .pa_start = 0x40138000,
  3903. .pa_end = 0x4013807f,
  3904. .flags = ADDR_TYPE_RT
  3905. },
  3906. { }
  3907. };
  3908. /* l4_abe -> timer5 */
  3909. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5 = {
  3910. .master = &omap44xx_l4_abe_hwmod,
  3911. .slave = &omap44xx_timer5_hwmod,
  3912. .clk = "ocp_abe_iclk",
  3913. .addr = omap44xx_timer5_addrs,
  3914. .user = OCP_USER_MPU,
  3915. };
  3916. static struct omap_hwmod_addr_space omap44xx_timer5_dma_addrs[] = {
  3917. {
  3918. .pa_start = 0x49038000,
  3919. .pa_end = 0x4903807f,
  3920. .flags = ADDR_TYPE_RT
  3921. },
  3922. { }
  3923. };
  3924. /* l4_abe -> timer5 (dma) */
  3925. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5_dma = {
  3926. .master = &omap44xx_l4_abe_hwmod,
  3927. .slave = &omap44xx_timer5_hwmod,
  3928. .clk = "ocp_abe_iclk",
  3929. .addr = omap44xx_timer5_dma_addrs,
  3930. .user = OCP_USER_SDMA,
  3931. };
  3932. /* timer5 slave ports */
  3933. static struct omap_hwmod_ocp_if *omap44xx_timer5_slaves[] = {
  3934. &omap44xx_l4_abe__timer5,
  3935. &omap44xx_l4_abe__timer5_dma,
  3936. };
  3937. static struct omap_hwmod omap44xx_timer5_hwmod = {
  3938. .name = "timer5",
  3939. .class = &omap44xx_timer_hwmod_class,
  3940. .clkdm_name = "abe_clkdm",
  3941. .mpu_irqs = omap44xx_timer5_irqs,
  3942. .main_clk = "timer5_fck",
  3943. .prcm = {
  3944. .omap4 = {
  3945. .clkctrl_offs = OMAP4_CM1_ABE_TIMER5_CLKCTRL_OFFSET,
  3946. .context_offs = OMAP4_RM_ABE_TIMER5_CONTEXT_OFFSET,
  3947. .modulemode = MODULEMODE_SWCTRL,
  3948. },
  3949. },
  3950. .dev_attr = &capability_alwon_dev_attr,
  3951. .slaves = omap44xx_timer5_slaves,
  3952. .slaves_cnt = ARRAY_SIZE(omap44xx_timer5_slaves),
  3953. };
  3954. /* timer6 */
  3955. static struct omap_hwmod omap44xx_timer6_hwmod;
  3956. static struct omap_hwmod_irq_info omap44xx_timer6_irqs[] = {
  3957. { .irq = 42 + OMAP44XX_IRQ_GIC_START },
  3958. { .irq = -1 }
  3959. };
  3960. static struct omap_hwmod_addr_space omap44xx_timer6_addrs[] = {
  3961. {
  3962. .pa_start = 0x4013a000,
  3963. .pa_end = 0x4013a07f,
  3964. .flags = ADDR_TYPE_RT
  3965. },
  3966. { }
  3967. };
  3968. /* l4_abe -> timer6 */
  3969. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6 = {
  3970. .master = &omap44xx_l4_abe_hwmod,
  3971. .slave = &omap44xx_timer6_hwmod,
  3972. .clk = "ocp_abe_iclk",
  3973. .addr = omap44xx_timer6_addrs,
  3974. .user = OCP_USER_MPU,
  3975. };
  3976. static struct omap_hwmod_addr_space omap44xx_timer6_dma_addrs[] = {
  3977. {
  3978. .pa_start = 0x4903a000,
  3979. .pa_end = 0x4903a07f,
  3980. .flags = ADDR_TYPE_RT
  3981. },
  3982. { }
  3983. };
  3984. /* l4_abe -> timer6 (dma) */
  3985. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6_dma = {
  3986. .master = &omap44xx_l4_abe_hwmod,
  3987. .slave = &omap44xx_timer6_hwmod,
  3988. .clk = "ocp_abe_iclk",
  3989. .addr = omap44xx_timer6_dma_addrs,
  3990. .user = OCP_USER_SDMA,
  3991. };
  3992. /* timer6 slave ports */
  3993. static struct omap_hwmod_ocp_if *omap44xx_timer6_slaves[] = {
  3994. &omap44xx_l4_abe__timer6,
  3995. &omap44xx_l4_abe__timer6_dma,
  3996. };
  3997. static struct omap_hwmod omap44xx_timer6_hwmod = {
  3998. .name = "timer6",
  3999. .class = &omap44xx_timer_hwmod_class,
  4000. .clkdm_name = "abe_clkdm",
  4001. .mpu_irqs = omap44xx_timer6_irqs,
  4002. .main_clk = "timer6_fck",
  4003. .prcm = {
  4004. .omap4 = {
  4005. .clkctrl_offs = OMAP4_CM1_ABE_TIMER6_CLKCTRL_OFFSET,
  4006. .context_offs = OMAP4_RM_ABE_TIMER6_CONTEXT_OFFSET,
  4007. .modulemode = MODULEMODE_SWCTRL,
  4008. },
  4009. },
  4010. .dev_attr = &capability_alwon_dev_attr,
  4011. .slaves = omap44xx_timer6_slaves,
  4012. .slaves_cnt = ARRAY_SIZE(omap44xx_timer6_slaves),
  4013. };
  4014. /* timer7 */
  4015. static struct omap_hwmod omap44xx_timer7_hwmod;
  4016. static struct omap_hwmod_irq_info omap44xx_timer7_irqs[] = {
  4017. { .irq = 43 + OMAP44XX_IRQ_GIC_START },
  4018. { .irq = -1 }
  4019. };
  4020. static struct omap_hwmod_addr_space omap44xx_timer7_addrs[] = {
  4021. {
  4022. .pa_start = 0x4013c000,
  4023. .pa_end = 0x4013c07f,
  4024. .flags = ADDR_TYPE_RT
  4025. },
  4026. { }
  4027. };
  4028. /* l4_abe -> timer7 */
  4029. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7 = {
  4030. .master = &omap44xx_l4_abe_hwmod,
  4031. .slave = &omap44xx_timer7_hwmod,
  4032. .clk = "ocp_abe_iclk",
  4033. .addr = omap44xx_timer7_addrs,
  4034. .user = OCP_USER_MPU,
  4035. };
  4036. static struct omap_hwmod_addr_space omap44xx_timer7_dma_addrs[] = {
  4037. {
  4038. .pa_start = 0x4903c000,
  4039. .pa_end = 0x4903c07f,
  4040. .flags = ADDR_TYPE_RT
  4041. },
  4042. { }
  4043. };
  4044. /* l4_abe -> timer7 (dma) */
  4045. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7_dma = {
  4046. .master = &omap44xx_l4_abe_hwmod,
  4047. .slave = &omap44xx_timer7_hwmod,
  4048. .clk = "ocp_abe_iclk",
  4049. .addr = omap44xx_timer7_dma_addrs,
  4050. .user = OCP_USER_SDMA,
  4051. };
  4052. /* timer7 slave ports */
  4053. static struct omap_hwmod_ocp_if *omap44xx_timer7_slaves[] = {
  4054. &omap44xx_l4_abe__timer7,
  4055. &omap44xx_l4_abe__timer7_dma,
  4056. };
  4057. static struct omap_hwmod omap44xx_timer7_hwmod = {
  4058. .name = "timer7",
  4059. .class = &omap44xx_timer_hwmod_class,
  4060. .clkdm_name = "abe_clkdm",
  4061. .mpu_irqs = omap44xx_timer7_irqs,
  4062. .main_clk = "timer7_fck",
  4063. .prcm = {
  4064. .omap4 = {
  4065. .clkctrl_offs = OMAP4_CM1_ABE_TIMER7_CLKCTRL_OFFSET,
  4066. .context_offs = OMAP4_RM_ABE_TIMER7_CONTEXT_OFFSET,
  4067. .modulemode = MODULEMODE_SWCTRL,
  4068. },
  4069. },
  4070. .dev_attr = &capability_alwon_dev_attr,
  4071. .slaves = omap44xx_timer7_slaves,
  4072. .slaves_cnt = ARRAY_SIZE(omap44xx_timer7_slaves),
  4073. };
  4074. /* timer8 */
  4075. static struct omap_hwmod omap44xx_timer8_hwmod;
  4076. static struct omap_hwmod_irq_info omap44xx_timer8_irqs[] = {
  4077. { .irq = 44 + OMAP44XX_IRQ_GIC_START },
  4078. { .irq = -1 }
  4079. };
  4080. static struct omap_hwmod_addr_space omap44xx_timer8_addrs[] = {
  4081. {
  4082. .pa_start = 0x4013e000,
  4083. .pa_end = 0x4013e07f,
  4084. .flags = ADDR_TYPE_RT
  4085. },
  4086. { }
  4087. };
  4088. /* l4_abe -> timer8 */
  4089. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8 = {
  4090. .master = &omap44xx_l4_abe_hwmod,
  4091. .slave = &omap44xx_timer8_hwmod,
  4092. .clk = "ocp_abe_iclk",
  4093. .addr = omap44xx_timer8_addrs,
  4094. .user = OCP_USER_MPU,
  4095. };
  4096. static struct omap_hwmod_addr_space omap44xx_timer8_dma_addrs[] = {
  4097. {
  4098. .pa_start = 0x4903e000,
  4099. .pa_end = 0x4903e07f,
  4100. .flags = ADDR_TYPE_RT
  4101. },
  4102. { }
  4103. };
  4104. /* l4_abe -> timer8 (dma) */
  4105. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8_dma = {
  4106. .master = &omap44xx_l4_abe_hwmod,
  4107. .slave = &omap44xx_timer8_hwmod,
  4108. .clk = "ocp_abe_iclk",
  4109. .addr = omap44xx_timer8_dma_addrs,
  4110. .user = OCP_USER_SDMA,
  4111. };
  4112. /* timer8 slave ports */
  4113. static struct omap_hwmod_ocp_if *omap44xx_timer8_slaves[] = {
  4114. &omap44xx_l4_abe__timer8,
  4115. &omap44xx_l4_abe__timer8_dma,
  4116. };
  4117. static struct omap_hwmod omap44xx_timer8_hwmod = {
  4118. .name = "timer8",
  4119. .class = &omap44xx_timer_hwmod_class,
  4120. .clkdm_name = "abe_clkdm",
  4121. .mpu_irqs = omap44xx_timer8_irqs,
  4122. .main_clk = "timer8_fck",
  4123. .prcm = {
  4124. .omap4 = {
  4125. .clkctrl_offs = OMAP4_CM1_ABE_TIMER8_CLKCTRL_OFFSET,
  4126. .context_offs = OMAP4_RM_ABE_TIMER8_CONTEXT_OFFSET,
  4127. .modulemode = MODULEMODE_SWCTRL,
  4128. },
  4129. },
  4130. .dev_attr = &capability_pwm_dev_attr,
  4131. .slaves = omap44xx_timer8_slaves,
  4132. .slaves_cnt = ARRAY_SIZE(omap44xx_timer8_slaves),
  4133. };
  4134. /* timer9 */
  4135. static struct omap_hwmod omap44xx_timer9_hwmod;
  4136. static struct omap_hwmod_irq_info omap44xx_timer9_irqs[] = {
  4137. { .irq = 45 + OMAP44XX_IRQ_GIC_START },
  4138. { .irq = -1 }
  4139. };
  4140. static struct omap_hwmod_addr_space omap44xx_timer9_addrs[] = {
  4141. {
  4142. .pa_start = 0x4803e000,
  4143. .pa_end = 0x4803e07f,
  4144. .flags = ADDR_TYPE_RT
  4145. },
  4146. { }
  4147. };
  4148. /* l4_per -> timer9 */
  4149. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer9 = {
  4150. .master = &omap44xx_l4_per_hwmod,
  4151. .slave = &omap44xx_timer9_hwmod,
  4152. .clk = "l4_div_ck",
  4153. .addr = omap44xx_timer9_addrs,
  4154. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4155. };
  4156. /* timer9 slave ports */
  4157. static struct omap_hwmod_ocp_if *omap44xx_timer9_slaves[] = {
  4158. &omap44xx_l4_per__timer9,
  4159. };
  4160. static struct omap_hwmod omap44xx_timer9_hwmod = {
  4161. .name = "timer9",
  4162. .class = &omap44xx_timer_hwmod_class,
  4163. .clkdm_name = "l4_per_clkdm",
  4164. .mpu_irqs = omap44xx_timer9_irqs,
  4165. .main_clk = "timer9_fck",
  4166. .prcm = {
  4167. .omap4 = {
  4168. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER9_CLKCTRL_OFFSET,
  4169. .context_offs = OMAP4_RM_L4PER_DMTIMER9_CONTEXT_OFFSET,
  4170. .modulemode = MODULEMODE_SWCTRL,
  4171. },
  4172. },
  4173. .dev_attr = &capability_pwm_dev_attr,
  4174. .slaves = omap44xx_timer9_slaves,
  4175. .slaves_cnt = ARRAY_SIZE(omap44xx_timer9_slaves),
  4176. };
  4177. /* timer10 */
  4178. static struct omap_hwmod omap44xx_timer10_hwmod;
  4179. static struct omap_hwmod_irq_info omap44xx_timer10_irqs[] = {
  4180. { .irq = 46 + OMAP44XX_IRQ_GIC_START },
  4181. { .irq = -1 }
  4182. };
  4183. static struct omap_hwmod_addr_space omap44xx_timer10_addrs[] = {
  4184. {
  4185. .pa_start = 0x48086000,
  4186. .pa_end = 0x4808607f,
  4187. .flags = ADDR_TYPE_RT
  4188. },
  4189. { }
  4190. };
  4191. /* l4_per -> timer10 */
  4192. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer10 = {
  4193. .master = &omap44xx_l4_per_hwmod,
  4194. .slave = &omap44xx_timer10_hwmod,
  4195. .clk = "l4_div_ck",
  4196. .addr = omap44xx_timer10_addrs,
  4197. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4198. };
  4199. /* timer10 slave ports */
  4200. static struct omap_hwmod_ocp_if *omap44xx_timer10_slaves[] = {
  4201. &omap44xx_l4_per__timer10,
  4202. };
  4203. static struct omap_hwmod omap44xx_timer10_hwmod = {
  4204. .name = "timer10",
  4205. .class = &omap44xx_timer_1ms_hwmod_class,
  4206. .clkdm_name = "l4_per_clkdm",
  4207. .mpu_irqs = omap44xx_timer10_irqs,
  4208. .main_clk = "timer10_fck",
  4209. .prcm = {
  4210. .omap4 = {
  4211. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER10_CLKCTRL_OFFSET,
  4212. .context_offs = OMAP4_RM_L4PER_DMTIMER10_CONTEXT_OFFSET,
  4213. .modulemode = MODULEMODE_SWCTRL,
  4214. },
  4215. },
  4216. .dev_attr = &capability_pwm_dev_attr,
  4217. .slaves = omap44xx_timer10_slaves,
  4218. .slaves_cnt = ARRAY_SIZE(omap44xx_timer10_slaves),
  4219. };
  4220. /* timer11 */
  4221. static struct omap_hwmod omap44xx_timer11_hwmod;
  4222. static struct omap_hwmod_irq_info omap44xx_timer11_irqs[] = {
  4223. { .irq = 47 + OMAP44XX_IRQ_GIC_START },
  4224. { .irq = -1 }
  4225. };
  4226. static struct omap_hwmod_addr_space omap44xx_timer11_addrs[] = {
  4227. {
  4228. .pa_start = 0x48088000,
  4229. .pa_end = 0x4808807f,
  4230. .flags = ADDR_TYPE_RT
  4231. },
  4232. { }
  4233. };
  4234. /* l4_per -> timer11 */
  4235. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer11 = {
  4236. .master = &omap44xx_l4_per_hwmod,
  4237. .slave = &omap44xx_timer11_hwmod,
  4238. .clk = "l4_div_ck",
  4239. .addr = omap44xx_timer11_addrs,
  4240. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4241. };
  4242. /* timer11 slave ports */
  4243. static struct omap_hwmod_ocp_if *omap44xx_timer11_slaves[] = {
  4244. &omap44xx_l4_per__timer11,
  4245. };
  4246. static struct omap_hwmod omap44xx_timer11_hwmod = {
  4247. .name = "timer11",
  4248. .class = &omap44xx_timer_hwmod_class,
  4249. .clkdm_name = "l4_per_clkdm",
  4250. .mpu_irqs = omap44xx_timer11_irqs,
  4251. .main_clk = "timer11_fck",
  4252. .prcm = {
  4253. .omap4 = {
  4254. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER11_CLKCTRL_OFFSET,
  4255. .context_offs = OMAP4_RM_L4PER_DMTIMER11_CONTEXT_OFFSET,
  4256. .modulemode = MODULEMODE_SWCTRL,
  4257. },
  4258. },
  4259. .dev_attr = &capability_pwm_dev_attr,
  4260. .slaves = omap44xx_timer11_slaves,
  4261. .slaves_cnt = ARRAY_SIZE(omap44xx_timer11_slaves),
  4262. };
  4263. /*
  4264. * 'uart' class
  4265. * universal asynchronous receiver/transmitter (uart)
  4266. */
  4267. static struct omap_hwmod_class_sysconfig omap44xx_uart_sysc = {
  4268. .rev_offs = 0x0050,
  4269. .sysc_offs = 0x0054,
  4270. .syss_offs = 0x0058,
  4271. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  4272. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  4273. SYSS_HAS_RESET_STATUS),
  4274. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  4275. SIDLE_SMART_WKUP),
  4276. .sysc_fields = &omap_hwmod_sysc_type1,
  4277. };
  4278. static struct omap_hwmod_class omap44xx_uart_hwmod_class = {
  4279. .name = "uart",
  4280. .sysc = &omap44xx_uart_sysc,
  4281. };
  4282. /* uart1 */
  4283. static struct omap_hwmod omap44xx_uart1_hwmod;
  4284. static struct omap_hwmod_irq_info omap44xx_uart1_irqs[] = {
  4285. { .irq = 72 + OMAP44XX_IRQ_GIC_START },
  4286. { .irq = -1 }
  4287. };
  4288. static struct omap_hwmod_dma_info omap44xx_uart1_sdma_reqs[] = {
  4289. { .name = "tx", .dma_req = 48 + OMAP44XX_DMA_REQ_START },
  4290. { .name = "rx", .dma_req = 49 + OMAP44XX_DMA_REQ_START },
  4291. { .dma_req = -1 }
  4292. };
  4293. static struct omap_hwmod_addr_space omap44xx_uart1_addrs[] = {
  4294. {
  4295. .pa_start = 0x4806a000,
  4296. .pa_end = 0x4806a0ff,
  4297. .flags = ADDR_TYPE_RT
  4298. },
  4299. { }
  4300. };
  4301. /* l4_per -> uart1 */
  4302. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart1 = {
  4303. .master = &omap44xx_l4_per_hwmod,
  4304. .slave = &omap44xx_uart1_hwmod,
  4305. .clk = "l4_div_ck",
  4306. .addr = omap44xx_uart1_addrs,
  4307. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4308. };
  4309. /* uart1 slave ports */
  4310. static struct omap_hwmod_ocp_if *omap44xx_uart1_slaves[] = {
  4311. &omap44xx_l4_per__uart1,
  4312. };
  4313. static struct omap_hwmod omap44xx_uart1_hwmod = {
  4314. .name = "uart1",
  4315. .class = &omap44xx_uart_hwmod_class,
  4316. .clkdm_name = "l4_per_clkdm",
  4317. .mpu_irqs = omap44xx_uart1_irqs,
  4318. .sdma_reqs = omap44xx_uart1_sdma_reqs,
  4319. .main_clk = "uart1_fck",
  4320. .prcm = {
  4321. .omap4 = {
  4322. .clkctrl_offs = OMAP4_CM_L4PER_UART1_CLKCTRL_OFFSET,
  4323. .context_offs = OMAP4_RM_L4PER_UART1_CONTEXT_OFFSET,
  4324. .modulemode = MODULEMODE_SWCTRL,
  4325. },
  4326. },
  4327. .slaves = omap44xx_uart1_slaves,
  4328. .slaves_cnt = ARRAY_SIZE(omap44xx_uart1_slaves),
  4329. };
  4330. /* uart2 */
  4331. static struct omap_hwmod omap44xx_uart2_hwmod;
  4332. static struct omap_hwmod_irq_info omap44xx_uart2_irqs[] = {
  4333. { .irq = 73 + OMAP44XX_IRQ_GIC_START },
  4334. { .irq = -1 }
  4335. };
  4336. static struct omap_hwmod_dma_info omap44xx_uart2_sdma_reqs[] = {
  4337. { .name = "tx", .dma_req = 50 + OMAP44XX_DMA_REQ_START },
  4338. { .name = "rx", .dma_req = 51 + OMAP44XX_DMA_REQ_START },
  4339. { .dma_req = -1 }
  4340. };
  4341. static struct omap_hwmod_addr_space omap44xx_uart2_addrs[] = {
  4342. {
  4343. .pa_start = 0x4806c000,
  4344. .pa_end = 0x4806c0ff,
  4345. .flags = ADDR_TYPE_RT
  4346. },
  4347. { }
  4348. };
  4349. /* l4_per -> uart2 */
  4350. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart2 = {
  4351. .master = &omap44xx_l4_per_hwmod,
  4352. .slave = &omap44xx_uart2_hwmod,
  4353. .clk = "l4_div_ck",
  4354. .addr = omap44xx_uart2_addrs,
  4355. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4356. };
  4357. /* uart2 slave ports */
  4358. static struct omap_hwmod_ocp_if *omap44xx_uart2_slaves[] = {
  4359. &omap44xx_l4_per__uart2,
  4360. };
  4361. static struct omap_hwmod omap44xx_uart2_hwmod = {
  4362. .name = "uart2",
  4363. .class = &omap44xx_uart_hwmod_class,
  4364. .clkdm_name = "l4_per_clkdm",
  4365. .mpu_irqs = omap44xx_uart2_irqs,
  4366. .sdma_reqs = omap44xx_uart2_sdma_reqs,
  4367. .main_clk = "uart2_fck",
  4368. .prcm = {
  4369. .omap4 = {
  4370. .clkctrl_offs = OMAP4_CM_L4PER_UART2_CLKCTRL_OFFSET,
  4371. .context_offs = OMAP4_RM_L4PER_UART2_CONTEXT_OFFSET,
  4372. .modulemode = MODULEMODE_SWCTRL,
  4373. },
  4374. },
  4375. .slaves = omap44xx_uart2_slaves,
  4376. .slaves_cnt = ARRAY_SIZE(omap44xx_uart2_slaves),
  4377. };
  4378. /* uart3 */
  4379. static struct omap_hwmod omap44xx_uart3_hwmod;
  4380. static struct omap_hwmod_irq_info omap44xx_uart3_irqs[] = {
  4381. { .irq = 74 + OMAP44XX_IRQ_GIC_START },
  4382. { .irq = -1 }
  4383. };
  4384. static struct omap_hwmod_dma_info omap44xx_uart3_sdma_reqs[] = {
  4385. { .name = "tx", .dma_req = 52 + OMAP44XX_DMA_REQ_START },
  4386. { .name = "rx", .dma_req = 53 + OMAP44XX_DMA_REQ_START },
  4387. { .dma_req = -1 }
  4388. };
  4389. static struct omap_hwmod_addr_space omap44xx_uart3_addrs[] = {
  4390. {
  4391. .pa_start = 0x48020000,
  4392. .pa_end = 0x480200ff,
  4393. .flags = ADDR_TYPE_RT
  4394. },
  4395. { }
  4396. };
  4397. /* l4_per -> uart3 */
  4398. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart3 = {
  4399. .master = &omap44xx_l4_per_hwmod,
  4400. .slave = &omap44xx_uart3_hwmod,
  4401. .clk = "l4_div_ck",
  4402. .addr = omap44xx_uart3_addrs,
  4403. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4404. };
  4405. /* uart3 slave ports */
  4406. static struct omap_hwmod_ocp_if *omap44xx_uart3_slaves[] = {
  4407. &omap44xx_l4_per__uart3,
  4408. };
  4409. static struct omap_hwmod omap44xx_uart3_hwmod = {
  4410. .name = "uart3",
  4411. .class = &omap44xx_uart_hwmod_class,
  4412. .clkdm_name = "l4_per_clkdm",
  4413. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  4414. .mpu_irqs = omap44xx_uart3_irqs,
  4415. .sdma_reqs = omap44xx_uart3_sdma_reqs,
  4416. .main_clk = "uart3_fck",
  4417. .prcm = {
  4418. .omap4 = {
  4419. .clkctrl_offs = OMAP4_CM_L4PER_UART3_CLKCTRL_OFFSET,
  4420. .context_offs = OMAP4_RM_L4PER_UART3_CONTEXT_OFFSET,
  4421. .modulemode = MODULEMODE_SWCTRL,
  4422. },
  4423. },
  4424. .slaves = omap44xx_uart3_slaves,
  4425. .slaves_cnt = ARRAY_SIZE(omap44xx_uart3_slaves),
  4426. };
  4427. /* uart4 */
  4428. static struct omap_hwmod omap44xx_uart4_hwmod;
  4429. static struct omap_hwmod_irq_info omap44xx_uart4_irqs[] = {
  4430. { .irq = 70 + OMAP44XX_IRQ_GIC_START },
  4431. { .irq = -1 }
  4432. };
  4433. static struct omap_hwmod_dma_info omap44xx_uart4_sdma_reqs[] = {
  4434. { .name = "tx", .dma_req = 54 + OMAP44XX_DMA_REQ_START },
  4435. { .name = "rx", .dma_req = 55 + OMAP44XX_DMA_REQ_START },
  4436. { .dma_req = -1 }
  4437. };
  4438. static struct omap_hwmod_addr_space omap44xx_uart4_addrs[] = {
  4439. {
  4440. .pa_start = 0x4806e000,
  4441. .pa_end = 0x4806e0ff,
  4442. .flags = ADDR_TYPE_RT
  4443. },
  4444. { }
  4445. };
  4446. /* l4_per -> uart4 */
  4447. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart4 = {
  4448. .master = &omap44xx_l4_per_hwmod,
  4449. .slave = &omap44xx_uart4_hwmod,
  4450. .clk = "l4_div_ck",
  4451. .addr = omap44xx_uart4_addrs,
  4452. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4453. };
  4454. /* uart4 slave ports */
  4455. static struct omap_hwmod_ocp_if *omap44xx_uart4_slaves[] = {
  4456. &omap44xx_l4_per__uart4,
  4457. };
  4458. static struct omap_hwmod omap44xx_uart4_hwmod = {
  4459. .name = "uart4",
  4460. .class = &omap44xx_uart_hwmod_class,
  4461. .clkdm_name = "l4_per_clkdm",
  4462. .mpu_irqs = omap44xx_uart4_irqs,
  4463. .sdma_reqs = omap44xx_uart4_sdma_reqs,
  4464. .main_clk = "uart4_fck",
  4465. .prcm = {
  4466. .omap4 = {
  4467. .clkctrl_offs = OMAP4_CM_L4PER_UART4_CLKCTRL_OFFSET,
  4468. .context_offs = OMAP4_RM_L4PER_UART4_CONTEXT_OFFSET,
  4469. .modulemode = MODULEMODE_SWCTRL,
  4470. },
  4471. },
  4472. .slaves = omap44xx_uart4_slaves,
  4473. .slaves_cnt = ARRAY_SIZE(omap44xx_uart4_slaves),
  4474. };
  4475. /*
  4476. * 'usb_otg_hs' class
  4477. * high-speed on-the-go universal serial bus (usb_otg_hs) controller
  4478. */
  4479. static struct omap_hwmod_class_sysconfig omap44xx_usb_otg_hs_sysc = {
  4480. .rev_offs = 0x0400,
  4481. .sysc_offs = 0x0404,
  4482. .syss_offs = 0x0408,
  4483. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  4484. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  4485. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  4486. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  4487. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  4488. MSTANDBY_SMART),
  4489. .sysc_fields = &omap_hwmod_sysc_type1,
  4490. };
  4491. static struct omap_hwmod_class omap44xx_usb_otg_hs_hwmod_class = {
  4492. .name = "usb_otg_hs",
  4493. .sysc = &omap44xx_usb_otg_hs_sysc,
  4494. };
  4495. /* usb_otg_hs */
  4496. static struct omap_hwmod_irq_info omap44xx_usb_otg_hs_irqs[] = {
  4497. { .name = "mc", .irq = 92 + OMAP44XX_IRQ_GIC_START },
  4498. { .name = "dma", .irq = 93 + OMAP44XX_IRQ_GIC_START },
  4499. { .irq = -1 }
  4500. };
  4501. /* usb_otg_hs master ports */
  4502. static struct omap_hwmod_ocp_if *omap44xx_usb_otg_hs_masters[] = {
  4503. &omap44xx_usb_otg_hs__l3_main_2,
  4504. };
  4505. static struct omap_hwmod_addr_space omap44xx_usb_otg_hs_addrs[] = {
  4506. {
  4507. .pa_start = 0x4a0ab000,
  4508. .pa_end = 0x4a0ab003,
  4509. .flags = ADDR_TYPE_RT
  4510. },
  4511. { }
  4512. };
  4513. /* l4_cfg -> usb_otg_hs */
  4514. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_otg_hs = {
  4515. .master = &omap44xx_l4_cfg_hwmod,
  4516. .slave = &omap44xx_usb_otg_hs_hwmod,
  4517. .clk = "l4_div_ck",
  4518. .addr = omap44xx_usb_otg_hs_addrs,
  4519. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4520. };
  4521. /* usb_otg_hs slave ports */
  4522. static struct omap_hwmod_ocp_if *omap44xx_usb_otg_hs_slaves[] = {
  4523. &omap44xx_l4_cfg__usb_otg_hs,
  4524. };
  4525. static struct omap_hwmod_opt_clk usb_otg_hs_opt_clks[] = {
  4526. { .role = "xclk", .clk = "usb_otg_hs_xclk" },
  4527. };
  4528. static struct omap_hwmod omap44xx_usb_otg_hs_hwmod = {
  4529. .name = "usb_otg_hs",
  4530. .class = &omap44xx_usb_otg_hs_hwmod_class,
  4531. .clkdm_name = "l3_init_clkdm",
  4532. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
  4533. .mpu_irqs = omap44xx_usb_otg_hs_irqs,
  4534. .main_clk = "usb_otg_hs_ick",
  4535. .prcm = {
  4536. .omap4 = {
  4537. .clkctrl_offs = OMAP4_CM_L3INIT_USB_OTG_CLKCTRL_OFFSET,
  4538. .context_offs = OMAP4_RM_L3INIT_USB_OTG_CONTEXT_OFFSET,
  4539. .modulemode = MODULEMODE_HWCTRL,
  4540. },
  4541. },
  4542. .opt_clks = usb_otg_hs_opt_clks,
  4543. .opt_clks_cnt = ARRAY_SIZE(usb_otg_hs_opt_clks),
  4544. .slaves = omap44xx_usb_otg_hs_slaves,
  4545. .slaves_cnt = ARRAY_SIZE(omap44xx_usb_otg_hs_slaves),
  4546. .masters = omap44xx_usb_otg_hs_masters,
  4547. .masters_cnt = ARRAY_SIZE(omap44xx_usb_otg_hs_masters),
  4548. };
  4549. /*
  4550. * 'wd_timer' class
  4551. * 32-bit watchdog upward counter that generates a pulse on the reset pin on
  4552. * overflow condition
  4553. */
  4554. static struct omap_hwmod_class_sysconfig omap44xx_wd_timer_sysc = {
  4555. .rev_offs = 0x0000,
  4556. .sysc_offs = 0x0010,
  4557. .syss_offs = 0x0014,
  4558. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SIDLEMODE |
  4559. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  4560. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  4561. SIDLE_SMART_WKUP),
  4562. .sysc_fields = &omap_hwmod_sysc_type1,
  4563. };
  4564. static struct omap_hwmod_class omap44xx_wd_timer_hwmod_class = {
  4565. .name = "wd_timer",
  4566. .sysc = &omap44xx_wd_timer_sysc,
  4567. .pre_shutdown = &omap2_wd_timer_disable,
  4568. };
  4569. /* wd_timer2 */
  4570. static struct omap_hwmod omap44xx_wd_timer2_hwmod;
  4571. static struct omap_hwmod_irq_info omap44xx_wd_timer2_irqs[] = {
  4572. { .irq = 80 + OMAP44XX_IRQ_GIC_START },
  4573. { .irq = -1 }
  4574. };
  4575. static struct omap_hwmod_addr_space omap44xx_wd_timer2_addrs[] = {
  4576. {
  4577. .pa_start = 0x4a314000,
  4578. .pa_end = 0x4a31407f,
  4579. .flags = ADDR_TYPE_RT
  4580. },
  4581. { }
  4582. };
  4583. /* l4_wkup -> wd_timer2 */
  4584. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__wd_timer2 = {
  4585. .master = &omap44xx_l4_wkup_hwmod,
  4586. .slave = &omap44xx_wd_timer2_hwmod,
  4587. .clk = "l4_wkup_clk_mux_ck",
  4588. .addr = omap44xx_wd_timer2_addrs,
  4589. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4590. };
  4591. /* wd_timer2 slave ports */
  4592. static struct omap_hwmod_ocp_if *omap44xx_wd_timer2_slaves[] = {
  4593. &omap44xx_l4_wkup__wd_timer2,
  4594. };
  4595. static struct omap_hwmod omap44xx_wd_timer2_hwmod = {
  4596. .name = "wd_timer2",
  4597. .class = &omap44xx_wd_timer_hwmod_class,
  4598. .clkdm_name = "l4_wkup_clkdm",
  4599. .mpu_irqs = omap44xx_wd_timer2_irqs,
  4600. .main_clk = "wd_timer2_fck",
  4601. .prcm = {
  4602. .omap4 = {
  4603. .clkctrl_offs = OMAP4_CM_WKUP_WDT2_CLKCTRL_OFFSET,
  4604. .context_offs = OMAP4_RM_WKUP_WDT2_CONTEXT_OFFSET,
  4605. .modulemode = MODULEMODE_SWCTRL,
  4606. },
  4607. },
  4608. .slaves = omap44xx_wd_timer2_slaves,
  4609. .slaves_cnt = ARRAY_SIZE(omap44xx_wd_timer2_slaves),
  4610. };
  4611. /* wd_timer3 */
  4612. static struct omap_hwmod omap44xx_wd_timer3_hwmod;
  4613. static struct omap_hwmod_irq_info omap44xx_wd_timer3_irqs[] = {
  4614. { .irq = 36 + OMAP44XX_IRQ_GIC_START },
  4615. { .irq = -1 }
  4616. };
  4617. static struct omap_hwmod_addr_space omap44xx_wd_timer3_addrs[] = {
  4618. {
  4619. .pa_start = 0x40130000,
  4620. .pa_end = 0x4013007f,
  4621. .flags = ADDR_TYPE_RT
  4622. },
  4623. { }
  4624. };
  4625. /* l4_abe -> wd_timer3 */
  4626. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3 = {
  4627. .master = &omap44xx_l4_abe_hwmod,
  4628. .slave = &omap44xx_wd_timer3_hwmod,
  4629. .clk = "ocp_abe_iclk",
  4630. .addr = omap44xx_wd_timer3_addrs,
  4631. .user = OCP_USER_MPU,
  4632. };
  4633. static struct omap_hwmod_addr_space omap44xx_wd_timer3_dma_addrs[] = {
  4634. {
  4635. .pa_start = 0x49030000,
  4636. .pa_end = 0x4903007f,
  4637. .flags = ADDR_TYPE_RT
  4638. },
  4639. { }
  4640. };
  4641. /* l4_abe -> wd_timer3 (dma) */
  4642. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3_dma = {
  4643. .master = &omap44xx_l4_abe_hwmod,
  4644. .slave = &omap44xx_wd_timer3_hwmod,
  4645. .clk = "ocp_abe_iclk",
  4646. .addr = omap44xx_wd_timer3_dma_addrs,
  4647. .user = OCP_USER_SDMA,
  4648. };
  4649. /* wd_timer3 slave ports */
  4650. static struct omap_hwmod_ocp_if *omap44xx_wd_timer3_slaves[] = {
  4651. &omap44xx_l4_abe__wd_timer3,
  4652. &omap44xx_l4_abe__wd_timer3_dma,
  4653. };
  4654. static struct omap_hwmod omap44xx_wd_timer3_hwmod = {
  4655. .name = "wd_timer3",
  4656. .class = &omap44xx_wd_timer_hwmod_class,
  4657. .clkdm_name = "abe_clkdm",
  4658. .mpu_irqs = omap44xx_wd_timer3_irqs,
  4659. .main_clk = "wd_timer3_fck",
  4660. .prcm = {
  4661. .omap4 = {
  4662. .clkctrl_offs = OMAP4_CM1_ABE_WDT3_CLKCTRL_OFFSET,
  4663. .context_offs = OMAP4_RM_ABE_WDT3_CONTEXT_OFFSET,
  4664. .modulemode = MODULEMODE_SWCTRL,
  4665. },
  4666. },
  4667. .slaves = omap44xx_wd_timer3_slaves,
  4668. .slaves_cnt = ARRAY_SIZE(omap44xx_wd_timer3_slaves),
  4669. };
  4670. static __initdata struct omap_hwmod *omap44xx_hwmods[] = {
  4671. /* dmm class */
  4672. &omap44xx_dmm_hwmod,
  4673. /* emif_fw class */
  4674. &omap44xx_emif_fw_hwmod,
  4675. /* l3 class */
  4676. &omap44xx_l3_instr_hwmod,
  4677. &omap44xx_l3_main_1_hwmod,
  4678. &omap44xx_l3_main_2_hwmod,
  4679. &omap44xx_l3_main_3_hwmod,
  4680. /* l4 class */
  4681. &omap44xx_l4_abe_hwmod,
  4682. &omap44xx_l4_cfg_hwmod,
  4683. &omap44xx_l4_per_hwmod,
  4684. &omap44xx_l4_wkup_hwmod,
  4685. /* mpu_bus class */
  4686. &omap44xx_mpu_private_hwmod,
  4687. /* aess class */
  4688. /* &omap44xx_aess_hwmod, */
  4689. /* bandgap class */
  4690. &omap44xx_bandgap_hwmod,
  4691. /* counter class */
  4692. /* &omap44xx_counter_32k_hwmod, */
  4693. /* dma class */
  4694. &omap44xx_dma_system_hwmod,
  4695. /* dmic class */
  4696. &omap44xx_dmic_hwmod,
  4697. /* dsp class */
  4698. &omap44xx_dsp_hwmod,
  4699. &omap44xx_dsp_c0_hwmod,
  4700. /* dss class */
  4701. &omap44xx_dss_hwmod,
  4702. &omap44xx_dss_dispc_hwmod,
  4703. &omap44xx_dss_dsi1_hwmod,
  4704. &omap44xx_dss_dsi2_hwmod,
  4705. &omap44xx_dss_hdmi_hwmod,
  4706. &omap44xx_dss_rfbi_hwmod,
  4707. &omap44xx_dss_venc_hwmod,
  4708. /* gpio class */
  4709. &omap44xx_gpio1_hwmod,
  4710. &omap44xx_gpio2_hwmod,
  4711. &omap44xx_gpio3_hwmod,
  4712. &omap44xx_gpio4_hwmod,
  4713. &omap44xx_gpio5_hwmod,
  4714. &omap44xx_gpio6_hwmod,
  4715. /* hsi class */
  4716. /* &omap44xx_hsi_hwmod, */
  4717. /* i2c class */
  4718. &omap44xx_i2c1_hwmod,
  4719. &omap44xx_i2c2_hwmod,
  4720. &omap44xx_i2c3_hwmod,
  4721. &omap44xx_i2c4_hwmod,
  4722. /* ipu class */
  4723. &omap44xx_ipu_hwmod,
  4724. &omap44xx_ipu_c0_hwmod,
  4725. &omap44xx_ipu_c1_hwmod,
  4726. /* iss class */
  4727. /* &omap44xx_iss_hwmod, */
  4728. /* iva class */
  4729. &omap44xx_iva_hwmod,
  4730. &omap44xx_iva_seq0_hwmod,
  4731. &omap44xx_iva_seq1_hwmod,
  4732. /* kbd class */
  4733. &omap44xx_kbd_hwmod,
  4734. /* mailbox class */
  4735. &omap44xx_mailbox_hwmod,
  4736. /* mcbsp class */
  4737. &omap44xx_mcbsp1_hwmod,
  4738. &omap44xx_mcbsp2_hwmod,
  4739. &omap44xx_mcbsp3_hwmod,
  4740. &omap44xx_mcbsp4_hwmod,
  4741. /* mcpdm class */
  4742. &omap44xx_mcpdm_hwmod,
  4743. /* mcspi class */
  4744. &omap44xx_mcspi1_hwmod,
  4745. &omap44xx_mcspi2_hwmod,
  4746. &omap44xx_mcspi3_hwmod,
  4747. &omap44xx_mcspi4_hwmod,
  4748. /* mmc class */
  4749. &omap44xx_mmc1_hwmod,
  4750. &omap44xx_mmc2_hwmod,
  4751. &omap44xx_mmc3_hwmod,
  4752. &omap44xx_mmc4_hwmod,
  4753. &omap44xx_mmc5_hwmod,
  4754. /* mpu class */
  4755. &omap44xx_mpu_hwmod,
  4756. /* smartreflex class */
  4757. &omap44xx_smartreflex_core_hwmod,
  4758. &omap44xx_smartreflex_iva_hwmod,
  4759. &omap44xx_smartreflex_mpu_hwmod,
  4760. /* spinlock class */
  4761. &omap44xx_spinlock_hwmod,
  4762. /* timer class */
  4763. &omap44xx_timer1_hwmod,
  4764. &omap44xx_timer2_hwmod,
  4765. &omap44xx_timer3_hwmod,
  4766. &omap44xx_timer4_hwmod,
  4767. &omap44xx_timer5_hwmod,
  4768. &omap44xx_timer6_hwmod,
  4769. &omap44xx_timer7_hwmod,
  4770. &omap44xx_timer8_hwmod,
  4771. &omap44xx_timer9_hwmod,
  4772. &omap44xx_timer10_hwmod,
  4773. &omap44xx_timer11_hwmod,
  4774. /* uart class */
  4775. &omap44xx_uart1_hwmod,
  4776. &omap44xx_uart2_hwmod,
  4777. &omap44xx_uart3_hwmod,
  4778. &omap44xx_uart4_hwmod,
  4779. /* usb_otg_hs class */
  4780. &omap44xx_usb_otg_hs_hwmod,
  4781. /* wd_timer class */
  4782. &omap44xx_wd_timer2_hwmod,
  4783. &omap44xx_wd_timer3_hwmod,
  4784. NULL,
  4785. };
  4786. int __init omap44xx_hwmod_init(void)
  4787. {
  4788. return omap_hwmod_register(omap44xx_hwmods);
  4789. }