gpio.c 58 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274
  1. /*
  2. * linux/arch/arm/plat-omap/gpio.c
  3. *
  4. * Support functions for OMAP GPIO
  5. *
  6. * Copyright (C) 2003-2005 Nokia Corporation
  7. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  8. *
  9. * Copyright (C) 2009 Texas Instruments
  10. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/module.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/sysdev.h>
  20. #include <linux/err.h>
  21. #include <linux/clk.h>
  22. #include <linux/io.h>
  23. #include <mach/hardware.h>
  24. #include <asm/irq.h>
  25. #include <mach/irqs.h>
  26. #include <mach/gpio.h>
  27. #include <asm/mach/irq.h>
  28. /*
  29. * OMAP1510 GPIO registers
  30. */
  31. #define OMAP1510_GPIO_BASE 0xfffce000
  32. #define OMAP1510_GPIO_DATA_INPUT 0x00
  33. #define OMAP1510_GPIO_DATA_OUTPUT 0x04
  34. #define OMAP1510_GPIO_DIR_CONTROL 0x08
  35. #define OMAP1510_GPIO_INT_CONTROL 0x0c
  36. #define OMAP1510_GPIO_INT_MASK 0x10
  37. #define OMAP1510_GPIO_INT_STATUS 0x14
  38. #define OMAP1510_GPIO_PIN_CONTROL 0x18
  39. #define OMAP1510_IH_GPIO_BASE 64
  40. /*
  41. * OMAP1610 specific GPIO registers
  42. */
  43. #define OMAP1610_GPIO1_BASE 0xfffbe400
  44. #define OMAP1610_GPIO2_BASE 0xfffbec00
  45. #define OMAP1610_GPIO3_BASE 0xfffbb400
  46. #define OMAP1610_GPIO4_BASE 0xfffbbc00
  47. #define OMAP1610_GPIO_REVISION 0x0000
  48. #define OMAP1610_GPIO_SYSCONFIG 0x0010
  49. #define OMAP1610_GPIO_SYSSTATUS 0x0014
  50. #define OMAP1610_GPIO_IRQSTATUS1 0x0018
  51. #define OMAP1610_GPIO_IRQENABLE1 0x001c
  52. #define OMAP1610_GPIO_WAKEUPENABLE 0x0028
  53. #define OMAP1610_GPIO_DATAIN 0x002c
  54. #define OMAP1610_GPIO_DATAOUT 0x0030
  55. #define OMAP1610_GPIO_DIRECTION 0x0034
  56. #define OMAP1610_GPIO_EDGE_CTRL1 0x0038
  57. #define OMAP1610_GPIO_EDGE_CTRL2 0x003c
  58. #define OMAP1610_GPIO_CLEAR_IRQENABLE1 0x009c
  59. #define OMAP1610_GPIO_CLEAR_WAKEUPENA 0x00a8
  60. #define OMAP1610_GPIO_CLEAR_DATAOUT 0x00b0
  61. #define OMAP1610_GPIO_SET_IRQENABLE1 0x00dc
  62. #define OMAP1610_GPIO_SET_WAKEUPENA 0x00e8
  63. #define OMAP1610_GPIO_SET_DATAOUT 0x00f0
  64. /*
  65. * OMAP7XX specific GPIO registers
  66. */
  67. #define OMAP7XX_GPIO1_BASE 0xfffbc000
  68. #define OMAP7XX_GPIO2_BASE 0xfffbc800
  69. #define OMAP7XX_GPIO3_BASE 0xfffbd000
  70. #define OMAP7XX_GPIO4_BASE 0xfffbd800
  71. #define OMAP7XX_GPIO5_BASE 0xfffbe000
  72. #define OMAP7XX_GPIO6_BASE 0xfffbe800
  73. #define OMAP7XX_GPIO_DATA_INPUT 0x00
  74. #define OMAP7XX_GPIO_DATA_OUTPUT 0x04
  75. #define OMAP7XX_GPIO_DIR_CONTROL 0x08
  76. #define OMAP7XX_GPIO_INT_CONTROL 0x0c
  77. #define OMAP7XX_GPIO_INT_MASK 0x10
  78. #define OMAP7XX_GPIO_INT_STATUS 0x14
  79. #define OMAP1_MPUIO_VBASE OMAP1_MPUIO_BASE
  80. /*
  81. * omap24xx specific GPIO registers
  82. */
  83. #define OMAP242X_GPIO1_BASE 0x48018000
  84. #define OMAP242X_GPIO2_BASE 0x4801a000
  85. #define OMAP242X_GPIO3_BASE 0x4801c000
  86. #define OMAP242X_GPIO4_BASE 0x4801e000
  87. #define OMAP243X_GPIO1_BASE 0x4900C000
  88. #define OMAP243X_GPIO2_BASE 0x4900E000
  89. #define OMAP243X_GPIO3_BASE 0x49010000
  90. #define OMAP243X_GPIO4_BASE 0x49012000
  91. #define OMAP243X_GPIO5_BASE 0x480B6000
  92. #define OMAP24XX_GPIO_REVISION 0x0000
  93. #define OMAP24XX_GPIO_SYSCONFIG 0x0010
  94. #define OMAP24XX_GPIO_SYSSTATUS 0x0014
  95. #define OMAP24XX_GPIO_IRQSTATUS1 0x0018
  96. #define OMAP24XX_GPIO_IRQSTATUS2 0x0028
  97. #define OMAP24XX_GPIO_IRQENABLE2 0x002c
  98. #define OMAP24XX_GPIO_IRQENABLE1 0x001c
  99. #define OMAP24XX_GPIO_WAKE_EN 0x0020
  100. #define OMAP24XX_GPIO_CTRL 0x0030
  101. #define OMAP24XX_GPIO_OE 0x0034
  102. #define OMAP24XX_GPIO_DATAIN 0x0038
  103. #define OMAP24XX_GPIO_DATAOUT 0x003c
  104. #define OMAP24XX_GPIO_LEVELDETECT0 0x0040
  105. #define OMAP24XX_GPIO_LEVELDETECT1 0x0044
  106. #define OMAP24XX_GPIO_RISINGDETECT 0x0048
  107. #define OMAP24XX_GPIO_FALLINGDETECT 0x004c
  108. #define OMAP24XX_GPIO_DEBOUNCE_EN 0x0050
  109. #define OMAP24XX_GPIO_DEBOUNCE_VAL 0x0054
  110. #define OMAP24XX_GPIO_CLEARIRQENABLE1 0x0060
  111. #define OMAP24XX_GPIO_SETIRQENABLE1 0x0064
  112. #define OMAP24XX_GPIO_CLEARWKUENA 0x0080
  113. #define OMAP24XX_GPIO_SETWKUENA 0x0084
  114. #define OMAP24XX_GPIO_CLEARDATAOUT 0x0090
  115. #define OMAP24XX_GPIO_SETDATAOUT 0x0094
  116. #define OMAP4_GPIO_REVISION 0x0000
  117. #define OMAP4_GPIO_SYSCONFIG 0x0010
  118. #define OMAP4_GPIO_EOI 0x0020
  119. #define OMAP4_GPIO_IRQSTATUSRAW0 0x0024
  120. #define OMAP4_GPIO_IRQSTATUSRAW1 0x0028
  121. #define OMAP4_GPIO_IRQSTATUS0 0x002c
  122. #define OMAP4_GPIO_IRQSTATUS1 0x0030
  123. #define OMAP4_GPIO_IRQSTATUSSET0 0x0034
  124. #define OMAP4_GPIO_IRQSTATUSSET1 0x0038
  125. #define OMAP4_GPIO_IRQSTATUSCLR0 0x003c
  126. #define OMAP4_GPIO_IRQSTATUSCLR1 0x0040
  127. #define OMAP4_GPIO_IRQWAKEN0 0x0044
  128. #define OMAP4_GPIO_IRQWAKEN1 0x0048
  129. #define OMAP4_GPIO_SYSSTATUS 0x0104
  130. #define OMAP4_GPIO_CTRL 0x0130
  131. #define OMAP4_GPIO_OE 0x0134
  132. #define OMAP4_GPIO_DATAIN 0x0138
  133. #define OMAP4_GPIO_DATAOUT 0x013c
  134. #define OMAP4_GPIO_LEVELDETECT0 0x0140
  135. #define OMAP4_GPIO_LEVELDETECT1 0x0144
  136. #define OMAP4_GPIO_RISINGDETECT 0x0148
  137. #define OMAP4_GPIO_FALLINGDETECT 0x014c
  138. #define OMAP4_GPIO_DEBOUNCENABLE 0x0150
  139. #define OMAP4_GPIO_DEBOUNCINGTIME 0x0154
  140. #define OMAP4_GPIO_CLEARDATAOUT 0x0190
  141. #define OMAP4_GPIO_SETDATAOUT 0x0194
  142. /*
  143. * omap34xx specific GPIO registers
  144. */
  145. #define OMAP34XX_GPIO1_BASE 0x48310000
  146. #define OMAP34XX_GPIO2_BASE 0x49050000
  147. #define OMAP34XX_GPIO3_BASE 0x49052000
  148. #define OMAP34XX_GPIO4_BASE 0x49054000
  149. #define OMAP34XX_GPIO5_BASE 0x49056000
  150. #define OMAP34XX_GPIO6_BASE 0x49058000
  151. /*
  152. * OMAP44XX specific GPIO registers
  153. */
  154. #define OMAP44XX_GPIO1_BASE 0x4a310000
  155. #define OMAP44XX_GPIO2_BASE 0x48055000
  156. #define OMAP44XX_GPIO3_BASE 0x48057000
  157. #define OMAP44XX_GPIO4_BASE 0x48059000
  158. #define OMAP44XX_GPIO5_BASE 0x4805B000
  159. #define OMAP44XX_GPIO6_BASE 0x4805D000
  160. struct gpio_bank {
  161. unsigned long pbase;
  162. void __iomem *base;
  163. u16 irq;
  164. u16 virtual_irq_start;
  165. int method;
  166. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || \
  167. defined(CONFIG_ARCH_OMAP34XX) || defined(CONFIG_ARCH_OMAP4)
  168. u32 suspend_wakeup;
  169. u32 saved_wakeup;
  170. #endif
  171. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  172. defined(CONFIG_ARCH_OMAP4)
  173. u32 non_wakeup_gpios;
  174. u32 enabled_non_wakeup_gpios;
  175. u32 saved_datain;
  176. u32 saved_fallingdetect;
  177. u32 saved_risingdetect;
  178. #endif
  179. u32 level_mask;
  180. spinlock_t lock;
  181. struct gpio_chip chip;
  182. struct clk *dbck;
  183. };
  184. #define METHOD_MPUIO 0
  185. #define METHOD_GPIO_1510 1
  186. #define METHOD_GPIO_1610 2
  187. #define METHOD_GPIO_7XX 3
  188. #define METHOD_GPIO_24XX 5
  189. #ifdef CONFIG_ARCH_OMAP16XX
  190. static struct gpio_bank gpio_bank_1610[5] = {
  191. { OMAP1_MPUIO_VBASE, NULL, INT_MPUIO, IH_MPUIO_BASE,
  192. METHOD_MPUIO },
  193. { OMAP1610_GPIO1_BASE, NULL, INT_GPIO_BANK1, IH_GPIO_BASE,
  194. METHOD_GPIO_1610 },
  195. { OMAP1610_GPIO2_BASE, NULL, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16,
  196. METHOD_GPIO_1610 },
  197. { OMAP1610_GPIO3_BASE, NULL, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32,
  198. METHOD_GPIO_1610 },
  199. { OMAP1610_GPIO4_BASE, NULL, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48,
  200. METHOD_GPIO_1610 },
  201. };
  202. #endif
  203. #ifdef CONFIG_ARCH_OMAP15XX
  204. static struct gpio_bank gpio_bank_1510[2] = {
  205. { OMAP1_MPUIO_VBASE, NULL, INT_MPUIO, IH_MPUIO_BASE,
  206. METHOD_MPUIO },
  207. { OMAP1510_GPIO_BASE, NULL, INT_GPIO_BANK1, IH_GPIO_BASE,
  208. METHOD_GPIO_1510 }
  209. };
  210. #endif
  211. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  212. static struct gpio_bank gpio_bank_7xx[7] = {
  213. { OMAP1_MPUIO_VBASE, NULL, INT_7XX_MPUIO, IH_MPUIO_BASE,
  214. METHOD_MPUIO },
  215. { OMAP7XX_GPIO1_BASE, NULL, INT_7XX_GPIO_BANK1, IH_GPIO_BASE,
  216. METHOD_GPIO_7XX },
  217. { OMAP7XX_GPIO2_BASE, NULL, INT_7XX_GPIO_BANK2, IH_GPIO_BASE + 32,
  218. METHOD_GPIO_7XX },
  219. { OMAP7XX_GPIO3_BASE, NULL, INT_7XX_GPIO_BANK3, IH_GPIO_BASE + 64,
  220. METHOD_GPIO_7XX },
  221. { OMAP7XX_GPIO4_BASE, NULL, INT_7XX_GPIO_BANK4, IH_GPIO_BASE + 96,
  222. METHOD_GPIO_7XX },
  223. { OMAP7XX_GPIO5_BASE, NULL, INT_7XX_GPIO_BANK5, IH_GPIO_BASE + 128,
  224. METHOD_GPIO_7XX },
  225. { OMAP7XX_GPIO6_BASE, NULL, INT_7XX_GPIO_BANK6, IH_GPIO_BASE + 160,
  226. METHOD_GPIO_7XX },
  227. };
  228. #endif
  229. #ifdef CONFIG_ARCH_OMAP24XX
  230. static struct gpio_bank gpio_bank_242x[4] = {
  231. { OMAP242X_GPIO1_BASE, NULL, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,
  232. METHOD_GPIO_24XX },
  233. { OMAP242X_GPIO2_BASE, NULL, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,
  234. METHOD_GPIO_24XX },
  235. { OMAP242X_GPIO3_BASE, NULL, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,
  236. METHOD_GPIO_24XX },
  237. { OMAP242X_GPIO4_BASE, NULL, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,
  238. METHOD_GPIO_24XX },
  239. };
  240. static struct gpio_bank gpio_bank_243x[5] = {
  241. { OMAP243X_GPIO1_BASE, NULL, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,
  242. METHOD_GPIO_24XX },
  243. { OMAP243X_GPIO2_BASE, NULL, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,
  244. METHOD_GPIO_24XX },
  245. { OMAP243X_GPIO3_BASE, NULL, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,
  246. METHOD_GPIO_24XX },
  247. { OMAP243X_GPIO4_BASE, NULL, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,
  248. METHOD_GPIO_24XX },
  249. { OMAP243X_GPIO5_BASE, NULL, INT_24XX_GPIO_BANK5, IH_GPIO_BASE + 128,
  250. METHOD_GPIO_24XX },
  251. };
  252. #endif
  253. #ifdef CONFIG_ARCH_OMAP34XX
  254. static struct gpio_bank gpio_bank_34xx[6] = {
  255. { OMAP34XX_GPIO1_BASE, NULL, INT_34XX_GPIO_BANK1, IH_GPIO_BASE,
  256. METHOD_GPIO_24XX },
  257. { OMAP34XX_GPIO2_BASE, NULL, INT_34XX_GPIO_BANK2, IH_GPIO_BASE + 32,
  258. METHOD_GPIO_24XX },
  259. { OMAP34XX_GPIO3_BASE, NULL, INT_34XX_GPIO_BANK3, IH_GPIO_BASE + 64,
  260. METHOD_GPIO_24XX },
  261. { OMAP34XX_GPIO4_BASE, NULL, INT_34XX_GPIO_BANK4, IH_GPIO_BASE + 96,
  262. METHOD_GPIO_24XX },
  263. { OMAP34XX_GPIO5_BASE, NULL, INT_34XX_GPIO_BANK5, IH_GPIO_BASE + 128,
  264. METHOD_GPIO_24XX },
  265. { OMAP34XX_GPIO6_BASE, NULL, INT_34XX_GPIO_BANK6, IH_GPIO_BASE + 160,
  266. METHOD_GPIO_24XX },
  267. };
  268. struct omap3_gpio_regs {
  269. u32 sysconfig;
  270. u32 irqenable1;
  271. u32 irqenable2;
  272. u32 wake_en;
  273. u32 ctrl;
  274. u32 oe;
  275. u32 leveldetect0;
  276. u32 leveldetect1;
  277. u32 risingdetect;
  278. u32 fallingdetect;
  279. u32 dataout;
  280. u32 setwkuena;
  281. u32 setdataout;
  282. };
  283. static struct omap3_gpio_regs gpio_context[OMAP34XX_NR_GPIOS];
  284. #endif
  285. #ifdef CONFIG_ARCH_OMAP4
  286. static struct gpio_bank gpio_bank_44xx[6] = {
  287. { OMAP44XX_GPIO1_BASE, NULL, INT_44XX_GPIO_BANK1, IH_GPIO_BASE,
  288. METHOD_GPIO_24XX },
  289. { OMAP44XX_GPIO2_BASE, NULL, INT_44XX_GPIO_BANK2, IH_GPIO_BASE + 32,
  290. METHOD_GPIO_24XX },
  291. { OMAP44XX_GPIO3_BASE, NULL, INT_44XX_GPIO_BANK3, IH_GPIO_BASE + 64,
  292. METHOD_GPIO_24XX },
  293. { OMAP44XX_GPIO4_BASE, NULL, INT_44XX_GPIO_BANK4, IH_GPIO_BASE + 96,
  294. METHOD_GPIO_24XX },
  295. { OMAP44XX_GPIO5_BASE, NULL, INT_44XX_GPIO_BANK5, IH_GPIO_BASE + 128,
  296. METHOD_GPIO_24XX },
  297. { OMAP44XX_GPIO6_BASE, NULL, INT_44XX_GPIO_BANK6, IH_GPIO_BASE + 160,
  298. METHOD_GPIO_24XX },
  299. };
  300. #endif
  301. static struct gpio_bank *gpio_bank;
  302. static int gpio_bank_count;
  303. static inline struct gpio_bank *get_gpio_bank(int gpio)
  304. {
  305. if (cpu_is_omap15xx()) {
  306. if (OMAP_GPIO_IS_MPUIO(gpio))
  307. return &gpio_bank[0];
  308. return &gpio_bank[1];
  309. }
  310. if (cpu_is_omap16xx()) {
  311. if (OMAP_GPIO_IS_MPUIO(gpio))
  312. return &gpio_bank[0];
  313. return &gpio_bank[1 + (gpio >> 4)];
  314. }
  315. if (cpu_is_omap7xx()) {
  316. if (OMAP_GPIO_IS_MPUIO(gpio))
  317. return &gpio_bank[0];
  318. return &gpio_bank[1 + (gpio >> 5)];
  319. }
  320. if (cpu_is_omap24xx())
  321. return &gpio_bank[gpio >> 5];
  322. if (cpu_is_omap34xx() || cpu_is_omap44xx())
  323. return &gpio_bank[gpio >> 5];
  324. BUG();
  325. return NULL;
  326. }
  327. static inline int get_gpio_index(int gpio)
  328. {
  329. if (cpu_is_omap7xx())
  330. return gpio & 0x1f;
  331. if (cpu_is_omap24xx())
  332. return gpio & 0x1f;
  333. if (cpu_is_omap34xx() || cpu_is_omap44xx())
  334. return gpio & 0x1f;
  335. return gpio & 0x0f;
  336. }
  337. static inline int gpio_valid(int gpio)
  338. {
  339. if (gpio < 0)
  340. return -1;
  341. if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
  342. if (gpio >= OMAP_MAX_GPIO_LINES + 16)
  343. return -1;
  344. return 0;
  345. }
  346. if (cpu_is_omap15xx() && gpio < 16)
  347. return 0;
  348. if ((cpu_is_omap16xx()) && gpio < 64)
  349. return 0;
  350. if (cpu_is_omap7xx() && gpio < 192)
  351. return 0;
  352. if (cpu_is_omap24xx() && gpio < 128)
  353. return 0;
  354. if ((cpu_is_omap34xx() || cpu_is_omap44xx()) && gpio < 192)
  355. return 0;
  356. return -1;
  357. }
  358. static int check_gpio(int gpio)
  359. {
  360. if (unlikely(gpio_valid(gpio)) < 0) {
  361. printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
  362. dump_stack();
  363. return -1;
  364. }
  365. return 0;
  366. }
  367. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  368. {
  369. void __iomem *reg = bank->base;
  370. u32 l;
  371. switch (bank->method) {
  372. #ifdef CONFIG_ARCH_OMAP1
  373. case METHOD_MPUIO:
  374. reg += OMAP_MPUIO_IO_CNTL;
  375. break;
  376. #endif
  377. #ifdef CONFIG_ARCH_OMAP15XX
  378. case METHOD_GPIO_1510:
  379. reg += OMAP1510_GPIO_DIR_CONTROL;
  380. break;
  381. #endif
  382. #ifdef CONFIG_ARCH_OMAP16XX
  383. case METHOD_GPIO_1610:
  384. reg += OMAP1610_GPIO_DIRECTION;
  385. break;
  386. #endif
  387. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  388. case METHOD_GPIO_7XX:
  389. reg += OMAP7XX_GPIO_DIR_CONTROL;
  390. break;
  391. #endif
  392. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  393. case METHOD_GPIO_24XX:
  394. reg += OMAP24XX_GPIO_OE;
  395. break;
  396. #endif
  397. #if defined(CONFIG_ARCH_OMAP4)
  398. case METHOD_GPIO_24XX:
  399. reg += OMAP4_GPIO_OE;
  400. break;
  401. #endif
  402. default:
  403. WARN_ON(1);
  404. return;
  405. }
  406. l = __raw_readl(reg);
  407. if (is_input)
  408. l |= 1 << gpio;
  409. else
  410. l &= ~(1 << gpio);
  411. __raw_writel(l, reg);
  412. }
  413. static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
  414. {
  415. void __iomem *reg = bank->base;
  416. u32 l = 0;
  417. switch (bank->method) {
  418. #ifdef CONFIG_ARCH_OMAP1
  419. case METHOD_MPUIO:
  420. reg += OMAP_MPUIO_OUTPUT;
  421. l = __raw_readl(reg);
  422. if (enable)
  423. l |= 1 << gpio;
  424. else
  425. l &= ~(1 << gpio);
  426. break;
  427. #endif
  428. #ifdef CONFIG_ARCH_OMAP15XX
  429. case METHOD_GPIO_1510:
  430. reg += OMAP1510_GPIO_DATA_OUTPUT;
  431. l = __raw_readl(reg);
  432. if (enable)
  433. l |= 1 << gpio;
  434. else
  435. l &= ~(1 << gpio);
  436. break;
  437. #endif
  438. #ifdef CONFIG_ARCH_OMAP16XX
  439. case METHOD_GPIO_1610:
  440. if (enable)
  441. reg += OMAP1610_GPIO_SET_DATAOUT;
  442. else
  443. reg += OMAP1610_GPIO_CLEAR_DATAOUT;
  444. l = 1 << gpio;
  445. break;
  446. #endif
  447. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  448. case METHOD_GPIO_7XX:
  449. reg += OMAP7XX_GPIO_DATA_OUTPUT;
  450. l = __raw_readl(reg);
  451. if (enable)
  452. l |= 1 << gpio;
  453. else
  454. l &= ~(1 << gpio);
  455. break;
  456. #endif
  457. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  458. case METHOD_GPIO_24XX:
  459. if (enable)
  460. reg += OMAP24XX_GPIO_SETDATAOUT;
  461. else
  462. reg += OMAP24XX_GPIO_CLEARDATAOUT;
  463. l = 1 << gpio;
  464. break;
  465. #endif
  466. #ifdef CONFIG_ARCH_OMAP4
  467. case METHOD_GPIO_24XX:
  468. if (enable)
  469. reg += OMAP4_GPIO_SETDATAOUT;
  470. else
  471. reg += OMAP4_GPIO_CLEARDATAOUT;
  472. l = 1 << gpio;
  473. break;
  474. #endif
  475. default:
  476. WARN_ON(1);
  477. return;
  478. }
  479. __raw_writel(l, reg);
  480. }
  481. static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
  482. {
  483. void __iomem *reg;
  484. if (check_gpio(gpio) < 0)
  485. return -EINVAL;
  486. reg = bank->base;
  487. switch (bank->method) {
  488. #ifdef CONFIG_ARCH_OMAP1
  489. case METHOD_MPUIO:
  490. reg += OMAP_MPUIO_INPUT_LATCH;
  491. break;
  492. #endif
  493. #ifdef CONFIG_ARCH_OMAP15XX
  494. case METHOD_GPIO_1510:
  495. reg += OMAP1510_GPIO_DATA_INPUT;
  496. break;
  497. #endif
  498. #ifdef CONFIG_ARCH_OMAP16XX
  499. case METHOD_GPIO_1610:
  500. reg += OMAP1610_GPIO_DATAIN;
  501. break;
  502. #endif
  503. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  504. case METHOD_GPIO_7XX:
  505. reg += OMAP7XX_GPIO_DATA_INPUT;
  506. break;
  507. #endif
  508. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  509. case METHOD_GPIO_24XX:
  510. reg += OMAP24XX_GPIO_DATAIN;
  511. break;
  512. #endif
  513. #ifdef CONFIG_ARCH_OMAP4
  514. case METHOD_GPIO_24XX:
  515. reg += OMAP4_GPIO_DATAIN;
  516. break;
  517. #endif
  518. default:
  519. return -EINVAL;
  520. }
  521. return (__raw_readl(reg)
  522. & (1 << get_gpio_index(gpio))) != 0;
  523. }
  524. static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
  525. {
  526. void __iomem *reg;
  527. if (check_gpio(gpio) < 0)
  528. return -EINVAL;
  529. reg = bank->base;
  530. switch (bank->method) {
  531. #ifdef CONFIG_ARCH_OMAP1
  532. case METHOD_MPUIO:
  533. reg += OMAP_MPUIO_OUTPUT;
  534. break;
  535. #endif
  536. #ifdef CONFIG_ARCH_OMAP15XX
  537. case METHOD_GPIO_1510:
  538. reg += OMAP1510_GPIO_DATA_OUTPUT;
  539. break;
  540. #endif
  541. #ifdef CONFIG_ARCH_OMAP16XX
  542. case METHOD_GPIO_1610:
  543. reg += OMAP1610_GPIO_DATAOUT;
  544. break;
  545. #endif
  546. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  547. case METHOD_GPIO_7XX:
  548. reg += OMAP7XX_GPIO_DATA_OUTPUT;
  549. break;
  550. #endif
  551. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  552. defined(CONFIG_ARCH_OMAP4)
  553. case METHOD_GPIO_24XX:
  554. reg += OMAP24XX_GPIO_DATAOUT;
  555. break;
  556. #endif
  557. default:
  558. return -EINVAL;
  559. }
  560. return (__raw_readl(reg) & (1 << get_gpio_index(gpio))) != 0;
  561. }
  562. #define MOD_REG_BIT(reg, bit_mask, set) \
  563. do { \
  564. int l = __raw_readl(base + reg); \
  565. if (set) l |= bit_mask; \
  566. else l &= ~bit_mask; \
  567. __raw_writel(l, base + reg); \
  568. } while(0)
  569. void omap_set_gpio_debounce(int gpio, int enable)
  570. {
  571. struct gpio_bank *bank;
  572. void __iomem *reg;
  573. unsigned long flags;
  574. u32 val, l = 1 << get_gpio_index(gpio);
  575. if (cpu_class_is_omap1())
  576. return;
  577. bank = get_gpio_bank(gpio);
  578. reg = bank->base;
  579. #ifdef CONFIG_ARCH_OMAP4
  580. reg += OMAP4_GPIO_DEBOUNCENABLE;
  581. #else
  582. reg += OMAP24XX_GPIO_DEBOUNCE_EN;
  583. #endif
  584. spin_lock_irqsave(&bank->lock, flags);
  585. val = __raw_readl(reg);
  586. if (enable && !(val & l))
  587. val |= l;
  588. else if (!enable && (val & l))
  589. val &= ~l;
  590. else
  591. goto done;
  592. if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
  593. if (enable)
  594. clk_enable(bank->dbck);
  595. else
  596. clk_disable(bank->dbck);
  597. }
  598. __raw_writel(val, reg);
  599. done:
  600. spin_unlock_irqrestore(&bank->lock, flags);
  601. }
  602. EXPORT_SYMBOL(omap_set_gpio_debounce);
  603. void omap_set_gpio_debounce_time(int gpio, int enc_time)
  604. {
  605. struct gpio_bank *bank;
  606. void __iomem *reg;
  607. if (cpu_class_is_omap1())
  608. return;
  609. bank = get_gpio_bank(gpio);
  610. reg = bank->base;
  611. enc_time &= 0xff;
  612. #ifdef CONFIG_ARCH_OMAP4
  613. reg += OMAP4_GPIO_DEBOUNCINGTIME;
  614. #else
  615. reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
  616. #endif
  617. __raw_writel(enc_time, reg);
  618. }
  619. EXPORT_SYMBOL(omap_set_gpio_debounce_time);
  620. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  621. defined(CONFIG_ARCH_OMAP4)
  622. static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
  623. int trigger)
  624. {
  625. void __iomem *base = bank->base;
  626. u32 gpio_bit = 1 << gpio;
  627. u32 val;
  628. if (cpu_is_omap44xx()) {
  629. MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT0, gpio_bit,
  630. trigger & IRQ_TYPE_LEVEL_LOW);
  631. MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT1, gpio_bit,
  632. trigger & IRQ_TYPE_LEVEL_HIGH);
  633. MOD_REG_BIT(OMAP4_GPIO_RISINGDETECT, gpio_bit,
  634. trigger & IRQ_TYPE_EDGE_RISING);
  635. MOD_REG_BIT(OMAP4_GPIO_FALLINGDETECT, gpio_bit,
  636. trigger & IRQ_TYPE_EDGE_FALLING);
  637. } else {
  638. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
  639. trigger & IRQ_TYPE_LEVEL_LOW);
  640. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
  641. trigger & IRQ_TYPE_LEVEL_HIGH);
  642. MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
  643. trigger & IRQ_TYPE_EDGE_RISING);
  644. MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
  645. trigger & IRQ_TYPE_EDGE_FALLING);
  646. }
  647. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  648. if (cpu_is_omap44xx()) {
  649. if (trigger != 0)
  650. __raw_writel(1 << gpio, bank->base+
  651. OMAP4_GPIO_IRQWAKEN0);
  652. else {
  653. val = __raw_readl(bank->base +
  654. OMAP4_GPIO_IRQWAKEN0);
  655. __raw_writel(val & (~(1 << gpio)), bank->base +
  656. OMAP4_GPIO_IRQWAKEN0);
  657. }
  658. } else {
  659. if (trigger != 0)
  660. __raw_writel(1 << gpio, bank->base
  661. + OMAP24XX_GPIO_SETWKUENA);
  662. else
  663. __raw_writel(1 << gpio, bank->base
  664. + OMAP24XX_GPIO_CLEARWKUENA);
  665. }
  666. } else {
  667. if (trigger != 0)
  668. bank->enabled_non_wakeup_gpios |= gpio_bit;
  669. else
  670. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  671. }
  672. if (cpu_is_omap44xx()) {
  673. bank->level_mask =
  674. __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT0) |
  675. __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT1);
  676. } else {
  677. bank->level_mask =
  678. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
  679. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  680. }
  681. }
  682. #endif
  683. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
  684. {
  685. void __iomem *reg = bank->base;
  686. u32 l = 0;
  687. switch (bank->method) {
  688. #ifdef CONFIG_ARCH_OMAP1
  689. case METHOD_MPUIO:
  690. reg += OMAP_MPUIO_GPIO_INT_EDGE;
  691. l = __raw_readl(reg);
  692. if (trigger & IRQ_TYPE_EDGE_RISING)
  693. l |= 1 << gpio;
  694. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  695. l &= ~(1 << gpio);
  696. else
  697. goto bad;
  698. break;
  699. #endif
  700. #ifdef CONFIG_ARCH_OMAP15XX
  701. case METHOD_GPIO_1510:
  702. reg += OMAP1510_GPIO_INT_CONTROL;
  703. l = __raw_readl(reg);
  704. if (trigger & IRQ_TYPE_EDGE_RISING)
  705. l |= 1 << gpio;
  706. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  707. l &= ~(1 << gpio);
  708. else
  709. goto bad;
  710. break;
  711. #endif
  712. #ifdef CONFIG_ARCH_OMAP16XX
  713. case METHOD_GPIO_1610:
  714. if (gpio & 0x08)
  715. reg += OMAP1610_GPIO_EDGE_CTRL2;
  716. else
  717. reg += OMAP1610_GPIO_EDGE_CTRL1;
  718. gpio &= 0x07;
  719. l = __raw_readl(reg);
  720. l &= ~(3 << (gpio << 1));
  721. if (trigger & IRQ_TYPE_EDGE_RISING)
  722. l |= 2 << (gpio << 1);
  723. if (trigger & IRQ_TYPE_EDGE_FALLING)
  724. l |= 1 << (gpio << 1);
  725. if (trigger)
  726. /* Enable wake-up during idle for dynamic tick */
  727. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
  728. else
  729. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
  730. break;
  731. #endif
  732. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  733. case METHOD_GPIO_7XX:
  734. reg += OMAP7XX_GPIO_INT_CONTROL;
  735. l = __raw_readl(reg);
  736. if (trigger & IRQ_TYPE_EDGE_RISING)
  737. l |= 1 << gpio;
  738. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  739. l &= ~(1 << gpio);
  740. else
  741. goto bad;
  742. break;
  743. #endif
  744. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  745. defined(CONFIG_ARCH_OMAP4)
  746. case METHOD_GPIO_24XX:
  747. set_24xx_gpio_triggering(bank, gpio, trigger);
  748. break;
  749. #endif
  750. default:
  751. goto bad;
  752. }
  753. __raw_writel(l, reg);
  754. return 0;
  755. bad:
  756. return -EINVAL;
  757. }
  758. static int gpio_irq_type(unsigned irq, unsigned type)
  759. {
  760. struct gpio_bank *bank;
  761. unsigned gpio;
  762. int retval;
  763. unsigned long flags;
  764. if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
  765. gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  766. else
  767. gpio = irq - IH_GPIO_BASE;
  768. if (check_gpio(gpio) < 0)
  769. return -EINVAL;
  770. if (type & ~IRQ_TYPE_SENSE_MASK)
  771. return -EINVAL;
  772. /* OMAP1 allows only only edge triggering */
  773. if (!cpu_class_is_omap2()
  774. && (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  775. return -EINVAL;
  776. bank = get_irq_chip_data(irq);
  777. spin_lock_irqsave(&bank->lock, flags);
  778. retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
  779. if (retval == 0) {
  780. irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
  781. irq_desc[irq].status |= type;
  782. }
  783. spin_unlock_irqrestore(&bank->lock, flags);
  784. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  785. __set_irq_handler_unlocked(irq, handle_level_irq);
  786. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  787. __set_irq_handler_unlocked(irq, handle_edge_irq);
  788. return retval;
  789. }
  790. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  791. {
  792. void __iomem *reg = bank->base;
  793. switch (bank->method) {
  794. #ifdef CONFIG_ARCH_OMAP1
  795. case METHOD_MPUIO:
  796. /* MPUIO irqstatus is reset by reading the status register,
  797. * so do nothing here */
  798. return;
  799. #endif
  800. #ifdef CONFIG_ARCH_OMAP15XX
  801. case METHOD_GPIO_1510:
  802. reg += OMAP1510_GPIO_INT_STATUS;
  803. break;
  804. #endif
  805. #ifdef CONFIG_ARCH_OMAP16XX
  806. case METHOD_GPIO_1610:
  807. reg += OMAP1610_GPIO_IRQSTATUS1;
  808. break;
  809. #endif
  810. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  811. case METHOD_GPIO_7XX:
  812. reg += OMAP7XX_GPIO_INT_STATUS;
  813. break;
  814. #endif
  815. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  816. case METHOD_GPIO_24XX:
  817. reg += OMAP24XX_GPIO_IRQSTATUS1;
  818. break;
  819. #endif
  820. #if defined(CONFIG_ARCH_OMAP4)
  821. case METHOD_GPIO_24XX:
  822. reg += OMAP4_GPIO_IRQSTATUS0;
  823. break;
  824. #endif
  825. default:
  826. WARN_ON(1);
  827. return;
  828. }
  829. __raw_writel(gpio_mask, reg);
  830. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  831. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  832. reg = bank->base + OMAP24XX_GPIO_IRQSTATUS2;
  833. #endif
  834. #if defined(CONFIG_ARCH_OMAP4)
  835. reg = bank->base + OMAP4_GPIO_IRQSTATUS1;
  836. #endif
  837. if (cpu_is_omap24xx() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
  838. __raw_writel(gpio_mask, reg);
  839. /* Flush posted write for the irq status to avoid spurious interrupts */
  840. __raw_readl(reg);
  841. }
  842. }
  843. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  844. {
  845. _clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
  846. }
  847. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  848. {
  849. void __iomem *reg = bank->base;
  850. int inv = 0;
  851. u32 l;
  852. u32 mask;
  853. switch (bank->method) {
  854. #ifdef CONFIG_ARCH_OMAP1
  855. case METHOD_MPUIO:
  856. reg += OMAP_MPUIO_GPIO_MASKIT;
  857. mask = 0xffff;
  858. inv = 1;
  859. break;
  860. #endif
  861. #ifdef CONFIG_ARCH_OMAP15XX
  862. case METHOD_GPIO_1510:
  863. reg += OMAP1510_GPIO_INT_MASK;
  864. mask = 0xffff;
  865. inv = 1;
  866. break;
  867. #endif
  868. #ifdef CONFIG_ARCH_OMAP16XX
  869. case METHOD_GPIO_1610:
  870. reg += OMAP1610_GPIO_IRQENABLE1;
  871. mask = 0xffff;
  872. break;
  873. #endif
  874. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  875. case METHOD_GPIO_7XX:
  876. reg += OMAP7XX_GPIO_INT_MASK;
  877. mask = 0xffffffff;
  878. inv = 1;
  879. break;
  880. #endif
  881. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  882. case METHOD_GPIO_24XX:
  883. reg += OMAP24XX_GPIO_IRQENABLE1;
  884. mask = 0xffffffff;
  885. break;
  886. #endif
  887. #if defined(CONFIG_ARCH_OMAP4)
  888. case METHOD_GPIO_24XX:
  889. reg += OMAP4_GPIO_IRQSTATUSSET0;
  890. mask = 0xffffffff;
  891. break;
  892. #endif
  893. default:
  894. WARN_ON(1);
  895. return 0;
  896. }
  897. l = __raw_readl(reg);
  898. if (inv)
  899. l = ~l;
  900. l &= mask;
  901. return l;
  902. }
  903. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
  904. {
  905. void __iomem *reg = bank->base;
  906. u32 l;
  907. switch (bank->method) {
  908. #ifdef CONFIG_ARCH_OMAP1
  909. case METHOD_MPUIO:
  910. reg += OMAP_MPUIO_GPIO_MASKIT;
  911. l = __raw_readl(reg);
  912. if (enable)
  913. l &= ~(gpio_mask);
  914. else
  915. l |= gpio_mask;
  916. break;
  917. #endif
  918. #ifdef CONFIG_ARCH_OMAP15XX
  919. case METHOD_GPIO_1510:
  920. reg += OMAP1510_GPIO_INT_MASK;
  921. l = __raw_readl(reg);
  922. if (enable)
  923. l &= ~(gpio_mask);
  924. else
  925. l |= gpio_mask;
  926. break;
  927. #endif
  928. #ifdef CONFIG_ARCH_OMAP16XX
  929. case METHOD_GPIO_1610:
  930. if (enable)
  931. reg += OMAP1610_GPIO_SET_IRQENABLE1;
  932. else
  933. reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
  934. l = gpio_mask;
  935. break;
  936. #endif
  937. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  938. case METHOD_GPIO_7XX:
  939. reg += OMAP7XX_GPIO_INT_MASK;
  940. l = __raw_readl(reg);
  941. if (enable)
  942. l &= ~(gpio_mask);
  943. else
  944. l |= gpio_mask;
  945. break;
  946. #endif
  947. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  948. case METHOD_GPIO_24XX:
  949. if (enable)
  950. reg += OMAP24XX_GPIO_SETIRQENABLE1;
  951. else
  952. reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
  953. l = gpio_mask;
  954. break;
  955. #endif
  956. #ifdef CONFIG_ARCH_OMAP4
  957. case METHOD_GPIO_24XX:
  958. if (enable)
  959. reg += OMAP4_GPIO_IRQSTATUSSET0;
  960. else
  961. reg += OMAP4_GPIO_IRQSTATUSCLR0;
  962. l = gpio_mask;
  963. break;
  964. #endif
  965. default:
  966. WARN_ON(1);
  967. return;
  968. }
  969. __raw_writel(l, reg);
  970. }
  971. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  972. {
  973. _enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
  974. }
  975. /*
  976. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  977. * 1510 does not seem to have a wake-up register. If JTAG is connected
  978. * to the target, system will wake up always on GPIO events. While
  979. * system is running all registered GPIO interrupts need to have wake-up
  980. * enabled. When system is suspended, only selected GPIO interrupts need
  981. * to have wake-up enabled.
  982. */
  983. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  984. {
  985. unsigned long flags;
  986. switch (bank->method) {
  987. #ifdef CONFIG_ARCH_OMAP16XX
  988. case METHOD_MPUIO:
  989. case METHOD_GPIO_1610:
  990. spin_lock_irqsave(&bank->lock, flags);
  991. if (enable)
  992. bank->suspend_wakeup |= (1 << gpio);
  993. else
  994. bank->suspend_wakeup &= ~(1 << gpio);
  995. spin_unlock_irqrestore(&bank->lock, flags);
  996. return 0;
  997. #endif
  998. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  999. defined(CONFIG_ARCH_OMAP4)
  1000. case METHOD_GPIO_24XX:
  1001. if (bank->non_wakeup_gpios & (1 << gpio)) {
  1002. printk(KERN_ERR "Unable to modify wakeup on "
  1003. "non-wakeup GPIO%d\n",
  1004. (bank - gpio_bank) * 32 + gpio);
  1005. return -EINVAL;
  1006. }
  1007. spin_lock_irqsave(&bank->lock, flags);
  1008. if (enable)
  1009. bank->suspend_wakeup |= (1 << gpio);
  1010. else
  1011. bank->suspend_wakeup &= ~(1 << gpio);
  1012. spin_unlock_irqrestore(&bank->lock, flags);
  1013. return 0;
  1014. #endif
  1015. default:
  1016. printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
  1017. bank->method);
  1018. return -EINVAL;
  1019. }
  1020. }
  1021. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  1022. {
  1023. _set_gpio_direction(bank, get_gpio_index(gpio), 1);
  1024. _set_gpio_irqenable(bank, gpio, 0);
  1025. _clear_gpio_irqstatus(bank, gpio);
  1026. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
  1027. }
  1028. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  1029. static int gpio_wake_enable(unsigned int irq, unsigned int enable)
  1030. {
  1031. unsigned int gpio = irq - IH_GPIO_BASE;
  1032. struct gpio_bank *bank;
  1033. int retval;
  1034. if (check_gpio(gpio) < 0)
  1035. return -ENODEV;
  1036. bank = get_irq_chip_data(irq);
  1037. retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);
  1038. return retval;
  1039. }
  1040. static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
  1041. {
  1042. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  1043. unsigned long flags;
  1044. spin_lock_irqsave(&bank->lock, flags);
  1045. /* Set trigger to none. You need to enable the desired trigger with
  1046. * request_irq() or set_irq_type().
  1047. */
  1048. _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  1049. #ifdef CONFIG_ARCH_OMAP15XX
  1050. if (bank->method == METHOD_GPIO_1510) {
  1051. void __iomem *reg;
  1052. /* Claim the pin for MPU */
  1053. reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
  1054. __raw_writel(__raw_readl(reg) | (1 << offset), reg);
  1055. }
  1056. #endif
  1057. spin_unlock_irqrestore(&bank->lock, flags);
  1058. return 0;
  1059. }
  1060. static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
  1061. {
  1062. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  1063. unsigned long flags;
  1064. spin_lock_irqsave(&bank->lock, flags);
  1065. #ifdef CONFIG_ARCH_OMAP16XX
  1066. if (bank->method == METHOD_GPIO_1610) {
  1067. /* Disable wake-up during idle for dynamic tick */
  1068. void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1069. __raw_writel(1 << offset, reg);
  1070. }
  1071. #endif
  1072. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  1073. defined(CONFIG_ARCH_OMAP4)
  1074. if (bank->method == METHOD_GPIO_24XX) {
  1075. /* Disable wake-up during idle for dynamic tick */
  1076. void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1077. __raw_writel(1 << offset, reg);
  1078. }
  1079. #endif
  1080. _reset_gpio(bank, bank->chip.base + offset);
  1081. spin_unlock_irqrestore(&bank->lock, flags);
  1082. }
  1083. /*
  1084. * We need to unmask the GPIO bank interrupt as soon as possible to
  1085. * avoid missing GPIO interrupts for other lines in the bank.
  1086. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  1087. * in the bank to avoid missing nested interrupts for a GPIO line.
  1088. * If we wait to unmask individual GPIO lines in the bank after the
  1089. * line's interrupt handler has been run, we may miss some nested
  1090. * interrupts.
  1091. */
  1092. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  1093. {
  1094. void __iomem *isr_reg = NULL;
  1095. u32 isr;
  1096. unsigned int gpio_irq;
  1097. struct gpio_bank *bank;
  1098. u32 retrigger = 0;
  1099. int unmasked = 0;
  1100. desc->chip->ack(irq);
  1101. bank = get_irq_data(irq);
  1102. #ifdef CONFIG_ARCH_OMAP1
  1103. if (bank->method == METHOD_MPUIO)
  1104. isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
  1105. #endif
  1106. #ifdef CONFIG_ARCH_OMAP15XX
  1107. if (bank->method == METHOD_GPIO_1510)
  1108. isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
  1109. #endif
  1110. #if defined(CONFIG_ARCH_OMAP16XX)
  1111. if (bank->method == METHOD_GPIO_1610)
  1112. isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
  1113. #endif
  1114. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  1115. if (bank->method == METHOD_GPIO_7XX)
  1116. isr_reg = bank->base + OMAP7XX_GPIO_INT_STATUS;
  1117. #endif
  1118. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1119. if (bank->method == METHOD_GPIO_24XX)
  1120. isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
  1121. #endif
  1122. #if defined(CONFIG_ARCH_OMAP4)
  1123. if (bank->method == METHOD_GPIO_24XX)
  1124. isr_reg = bank->base + OMAP4_GPIO_IRQSTATUS0;
  1125. #endif
  1126. while(1) {
  1127. u32 isr_saved, level_mask = 0;
  1128. u32 enabled;
  1129. enabled = _get_gpio_irqbank_mask(bank);
  1130. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  1131. if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
  1132. isr &= 0x0000ffff;
  1133. if (cpu_class_is_omap2()) {
  1134. level_mask = bank->level_mask & enabled;
  1135. }
  1136. /* clear edge sensitive interrupts before handler(s) are
  1137. called so that we don't miss any interrupt occurred while
  1138. executing them */
  1139. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
  1140. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  1141. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);
  1142. /* if there is only edge sensitive GPIO pin interrupts
  1143. configured, we could unmask GPIO bank interrupt immediately */
  1144. if (!level_mask && !unmasked) {
  1145. unmasked = 1;
  1146. desc->chip->unmask(irq);
  1147. }
  1148. isr |= retrigger;
  1149. retrigger = 0;
  1150. if (!isr)
  1151. break;
  1152. gpio_irq = bank->virtual_irq_start;
  1153. for (; isr != 0; isr >>= 1, gpio_irq++) {
  1154. if (!(isr & 1))
  1155. continue;
  1156. generic_handle_irq(gpio_irq);
  1157. }
  1158. }
  1159. /* if bank has any level sensitive GPIO pin interrupt
  1160. configured, we must unmask the bank interrupt only after
  1161. handler(s) are executed in order to avoid spurious bank
  1162. interrupt */
  1163. if (!unmasked)
  1164. desc->chip->unmask(irq);
  1165. }
  1166. static void gpio_irq_shutdown(unsigned int irq)
  1167. {
  1168. unsigned int gpio = irq - IH_GPIO_BASE;
  1169. struct gpio_bank *bank = get_irq_chip_data(irq);
  1170. _reset_gpio(bank, gpio);
  1171. }
  1172. static void gpio_ack_irq(unsigned int irq)
  1173. {
  1174. unsigned int gpio = irq - IH_GPIO_BASE;
  1175. struct gpio_bank *bank = get_irq_chip_data(irq);
  1176. _clear_gpio_irqstatus(bank, gpio);
  1177. }
  1178. static void gpio_mask_irq(unsigned int irq)
  1179. {
  1180. unsigned int gpio = irq - IH_GPIO_BASE;
  1181. struct gpio_bank *bank = get_irq_chip_data(irq);
  1182. _set_gpio_irqenable(bank, gpio, 0);
  1183. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
  1184. }
  1185. static void gpio_unmask_irq(unsigned int irq)
  1186. {
  1187. unsigned int gpio = irq - IH_GPIO_BASE;
  1188. struct gpio_bank *bank = get_irq_chip_data(irq);
  1189. unsigned int irq_mask = 1 << get_gpio_index(gpio);
  1190. struct irq_desc *desc = irq_to_desc(irq);
  1191. u32 trigger = desc->status & IRQ_TYPE_SENSE_MASK;
  1192. if (trigger)
  1193. _set_gpio_triggering(bank, get_gpio_index(gpio), trigger);
  1194. /* For level-triggered GPIOs, the clearing must be done after
  1195. * the HW source is cleared, thus after the handler has run */
  1196. if (bank->level_mask & irq_mask) {
  1197. _set_gpio_irqenable(bank, gpio, 0);
  1198. _clear_gpio_irqstatus(bank, gpio);
  1199. }
  1200. _set_gpio_irqenable(bank, gpio, 1);
  1201. }
  1202. static struct irq_chip gpio_irq_chip = {
  1203. .name = "GPIO",
  1204. .shutdown = gpio_irq_shutdown,
  1205. .ack = gpio_ack_irq,
  1206. .mask = gpio_mask_irq,
  1207. .unmask = gpio_unmask_irq,
  1208. .set_type = gpio_irq_type,
  1209. .set_wake = gpio_wake_enable,
  1210. };
  1211. /*---------------------------------------------------------------------*/
  1212. #ifdef CONFIG_ARCH_OMAP1
  1213. /* MPUIO uses the always-on 32k clock */
  1214. static void mpuio_ack_irq(unsigned int irq)
  1215. {
  1216. /* The ISR is reset automatically, so do nothing here. */
  1217. }
  1218. static void mpuio_mask_irq(unsigned int irq)
  1219. {
  1220. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1221. struct gpio_bank *bank = get_irq_chip_data(irq);
  1222. _set_gpio_irqenable(bank, gpio, 0);
  1223. }
  1224. static void mpuio_unmask_irq(unsigned int irq)
  1225. {
  1226. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1227. struct gpio_bank *bank = get_irq_chip_data(irq);
  1228. _set_gpio_irqenable(bank, gpio, 1);
  1229. }
  1230. static struct irq_chip mpuio_irq_chip = {
  1231. .name = "MPUIO",
  1232. .ack = mpuio_ack_irq,
  1233. .mask = mpuio_mask_irq,
  1234. .unmask = mpuio_unmask_irq,
  1235. .set_type = gpio_irq_type,
  1236. #ifdef CONFIG_ARCH_OMAP16XX
  1237. /* REVISIT: assuming only 16xx supports MPUIO wake events */
  1238. .set_wake = gpio_wake_enable,
  1239. #endif
  1240. };
  1241. #define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
  1242. #ifdef CONFIG_ARCH_OMAP16XX
  1243. #include <linux/platform_device.h>
  1244. static int omap_mpuio_suspend_noirq(struct device *dev)
  1245. {
  1246. struct platform_device *pdev = to_platform_device(dev);
  1247. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1248. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1249. unsigned long flags;
  1250. spin_lock_irqsave(&bank->lock, flags);
  1251. bank->saved_wakeup = __raw_readl(mask_reg);
  1252. __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
  1253. spin_unlock_irqrestore(&bank->lock, flags);
  1254. return 0;
  1255. }
  1256. static int omap_mpuio_resume_noirq(struct device *dev)
  1257. {
  1258. struct platform_device *pdev = to_platform_device(dev);
  1259. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1260. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1261. unsigned long flags;
  1262. spin_lock_irqsave(&bank->lock, flags);
  1263. __raw_writel(bank->saved_wakeup, mask_reg);
  1264. spin_unlock_irqrestore(&bank->lock, flags);
  1265. return 0;
  1266. }
  1267. static struct dev_pm_ops omap_mpuio_dev_pm_ops = {
  1268. .suspend_noirq = omap_mpuio_suspend_noirq,
  1269. .resume_noirq = omap_mpuio_resume_noirq,
  1270. };
  1271. /* use platform_driver for this, now that there's no longer any
  1272. * point to sys_device (other than not disturbing old code).
  1273. */
  1274. static struct platform_driver omap_mpuio_driver = {
  1275. .driver = {
  1276. .name = "mpuio",
  1277. .pm = &omap_mpuio_dev_pm_ops,
  1278. },
  1279. };
  1280. static struct platform_device omap_mpuio_device = {
  1281. .name = "mpuio",
  1282. .id = -1,
  1283. .dev = {
  1284. .driver = &omap_mpuio_driver.driver,
  1285. }
  1286. /* could list the /proc/iomem resources */
  1287. };
  1288. static inline void mpuio_init(void)
  1289. {
  1290. platform_set_drvdata(&omap_mpuio_device, &gpio_bank_1610[0]);
  1291. if (platform_driver_register(&omap_mpuio_driver) == 0)
  1292. (void) platform_device_register(&omap_mpuio_device);
  1293. }
  1294. #else
  1295. static inline void mpuio_init(void) {}
  1296. #endif /* 16xx */
  1297. #else
  1298. extern struct irq_chip mpuio_irq_chip;
  1299. #define bank_is_mpuio(bank) 0
  1300. static inline void mpuio_init(void) {}
  1301. #endif
  1302. /*---------------------------------------------------------------------*/
  1303. /* REVISIT these are stupid implementations! replace by ones that
  1304. * don't switch on METHOD_* and which mostly avoid spinlocks
  1305. */
  1306. static int gpio_input(struct gpio_chip *chip, unsigned offset)
  1307. {
  1308. struct gpio_bank *bank;
  1309. unsigned long flags;
  1310. bank = container_of(chip, struct gpio_bank, chip);
  1311. spin_lock_irqsave(&bank->lock, flags);
  1312. _set_gpio_direction(bank, offset, 1);
  1313. spin_unlock_irqrestore(&bank->lock, flags);
  1314. return 0;
  1315. }
  1316. static int gpio_is_input(struct gpio_bank *bank, int mask)
  1317. {
  1318. void __iomem *reg = bank->base;
  1319. switch (bank->method) {
  1320. case METHOD_MPUIO:
  1321. reg += OMAP_MPUIO_IO_CNTL;
  1322. break;
  1323. case METHOD_GPIO_1510:
  1324. reg += OMAP1510_GPIO_DIR_CONTROL;
  1325. break;
  1326. case METHOD_GPIO_1610:
  1327. reg += OMAP1610_GPIO_DIRECTION;
  1328. break;
  1329. case METHOD_GPIO_7XX:
  1330. reg += OMAP7XX_GPIO_DIR_CONTROL;
  1331. break;
  1332. case METHOD_GPIO_24XX:
  1333. reg += OMAP24XX_GPIO_OE;
  1334. break;
  1335. }
  1336. return __raw_readl(reg) & mask;
  1337. }
  1338. static int gpio_get(struct gpio_chip *chip, unsigned offset)
  1339. {
  1340. struct gpio_bank *bank;
  1341. void __iomem *reg;
  1342. int gpio;
  1343. u32 mask;
  1344. gpio = chip->base + offset;
  1345. bank = get_gpio_bank(gpio);
  1346. reg = bank->base;
  1347. mask = 1 << get_gpio_index(gpio);
  1348. if (gpio_is_input(bank, mask))
  1349. return _get_gpio_datain(bank, gpio);
  1350. else
  1351. return _get_gpio_dataout(bank, gpio);
  1352. }
  1353. static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  1354. {
  1355. struct gpio_bank *bank;
  1356. unsigned long flags;
  1357. bank = container_of(chip, struct gpio_bank, chip);
  1358. spin_lock_irqsave(&bank->lock, flags);
  1359. _set_gpio_dataout(bank, offset, value);
  1360. _set_gpio_direction(bank, offset, 0);
  1361. spin_unlock_irqrestore(&bank->lock, flags);
  1362. return 0;
  1363. }
  1364. static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  1365. {
  1366. struct gpio_bank *bank;
  1367. unsigned long flags;
  1368. bank = container_of(chip, struct gpio_bank, chip);
  1369. spin_lock_irqsave(&bank->lock, flags);
  1370. _set_gpio_dataout(bank, offset, value);
  1371. spin_unlock_irqrestore(&bank->lock, flags);
  1372. }
  1373. static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
  1374. {
  1375. struct gpio_bank *bank;
  1376. bank = container_of(chip, struct gpio_bank, chip);
  1377. return bank->virtual_irq_start + offset;
  1378. }
  1379. /*---------------------------------------------------------------------*/
  1380. static int initialized;
  1381. #if !(defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4))
  1382. static struct clk * gpio_ick;
  1383. #endif
  1384. #if defined(CONFIG_ARCH_OMAP2)
  1385. static struct clk * gpio_fck;
  1386. #endif
  1387. #if defined(CONFIG_ARCH_OMAP2430)
  1388. static struct clk * gpio5_ick;
  1389. static struct clk * gpio5_fck;
  1390. #endif
  1391. #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
  1392. static struct clk *gpio_iclks[OMAP34XX_NR_GPIOS];
  1393. #endif
  1394. static void __init omap_gpio_show_rev(void)
  1395. {
  1396. u32 rev;
  1397. if (cpu_is_omap16xx())
  1398. rev = __raw_readw(gpio_bank[1].base + OMAP1610_GPIO_REVISION);
  1399. else if (cpu_is_omap24xx() || cpu_is_omap34xx())
  1400. rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1401. else if (cpu_is_omap44xx())
  1402. rev = __raw_readl(gpio_bank[0].base + OMAP4_GPIO_REVISION);
  1403. else
  1404. return;
  1405. printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
  1406. (rev >> 4) & 0x0f, rev & 0x0f);
  1407. }
  1408. /* This lock class tells lockdep that GPIO irqs are in a different
  1409. * category than their parents, so it won't report false recursion.
  1410. */
  1411. static struct lock_class_key gpio_lock_class;
  1412. static int __init _omap_gpio_init(void)
  1413. {
  1414. int i;
  1415. int gpio = 0;
  1416. struct gpio_bank *bank;
  1417. int bank_size = SZ_8K; /* Module 4KB + L4 4KB except on omap1 */
  1418. char clk_name[11];
  1419. initialized = 1;
  1420. #if defined(CONFIG_ARCH_OMAP1)
  1421. if (cpu_is_omap15xx()) {
  1422. gpio_ick = clk_get(NULL, "arm_gpio_ck");
  1423. if (IS_ERR(gpio_ick))
  1424. printk("Could not get arm_gpio_ck\n");
  1425. else
  1426. clk_enable(gpio_ick);
  1427. }
  1428. #endif
  1429. #if defined(CONFIG_ARCH_OMAP2)
  1430. if (cpu_class_is_omap2()) {
  1431. gpio_ick = clk_get(NULL, "gpios_ick");
  1432. if (IS_ERR(gpio_ick))
  1433. printk("Could not get gpios_ick\n");
  1434. else
  1435. clk_enable(gpio_ick);
  1436. gpio_fck = clk_get(NULL, "gpios_fck");
  1437. if (IS_ERR(gpio_fck))
  1438. printk("Could not get gpios_fck\n");
  1439. else
  1440. clk_enable(gpio_fck);
  1441. /*
  1442. * On 2430 & 3430 GPIO 5 uses CORE L4 ICLK
  1443. */
  1444. #if defined(CONFIG_ARCH_OMAP2430)
  1445. if (cpu_is_omap2430()) {
  1446. gpio5_ick = clk_get(NULL, "gpio5_ick");
  1447. if (IS_ERR(gpio5_ick))
  1448. printk("Could not get gpio5_ick\n");
  1449. else
  1450. clk_enable(gpio5_ick);
  1451. gpio5_fck = clk_get(NULL, "gpio5_fck");
  1452. if (IS_ERR(gpio5_fck))
  1453. printk("Could not get gpio5_fck\n");
  1454. else
  1455. clk_enable(gpio5_fck);
  1456. }
  1457. #endif
  1458. }
  1459. #endif
  1460. #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
  1461. if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
  1462. for (i = 0; i < OMAP34XX_NR_GPIOS; i++) {
  1463. sprintf(clk_name, "gpio%d_ick", i + 1);
  1464. gpio_iclks[i] = clk_get(NULL, clk_name);
  1465. if (IS_ERR(gpio_iclks[i]))
  1466. printk(KERN_ERR "Could not get %s\n", clk_name);
  1467. else
  1468. clk_enable(gpio_iclks[i]);
  1469. }
  1470. }
  1471. #endif
  1472. #ifdef CONFIG_ARCH_OMAP15XX
  1473. if (cpu_is_omap15xx()) {
  1474. gpio_bank_count = 2;
  1475. gpio_bank = gpio_bank_1510;
  1476. bank_size = SZ_2K;
  1477. }
  1478. #endif
  1479. #if defined(CONFIG_ARCH_OMAP16XX)
  1480. if (cpu_is_omap16xx()) {
  1481. gpio_bank_count = 5;
  1482. gpio_bank = gpio_bank_1610;
  1483. bank_size = SZ_2K;
  1484. }
  1485. #endif
  1486. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  1487. if (cpu_is_omap7xx()) {
  1488. gpio_bank_count = 7;
  1489. gpio_bank = gpio_bank_7xx;
  1490. bank_size = SZ_2K;
  1491. }
  1492. #endif
  1493. #ifdef CONFIG_ARCH_OMAP24XX
  1494. if (cpu_is_omap242x()) {
  1495. gpio_bank_count = 4;
  1496. gpio_bank = gpio_bank_242x;
  1497. }
  1498. if (cpu_is_omap243x()) {
  1499. gpio_bank_count = 5;
  1500. gpio_bank = gpio_bank_243x;
  1501. }
  1502. #endif
  1503. #ifdef CONFIG_ARCH_OMAP34XX
  1504. if (cpu_is_omap34xx()) {
  1505. gpio_bank_count = OMAP34XX_NR_GPIOS;
  1506. gpio_bank = gpio_bank_34xx;
  1507. }
  1508. #endif
  1509. #ifdef CONFIG_ARCH_OMAP4
  1510. if (cpu_is_omap44xx()) {
  1511. gpio_bank_count = OMAP34XX_NR_GPIOS;
  1512. gpio_bank = gpio_bank_44xx;
  1513. }
  1514. #endif
  1515. for (i = 0; i < gpio_bank_count; i++) {
  1516. int j, gpio_count = 16;
  1517. bank = &gpio_bank[i];
  1518. spin_lock_init(&bank->lock);
  1519. /* Static mapping, never released */
  1520. bank->base = ioremap(bank->pbase, bank_size);
  1521. if (!bank->base) {
  1522. printk(KERN_ERR "Could not ioremap gpio bank%i\n", i);
  1523. continue;
  1524. }
  1525. if (bank_is_mpuio(bank))
  1526. __raw_writew(0xffff, bank->base + OMAP_MPUIO_GPIO_MASKIT);
  1527. if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
  1528. __raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
  1529. __raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
  1530. }
  1531. if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
  1532. __raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
  1533. __raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
  1534. __raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
  1535. }
  1536. if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_7XX) {
  1537. __raw_writel(0xffffffff, bank->base + OMAP7XX_GPIO_INT_MASK);
  1538. __raw_writel(0x00000000, bank->base + OMAP7XX_GPIO_INT_STATUS);
  1539. gpio_count = 32; /* 7xx has 32-bit GPIOs */
  1540. }
  1541. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  1542. defined(CONFIG_ARCH_OMAP4)
  1543. if (bank->method == METHOD_GPIO_24XX) {
  1544. static const u32 non_wakeup_gpios[] = {
  1545. 0xe203ffc0, 0x08700040
  1546. };
  1547. if (cpu_is_omap44xx()) {
  1548. __raw_writel(0xffffffff, bank->base +
  1549. OMAP4_GPIO_IRQSTATUSCLR0);
  1550. __raw_writew(0x0015, bank->base +
  1551. OMAP4_GPIO_SYSCONFIG);
  1552. __raw_writel(0x00000000, bank->base +
  1553. OMAP4_GPIO_DEBOUNCENABLE);
  1554. /* Initialize interface clock ungated, module enabled */
  1555. __raw_writel(0, bank->base + OMAP4_GPIO_CTRL);
  1556. } else {
  1557. __raw_writel(0x00000000, bank->base + OMAP24XX_GPIO_IRQENABLE1);
  1558. __raw_writel(0xffffffff, bank->base + OMAP24XX_GPIO_IRQSTATUS1);
  1559. __raw_writew(0x0015, bank->base + OMAP24XX_GPIO_SYSCONFIG);
  1560. __raw_writel(0x00000000, bank->base + OMAP24XX_GPIO_DEBOUNCE_EN);
  1561. /* Initialize interface clock ungated, module enabled */
  1562. __raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
  1563. }
  1564. if (i < ARRAY_SIZE(non_wakeup_gpios))
  1565. bank->non_wakeup_gpios = non_wakeup_gpios[i];
  1566. gpio_count = 32;
  1567. }
  1568. #endif
  1569. /* REVISIT eventually switch from OMAP-specific gpio structs
  1570. * over to the generic ones
  1571. */
  1572. bank->chip.request = omap_gpio_request;
  1573. bank->chip.free = omap_gpio_free;
  1574. bank->chip.direction_input = gpio_input;
  1575. bank->chip.get = gpio_get;
  1576. bank->chip.direction_output = gpio_output;
  1577. bank->chip.set = gpio_set;
  1578. bank->chip.to_irq = gpio_2irq;
  1579. if (bank_is_mpuio(bank)) {
  1580. bank->chip.label = "mpuio";
  1581. #ifdef CONFIG_ARCH_OMAP16XX
  1582. bank->chip.dev = &omap_mpuio_device.dev;
  1583. #endif
  1584. bank->chip.base = OMAP_MPUIO(0);
  1585. } else {
  1586. bank->chip.label = "gpio";
  1587. bank->chip.base = gpio;
  1588. gpio += gpio_count;
  1589. }
  1590. bank->chip.ngpio = gpio_count;
  1591. gpiochip_add(&bank->chip);
  1592. for (j = bank->virtual_irq_start;
  1593. j < bank->virtual_irq_start + gpio_count; j++) {
  1594. lockdep_set_class(&irq_desc[j].lock, &gpio_lock_class);
  1595. set_irq_chip_data(j, bank);
  1596. if (bank_is_mpuio(bank))
  1597. set_irq_chip(j, &mpuio_irq_chip);
  1598. else
  1599. set_irq_chip(j, &gpio_irq_chip);
  1600. set_irq_handler(j, handle_simple_irq);
  1601. set_irq_flags(j, IRQF_VALID);
  1602. }
  1603. set_irq_chained_handler(bank->irq, gpio_irq_handler);
  1604. set_irq_data(bank->irq, bank);
  1605. if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
  1606. sprintf(clk_name, "gpio%d_dbck", i + 1);
  1607. bank->dbck = clk_get(NULL, clk_name);
  1608. if (IS_ERR(bank->dbck))
  1609. printk(KERN_ERR "Could not get %s\n", clk_name);
  1610. }
  1611. }
  1612. /* Enable system clock for GPIO module.
  1613. * The CAM_CLK_CTRL *is* really the right place. */
  1614. if (cpu_is_omap16xx())
  1615. omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);
  1616. /* Enable autoidle for the OCP interface */
  1617. if (cpu_is_omap24xx())
  1618. omap_writel(1 << 0, 0x48019010);
  1619. if (cpu_is_omap34xx())
  1620. omap_writel(1 << 0, 0x48306814);
  1621. omap_gpio_show_rev();
  1622. return 0;
  1623. }
  1624. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || \
  1625. defined(CONFIG_ARCH_OMAP34XX) || defined(CONFIG_ARCH_OMAP4)
  1626. static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
  1627. {
  1628. int i;
  1629. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1630. return 0;
  1631. for (i = 0; i < gpio_bank_count; i++) {
  1632. struct gpio_bank *bank = &gpio_bank[i];
  1633. void __iomem *wake_status;
  1634. void __iomem *wake_clear;
  1635. void __iomem *wake_set;
  1636. unsigned long flags;
  1637. switch (bank->method) {
  1638. #ifdef CONFIG_ARCH_OMAP16XX
  1639. case METHOD_GPIO_1610:
  1640. wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
  1641. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1642. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1643. break;
  1644. #endif
  1645. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1646. case METHOD_GPIO_24XX:
  1647. wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
  1648. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1649. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1650. break;
  1651. #endif
  1652. #ifdef CONFIG_ARCH_OMAP4
  1653. case METHOD_GPIO_24XX:
  1654. wake_status = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1655. wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1656. wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1657. break;
  1658. #endif
  1659. default:
  1660. continue;
  1661. }
  1662. spin_lock_irqsave(&bank->lock, flags);
  1663. bank->saved_wakeup = __raw_readl(wake_status);
  1664. __raw_writel(0xffffffff, wake_clear);
  1665. __raw_writel(bank->suspend_wakeup, wake_set);
  1666. spin_unlock_irqrestore(&bank->lock, flags);
  1667. }
  1668. return 0;
  1669. }
  1670. static int omap_gpio_resume(struct sys_device *dev)
  1671. {
  1672. int i;
  1673. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1674. return 0;
  1675. for (i = 0; i < gpio_bank_count; i++) {
  1676. struct gpio_bank *bank = &gpio_bank[i];
  1677. void __iomem *wake_clear;
  1678. void __iomem *wake_set;
  1679. unsigned long flags;
  1680. switch (bank->method) {
  1681. #ifdef CONFIG_ARCH_OMAP16XX
  1682. case METHOD_GPIO_1610:
  1683. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1684. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1685. break;
  1686. #endif
  1687. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1688. case METHOD_GPIO_24XX:
  1689. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1690. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1691. break;
  1692. #endif
  1693. #ifdef CONFIG_ARCH_OMAP4
  1694. case METHOD_GPIO_24XX:
  1695. wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1696. wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1697. break;
  1698. #endif
  1699. default:
  1700. continue;
  1701. }
  1702. spin_lock_irqsave(&bank->lock, flags);
  1703. __raw_writel(0xffffffff, wake_clear);
  1704. __raw_writel(bank->saved_wakeup, wake_set);
  1705. spin_unlock_irqrestore(&bank->lock, flags);
  1706. }
  1707. return 0;
  1708. }
  1709. static struct sysdev_class omap_gpio_sysclass = {
  1710. .name = "gpio",
  1711. .suspend = omap_gpio_suspend,
  1712. .resume = omap_gpio_resume,
  1713. };
  1714. static struct sys_device omap_gpio_device = {
  1715. .id = 0,
  1716. .cls = &omap_gpio_sysclass,
  1717. };
  1718. #endif
  1719. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  1720. defined(CONFIG_ARCH_OMAP4)
  1721. static int workaround_enabled;
  1722. void omap2_gpio_prepare_for_retention(void)
  1723. {
  1724. int i, c = 0;
  1725. /* Remove triggering for all non-wakeup GPIOs. Otherwise spurious
  1726. * IRQs will be generated. See OMAP2420 Errata item 1.101. */
  1727. for (i = 0; i < gpio_bank_count; i++) {
  1728. struct gpio_bank *bank = &gpio_bank[i];
  1729. u32 l1, l2;
  1730. if (!(bank->enabled_non_wakeup_gpios))
  1731. continue;
  1732. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1733. bank->saved_datain = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1734. l1 = __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1735. l2 = __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1736. #endif
  1737. #ifdef CONFIG_ARCH_OMAP4
  1738. bank->saved_datain = __raw_readl(bank->base +
  1739. OMAP4_GPIO_DATAIN);
  1740. l1 = __raw_readl(bank->base + OMAP4_GPIO_FALLINGDETECT);
  1741. l2 = __raw_readl(bank->base + OMAP4_GPIO_RISINGDETECT);
  1742. #endif
  1743. bank->saved_fallingdetect = l1;
  1744. bank->saved_risingdetect = l2;
  1745. l1 &= ~bank->enabled_non_wakeup_gpios;
  1746. l2 &= ~bank->enabled_non_wakeup_gpios;
  1747. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1748. __raw_writel(l1, bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1749. __raw_writel(l2, bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1750. #endif
  1751. #ifdef CONFIG_ARCH_OMAP4
  1752. __raw_writel(l1, bank->base + OMAP4_GPIO_FALLINGDETECT);
  1753. __raw_writel(l2, bank->base + OMAP4_GPIO_RISINGDETECT);
  1754. #endif
  1755. c++;
  1756. }
  1757. if (!c) {
  1758. workaround_enabled = 0;
  1759. return;
  1760. }
  1761. workaround_enabled = 1;
  1762. }
  1763. void omap2_gpio_resume_after_retention(void)
  1764. {
  1765. int i;
  1766. if (!workaround_enabled)
  1767. return;
  1768. for (i = 0; i < gpio_bank_count; i++) {
  1769. struct gpio_bank *bank = &gpio_bank[i];
  1770. u32 l, gen, gen0, gen1;
  1771. if (!(bank->enabled_non_wakeup_gpios))
  1772. continue;
  1773. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1774. __raw_writel(bank->saved_fallingdetect,
  1775. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1776. __raw_writel(bank->saved_risingdetect,
  1777. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1778. l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1779. #endif
  1780. #ifdef CONFIG_ARCH_OMAP4
  1781. __raw_writel(bank->saved_fallingdetect,
  1782. bank->base + OMAP4_GPIO_FALLINGDETECT);
  1783. __raw_writel(bank->saved_risingdetect,
  1784. bank->base + OMAP4_GPIO_RISINGDETECT);
  1785. l = __raw_readl(bank->base + OMAP4_GPIO_DATAIN);
  1786. #endif
  1787. /* Check if any of the non-wakeup interrupt GPIOs have changed
  1788. * state. If so, generate an IRQ by software. This is
  1789. * horribly racy, but it's the best we can do to work around
  1790. * this silicon bug. */
  1791. l ^= bank->saved_datain;
  1792. l &= bank->non_wakeup_gpios;
  1793. /*
  1794. * No need to generate IRQs for the rising edge for gpio IRQs
  1795. * configured with falling edge only; and vice versa.
  1796. */
  1797. gen0 = l & bank->saved_fallingdetect;
  1798. gen0 &= bank->saved_datain;
  1799. gen1 = l & bank->saved_risingdetect;
  1800. gen1 &= ~(bank->saved_datain);
  1801. /* FIXME: Consider GPIO IRQs with level detections properly! */
  1802. gen = l & (~(bank->saved_fallingdetect) &
  1803. ~(bank->saved_risingdetect));
  1804. /* Consider all GPIO IRQs needed to be updated */
  1805. gen |= gen0 | gen1;
  1806. if (gen) {
  1807. u32 old0, old1;
  1808. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1809. old0 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1810. old1 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1811. __raw_writel(old0 | gen, bank->base +
  1812. OMAP24XX_GPIO_LEVELDETECT0);
  1813. __raw_writel(old1 | gen, bank->base +
  1814. OMAP24XX_GPIO_LEVELDETECT1);
  1815. __raw_writel(old0, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1816. __raw_writel(old1, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1817. #endif
  1818. #ifdef CONFIG_ARCH_OMAP4
  1819. old0 = __raw_readl(bank->base +
  1820. OMAP4_GPIO_LEVELDETECT0);
  1821. old1 = __raw_readl(bank->base +
  1822. OMAP4_GPIO_LEVELDETECT1);
  1823. __raw_writel(old0 | l, bank->base +
  1824. OMAP4_GPIO_LEVELDETECT0);
  1825. __raw_writel(old1 | l, bank->base +
  1826. OMAP4_GPIO_LEVELDETECT1);
  1827. __raw_writel(old0, bank->base +
  1828. OMAP4_GPIO_LEVELDETECT0);
  1829. __raw_writel(old1, bank->base +
  1830. OMAP4_GPIO_LEVELDETECT1);
  1831. #endif
  1832. }
  1833. }
  1834. }
  1835. #endif
  1836. #ifdef CONFIG_ARCH_OMAP34XX
  1837. /* save the registers of bank 2-6 */
  1838. void omap_gpio_save_context(void)
  1839. {
  1840. int i;
  1841. /* saving banks from 2-6 only since GPIO1 is in WKUP */
  1842. for (i = 1; i < gpio_bank_count; i++) {
  1843. struct gpio_bank *bank = &gpio_bank[i];
  1844. gpio_context[i].sysconfig =
  1845. __raw_readl(bank->base + OMAP24XX_GPIO_SYSCONFIG);
  1846. gpio_context[i].irqenable1 =
  1847. __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE1);
  1848. gpio_context[i].irqenable2 =
  1849. __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE2);
  1850. gpio_context[i].wake_en =
  1851. __raw_readl(bank->base + OMAP24XX_GPIO_WAKE_EN);
  1852. gpio_context[i].ctrl =
  1853. __raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
  1854. gpio_context[i].oe =
  1855. __raw_readl(bank->base + OMAP24XX_GPIO_OE);
  1856. gpio_context[i].leveldetect0 =
  1857. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1858. gpio_context[i].leveldetect1 =
  1859. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1860. gpio_context[i].risingdetect =
  1861. __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1862. gpio_context[i].fallingdetect =
  1863. __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1864. gpio_context[i].dataout =
  1865. __raw_readl(bank->base + OMAP24XX_GPIO_DATAOUT);
  1866. gpio_context[i].setwkuena =
  1867. __raw_readl(bank->base + OMAP24XX_GPIO_SETWKUENA);
  1868. gpio_context[i].setdataout =
  1869. __raw_readl(bank->base + OMAP24XX_GPIO_SETDATAOUT);
  1870. }
  1871. }
  1872. /* restore the required registers of bank 2-6 */
  1873. void omap_gpio_restore_context(void)
  1874. {
  1875. int i;
  1876. for (i = 1; i < gpio_bank_count; i++) {
  1877. struct gpio_bank *bank = &gpio_bank[i];
  1878. __raw_writel(gpio_context[i].sysconfig,
  1879. bank->base + OMAP24XX_GPIO_SYSCONFIG);
  1880. __raw_writel(gpio_context[i].irqenable1,
  1881. bank->base + OMAP24XX_GPIO_IRQENABLE1);
  1882. __raw_writel(gpio_context[i].irqenable2,
  1883. bank->base + OMAP24XX_GPIO_IRQENABLE2);
  1884. __raw_writel(gpio_context[i].wake_en,
  1885. bank->base + OMAP24XX_GPIO_WAKE_EN);
  1886. __raw_writel(gpio_context[i].ctrl,
  1887. bank->base + OMAP24XX_GPIO_CTRL);
  1888. __raw_writel(gpio_context[i].oe,
  1889. bank->base + OMAP24XX_GPIO_OE);
  1890. __raw_writel(gpio_context[i].leveldetect0,
  1891. bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1892. __raw_writel(gpio_context[i].leveldetect1,
  1893. bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1894. __raw_writel(gpio_context[i].risingdetect,
  1895. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1896. __raw_writel(gpio_context[i].fallingdetect,
  1897. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1898. __raw_writel(gpio_context[i].dataout,
  1899. bank->base + OMAP24XX_GPIO_DATAOUT);
  1900. __raw_writel(gpio_context[i].setwkuena,
  1901. bank->base + OMAP24XX_GPIO_SETWKUENA);
  1902. __raw_writel(gpio_context[i].setdataout,
  1903. bank->base + OMAP24XX_GPIO_SETDATAOUT);
  1904. }
  1905. }
  1906. #endif
  1907. /*
  1908. * This may get called early from board specific init
  1909. * for boards that have interrupts routed via FPGA.
  1910. */
  1911. int __init omap_gpio_init(void)
  1912. {
  1913. if (!initialized)
  1914. return _omap_gpio_init();
  1915. else
  1916. return 0;
  1917. }
  1918. static int __init omap_gpio_sysinit(void)
  1919. {
  1920. int ret = 0;
  1921. if (!initialized)
  1922. ret = _omap_gpio_init();
  1923. mpuio_init();
  1924. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || \
  1925. defined(CONFIG_ARCH_OMAP34XX) || defined(CONFIG_ARCH_OMAP4)
  1926. if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
  1927. if (ret == 0) {
  1928. ret = sysdev_class_register(&omap_gpio_sysclass);
  1929. if (ret == 0)
  1930. ret = sysdev_register(&omap_gpio_device);
  1931. }
  1932. }
  1933. #endif
  1934. return ret;
  1935. }
  1936. arch_initcall(omap_gpio_sysinit);
  1937. #ifdef CONFIG_DEBUG_FS
  1938. #include <linux/debugfs.h>
  1939. #include <linux/seq_file.h>
  1940. static int dbg_gpio_show(struct seq_file *s, void *unused)
  1941. {
  1942. unsigned i, j, gpio;
  1943. for (i = 0, gpio = 0; i < gpio_bank_count; i++) {
  1944. struct gpio_bank *bank = gpio_bank + i;
  1945. unsigned bankwidth = 16;
  1946. u32 mask = 1;
  1947. if (bank_is_mpuio(bank))
  1948. gpio = OMAP_MPUIO(0);
  1949. else if (cpu_class_is_omap2() || cpu_is_omap7xx())
  1950. bankwidth = 32;
  1951. for (j = 0; j < bankwidth; j++, gpio++, mask <<= 1) {
  1952. unsigned irq, value, is_in, irqstat;
  1953. const char *label;
  1954. label = gpiochip_is_requested(&bank->chip, j);
  1955. if (!label)
  1956. continue;
  1957. irq = bank->virtual_irq_start + j;
  1958. value = gpio_get_value(gpio);
  1959. is_in = gpio_is_input(bank, mask);
  1960. if (bank_is_mpuio(bank))
  1961. seq_printf(s, "MPUIO %2d ", j);
  1962. else
  1963. seq_printf(s, "GPIO %3d ", gpio);
  1964. seq_printf(s, "(%-20.20s): %s %s",
  1965. label,
  1966. is_in ? "in " : "out",
  1967. value ? "hi" : "lo");
  1968. /* FIXME for at least omap2, show pullup/pulldown state */
  1969. irqstat = irq_desc[irq].status;
  1970. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || \
  1971. defined(CONFIG_ARCH_OMAP34XX) || defined(CONFIG_ARCH_OMAP4)
  1972. if (is_in && ((bank->suspend_wakeup & mask)
  1973. || irqstat & IRQ_TYPE_SENSE_MASK)) {
  1974. char *trigger = NULL;
  1975. switch (irqstat & IRQ_TYPE_SENSE_MASK) {
  1976. case IRQ_TYPE_EDGE_FALLING:
  1977. trigger = "falling";
  1978. break;
  1979. case IRQ_TYPE_EDGE_RISING:
  1980. trigger = "rising";
  1981. break;
  1982. case IRQ_TYPE_EDGE_BOTH:
  1983. trigger = "bothedge";
  1984. break;
  1985. case IRQ_TYPE_LEVEL_LOW:
  1986. trigger = "low";
  1987. break;
  1988. case IRQ_TYPE_LEVEL_HIGH:
  1989. trigger = "high";
  1990. break;
  1991. case IRQ_TYPE_NONE:
  1992. trigger = "(?)";
  1993. break;
  1994. }
  1995. seq_printf(s, ", irq-%d %-8s%s",
  1996. irq, trigger,
  1997. (bank->suspend_wakeup & mask)
  1998. ? " wakeup" : "");
  1999. }
  2000. #endif
  2001. seq_printf(s, "\n");
  2002. }
  2003. if (bank_is_mpuio(bank)) {
  2004. seq_printf(s, "\n");
  2005. gpio = 0;
  2006. }
  2007. }
  2008. return 0;
  2009. }
  2010. static int dbg_gpio_open(struct inode *inode, struct file *file)
  2011. {
  2012. return single_open(file, dbg_gpio_show, &inode->i_private);
  2013. }
  2014. static const struct file_operations debug_fops = {
  2015. .open = dbg_gpio_open,
  2016. .read = seq_read,
  2017. .llseek = seq_lseek,
  2018. .release = single_release,
  2019. };
  2020. static int __init omap_gpio_debuginit(void)
  2021. {
  2022. (void) debugfs_create_file("omap_gpio", S_IRUGO,
  2023. NULL, NULL, &debug_fops);
  2024. return 0;
  2025. }
  2026. late_initcall(omap_gpio_debuginit);
  2027. #endif