radeon_device.c 26 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/console.h>
  29. #include <linux/slab.h>
  30. #include <drm/drmP.h>
  31. #include <drm/drm_crtc_helper.h>
  32. #include <drm/radeon_drm.h>
  33. #include <linux/vgaarb.h>
  34. #include <linux/vga_switcheroo.h>
  35. #include <linux/efi.h>
  36. #include "radeon_reg.h"
  37. #include "radeon.h"
  38. #include "atom.h"
  39. static const char radeon_family_name[][16] = {
  40. "R100",
  41. "RV100",
  42. "RS100",
  43. "RV200",
  44. "RS200",
  45. "R200",
  46. "RV250",
  47. "RS300",
  48. "RV280",
  49. "R300",
  50. "R350",
  51. "RV350",
  52. "RV380",
  53. "R420",
  54. "R423",
  55. "RV410",
  56. "RS400",
  57. "RS480",
  58. "RS600",
  59. "RS690",
  60. "RS740",
  61. "RV515",
  62. "R520",
  63. "RV530",
  64. "RV560",
  65. "RV570",
  66. "R580",
  67. "R600",
  68. "RV610",
  69. "RV630",
  70. "RV670",
  71. "RV620",
  72. "RV635",
  73. "RS780",
  74. "RS880",
  75. "RV770",
  76. "RV730",
  77. "RV710",
  78. "RV740",
  79. "CEDAR",
  80. "REDWOOD",
  81. "JUNIPER",
  82. "CYPRESS",
  83. "HEMLOCK",
  84. "PALM",
  85. "SUMO",
  86. "SUMO2",
  87. "BARTS",
  88. "TURKS",
  89. "CAICOS",
  90. "CAYMAN",
  91. "LAST",
  92. };
  93. /*
  94. * Clear GPU surface registers.
  95. */
  96. void radeon_surface_init(struct radeon_device *rdev)
  97. {
  98. /* FIXME: check this out */
  99. if (rdev->family < CHIP_R600) {
  100. int i;
  101. for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
  102. if (rdev->surface_regs[i].bo)
  103. radeon_bo_get_surface_reg(rdev->surface_regs[i].bo);
  104. else
  105. radeon_clear_surface_reg(rdev, i);
  106. }
  107. /* enable surfaces */
  108. WREG32(RADEON_SURFACE_CNTL, 0);
  109. }
  110. }
  111. /*
  112. * GPU scratch registers helpers function.
  113. */
  114. void radeon_scratch_init(struct radeon_device *rdev)
  115. {
  116. int i;
  117. /* FIXME: check this out */
  118. if (rdev->family < CHIP_R300) {
  119. rdev->scratch.num_reg = 5;
  120. } else {
  121. rdev->scratch.num_reg = 7;
  122. }
  123. rdev->scratch.reg_base = RADEON_SCRATCH_REG0;
  124. for (i = 0; i < rdev->scratch.num_reg; i++) {
  125. rdev->scratch.free[i] = true;
  126. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  127. }
  128. }
  129. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg)
  130. {
  131. int i;
  132. for (i = 0; i < rdev->scratch.num_reg; i++) {
  133. if (rdev->scratch.free[i]) {
  134. rdev->scratch.free[i] = false;
  135. *reg = rdev->scratch.reg[i];
  136. return 0;
  137. }
  138. }
  139. return -EINVAL;
  140. }
  141. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg)
  142. {
  143. int i;
  144. for (i = 0; i < rdev->scratch.num_reg; i++) {
  145. if (rdev->scratch.reg[i] == reg) {
  146. rdev->scratch.free[i] = true;
  147. return;
  148. }
  149. }
  150. }
  151. void radeon_wb_disable(struct radeon_device *rdev)
  152. {
  153. int r;
  154. if (rdev->wb.wb_obj) {
  155. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  156. if (unlikely(r != 0))
  157. return;
  158. radeon_bo_kunmap(rdev->wb.wb_obj);
  159. radeon_bo_unpin(rdev->wb.wb_obj);
  160. radeon_bo_unreserve(rdev->wb.wb_obj);
  161. }
  162. rdev->wb.enabled = false;
  163. }
  164. void radeon_wb_fini(struct radeon_device *rdev)
  165. {
  166. radeon_wb_disable(rdev);
  167. if (rdev->wb.wb_obj) {
  168. radeon_bo_unref(&rdev->wb.wb_obj);
  169. rdev->wb.wb = NULL;
  170. rdev->wb.wb_obj = NULL;
  171. }
  172. }
  173. int radeon_wb_init(struct radeon_device *rdev)
  174. {
  175. int r;
  176. if (rdev->wb.wb_obj == NULL) {
  177. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
  178. RADEON_GEM_DOMAIN_GTT, &rdev->wb.wb_obj);
  179. if (r) {
  180. dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
  181. return r;
  182. }
  183. }
  184. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  185. if (unlikely(r != 0)) {
  186. radeon_wb_fini(rdev);
  187. return r;
  188. }
  189. r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
  190. &rdev->wb.gpu_addr);
  191. if (r) {
  192. radeon_bo_unreserve(rdev->wb.wb_obj);
  193. dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
  194. radeon_wb_fini(rdev);
  195. return r;
  196. }
  197. r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  198. radeon_bo_unreserve(rdev->wb.wb_obj);
  199. if (r) {
  200. dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
  201. radeon_wb_fini(rdev);
  202. return r;
  203. }
  204. /* clear wb memory */
  205. memset((char *)rdev->wb.wb, 0, RADEON_GPU_PAGE_SIZE);
  206. /* disable event_write fences */
  207. rdev->wb.use_event = false;
  208. /* disabled via module param */
  209. if (radeon_no_wb == 1)
  210. rdev->wb.enabled = false;
  211. else {
  212. /* often unreliable on AGP */
  213. if (rdev->flags & RADEON_IS_AGP) {
  214. rdev->wb.enabled = false;
  215. } else {
  216. rdev->wb.enabled = true;
  217. /* event_write fences are only available on r600+ */
  218. if (rdev->family >= CHIP_R600)
  219. rdev->wb.use_event = true;
  220. }
  221. }
  222. /* always use writeback/events on NI */
  223. if (ASIC_IS_DCE5(rdev)) {
  224. rdev->wb.enabled = true;
  225. rdev->wb.use_event = true;
  226. }
  227. dev_info(rdev->dev, "WB %sabled\n", rdev->wb.enabled ? "en" : "dis");
  228. return 0;
  229. }
  230. /**
  231. * radeon_vram_location - try to find VRAM location
  232. * @rdev: radeon device structure holding all necessary informations
  233. * @mc: memory controller structure holding memory informations
  234. * @base: base address at which to put VRAM
  235. *
  236. * Function will place try to place VRAM at base address provided
  237. * as parameter (which is so far either PCI aperture address or
  238. * for IGP TOM base address).
  239. *
  240. * If there is not enough space to fit the unvisible VRAM in the 32bits
  241. * address space then we limit the VRAM size to the aperture.
  242. *
  243. * If we are using AGP and if the AGP aperture doesn't allow us to have
  244. * room for all the VRAM than we restrict the VRAM to the PCI aperture
  245. * size and print a warning.
  246. *
  247. * This function will never fails, worst case are limiting VRAM.
  248. *
  249. * Note: GTT start, end, size should be initialized before calling this
  250. * function on AGP platform.
  251. *
  252. * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
  253. * this shouldn't be a problem as we are using the PCI aperture as a reference.
  254. * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
  255. * not IGP.
  256. *
  257. * Note: we use mc_vram_size as on some board we need to program the mc to
  258. * cover the whole aperture even if VRAM size is inferior to aperture size
  259. * Novell bug 204882 + along with lots of ubuntu ones
  260. *
  261. * Note: when limiting vram it's safe to overwritte real_vram_size because
  262. * we are not in case where real_vram_size is inferior to mc_vram_size (ie
  263. * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
  264. * ones)
  265. *
  266. * Note: IGP TOM addr should be the same as the aperture addr, we don't
  267. * explicitly check for that thought.
  268. *
  269. * FIXME: when reducing VRAM size align new size on power of 2.
  270. */
  271. void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base)
  272. {
  273. mc->vram_start = base;
  274. if (mc->mc_vram_size > (0xFFFFFFFF - base + 1)) {
  275. dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
  276. mc->real_vram_size = mc->aper_size;
  277. mc->mc_vram_size = mc->aper_size;
  278. }
  279. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  280. if (rdev->flags & RADEON_IS_AGP && mc->vram_end > mc->gtt_start && mc->vram_start <= mc->gtt_end) {
  281. dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
  282. mc->real_vram_size = mc->aper_size;
  283. mc->mc_vram_size = mc->aper_size;
  284. }
  285. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  286. dev_info(rdev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
  287. mc->mc_vram_size >> 20, mc->vram_start,
  288. mc->vram_end, mc->real_vram_size >> 20);
  289. }
  290. /**
  291. * radeon_gtt_location - try to find GTT location
  292. * @rdev: radeon device structure holding all necessary informations
  293. * @mc: memory controller structure holding memory informations
  294. *
  295. * Function will place try to place GTT before or after VRAM.
  296. *
  297. * If GTT size is bigger than space left then we ajust GTT size.
  298. * Thus function will never fails.
  299. *
  300. * FIXME: when reducing GTT size align new size on power of 2.
  301. */
  302. void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  303. {
  304. u64 size_af, size_bf;
  305. size_af = ((0xFFFFFFFF - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
  306. size_bf = mc->vram_start & ~mc->gtt_base_align;
  307. if (size_bf > size_af) {
  308. if (mc->gtt_size > size_bf) {
  309. dev_warn(rdev->dev, "limiting GTT\n");
  310. mc->gtt_size = size_bf;
  311. }
  312. mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
  313. } else {
  314. if (mc->gtt_size > size_af) {
  315. dev_warn(rdev->dev, "limiting GTT\n");
  316. mc->gtt_size = size_af;
  317. }
  318. mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
  319. }
  320. mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
  321. dev_info(rdev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
  322. mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
  323. }
  324. /*
  325. * GPU helpers function.
  326. */
  327. bool radeon_card_posted(struct radeon_device *rdev)
  328. {
  329. uint32_t reg;
  330. if (efi_enabled && rdev->pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE)
  331. return false;
  332. /* first check CRTCs */
  333. if (ASIC_IS_DCE41(rdev)) {
  334. reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
  335. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
  336. if (reg & EVERGREEN_CRTC_MASTER_EN)
  337. return true;
  338. } else if (ASIC_IS_DCE4(rdev)) {
  339. reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
  340. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET) |
  341. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) |
  342. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET) |
  343. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) |
  344. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  345. if (reg & EVERGREEN_CRTC_MASTER_EN)
  346. return true;
  347. } else if (ASIC_IS_AVIVO(rdev)) {
  348. reg = RREG32(AVIVO_D1CRTC_CONTROL) |
  349. RREG32(AVIVO_D2CRTC_CONTROL);
  350. if (reg & AVIVO_CRTC_EN) {
  351. return true;
  352. }
  353. } else {
  354. reg = RREG32(RADEON_CRTC_GEN_CNTL) |
  355. RREG32(RADEON_CRTC2_GEN_CNTL);
  356. if (reg & RADEON_CRTC_EN) {
  357. return true;
  358. }
  359. }
  360. /* then check MEM_SIZE, in case the crtcs are off */
  361. if (rdev->family >= CHIP_R600)
  362. reg = RREG32(R600_CONFIG_MEMSIZE);
  363. else
  364. reg = RREG32(RADEON_CONFIG_MEMSIZE);
  365. if (reg)
  366. return true;
  367. return false;
  368. }
  369. void radeon_update_bandwidth_info(struct radeon_device *rdev)
  370. {
  371. fixed20_12 a;
  372. u32 sclk = rdev->pm.current_sclk;
  373. u32 mclk = rdev->pm.current_mclk;
  374. /* sclk/mclk in Mhz */
  375. a.full = dfixed_const(100);
  376. rdev->pm.sclk.full = dfixed_const(sclk);
  377. rdev->pm.sclk.full = dfixed_div(rdev->pm.sclk, a);
  378. rdev->pm.mclk.full = dfixed_const(mclk);
  379. rdev->pm.mclk.full = dfixed_div(rdev->pm.mclk, a);
  380. if (rdev->flags & RADEON_IS_IGP) {
  381. a.full = dfixed_const(16);
  382. /* core_bandwidth = sclk(Mhz) * 16 */
  383. rdev->pm.core_bandwidth.full = dfixed_div(rdev->pm.sclk, a);
  384. }
  385. }
  386. bool radeon_boot_test_post_card(struct radeon_device *rdev)
  387. {
  388. if (radeon_card_posted(rdev))
  389. return true;
  390. if (rdev->bios) {
  391. DRM_INFO("GPU not posted. posting now...\n");
  392. if (rdev->is_atom_bios)
  393. atom_asic_init(rdev->mode_info.atom_context);
  394. else
  395. radeon_combios_asic_init(rdev->ddev);
  396. return true;
  397. } else {
  398. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  399. return false;
  400. }
  401. }
  402. int radeon_dummy_page_init(struct radeon_device *rdev)
  403. {
  404. if (rdev->dummy_page.page)
  405. return 0;
  406. rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
  407. if (rdev->dummy_page.page == NULL)
  408. return -ENOMEM;
  409. rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page,
  410. 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  411. if (pci_dma_mapping_error(rdev->pdev, rdev->dummy_page.addr)) {
  412. dev_err(&rdev->pdev->dev, "Failed to DMA MAP the dummy page\n");
  413. __free_page(rdev->dummy_page.page);
  414. rdev->dummy_page.page = NULL;
  415. return -ENOMEM;
  416. }
  417. return 0;
  418. }
  419. void radeon_dummy_page_fini(struct radeon_device *rdev)
  420. {
  421. if (rdev->dummy_page.page == NULL)
  422. return;
  423. pci_unmap_page(rdev->pdev, rdev->dummy_page.addr,
  424. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  425. __free_page(rdev->dummy_page.page);
  426. rdev->dummy_page.page = NULL;
  427. }
  428. /* ATOM accessor methods */
  429. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  430. {
  431. struct radeon_device *rdev = info->dev->dev_private;
  432. uint32_t r;
  433. r = rdev->pll_rreg(rdev, reg);
  434. return r;
  435. }
  436. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  437. {
  438. struct radeon_device *rdev = info->dev->dev_private;
  439. rdev->pll_wreg(rdev, reg, val);
  440. }
  441. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  442. {
  443. struct radeon_device *rdev = info->dev->dev_private;
  444. uint32_t r;
  445. r = rdev->mc_rreg(rdev, reg);
  446. return r;
  447. }
  448. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  449. {
  450. struct radeon_device *rdev = info->dev->dev_private;
  451. rdev->mc_wreg(rdev, reg, val);
  452. }
  453. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  454. {
  455. struct radeon_device *rdev = info->dev->dev_private;
  456. WREG32(reg*4, val);
  457. }
  458. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  459. {
  460. struct radeon_device *rdev = info->dev->dev_private;
  461. uint32_t r;
  462. r = RREG32(reg*4);
  463. return r;
  464. }
  465. static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
  466. {
  467. struct radeon_device *rdev = info->dev->dev_private;
  468. WREG32_IO(reg*4, val);
  469. }
  470. static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
  471. {
  472. struct radeon_device *rdev = info->dev->dev_private;
  473. uint32_t r;
  474. r = RREG32_IO(reg*4);
  475. return r;
  476. }
  477. int radeon_atombios_init(struct radeon_device *rdev)
  478. {
  479. struct card_info *atom_card_info =
  480. kzalloc(sizeof(struct card_info), GFP_KERNEL);
  481. if (!atom_card_info)
  482. return -ENOMEM;
  483. rdev->mode_info.atom_card_info = atom_card_info;
  484. atom_card_info->dev = rdev->ddev;
  485. atom_card_info->reg_read = cail_reg_read;
  486. atom_card_info->reg_write = cail_reg_write;
  487. /* needed for iio ops */
  488. if (rdev->rio_mem) {
  489. atom_card_info->ioreg_read = cail_ioreg_read;
  490. atom_card_info->ioreg_write = cail_ioreg_write;
  491. } else {
  492. DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n");
  493. atom_card_info->ioreg_read = cail_reg_read;
  494. atom_card_info->ioreg_write = cail_reg_write;
  495. }
  496. atom_card_info->mc_read = cail_mc_read;
  497. atom_card_info->mc_write = cail_mc_write;
  498. atom_card_info->pll_read = cail_pll_read;
  499. atom_card_info->pll_write = cail_pll_write;
  500. rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios);
  501. mutex_init(&rdev->mode_info.atom_context->mutex);
  502. radeon_atom_initialize_bios_scratch_regs(rdev->ddev);
  503. atom_allocate_fb_scratch(rdev->mode_info.atom_context);
  504. return 0;
  505. }
  506. void radeon_atombios_fini(struct radeon_device *rdev)
  507. {
  508. if (rdev->mode_info.atom_context) {
  509. kfree(rdev->mode_info.atom_context->scratch);
  510. kfree(rdev->mode_info.atom_context);
  511. }
  512. kfree(rdev->mode_info.atom_card_info);
  513. }
  514. int radeon_combios_init(struct radeon_device *rdev)
  515. {
  516. radeon_combios_initialize_bios_scratch_regs(rdev->ddev);
  517. return 0;
  518. }
  519. void radeon_combios_fini(struct radeon_device *rdev)
  520. {
  521. }
  522. /* if we get transitioned to only one device, tak VGA back */
  523. static unsigned int radeon_vga_set_decode(void *cookie, bool state)
  524. {
  525. struct radeon_device *rdev = cookie;
  526. radeon_vga_set_state(rdev, state);
  527. if (state)
  528. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  529. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  530. else
  531. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  532. }
  533. void radeon_check_arguments(struct radeon_device *rdev)
  534. {
  535. /* vramlimit must be a power of two */
  536. switch (radeon_vram_limit) {
  537. case 0:
  538. case 4:
  539. case 8:
  540. case 16:
  541. case 32:
  542. case 64:
  543. case 128:
  544. case 256:
  545. case 512:
  546. case 1024:
  547. case 2048:
  548. case 4096:
  549. break;
  550. default:
  551. dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n",
  552. radeon_vram_limit);
  553. radeon_vram_limit = 0;
  554. break;
  555. }
  556. radeon_vram_limit = radeon_vram_limit << 20;
  557. /* gtt size must be power of two and greater or equal to 32M */
  558. switch (radeon_gart_size) {
  559. case 4:
  560. case 8:
  561. case 16:
  562. dev_warn(rdev->dev, "gart size (%d) too small forcing to 512M\n",
  563. radeon_gart_size);
  564. radeon_gart_size = 512;
  565. break;
  566. case 32:
  567. case 64:
  568. case 128:
  569. case 256:
  570. case 512:
  571. case 1024:
  572. case 2048:
  573. case 4096:
  574. break;
  575. default:
  576. dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n",
  577. radeon_gart_size);
  578. radeon_gart_size = 512;
  579. break;
  580. }
  581. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  582. /* AGP mode can only be -1, 1, 2, 4, 8 */
  583. switch (radeon_agpmode) {
  584. case -1:
  585. case 0:
  586. case 1:
  587. case 2:
  588. case 4:
  589. case 8:
  590. break;
  591. default:
  592. dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: "
  593. "-1, 0, 1, 2, 4, 8)\n", radeon_agpmode);
  594. radeon_agpmode = 0;
  595. break;
  596. }
  597. }
  598. static void radeon_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  599. {
  600. struct drm_device *dev = pci_get_drvdata(pdev);
  601. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  602. if (state == VGA_SWITCHEROO_ON) {
  603. printk(KERN_INFO "radeon: switched on\n");
  604. /* don't suspend or resume card normally */
  605. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  606. radeon_resume_kms(dev);
  607. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  608. drm_kms_helper_poll_enable(dev);
  609. } else {
  610. printk(KERN_INFO "radeon: switched off\n");
  611. drm_kms_helper_poll_disable(dev);
  612. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  613. radeon_suspend_kms(dev, pmm);
  614. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  615. }
  616. }
  617. static bool radeon_switcheroo_can_switch(struct pci_dev *pdev)
  618. {
  619. struct drm_device *dev = pci_get_drvdata(pdev);
  620. bool can_switch;
  621. spin_lock(&dev->count_lock);
  622. can_switch = (dev->open_count == 0);
  623. spin_unlock(&dev->count_lock);
  624. return can_switch;
  625. }
  626. int radeon_device_init(struct radeon_device *rdev,
  627. struct drm_device *ddev,
  628. struct pci_dev *pdev,
  629. uint32_t flags)
  630. {
  631. int r, i;
  632. int dma_bits;
  633. rdev->shutdown = false;
  634. rdev->dev = &pdev->dev;
  635. rdev->ddev = ddev;
  636. rdev->pdev = pdev;
  637. rdev->flags = flags;
  638. rdev->family = flags & RADEON_FAMILY_MASK;
  639. rdev->is_atom_bios = false;
  640. rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT;
  641. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  642. rdev->gpu_lockup = false;
  643. rdev->accel_working = false;
  644. DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X).\n",
  645. radeon_family_name[rdev->family], pdev->vendor, pdev->device,
  646. pdev->subsystem_vendor, pdev->subsystem_device);
  647. /* mutex initialization are all done here so we
  648. * can recall function without having locking issues */
  649. mutex_init(&rdev->cs_mutex);
  650. mutex_init(&rdev->ib_pool.mutex);
  651. mutex_init(&rdev->cp.mutex);
  652. mutex_init(&rdev->dc_hw_i2c_mutex);
  653. if (rdev->family >= CHIP_R600)
  654. spin_lock_init(&rdev->ih.lock);
  655. mutex_init(&rdev->gem.mutex);
  656. mutex_init(&rdev->pm.mutex);
  657. mutex_init(&rdev->vram_mutex);
  658. rwlock_init(&rdev->fence_drv.lock);
  659. INIT_LIST_HEAD(&rdev->gem.objects);
  660. init_waitqueue_head(&rdev->irq.vblank_queue);
  661. init_waitqueue_head(&rdev->irq.idle_queue);
  662. /* Set asic functions */
  663. r = radeon_asic_init(rdev);
  664. if (r)
  665. return r;
  666. radeon_check_arguments(rdev);
  667. /* all of the newer IGP chips have an internal gart
  668. * However some rs4xx report as AGP, so remove that here.
  669. */
  670. if ((rdev->family >= CHIP_RS400) &&
  671. (rdev->flags & RADEON_IS_IGP)) {
  672. rdev->flags &= ~RADEON_IS_AGP;
  673. }
  674. if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) {
  675. radeon_agp_disable(rdev);
  676. }
  677. /* set DMA mask + need_dma32 flags.
  678. * PCIE - can handle 40-bits.
  679. * IGP - can handle 40-bits (in theory)
  680. * AGP - generally dma32 is safest
  681. * PCI - only dma32
  682. */
  683. rdev->need_dma32 = false;
  684. if (rdev->flags & RADEON_IS_AGP)
  685. rdev->need_dma32 = true;
  686. if (rdev->flags & RADEON_IS_PCI)
  687. rdev->need_dma32 = true;
  688. dma_bits = rdev->need_dma32 ? 32 : 40;
  689. r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
  690. if (r) {
  691. rdev->need_dma32 = true;
  692. printk(KERN_WARNING "radeon: No suitable DMA available.\n");
  693. }
  694. /* Registers mapping */
  695. /* TODO: block userspace mapping of io register */
  696. rdev->rmmio_base = pci_resource_start(rdev->pdev, 2);
  697. rdev->rmmio_size = pci_resource_len(rdev->pdev, 2);
  698. rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size);
  699. if (rdev->rmmio == NULL) {
  700. return -ENOMEM;
  701. }
  702. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base);
  703. DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size);
  704. /* io port mapping */
  705. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  706. if (pci_resource_flags(rdev->pdev, i) & IORESOURCE_IO) {
  707. rdev->rio_mem_size = pci_resource_len(rdev->pdev, i);
  708. rdev->rio_mem = pci_iomap(rdev->pdev, i, rdev->rio_mem_size);
  709. break;
  710. }
  711. }
  712. if (rdev->rio_mem == NULL)
  713. DRM_ERROR("Unable to find PCI I/O BAR\n");
  714. /* if we have > 1 VGA cards, then disable the radeon VGA resources */
  715. /* this will fail for cards that aren't VGA class devices, just
  716. * ignore it */
  717. vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode);
  718. vga_switcheroo_register_client(rdev->pdev,
  719. radeon_switcheroo_set_state,
  720. NULL,
  721. radeon_switcheroo_can_switch);
  722. r = radeon_init(rdev);
  723. if (r)
  724. return r;
  725. if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) {
  726. /* Acceleration not working on AGP card try again
  727. * with fallback to PCI or PCIE GART
  728. */
  729. radeon_asic_reset(rdev);
  730. radeon_fini(rdev);
  731. radeon_agp_disable(rdev);
  732. r = radeon_init(rdev);
  733. if (r)
  734. return r;
  735. }
  736. if (radeon_testing) {
  737. radeon_test_moves(rdev);
  738. }
  739. if (radeon_benchmarking) {
  740. radeon_benchmark(rdev);
  741. }
  742. return 0;
  743. }
  744. void radeon_device_fini(struct radeon_device *rdev)
  745. {
  746. DRM_INFO("radeon: finishing device.\n");
  747. rdev->shutdown = true;
  748. /* evict vram memory */
  749. radeon_bo_evict_vram(rdev);
  750. radeon_fini(rdev);
  751. vga_switcheroo_unregister_client(rdev->pdev);
  752. vga_client_register(rdev->pdev, NULL, NULL, NULL);
  753. if (rdev->rio_mem)
  754. pci_iounmap(rdev->pdev, rdev->rio_mem);
  755. rdev->rio_mem = NULL;
  756. iounmap(rdev->rmmio);
  757. rdev->rmmio = NULL;
  758. }
  759. /*
  760. * Suspend & resume.
  761. */
  762. int radeon_suspend_kms(struct drm_device *dev, pm_message_t state)
  763. {
  764. struct radeon_device *rdev;
  765. struct drm_crtc *crtc;
  766. struct drm_connector *connector;
  767. int r;
  768. if (dev == NULL || dev->dev_private == NULL) {
  769. return -ENODEV;
  770. }
  771. if (state.event == PM_EVENT_PRETHAW) {
  772. return 0;
  773. }
  774. rdev = dev->dev_private;
  775. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  776. return 0;
  777. /* turn off display hw */
  778. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  779. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
  780. }
  781. /* unpin the front buffers */
  782. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  783. struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->fb);
  784. struct radeon_bo *robj;
  785. if (rfb == NULL || rfb->obj == NULL) {
  786. continue;
  787. }
  788. robj = gem_to_radeon_bo(rfb->obj);
  789. /* don't unpin kernel fb objects */
  790. if (!radeon_fbdev_robj_is_fb(rdev, robj)) {
  791. r = radeon_bo_reserve(robj, false);
  792. if (r == 0) {
  793. radeon_bo_unpin(robj);
  794. radeon_bo_unreserve(robj);
  795. }
  796. }
  797. }
  798. /* evict vram memory */
  799. radeon_bo_evict_vram(rdev);
  800. /* wait for gpu to finish processing current batch */
  801. radeon_fence_wait_last(rdev);
  802. radeon_save_bios_scratch_regs(rdev);
  803. radeon_pm_suspend(rdev);
  804. radeon_suspend(rdev);
  805. radeon_hpd_fini(rdev);
  806. /* evict remaining vram memory */
  807. radeon_bo_evict_vram(rdev);
  808. radeon_agp_suspend(rdev);
  809. pci_save_state(dev->pdev);
  810. if (state.event == PM_EVENT_SUSPEND) {
  811. /* Shut down the device */
  812. pci_disable_device(dev->pdev);
  813. pci_set_power_state(dev->pdev, PCI_D3hot);
  814. }
  815. console_lock();
  816. radeon_fbdev_set_suspend(rdev, 1);
  817. console_unlock();
  818. return 0;
  819. }
  820. int radeon_resume_kms(struct drm_device *dev)
  821. {
  822. struct drm_connector *connector;
  823. struct radeon_device *rdev = dev->dev_private;
  824. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  825. return 0;
  826. console_lock();
  827. pci_set_power_state(dev->pdev, PCI_D0);
  828. pci_restore_state(dev->pdev);
  829. if (pci_enable_device(dev->pdev)) {
  830. console_unlock();
  831. return -1;
  832. }
  833. pci_set_master(dev->pdev);
  834. /* resume AGP if in use */
  835. radeon_agp_resume(rdev);
  836. radeon_resume(rdev);
  837. radeon_pm_resume(rdev);
  838. radeon_restore_bios_scratch_regs(rdev);
  839. radeon_fbdev_set_suspend(rdev, 0);
  840. console_unlock();
  841. /* init dig PHYs */
  842. if (rdev->is_atom_bios)
  843. radeon_atom_encoder_init(rdev);
  844. /* reset hpd state */
  845. radeon_hpd_init(rdev);
  846. /* blat the mode back in */
  847. drm_helper_resume_force_mode(dev);
  848. /* turn on display hw */
  849. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  850. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
  851. }
  852. return 0;
  853. }
  854. int radeon_gpu_reset(struct radeon_device *rdev)
  855. {
  856. int r;
  857. int resched;
  858. radeon_save_bios_scratch_regs(rdev);
  859. /* block TTM */
  860. resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
  861. radeon_suspend(rdev);
  862. r = radeon_asic_reset(rdev);
  863. if (!r) {
  864. dev_info(rdev->dev, "GPU reset succeed\n");
  865. radeon_resume(rdev);
  866. radeon_restore_bios_scratch_regs(rdev);
  867. drm_helper_resume_force_mode(rdev->ddev);
  868. ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
  869. return 0;
  870. }
  871. /* bad news, how to tell it to userspace ? */
  872. dev_info(rdev->dev, "GPU reset failed\n");
  873. return r;
  874. }
  875. /*
  876. * Debugfs
  877. */
  878. struct radeon_debugfs {
  879. struct drm_info_list *files;
  880. unsigned num_files;
  881. };
  882. static struct radeon_debugfs _radeon_debugfs[RADEON_DEBUGFS_MAX_NUM_FILES];
  883. static unsigned _radeon_debugfs_count = 0;
  884. int radeon_debugfs_add_files(struct radeon_device *rdev,
  885. struct drm_info_list *files,
  886. unsigned nfiles)
  887. {
  888. unsigned i;
  889. for (i = 0; i < _radeon_debugfs_count; i++) {
  890. if (_radeon_debugfs[i].files == files) {
  891. /* Already registered */
  892. return 0;
  893. }
  894. }
  895. if ((_radeon_debugfs_count + nfiles) > RADEON_DEBUGFS_MAX_NUM_FILES) {
  896. DRM_ERROR("Reached maximum number of debugfs files.\n");
  897. DRM_ERROR("Report so we increase RADEON_DEBUGFS_MAX_NUM_FILES.\n");
  898. return -EINVAL;
  899. }
  900. _radeon_debugfs[_radeon_debugfs_count].files = files;
  901. _radeon_debugfs[_radeon_debugfs_count].num_files = nfiles;
  902. _radeon_debugfs_count++;
  903. #if defined(CONFIG_DEBUG_FS)
  904. drm_debugfs_create_files(files, nfiles,
  905. rdev->ddev->control->debugfs_root,
  906. rdev->ddev->control);
  907. drm_debugfs_create_files(files, nfiles,
  908. rdev->ddev->primary->debugfs_root,
  909. rdev->ddev->primary);
  910. #endif
  911. return 0;
  912. }
  913. #if defined(CONFIG_DEBUG_FS)
  914. int radeon_debugfs_init(struct drm_minor *minor)
  915. {
  916. return 0;
  917. }
  918. void radeon_debugfs_cleanup(struct drm_minor *minor)
  919. {
  920. unsigned i;
  921. for (i = 0; i < _radeon_debugfs_count; i++) {
  922. drm_debugfs_remove_files(_radeon_debugfs[i].files,
  923. _radeon_debugfs[i].num_files, minor);
  924. }
  925. }
  926. #endif