i915_drv.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103
  1. /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #include <linux/device.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "i915_drm.h"
  33. #include "i915_drv.h"
  34. #include "intel_drv.h"
  35. #include <linux/console.h>
  36. #include <linux/module.h>
  37. #include "drm_crtc_helper.h"
  38. static int i915_modeset __read_mostly = -1;
  39. module_param_named(modeset, i915_modeset, int, 0400);
  40. MODULE_PARM_DESC(modeset,
  41. "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
  42. "1=on, -1=force vga console preference [default])");
  43. unsigned int i915_fbpercrtc __always_unused = 0;
  44. module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
  45. int i915_panel_ignore_lid __read_mostly = 0;
  46. module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
  47. MODULE_PARM_DESC(panel_ignore_lid,
  48. "Override lid status (0=autodetect [default], 1=lid open, "
  49. "-1=lid closed)");
  50. unsigned int i915_powersave __read_mostly = 1;
  51. module_param_named(powersave, i915_powersave, int, 0600);
  52. MODULE_PARM_DESC(powersave,
  53. "Enable powersavings, fbc, downclocking, etc. (default: true)");
  54. int i915_semaphores __read_mostly = -1;
  55. module_param_named(semaphores, i915_semaphores, int, 0600);
  56. MODULE_PARM_DESC(semaphores,
  57. "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
  58. int i915_enable_rc6 __read_mostly = -1;
  59. module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0600);
  60. MODULE_PARM_DESC(i915_enable_rc6,
  61. "Enable power-saving render C-state 6 (default: -1 (use per-chip default)");
  62. int i915_enable_fbc __read_mostly = -1;
  63. module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
  64. MODULE_PARM_DESC(i915_enable_fbc,
  65. "Enable frame buffer compression for power savings "
  66. "(default: -1 (use per-chip default))");
  67. unsigned int i915_lvds_downclock __read_mostly = 0;
  68. module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
  69. MODULE_PARM_DESC(lvds_downclock,
  70. "Use panel (LVDS/eDP) downclocking for power savings "
  71. "(default: false)");
  72. int i915_lvds_channel_mode __read_mostly;
  73. module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
  74. MODULE_PARM_DESC(lvds_channel_mode,
  75. "Specify LVDS channel mode "
  76. "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
  77. int i915_panel_use_ssc __read_mostly = -1;
  78. module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
  79. MODULE_PARM_DESC(lvds_use_ssc,
  80. "Use Spread Spectrum Clock with panels [LVDS/eDP] "
  81. "(default: auto from VBT)");
  82. int i915_vbt_sdvo_panel_type __read_mostly = -1;
  83. module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
  84. MODULE_PARM_DESC(vbt_sdvo_panel_type,
  85. "Override/Ignore selection of SDVO panel mode in the VBT "
  86. "(-2=ignore, -1=auto [default], index in VBT BIOS table)");
  87. static bool i915_try_reset __read_mostly = true;
  88. module_param_named(reset, i915_try_reset, bool, 0600);
  89. MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
  90. bool i915_enable_hangcheck __read_mostly = true;
  91. module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
  92. MODULE_PARM_DESC(enable_hangcheck,
  93. "Periodically check GPU activity for detecting hangs. "
  94. "WARNING: Disabling this can cause system wide hangs. "
  95. "(default: true)");
  96. bool i915_enable_ppgtt __read_mostly = 1;
  97. module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, bool, 0600);
  98. MODULE_PARM_DESC(i915_enable_ppgtt,
  99. "Enable PPGTT (default: true)");
  100. static struct drm_driver driver;
  101. extern int intel_agp_enabled;
  102. #define INTEL_VGA_DEVICE(id, info) { \
  103. .class = PCI_BASE_CLASS_DISPLAY << 16, \
  104. .class_mask = 0xff0000, \
  105. .vendor = 0x8086, \
  106. .device = id, \
  107. .subvendor = PCI_ANY_ID, \
  108. .subdevice = PCI_ANY_ID, \
  109. .driver_data = (unsigned long) info }
  110. static const struct intel_device_info intel_i830_info = {
  111. .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
  112. .has_overlay = 1, .overlay_needs_physical = 1,
  113. };
  114. static const struct intel_device_info intel_845g_info = {
  115. .gen = 2,
  116. .has_overlay = 1, .overlay_needs_physical = 1,
  117. };
  118. static const struct intel_device_info intel_i85x_info = {
  119. .gen = 2, .is_i85x = 1, .is_mobile = 1,
  120. .cursor_needs_physical = 1,
  121. .has_overlay = 1, .overlay_needs_physical = 1,
  122. };
  123. static const struct intel_device_info intel_i865g_info = {
  124. .gen = 2,
  125. .has_overlay = 1, .overlay_needs_physical = 1,
  126. };
  127. static const struct intel_device_info intel_i915g_info = {
  128. .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
  129. .has_overlay = 1, .overlay_needs_physical = 1,
  130. };
  131. static const struct intel_device_info intel_i915gm_info = {
  132. .gen = 3, .is_mobile = 1,
  133. .cursor_needs_physical = 1,
  134. .has_overlay = 1, .overlay_needs_physical = 1,
  135. .supports_tv = 1,
  136. };
  137. static const struct intel_device_info intel_i945g_info = {
  138. .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
  139. .has_overlay = 1, .overlay_needs_physical = 1,
  140. };
  141. static const struct intel_device_info intel_i945gm_info = {
  142. .gen = 3, .is_i945gm = 1, .is_mobile = 1,
  143. .has_hotplug = 1, .cursor_needs_physical = 1,
  144. .has_overlay = 1, .overlay_needs_physical = 1,
  145. .supports_tv = 1,
  146. };
  147. static const struct intel_device_info intel_i965g_info = {
  148. .gen = 4, .is_broadwater = 1,
  149. .has_hotplug = 1,
  150. .has_overlay = 1,
  151. };
  152. static const struct intel_device_info intel_i965gm_info = {
  153. .gen = 4, .is_crestline = 1,
  154. .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
  155. .has_overlay = 1,
  156. .supports_tv = 1,
  157. };
  158. static const struct intel_device_info intel_g33_info = {
  159. .gen = 3, .is_g33 = 1,
  160. .need_gfx_hws = 1, .has_hotplug = 1,
  161. .has_overlay = 1,
  162. };
  163. static const struct intel_device_info intel_g45_info = {
  164. .gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
  165. .has_pipe_cxsr = 1, .has_hotplug = 1,
  166. .has_bsd_ring = 1,
  167. };
  168. static const struct intel_device_info intel_gm45_info = {
  169. .gen = 4, .is_g4x = 1,
  170. .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
  171. .has_pipe_cxsr = 1, .has_hotplug = 1,
  172. .supports_tv = 1,
  173. .has_bsd_ring = 1,
  174. };
  175. static const struct intel_device_info intel_pineview_info = {
  176. .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
  177. .need_gfx_hws = 1, .has_hotplug = 1,
  178. .has_overlay = 1,
  179. };
  180. static const struct intel_device_info intel_ironlake_d_info = {
  181. .gen = 5,
  182. .need_gfx_hws = 1, .has_hotplug = 1,
  183. .has_bsd_ring = 1,
  184. .has_pch_split = 1,
  185. };
  186. static const struct intel_device_info intel_ironlake_m_info = {
  187. .gen = 5, .is_mobile = 1,
  188. .need_gfx_hws = 1, .has_hotplug = 1,
  189. .has_fbc = 1,
  190. .has_bsd_ring = 1,
  191. .has_pch_split = 1,
  192. };
  193. static const struct intel_device_info intel_sandybridge_d_info = {
  194. .gen = 6,
  195. .need_gfx_hws = 1, .has_hotplug = 1,
  196. .has_bsd_ring = 1,
  197. .has_blt_ring = 1,
  198. .has_llc = 1,
  199. .has_pch_split = 1,
  200. };
  201. static const struct intel_device_info intel_sandybridge_m_info = {
  202. .gen = 6, .is_mobile = 1,
  203. .need_gfx_hws = 1, .has_hotplug = 1,
  204. .has_fbc = 1,
  205. .has_bsd_ring = 1,
  206. .has_blt_ring = 1,
  207. .has_llc = 1,
  208. .has_pch_split = 1,
  209. };
  210. static const struct intel_device_info intel_ivybridge_d_info = {
  211. .is_ivybridge = 1, .gen = 7,
  212. .need_gfx_hws = 1, .has_hotplug = 1,
  213. .has_bsd_ring = 1,
  214. .has_blt_ring = 1,
  215. .has_llc = 1,
  216. .has_pch_split = 1,
  217. };
  218. static const struct intel_device_info intel_ivybridge_m_info = {
  219. .is_ivybridge = 1, .gen = 7, .is_mobile = 1,
  220. .need_gfx_hws = 1, .has_hotplug = 1,
  221. .has_fbc = 0, /* FBC is not enabled on Ivybridge mobile yet */
  222. .has_bsd_ring = 1,
  223. .has_blt_ring = 1,
  224. .has_llc = 1,
  225. .has_pch_split = 1,
  226. };
  227. static const struct intel_device_info intel_valleyview_m_info = {
  228. .gen = 7, .is_mobile = 1,
  229. .need_gfx_hws = 1, .has_hotplug = 1,
  230. .has_fbc = 0,
  231. .has_bsd_ring = 1,
  232. .has_blt_ring = 1,
  233. .is_valleyview = 1,
  234. };
  235. static const struct intel_device_info intel_valleyview_d_info = {
  236. .gen = 7,
  237. .need_gfx_hws = 1, .has_hotplug = 1,
  238. .has_fbc = 0,
  239. .has_bsd_ring = 1,
  240. .has_blt_ring = 1,
  241. .is_valleyview = 1,
  242. };
  243. static const struct intel_device_info intel_haswell_d_info = {
  244. .is_haswell = 1, .gen = 7,
  245. .need_gfx_hws = 1, .has_hotplug = 1,
  246. .has_bsd_ring = 1,
  247. .has_blt_ring = 1,
  248. .has_llc = 1,
  249. .has_pch_split = 1,
  250. };
  251. static const struct intel_device_info intel_haswell_m_info = {
  252. .is_haswell = 1, .gen = 7, .is_mobile = 1,
  253. .need_gfx_hws = 1, .has_hotplug = 1,
  254. .has_bsd_ring = 1,
  255. .has_blt_ring = 1,
  256. .has_llc = 1,
  257. .has_pch_split = 1,
  258. };
  259. static const struct pci_device_id pciidlist[] = { /* aka */
  260. INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
  261. INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
  262. INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
  263. INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
  264. INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
  265. INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
  266. INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
  267. INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
  268. INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
  269. INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
  270. INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
  271. INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
  272. INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
  273. INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
  274. INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
  275. INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
  276. INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
  277. INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
  278. INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
  279. INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
  280. INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
  281. INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
  282. INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
  283. INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
  284. INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
  285. INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
  286. INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
  287. INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
  288. INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
  289. INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
  290. INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
  291. INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
  292. INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
  293. INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
  294. INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
  295. INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
  296. INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
  297. INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
  298. INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
  299. INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
  300. INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
  301. INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
  302. INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
  303. {0, 0, 0}
  304. };
  305. #if defined(CONFIG_DRM_I915_KMS)
  306. MODULE_DEVICE_TABLE(pci, pciidlist);
  307. #endif
  308. #define INTEL_PCH_DEVICE_ID_MASK 0xff00
  309. #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
  310. #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
  311. #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
  312. void intel_detect_pch(struct drm_device *dev)
  313. {
  314. struct drm_i915_private *dev_priv = dev->dev_private;
  315. struct pci_dev *pch;
  316. /*
  317. * The reason to probe ISA bridge instead of Dev31:Fun0 is to
  318. * make graphics device passthrough work easy for VMM, that only
  319. * need to expose ISA bridge to let driver know the real hardware
  320. * underneath. This is a requirement from virtualization team.
  321. */
  322. pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
  323. if (pch) {
  324. if (pch->vendor == PCI_VENDOR_ID_INTEL) {
  325. int id;
  326. id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
  327. if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
  328. dev_priv->pch_type = PCH_IBX;
  329. DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
  330. } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
  331. dev_priv->pch_type = PCH_CPT;
  332. DRM_DEBUG_KMS("Found CougarPoint PCH\n");
  333. } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
  334. /* PantherPoint is CPT compatible */
  335. dev_priv->pch_type = PCH_CPT;
  336. DRM_DEBUG_KMS("Found PatherPoint PCH\n");
  337. }
  338. }
  339. pci_dev_put(pch);
  340. }
  341. }
  342. void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
  343. {
  344. int count;
  345. count = 0;
  346. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
  347. udelay(10);
  348. I915_WRITE_NOTRACE(FORCEWAKE, 1);
  349. POSTING_READ(FORCEWAKE);
  350. count = 0;
  351. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1) == 0)
  352. udelay(10);
  353. }
  354. void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv)
  355. {
  356. int count;
  357. count = 0;
  358. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_MT_ACK) & 1))
  359. udelay(10);
  360. I915_WRITE_NOTRACE(FORCEWAKE_MT, (1<<16) | 1);
  361. POSTING_READ(FORCEWAKE_MT);
  362. count = 0;
  363. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_MT_ACK) & 1) == 0)
  364. udelay(10);
  365. }
  366. /*
  367. * Generally this is called implicitly by the register read function. However,
  368. * if some sequence requires the GT to not power down then this function should
  369. * be called at the beginning of the sequence followed by a call to
  370. * gen6_gt_force_wake_put() at the end of the sequence.
  371. */
  372. void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
  373. {
  374. unsigned long irqflags;
  375. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  376. if (dev_priv->forcewake_count++ == 0)
  377. dev_priv->display.force_wake_get(dev_priv);
  378. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  379. }
  380. static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
  381. {
  382. u32 gtfifodbg;
  383. gtfifodbg = I915_READ_NOTRACE(GTFIFODBG);
  384. if (WARN(gtfifodbg & GT_FIFO_CPU_ERROR_MASK,
  385. "MMIO read or write has been dropped %x\n", gtfifodbg))
  386. I915_WRITE_NOTRACE(GTFIFODBG, GT_FIFO_CPU_ERROR_MASK);
  387. }
  388. void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
  389. {
  390. I915_WRITE_NOTRACE(FORCEWAKE, 0);
  391. /* The below doubles as a POSTING_READ */
  392. gen6_gt_check_fifodbg(dev_priv);
  393. }
  394. void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv)
  395. {
  396. I915_WRITE_NOTRACE(FORCEWAKE_MT, (1<<16) | 0);
  397. /* The below doubles as a POSTING_READ */
  398. gen6_gt_check_fifodbg(dev_priv);
  399. }
  400. /*
  401. * see gen6_gt_force_wake_get()
  402. */
  403. void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
  404. {
  405. unsigned long irqflags;
  406. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  407. if (--dev_priv->forcewake_count == 0)
  408. dev_priv->display.force_wake_put(dev_priv);
  409. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  410. }
  411. int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
  412. {
  413. int ret = 0;
  414. if (dev_priv->gt_fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
  415. int loop = 500;
  416. u32 fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  417. while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
  418. udelay(10);
  419. fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  420. }
  421. if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
  422. ++ret;
  423. dev_priv->gt_fifo_count = fifo;
  424. }
  425. dev_priv->gt_fifo_count--;
  426. return ret;
  427. }
  428. void vlv_force_wake_get(struct drm_i915_private *dev_priv)
  429. {
  430. int count;
  431. count = 0;
  432. /* Already awake? */
  433. if ((I915_READ(0x130094) & 0xa1) == 0xa1)
  434. return;
  435. I915_WRITE_NOTRACE(FORCEWAKE_VLV, 0xffffffff);
  436. POSTING_READ(FORCEWAKE_VLV);
  437. count = 0;
  438. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK_VLV) & 1) == 0)
  439. udelay(10);
  440. }
  441. void vlv_force_wake_put(struct drm_i915_private *dev_priv)
  442. {
  443. I915_WRITE_NOTRACE(FORCEWAKE_VLV, 0xffff0000);
  444. /* FIXME: confirm VLV behavior with Punit folks */
  445. POSTING_READ(FORCEWAKE_VLV);
  446. }
  447. static int i915_drm_freeze(struct drm_device *dev)
  448. {
  449. struct drm_i915_private *dev_priv = dev->dev_private;
  450. drm_kms_helper_poll_disable(dev);
  451. pci_save_state(dev->pdev);
  452. /* If KMS is active, we do the leavevt stuff here */
  453. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  454. int error = i915_gem_idle(dev);
  455. if (error) {
  456. dev_err(&dev->pdev->dev,
  457. "GEM idle failed, resume might fail\n");
  458. return error;
  459. }
  460. drm_irq_uninstall(dev);
  461. }
  462. i915_save_state(dev);
  463. intel_opregion_fini(dev);
  464. /* Modeset on resume, not lid events */
  465. dev_priv->modeset_on_lid = 0;
  466. return 0;
  467. }
  468. int i915_suspend(struct drm_device *dev, pm_message_t state)
  469. {
  470. int error;
  471. if (!dev || !dev->dev_private) {
  472. DRM_ERROR("dev: %p\n", dev);
  473. DRM_ERROR("DRM not initialized, aborting suspend.\n");
  474. return -ENODEV;
  475. }
  476. if (state.event == PM_EVENT_PRETHAW)
  477. return 0;
  478. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  479. return 0;
  480. error = i915_drm_freeze(dev);
  481. if (error)
  482. return error;
  483. if (state.event == PM_EVENT_SUSPEND) {
  484. /* Shut down the device */
  485. pci_disable_device(dev->pdev);
  486. pci_set_power_state(dev->pdev, PCI_D3hot);
  487. }
  488. return 0;
  489. }
  490. static int i915_drm_thaw(struct drm_device *dev)
  491. {
  492. struct drm_i915_private *dev_priv = dev->dev_private;
  493. int error = 0;
  494. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  495. mutex_lock(&dev->struct_mutex);
  496. i915_gem_restore_gtt_mappings(dev);
  497. mutex_unlock(&dev->struct_mutex);
  498. }
  499. i915_restore_state(dev);
  500. intel_opregion_setup(dev);
  501. /* KMS EnterVT equivalent */
  502. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  503. mutex_lock(&dev->struct_mutex);
  504. dev_priv->mm.suspended = 0;
  505. error = i915_gem_init_hw(dev);
  506. mutex_unlock(&dev->struct_mutex);
  507. if (HAS_PCH_SPLIT(dev))
  508. ironlake_init_pch_refclk(dev);
  509. drm_mode_config_reset(dev);
  510. drm_irq_install(dev);
  511. /* Resume the modeset for every activated CRTC */
  512. drm_helper_resume_force_mode(dev);
  513. if (IS_IRONLAKE_M(dev))
  514. ironlake_enable_rc6(dev);
  515. }
  516. intel_opregion_init(dev);
  517. dev_priv->modeset_on_lid = 0;
  518. return error;
  519. }
  520. int i915_resume(struct drm_device *dev)
  521. {
  522. int ret;
  523. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  524. return 0;
  525. if (pci_enable_device(dev->pdev))
  526. return -EIO;
  527. pci_set_master(dev->pdev);
  528. ret = i915_drm_thaw(dev);
  529. if (ret)
  530. return ret;
  531. drm_kms_helper_poll_enable(dev);
  532. return 0;
  533. }
  534. static int i8xx_do_reset(struct drm_device *dev, u8 flags)
  535. {
  536. struct drm_i915_private *dev_priv = dev->dev_private;
  537. if (IS_I85X(dev))
  538. return -ENODEV;
  539. I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
  540. POSTING_READ(D_STATE);
  541. if (IS_I830(dev) || IS_845G(dev)) {
  542. I915_WRITE(DEBUG_RESET_I830,
  543. DEBUG_RESET_DISPLAY |
  544. DEBUG_RESET_RENDER |
  545. DEBUG_RESET_FULL);
  546. POSTING_READ(DEBUG_RESET_I830);
  547. msleep(1);
  548. I915_WRITE(DEBUG_RESET_I830, 0);
  549. POSTING_READ(DEBUG_RESET_I830);
  550. }
  551. msleep(1);
  552. I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
  553. POSTING_READ(D_STATE);
  554. return 0;
  555. }
  556. static int i965_reset_complete(struct drm_device *dev)
  557. {
  558. u8 gdrst;
  559. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  560. return gdrst & 0x1;
  561. }
  562. static int i965_do_reset(struct drm_device *dev, u8 flags)
  563. {
  564. u8 gdrst;
  565. /*
  566. * Set the domains we want to reset (GRDOM/bits 2 and 3) as
  567. * well as the reset bit (GR/bit 0). Setting the GR bit
  568. * triggers the reset; when done, the hardware will clear it.
  569. */
  570. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  571. pci_write_config_byte(dev->pdev, I965_GDRST, gdrst | flags | 0x1);
  572. return wait_for(i965_reset_complete(dev), 500);
  573. }
  574. static int ironlake_do_reset(struct drm_device *dev, u8 flags)
  575. {
  576. struct drm_i915_private *dev_priv = dev->dev_private;
  577. u32 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  578. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR, gdrst | flags | 0x1);
  579. return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  580. }
  581. static int gen6_do_reset(struct drm_device *dev, u8 flags)
  582. {
  583. struct drm_i915_private *dev_priv = dev->dev_private;
  584. int ret;
  585. unsigned long irqflags;
  586. /* Hold gt_lock across reset to prevent any register access
  587. * with forcewake not set correctly
  588. */
  589. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  590. /* Reset the chip */
  591. /* GEN6_GDRST is not in the gt power well, no need to check
  592. * for fifo space for the write or forcewake the chip for
  593. * the read
  594. */
  595. I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL);
  596. /* Spin waiting for the device to ack the reset request */
  597. ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
  598. /* If reset with a user forcewake, try to restore, otherwise turn it off */
  599. if (dev_priv->forcewake_count)
  600. dev_priv->display.force_wake_get(dev_priv);
  601. else
  602. dev_priv->display.force_wake_put(dev_priv);
  603. /* Restore fifo count */
  604. dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  605. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  606. return ret;
  607. }
  608. /**
  609. * i915_reset - reset chip after a hang
  610. * @dev: drm device to reset
  611. * @flags: reset domains
  612. *
  613. * Reset the chip. Useful if a hang is detected. Returns zero on successful
  614. * reset or otherwise an error code.
  615. *
  616. * Procedure is fairly simple:
  617. * - reset the chip using the reset reg
  618. * - re-init context state
  619. * - re-init hardware status page
  620. * - re-init ring buffer
  621. * - re-init interrupt state
  622. * - re-init display
  623. */
  624. int i915_reset(struct drm_device *dev, u8 flags)
  625. {
  626. drm_i915_private_t *dev_priv = dev->dev_private;
  627. /*
  628. * We really should only reset the display subsystem if we actually
  629. * need to
  630. */
  631. bool need_display = true;
  632. int ret;
  633. if (!i915_try_reset)
  634. return 0;
  635. if (!mutex_trylock(&dev->struct_mutex))
  636. return -EBUSY;
  637. i915_gem_reset(dev);
  638. ret = -ENODEV;
  639. if (get_seconds() - dev_priv->last_gpu_reset < 5) {
  640. DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
  641. } else switch (INTEL_INFO(dev)->gen) {
  642. case 7:
  643. case 6:
  644. ret = gen6_do_reset(dev, flags);
  645. break;
  646. case 5:
  647. ret = ironlake_do_reset(dev, flags);
  648. break;
  649. case 4:
  650. ret = i965_do_reset(dev, flags);
  651. break;
  652. case 2:
  653. ret = i8xx_do_reset(dev, flags);
  654. break;
  655. }
  656. dev_priv->last_gpu_reset = get_seconds();
  657. if (ret) {
  658. DRM_ERROR("Failed to reset chip.\n");
  659. mutex_unlock(&dev->struct_mutex);
  660. return ret;
  661. }
  662. /* Ok, now get things going again... */
  663. /*
  664. * Everything depends on having the GTT running, so we need to start
  665. * there. Fortunately we don't need to do this unless we reset the
  666. * chip at a PCI level.
  667. *
  668. * Next we need to restore the context, but we don't use those
  669. * yet either...
  670. *
  671. * Ring buffer needs to be re-initialized in the KMS case, or if X
  672. * was running at the time of the reset (i.e. we weren't VT
  673. * switched away).
  674. */
  675. if (drm_core_check_feature(dev, DRIVER_MODESET) ||
  676. !dev_priv->mm.suspended) {
  677. dev_priv->mm.suspended = 0;
  678. i915_gem_init_swizzling(dev);
  679. dev_priv->ring[RCS].init(&dev_priv->ring[RCS]);
  680. if (HAS_BSD(dev))
  681. dev_priv->ring[VCS].init(&dev_priv->ring[VCS]);
  682. if (HAS_BLT(dev))
  683. dev_priv->ring[BCS].init(&dev_priv->ring[BCS]);
  684. i915_gem_init_ppgtt(dev);
  685. mutex_unlock(&dev->struct_mutex);
  686. drm_irq_uninstall(dev);
  687. drm_mode_config_reset(dev);
  688. drm_irq_install(dev);
  689. mutex_lock(&dev->struct_mutex);
  690. }
  691. mutex_unlock(&dev->struct_mutex);
  692. /*
  693. * Perform a full modeset as on later generations, e.g. Ironlake, we may
  694. * need to retrain the display link and cannot just restore the register
  695. * values.
  696. */
  697. if (need_display) {
  698. mutex_lock(&dev->mode_config.mutex);
  699. drm_helper_resume_force_mode(dev);
  700. mutex_unlock(&dev->mode_config.mutex);
  701. }
  702. return 0;
  703. }
  704. static int __devinit
  705. i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  706. {
  707. /* Only bind to function 0 of the device. Early generations
  708. * used function 1 as a placeholder for multi-head. This causes
  709. * us confusion instead, especially on the systems where both
  710. * functions have the same PCI-ID!
  711. */
  712. if (PCI_FUNC(pdev->devfn))
  713. return -ENODEV;
  714. return drm_get_pci_dev(pdev, ent, &driver);
  715. }
  716. static void
  717. i915_pci_remove(struct pci_dev *pdev)
  718. {
  719. struct drm_device *dev = pci_get_drvdata(pdev);
  720. drm_put_dev(dev);
  721. }
  722. static int i915_pm_suspend(struct device *dev)
  723. {
  724. struct pci_dev *pdev = to_pci_dev(dev);
  725. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  726. int error;
  727. if (!drm_dev || !drm_dev->dev_private) {
  728. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  729. return -ENODEV;
  730. }
  731. if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  732. return 0;
  733. error = i915_drm_freeze(drm_dev);
  734. if (error)
  735. return error;
  736. pci_disable_device(pdev);
  737. pci_set_power_state(pdev, PCI_D3hot);
  738. return 0;
  739. }
  740. static int i915_pm_resume(struct device *dev)
  741. {
  742. struct pci_dev *pdev = to_pci_dev(dev);
  743. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  744. return i915_resume(drm_dev);
  745. }
  746. static int i915_pm_freeze(struct device *dev)
  747. {
  748. struct pci_dev *pdev = to_pci_dev(dev);
  749. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  750. if (!drm_dev || !drm_dev->dev_private) {
  751. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  752. return -ENODEV;
  753. }
  754. return i915_drm_freeze(drm_dev);
  755. }
  756. static int i915_pm_thaw(struct device *dev)
  757. {
  758. struct pci_dev *pdev = to_pci_dev(dev);
  759. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  760. return i915_drm_thaw(drm_dev);
  761. }
  762. static int i915_pm_poweroff(struct device *dev)
  763. {
  764. struct pci_dev *pdev = to_pci_dev(dev);
  765. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  766. return i915_drm_freeze(drm_dev);
  767. }
  768. static const struct dev_pm_ops i915_pm_ops = {
  769. .suspend = i915_pm_suspend,
  770. .resume = i915_pm_resume,
  771. .freeze = i915_pm_freeze,
  772. .thaw = i915_pm_thaw,
  773. .poweroff = i915_pm_poweroff,
  774. .restore = i915_pm_resume,
  775. };
  776. static struct vm_operations_struct i915_gem_vm_ops = {
  777. .fault = i915_gem_fault,
  778. .open = drm_gem_vm_open,
  779. .close = drm_gem_vm_close,
  780. };
  781. static const struct file_operations i915_driver_fops = {
  782. .owner = THIS_MODULE,
  783. .open = drm_open,
  784. .release = drm_release,
  785. .unlocked_ioctl = drm_ioctl,
  786. .mmap = drm_gem_mmap,
  787. .poll = drm_poll,
  788. .fasync = drm_fasync,
  789. .read = drm_read,
  790. #ifdef CONFIG_COMPAT
  791. .compat_ioctl = i915_compat_ioctl,
  792. #endif
  793. .llseek = noop_llseek,
  794. };
  795. static struct drm_driver driver = {
  796. /* Don't use MTRRs here; the Xserver or userspace app should
  797. * deal with them for Intel hardware.
  798. */
  799. .driver_features =
  800. DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
  801. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM,
  802. .load = i915_driver_load,
  803. .unload = i915_driver_unload,
  804. .open = i915_driver_open,
  805. .lastclose = i915_driver_lastclose,
  806. .preclose = i915_driver_preclose,
  807. .postclose = i915_driver_postclose,
  808. /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
  809. .suspend = i915_suspend,
  810. .resume = i915_resume,
  811. .device_is_agp = i915_driver_device_is_agp,
  812. .reclaim_buffers = drm_core_reclaim_buffers,
  813. .master_create = i915_master_create,
  814. .master_destroy = i915_master_destroy,
  815. #if defined(CONFIG_DEBUG_FS)
  816. .debugfs_init = i915_debugfs_init,
  817. .debugfs_cleanup = i915_debugfs_cleanup,
  818. #endif
  819. .gem_init_object = i915_gem_init_object,
  820. .gem_free_object = i915_gem_free_object,
  821. .gem_vm_ops = &i915_gem_vm_ops,
  822. .dumb_create = i915_gem_dumb_create,
  823. .dumb_map_offset = i915_gem_mmap_gtt,
  824. .dumb_destroy = i915_gem_dumb_destroy,
  825. .ioctls = i915_ioctls,
  826. .fops = &i915_driver_fops,
  827. .name = DRIVER_NAME,
  828. .desc = DRIVER_DESC,
  829. .date = DRIVER_DATE,
  830. .major = DRIVER_MAJOR,
  831. .minor = DRIVER_MINOR,
  832. .patchlevel = DRIVER_PATCHLEVEL,
  833. };
  834. static struct pci_driver i915_pci_driver = {
  835. .name = DRIVER_NAME,
  836. .id_table = pciidlist,
  837. .probe = i915_pci_probe,
  838. .remove = i915_pci_remove,
  839. .driver.pm = &i915_pm_ops,
  840. };
  841. static int __init i915_init(void)
  842. {
  843. if (!intel_agp_enabled) {
  844. DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
  845. return -ENODEV;
  846. }
  847. driver.num_ioctls = i915_max_ioctl;
  848. /*
  849. * If CONFIG_DRM_I915_KMS is set, default to KMS unless
  850. * explicitly disabled with the module pararmeter.
  851. *
  852. * Otherwise, just follow the parameter (defaulting to off).
  853. *
  854. * Allow optional vga_text_mode_force boot option to override
  855. * the default behavior.
  856. */
  857. #if defined(CONFIG_DRM_I915_KMS)
  858. if (i915_modeset != 0)
  859. driver.driver_features |= DRIVER_MODESET;
  860. #endif
  861. if (i915_modeset == 1)
  862. driver.driver_features |= DRIVER_MODESET;
  863. #ifdef CONFIG_VGA_CONSOLE
  864. if (vgacon_text_force() && i915_modeset == -1)
  865. driver.driver_features &= ~DRIVER_MODESET;
  866. #endif
  867. if (!(driver.driver_features & DRIVER_MODESET))
  868. driver.get_vblank_timestamp = NULL;
  869. return drm_pci_init(&driver, &i915_pci_driver);
  870. }
  871. static void __exit i915_exit(void)
  872. {
  873. drm_pci_exit(&driver, &i915_pci_driver);
  874. }
  875. module_init(i915_init);
  876. module_exit(i915_exit);
  877. MODULE_AUTHOR(DRIVER_AUTHOR);
  878. MODULE_DESCRIPTION(DRIVER_DESC);
  879. MODULE_LICENSE("GPL and additional rights");
  880. /* We give fast paths for the really cool registers */
  881. #define NEEDS_FORCE_WAKE(dev_priv, reg) \
  882. (((dev_priv)->info->gen >= 6) && \
  883. ((reg) < 0x40000) && \
  884. ((reg) != FORCEWAKE)) && \
  885. (!IS_VALLEYVIEW((dev_priv)->dev))
  886. #define __i915_read(x, y) \
  887. u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
  888. u##x val = 0; \
  889. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  890. unsigned long irqflags; \
  891. spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \
  892. if (dev_priv->forcewake_count == 0) \
  893. dev_priv->display.force_wake_get(dev_priv); \
  894. val = read##y(dev_priv->regs + reg); \
  895. if (dev_priv->forcewake_count == 0) \
  896. dev_priv->display.force_wake_put(dev_priv); \
  897. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \
  898. } else { \
  899. val = read##y(dev_priv->regs + reg); \
  900. } \
  901. trace_i915_reg_rw(false, reg, val, sizeof(val)); \
  902. return val; \
  903. }
  904. __i915_read(8, b)
  905. __i915_read(16, w)
  906. __i915_read(32, l)
  907. __i915_read(64, q)
  908. #undef __i915_read
  909. #define __i915_write(x, y) \
  910. void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
  911. u32 __fifo_ret = 0; \
  912. trace_i915_reg_rw(true, reg, val, sizeof(val)); \
  913. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  914. __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
  915. } \
  916. write##y(val, dev_priv->regs + reg); \
  917. if (unlikely(__fifo_ret)) { \
  918. gen6_gt_check_fifodbg(dev_priv); \
  919. } \
  920. }
  921. __i915_write(8, b)
  922. __i915_write(16, w)
  923. __i915_write(32, l)
  924. __i915_write(64, q)
  925. #undef __i915_write