apic_32.c 44 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774
  1. /*
  2. * Local APIC handling, local APIC timers
  3. *
  4. * (c) 1999, 2000 Ingo Molnar <mingo@redhat.com>
  5. *
  6. * Fixes
  7. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  8. * thanks to Eric Gilmore
  9. * and Rolf G. Tews
  10. * for testing these extensively.
  11. * Maciej W. Rozycki : Various updates and fixes.
  12. * Mikael Pettersson : Power Management for UP-APIC.
  13. * Pavel Machek and
  14. * Mikael Pettersson : PM converted to driver model.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/mm.h>
  18. #include <linux/delay.h>
  19. #include <linux/bootmem.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/mc146818rtc.h>
  22. #include <linux/kernel_stat.h>
  23. #include <linux/sysdev.h>
  24. #include <linux/cpu.h>
  25. #include <linux/clockchips.h>
  26. #include <linux/acpi_pmtmr.h>
  27. #include <linux/module.h>
  28. #include <linux/dmi.h>
  29. #include <asm/atomic.h>
  30. #include <asm/smp.h>
  31. #include <asm/mtrr.h>
  32. #include <asm/mpspec.h>
  33. #include <asm/desc.h>
  34. #include <asm/arch_hooks.h>
  35. #include <asm/hpet.h>
  36. #include <asm/i8253.h>
  37. #include <asm/nmi.h>
  38. #include <mach_apic.h>
  39. #include <mach_apicdef.h>
  40. #include <mach_ipi.h>
  41. /*
  42. * Sanity check
  43. */
  44. #if ((SPURIOUS_APIC_VECTOR & 0x0F) != 0x0F)
  45. # error SPURIOUS_APIC_VECTOR definition error
  46. #endif
  47. unsigned long mp_lapic_addr;
  48. /*
  49. * Knob to control our willingness to enable the local APIC.
  50. *
  51. * +1=force-enable
  52. */
  53. static int force_enable_local_apic;
  54. int disable_apic;
  55. /* Local APIC timer verification ok */
  56. static int local_apic_timer_verify_ok;
  57. /* Disable local APIC timer from the kernel commandline or via dmi quirk */
  58. static int local_apic_timer_disabled;
  59. /* Local APIC timer works in C2 */
  60. int local_apic_timer_c2_ok;
  61. EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
  62. int first_system_vector = 0xfe;
  63. char system_vectors[NR_VECTORS] = { [0 ... NR_VECTORS-1] = SYS_VECTOR_FREE};
  64. /*
  65. * Debug level, exported for io_apic.c
  66. */
  67. int apic_verbosity;
  68. int pic_mode;
  69. /* Have we found an MP table */
  70. int smp_found_config;
  71. static struct resource lapic_resource = {
  72. .name = "Local APIC",
  73. .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
  74. };
  75. static unsigned int calibration_result;
  76. static int lapic_next_event(unsigned long delta,
  77. struct clock_event_device *evt);
  78. static void lapic_timer_setup(enum clock_event_mode mode,
  79. struct clock_event_device *evt);
  80. static void lapic_timer_broadcast(cpumask_t mask);
  81. static void apic_pm_activate(void);
  82. /*
  83. * The local apic timer can be used for any function which is CPU local.
  84. */
  85. static struct clock_event_device lapic_clockevent = {
  86. .name = "lapic",
  87. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
  88. | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
  89. .shift = 32,
  90. .set_mode = lapic_timer_setup,
  91. .set_next_event = lapic_next_event,
  92. .broadcast = lapic_timer_broadcast,
  93. .rating = 100,
  94. .irq = -1,
  95. };
  96. static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
  97. /* Local APIC was disabled by the BIOS and enabled by the kernel */
  98. static int enabled_via_apicbase;
  99. static unsigned long apic_phys;
  100. /*
  101. * Get the LAPIC version
  102. */
  103. static inline int lapic_get_version(void)
  104. {
  105. return GET_APIC_VERSION(apic_read(APIC_LVR));
  106. }
  107. /*
  108. * Check, if the APIC is integrated or a separate chip
  109. */
  110. static inline int lapic_is_integrated(void)
  111. {
  112. return APIC_INTEGRATED(lapic_get_version());
  113. }
  114. /*
  115. * Check, whether this is a modern or a first generation APIC
  116. */
  117. static int modern_apic(void)
  118. {
  119. /* AMD systems use old APIC versions, so check the CPU */
  120. if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
  121. boot_cpu_data.x86 >= 0xf)
  122. return 1;
  123. return lapic_get_version() >= 0x14;
  124. }
  125. void xapic_wait_icr_idle(void)
  126. {
  127. while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
  128. cpu_relax();
  129. }
  130. u32 safe_xapic_wait_icr_idle(void)
  131. {
  132. u32 send_status;
  133. int timeout;
  134. timeout = 0;
  135. do {
  136. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  137. if (!send_status)
  138. break;
  139. udelay(100);
  140. } while (timeout++ < 1000);
  141. return send_status;
  142. }
  143. void xapic_icr_write(u32 low, u32 id)
  144. {
  145. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(id));
  146. apic_write_around(APIC_ICR, low);
  147. }
  148. u64 xapic_icr_read(void)
  149. {
  150. u32 icr1, icr2;
  151. icr2 = apic_read(APIC_ICR2);
  152. icr1 = apic_read(APIC_ICR);
  153. return icr1 | ((u64)icr2 << 32);
  154. }
  155. static struct apic_ops xapic_ops = {
  156. .read = native_apic_mem_read,
  157. .write = native_apic_mem_write,
  158. .write_atomic = native_apic_mem_write_atomic,
  159. .icr_read = xapic_icr_read,
  160. .icr_write = xapic_icr_write,
  161. .wait_icr_idle = xapic_wait_icr_idle,
  162. .safe_wait_icr_idle = safe_xapic_wait_icr_idle,
  163. };
  164. struct apic_ops __read_mostly *apic_ops = &xapic_ops;
  165. EXPORT_SYMBOL_GPL(apic_ops);
  166. /**
  167. * enable_NMI_through_LVT0 - enable NMI through local vector table 0
  168. */
  169. void __cpuinit enable_NMI_through_LVT0(void)
  170. {
  171. unsigned int v = APIC_DM_NMI;
  172. /* Level triggered for 82489DX */
  173. if (!lapic_is_integrated())
  174. v |= APIC_LVT_LEVEL_TRIGGER;
  175. apic_write_around(APIC_LVT0, v);
  176. }
  177. /**
  178. * get_physical_broadcast - Get number of physical broadcast IDs
  179. */
  180. int get_physical_broadcast(void)
  181. {
  182. return modern_apic() ? 0xff : 0xf;
  183. }
  184. /**
  185. * lapic_get_maxlvt - get the maximum number of local vector table entries
  186. */
  187. int lapic_get_maxlvt(void)
  188. {
  189. unsigned int v = apic_read(APIC_LVR);
  190. /* 82489DXs do not report # of LVT entries. */
  191. return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
  192. }
  193. /*
  194. * Local APIC timer
  195. */
  196. /* Clock divisor is set to 16 */
  197. #define APIC_DIVISOR 16
  198. /*
  199. * This function sets up the local APIC timer, with a timeout of
  200. * 'clocks' APIC bus clock. During calibration we actually call
  201. * this function twice on the boot CPU, once with a bogus timeout
  202. * value, second time for real. The other (noncalibrating) CPUs
  203. * call this function only once, with the real, calibrated value.
  204. *
  205. * We do reads before writes even if unnecessary, to get around the
  206. * P5 APIC double write bug.
  207. */
  208. static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
  209. {
  210. unsigned int lvtt_value, tmp_value;
  211. lvtt_value = LOCAL_TIMER_VECTOR;
  212. if (!oneshot)
  213. lvtt_value |= APIC_LVT_TIMER_PERIODIC;
  214. if (!lapic_is_integrated())
  215. lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
  216. if (!irqen)
  217. lvtt_value |= APIC_LVT_MASKED;
  218. apic_write_around(APIC_LVTT, lvtt_value);
  219. /*
  220. * Divide PICLK by 16
  221. */
  222. tmp_value = apic_read(APIC_TDCR);
  223. apic_write_around(APIC_TDCR, (tmp_value
  224. & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE))
  225. | APIC_TDR_DIV_16);
  226. if (!oneshot)
  227. apic_write_around(APIC_TMICT, clocks/APIC_DIVISOR);
  228. }
  229. /*
  230. * Program the next event, relative to now
  231. */
  232. static int lapic_next_event(unsigned long delta,
  233. struct clock_event_device *evt)
  234. {
  235. apic_write_around(APIC_TMICT, delta);
  236. return 0;
  237. }
  238. /*
  239. * Setup the lapic timer in periodic or oneshot mode
  240. */
  241. static void lapic_timer_setup(enum clock_event_mode mode,
  242. struct clock_event_device *evt)
  243. {
  244. unsigned long flags;
  245. unsigned int v;
  246. /* Lapic used for broadcast ? */
  247. if (!local_apic_timer_verify_ok)
  248. return;
  249. local_irq_save(flags);
  250. switch (mode) {
  251. case CLOCK_EVT_MODE_PERIODIC:
  252. case CLOCK_EVT_MODE_ONESHOT:
  253. __setup_APIC_LVTT(calibration_result,
  254. mode != CLOCK_EVT_MODE_PERIODIC, 1);
  255. break;
  256. case CLOCK_EVT_MODE_UNUSED:
  257. case CLOCK_EVT_MODE_SHUTDOWN:
  258. v = apic_read(APIC_LVTT);
  259. v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
  260. apic_write_around(APIC_LVTT, v);
  261. break;
  262. case CLOCK_EVT_MODE_RESUME:
  263. /* Nothing to do here */
  264. break;
  265. }
  266. local_irq_restore(flags);
  267. }
  268. /*
  269. * Local APIC timer broadcast function
  270. */
  271. static void lapic_timer_broadcast(cpumask_t mask)
  272. {
  273. #ifdef CONFIG_SMP
  274. send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
  275. #endif
  276. }
  277. /*
  278. * Setup the local APIC timer for this CPU. Copy the initilized values
  279. * of the boot CPU and register the clock event in the framework.
  280. */
  281. static void __devinit setup_APIC_timer(void)
  282. {
  283. struct clock_event_device *levt = &__get_cpu_var(lapic_events);
  284. memcpy(levt, &lapic_clockevent, sizeof(*levt));
  285. levt->cpumask = cpumask_of_cpu(smp_processor_id());
  286. clockevents_register_device(levt);
  287. }
  288. /*
  289. * In this functions we calibrate APIC bus clocks to the external timer.
  290. *
  291. * We want to do the calibration only once since we want to have local timer
  292. * irqs syncron. CPUs connected by the same APIC bus have the very same bus
  293. * frequency.
  294. *
  295. * This was previously done by reading the PIT/HPET and waiting for a wrap
  296. * around to find out, that a tick has elapsed. I have a box, where the PIT
  297. * readout is broken, so it never gets out of the wait loop again. This was
  298. * also reported by others.
  299. *
  300. * Monitoring the jiffies value is inaccurate and the clockevents
  301. * infrastructure allows us to do a simple substitution of the interrupt
  302. * handler.
  303. *
  304. * The calibration routine also uses the pm_timer when possible, as the PIT
  305. * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
  306. * back to normal later in the boot process).
  307. */
  308. #define LAPIC_CAL_LOOPS (HZ/10)
  309. static __initdata int lapic_cal_loops = -1;
  310. static __initdata long lapic_cal_t1, lapic_cal_t2;
  311. static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
  312. static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
  313. static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
  314. /*
  315. * Temporary interrupt handler.
  316. */
  317. static void __init lapic_cal_handler(struct clock_event_device *dev)
  318. {
  319. unsigned long long tsc = 0;
  320. long tapic = apic_read(APIC_TMCCT);
  321. unsigned long pm = acpi_pm_read_early();
  322. if (cpu_has_tsc)
  323. rdtscll(tsc);
  324. switch (lapic_cal_loops++) {
  325. case 0:
  326. lapic_cal_t1 = tapic;
  327. lapic_cal_tsc1 = tsc;
  328. lapic_cal_pm1 = pm;
  329. lapic_cal_j1 = jiffies;
  330. break;
  331. case LAPIC_CAL_LOOPS:
  332. lapic_cal_t2 = tapic;
  333. lapic_cal_tsc2 = tsc;
  334. if (pm < lapic_cal_pm1)
  335. pm += ACPI_PM_OVRRUN;
  336. lapic_cal_pm2 = pm;
  337. lapic_cal_j2 = jiffies;
  338. break;
  339. }
  340. }
  341. /*
  342. * Setup the boot APIC
  343. *
  344. * Calibrate and verify the result.
  345. */
  346. void __init setup_boot_APIC_clock(void)
  347. {
  348. struct clock_event_device *levt = &__get_cpu_var(lapic_events);
  349. const long pm_100ms = PMTMR_TICKS_PER_SEC/10;
  350. const long pm_thresh = pm_100ms/100;
  351. void (*real_handler)(struct clock_event_device *dev);
  352. unsigned long deltaj;
  353. long delta, deltapm;
  354. int pm_referenced = 0;
  355. /*
  356. * The local apic timer can be disabled via the kernel
  357. * commandline or from the CPU detection code. Register the lapic
  358. * timer as a dummy clock event source on SMP systems, so the
  359. * broadcast mechanism is used. On UP systems simply ignore it.
  360. */
  361. if (local_apic_timer_disabled) {
  362. /* No broadcast on UP ! */
  363. if (num_possible_cpus() > 1) {
  364. lapic_clockevent.mult = 1;
  365. setup_APIC_timer();
  366. }
  367. return;
  368. }
  369. apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
  370. "calibrating APIC timer ...\n");
  371. local_irq_disable();
  372. /* Replace the global interrupt handler */
  373. real_handler = global_clock_event->event_handler;
  374. global_clock_event->event_handler = lapic_cal_handler;
  375. /*
  376. * Setup the APIC counter to 1e9. There is no way the lapic
  377. * can underflow in the 100ms detection time frame
  378. */
  379. __setup_APIC_LVTT(1000000000, 0, 0);
  380. /* Let the interrupts run */
  381. local_irq_enable();
  382. while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
  383. cpu_relax();
  384. local_irq_disable();
  385. /* Restore the real event handler */
  386. global_clock_event->event_handler = real_handler;
  387. /* Build delta t1-t2 as apic timer counts down */
  388. delta = lapic_cal_t1 - lapic_cal_t2;
  389. apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
  390. /* Check, if the PM timer is available */
  391. deltapm = lapic_cal_pm2 - lapic_cal_pm1;
  392. apic_printk(APIC_VERBOSE, "... PM timer delta = %ld\n", deltapm);
  393. if (deltapm) {
  394. unsigned long mult;
  395. u64 res;
  396. mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
  397. if (deltapm > (pm_100ms - pm_thresh) &&
  398. deltapm < (pm_100ms + pm_thresh)) {
  399. apic_printk(APIC_VERBOSE, "... PM timer result ok\n");
  400. } else {
  401. res = (((u64) deltapm) * mult) >> 22;
  402. do_div(res, 1000000);
  403. printk(KERN_WARNING "APIC calibration not consistent "
  404. "with PM Timer: %ldms instead of 100ms\n",
  405. (long)res);
  406. /* Correct the lapic counter value */
  407. res = (((u64) delta) * pm_100ms);
  408. do_div(res, deltapm);
  409. printk(KERN_INFO "APIC delta adjusted to PM-Timer: "
  410. "%lu (%ld)\n", (unsigned long) res, delta);
  411. delta = (long) res;
  412. }
  413. pm_referenced = 1;
  414. }
  415. /* Calculate the scaled math multiplication factor */
  416. lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
  417. lapic_clockevent.shift);
  418. lapic_clockevent.max_delta_ns =
  419. clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
  420. lapic_clockevent.min_delta_ns =
  421. clockevent_delta2ns(0xF, &lapic_clockevent);
  422. calibration_result = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
  423. apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
  424. apic_printk(APIC_VERBOSE, "..... mult: %ld\n", lapic_clockevent.mult);
  425. apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
  426. calibration_result);
  427. if (cpu_has_tsc) {
  428. delta = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
  429. apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
  430. "%ld.%04ld MHz.\n",
  431. (delta / LAPIC_CAL_LOOPS) / (1000000 / HZ),
  432. (delta / LAPIC_CAL_LOOPS) % (1000000 / HZ));
  433. }
  434. apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
  435. "%u.%04u MHz.\n",
  436. calibration_result / (1000000 / HZ),
  437. calibration_result % (1000000 / HZ));
  438. local_apic_timer_verify_ok = 1;
  439. /*
  440. * Do a sanity check on the APIC calibration result
  441. */
  442. if (calibration_result < (1000000 / HZ)) {
  443. local_irq_enable();
  444. printk(KERN_WARNING
  445. "APIC frequency too slow, disabling apic timer\n");
  446. /* No broadcast on UP ! */
  447. if (num_possible_cpus() > 1)
  448. setup_APIC_timer();
  449. return;
  450. }
  451. /* We trust the pm timer based calibration */
  452. if (!pm_referenced) {
  453. apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
  454. /*
  455. * Setup the apic timer manually
  456. */
  457. levt->event_handler = lapic_cal_handler;
  458. lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
  459. lapic_cal_loops = -1;
  460. /* Let the interrupts run */
  461. local_irq_enable();
  462. while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
  463. cpu_relax();
  464. local_irq_disable();
  465. /* Stop the lapic timer */
  466. lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
  467. local_irq_enable();
  468. /* Jiffies delta */
  469. deltaj = lapic_cal_j2 - lapic_cal_j1;
  470. apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
  471. /* Check, if the jiffies result is consistent */
  472. if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
  473. apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
  474. else
  475. local_apic_timer_verify_ok = 0;
  476. } else
  477. local_irq_enable();
  478. if (!local_apic_timer_verify_ok) {
  479. printk(KERN_WARNING
  480. "APIC timer disabled due to verification failure.\n");
  481. /* No broadcast on UP ! */
  482. if (num_possible_cpus() == 1)
  483. return;
  484. } else {
  485. /*
  486. * If nmi_watchdog is set to IO_APIC, we need the
  487. * PIT/HPET going. Otherwise register lapic as a dummy
  488. * device.
  489. */
  490. if (nmi_watchdog != NMI_IO_APIC)
  491. lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
  492. else
  493. printk(KERN_WARNING "APIC timer registered as dummy,"
  494. " due to nmi_watchdog=%d!\n", nmi_watchdog);
  495. }
  496. /* Setup the lapic or request the broadcast */
  497. setup_APIC_timer();
  498. }
  499. void __devinit setup_secondary_APIC_clock(void)
  500. {
  501. setup_APIC_timer();
  502. }
  503. /*
  504. * The guts of the apic timer interrupt
  505. */
  506. static void local_apic_timer_interrupt(void)
  507. {
  508. int cpu = smp_processor_id();
  509. struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
  510. /*
  511. * Normally we should not be here till LAPIC has been initialized but
  512. * in some cases like kdump, its possible that there is a pending LAPIC
  513. * timer interrupt from previous kernel's context and is delivered in
  514. * new kernel the moment interrupts are enabled.
  515. *
  516. * Interrupts are enabled early and LAPIC is setup much later, hence
  517. * its possible that when we get here evt->event_handler is NULL.
  518. * Check for event_handler being NULL and discard the interrupt as
  519. * spurious.
  520. */
  521. if (!evt->event_handler) {
  522. printk(KERN_WARNING
  523. "Spurious LAPIC timer interrupt on cpu %d\n", cpu);
  524. /* Switch it off */
  525. lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
  526. return;
  527. }
  528. /*
  529. * the NMI deadlock-detector uses this.
  530. */
  531. per_cpu(irq_stat, cpu).apic_timer_irqs++;
  532. evt->event_handler(evt);
  533. }
  534. /*
  535. * Local APIC timer interrupt. This is the most natural way for doing
  536. * local interrupts, but local timer interrupts can be emulated by
  537. * broadcast interrupts too. [in case the hw doesn't support APIC timers]
  538. *
  539. * [ if a single-CPU system runs an SMP kernel then we call the local
  540. * interrupt as well. Thus we cannot inline the local irq ... ]
  541. */
  542. void smp_apic_timer_interrupt(struct pt_regs *regs)
  543. {
  544. struct pt_regs *old_regs = set_irq_regs(regs);
  545. /*
  546. * NOTE! We'd better ACK the irq immediately,
  547. * because timer handling can be slow.
  548. */
  549. ack_APIC_irq();
  550. /*
  551. * update_process_times() expects us to have done irq_enter().
  552. * Besides, if we don't timer interrupts ignore the global
  553. * interrupt lock, which is the WrongThing (tm) to do.
  554. */
  555. irq_enter();
  556. local_apic_timer_interrupt();
  557. irq_exit();
  558. set_irq_regs(old_regs);
  559. }
  560. int setup_profiling_timer(unsigned int multiplier)
  561. {
  562. return -EINVAL;
  563. }
  564. /*
  565. * Setup extended LVT, AMD specific (K8, family 10h)
  566. *
  567. * Vector mappings are hard coded. On K8 only offset 0 (APIC500) and
  568. * MCE interrupts are supported. Thus MCE offset must be set to 0.
  569. */
  570. #define APIC_EILVT_LVTOFF_MCE 0
  571. #define APIC_EILVT_LVTOFF_IBS 1
  572. static void setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask)
  573. {
  574. unsigned long reg = (lvt_off << 4) + APIC_EILVT0;
  575. unsigned int v = (mask << 16) | (msg_type << 8) | vector;
  576. apic_write(reg, v);
  577. }
  578. u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask)
  579. {
  580. setup_APIC_eilvt(APIC_EILVT_LVTOFF_MCE, vector, msg_type, mask);
  581. return APIC_EILVT_LVTOFF_MCE;
  582. }
  583. u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask)
  584. {
  585. setup_APIC_eilvt(APIC_EILVT_LVTOFF_IBS, vector, msg_type, mask);
  586. return APIC_EILVT_LVTOFF_IBS;
  587. }
  588. /*
  589. * Local APIC start and shutdown
  590. */
  591. /**
  592. * clear_local_APIC - shutdown the local APIC
  593. *
  594. * This is called, when a CPU is disabled and before rebooting, so the state of
  595. * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
  596. * leftovers during boot.
  597. */
  598. void clear_local_APIC(void)
  599. {
  600. int maxlvt;
  601. u32 v;
  602. /* APIC hasn't been mapped yet */
  603. if (!apic_phys)
  604. return;
  605. maxlvt = lapic_get_maxlvt();
  606. /*
  607. * Masking an LVT entry can trigger a local APIC error
  608. * if the vector is zero. Mask LVTERR first to prevent this.
  609. */
  610. if (maxlvt >= 3) {
  611. v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
  612. apic_write_around(APIC_LVTERR, v | APIC_LVT_MASKED);
  613. }
  614. /*
  615. * Careful: we have to set masks only first to deassert
  616. * any level-triggered sources.
  617. */
  618. v = apic_read(APIC_LVTT);
  619. apic_write_around(APIC_LVTT, v | APIC_LVT_MASKED);
  620. v = apic_read(APIC_LVT0);
  621. apic_write_around(APIC_LVT0, v | APIC_LVT_MASKED);
  622. v = apic_read(APIC_LVT1);
  623. apic_write_around(APIC_LVT1, v | APIC_LVT_MASKED);
  624. if (maxlvt >= 4) {
  625. v = apic_read(APIC_LVTPC);
  626. apic_write_around(APIC_LVTPC, v | APIC_LVT_MASKED);
  627. }
  628. /* lets not touch this if we didn't frob it */
  629. #ifdef CONFIG_X86_MCE_P4THERMAL
  630. if (maxlvt >= 5) {
  631. v = apic_read(APIC_LVTTHMR);
  632. apic_write_around(APIC_LVTTHMR, v | APIC_LVT_MASKED);
  633. }
  634. #endif
  635. /*
  636. * Clean APIC state for other OSs:
  637. */
  638. apic_write_around(APIC_LVTT, APIC_LVT_MASKED);
  639. apic_write_around(APIC_LVT0, APIC_LVT_MASKED);
  640. apic_write_around(APIC_LVT1, APIC_LVT_MASKED);
  641. if (maxlvt >= 3)
  642. apic_write_around(APIC_LVTERR, APIC_LVT_MASKED);
  643. if (maxlvt >= 4)
  644. apic_write_around(APIC_LVTPC, APIC_LVT_MASKED);
  645. #ifdef CONFIG_X86_MCE_P4THERMAL
  646. if (maxlvt >= 5)
  647. apic_write_around(APIC_LVTTHMR, APIC_LVT_MASKED);
  648. #endif
  649. /* Integrated APIC (!82489DX) ? */
  650. if (lapic_is_integrated()) {
  651. if (maxlvt > 3)
  652. /* Clear ESR due to Pentium errata 3AP and 11AP */
  653. apic_write(APIC_ESR, 0);
  654. apic_read(APIC_ESR);
  655. }
  656. }
  657. /**
  658. * disable_local_APIC - clear and disable the local APIC
  659. */
  660. void disable_local_APIC(void)
  661. {
  662. unsigned long value;
  663. clear_local_APIC();
  664. /*
  665. * Disable APIC (implies clearing of registers
  666. * for 82489DX!).
  667. */
  668. value = apic_read(APIC_SPIV);
  669. value &= ~APIC_SPIV_APIC_ENABLED;
  670. apic_write_around(APIC_SPIV, value);
  671. /*
  672. * When LAPIC was disabled by the BIOS and enabled by the kernel,
  673. * restore the disabled state.
  674. */
  675. if (enabled_via_apicbase) {
  676. unsigned int l, h;
  677. rdmsr(MSR_IA32_APICBASE, l, h);
  678. l &= ~MSR_IA32_APICBASE_ENABLE;
  679. wrmsr(MSR_IA32_APICBASE, l, h);
  680. }
  681. }
  682. /*
  683. * If Linux enabled the LAPIC against the BIOS default disable it down before
  684. * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
  685. * not power-off. Additionally clear all LVT entries before disable_local_APIC
  686. * for the case where Linux didn't enable the LAPIC.
  687. */
  688. void lapic_shutdown(void)
  689. {
  690. unsigned long flags;
  691. if (!cpu_has_apic)
  692. return;
  693. local_irq_save(flags);
  694. clear_local_APIC();
  695. if (enabled_via_apicbase)
  696. disable_local_APIC();
  697. local_irq_restore(flags);
  698. }
  699. /*
  700. * This is to verify that we're looking at a real local APIC.
  701. * Check these against your board if the CPUs aren't getting
  702. * started for no apparent reason.
  703. */
  704. int __init verify_local_APIC(void)
  705. {
  706. unsigned int reg0, reg1;
  707. /*
  708. * The version register is read-only in a real APIC.
  709. */
  710. reg0 = apic_read(APIC_LVR);
  711. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
  712. apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
  713. reg1 = apic_read(APIC_LVR);
  714. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
  715. /*
  716. * The two version reads above should print the same
  717. * numbers. If the second one is different, then we
  718. * poke at a non-APIC.
  719. */
  720. if (reg1 != reg0)
  721. return 0;
  722. /*
  723. * Check if the version looks reasonably.
  724. */
  725. reg1 = GET_APIC_VERSION(reg0);
  726. if (reg1 == 0x00 || reg1 == 0xff)
  727. return 0;
  728. reg1 = lapic_get_maxlvt();
  729. if (reg1 < 0x02 || reg1 == 0xff)
  730. return 0;
  731. /*
  732. * The ID register is read/write in a real APIC.
  733. */
  734. reg0 = apic_read(APIC_ID);
  735. apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
  736. /*
  737. * The next two are just to see if we have sane values.
  738. * They're only really relevant if we're in Virtual Wire
  739. * compatibility mode, but most boxes are anymore.
  740. */
  741. reg0 = apic_read(APIC_LVT0);
  742. apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
  743. reg1 = apic_read(APIC_LVT1);
  744. apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
  745. return 1;
  746. }
  747. /**
  748. * sync_Arb_IDs - synchronize APIC bus arbitration IDs
  749. */
  750. void __init sync_Arb_IDs(void)
  751. {
  752. /*
  753. * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
  754. * needed on AMD.
  755. */
  756. if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
  757. return;
  758. /*
  759. * Wait for idle.
  760. */
  761. apic_wait_icr_idle();
  762. apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
  763. apic_write_around(APIC_ICR, APIC_DEST_ALLINC | APIC_INT_LEVELTRIG
  764. | APIC_DM_INIT);
  765. }
  766. /*
  767. * An initial setup of the virtual wire mode.
  768. */
  769. void __init init_bsp_APIC(void)
  770. {
  771. unsigned long value;
  772. /*
  773. * Don't do the setup now if we have a SMP BIOS as the
  774. * through-I/O-APIC virtual wire mode might be active.
  775. */
  776. if (smp_found_config || !cpu_has_apic)
  777. return;
  778. /*
  779. * Do not trust the local APIC being empty at bootup.
  780. */
  781. clear_local_APIC();
  782. /*
  783. * Enable APIC.
  784. */
  785. value = apic_read(APIC_SPIV);
  786. value &= ~APIC_VECTOR_MASK;
  787. value |= APIC_SPIV_APIC_ENABLED;
  788. /* This bit is reserved on P4/Xeon and should be cleared */
  789. if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
  790. (boot_cpu_data.x86 == 15))
  791. value &= ~APIC_SPIV_FOCUS_DISABLED;
  792. else
  793. value |= APIC_SPIV_FOCUS_DISABLED;
  794. value |= SPURIOUS_APIC_VECTOR;
  795. apic_write_around(APIC_SPIV, value);
  796. /*
  797. * Set up the virtual wire mode.
  798. */
  799. apic_write_around(APIC_LVT0, APIC_DM_EXTINT);
  800. value = APIC_DM_NMI;
  801. if (!lapic_is_integrated()) /* 82489DX */
  802. value |= APIC_LVT_LEVEL_TRIGGER;
  803. apic_write_around(APIC_LVT1, value);
  804. }
  805. static void __cpuinit lapic_setup_esr(void)
  806. {
  807. unsigned long oldvalue, value, maxlvt;
  808. if (lapic_is_integrated() && !esr_disable) {
  809. /* !82489DX */
  810. maxlvt = lapic_get_maxlvt();
  811. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  812. apic_write(APIC_ESR, 0);
  813. oldvalue = apic_read(APIC_ESR);
  814. /* enables sending errors */
  815. value = ERROR_APIC_VECTOR;
  816. apic_write_around(APIC_LVTERR, value);
  817. /*
  818. * spec says clear errors after enabling vector.
  819. */
  820. if (maxlvt > 3)
  821. apic_write(APIC_ESR, 0);
  822. value = apic_read(APIC_ESR);
  823. if (value != oldvalue)
  824. apic_printk(APIC_VERBOSE, "ESR value before enabling "
  825. "vector: 0x%08lx after: 0x%08lx\n",
  826. oldvalue, value);
  827. } else {
  828. if (esr_disable)
  829. /*
  830. * Something untraceable is creating bad interrupts on
  831. * secondary quads ... for the moment, just leave the
  832. * ESR disabled - we can't do anything useful with the
  833. * errors anyway - mbligh
  834. */
  835. printk(KERN_INFO "Leaving ESR disabled.\n");
  836. else
  837. printk(KERN_INFO "No ESR for 82489DX.\n");
  838. }
  839. }
  840. /**
  841. * setup_local_APIC - setup the local APIC
  842. */
  843. void __cpuinit setup_local_APIC(void)
  844. {
  845. unsigned long value, integrated;
  846. int i, j;
  847. /* Pound the ESR really hard over the head with a big hammer - mbligh */
  848. if (esr_disable) {
  849. apic_write(APIC_ESR, 0);
  850. apic_write(APIC_ESR, 0);
  851. apic_write(APIC_ESR, 0);
  852. apic_write(APIC_ESR, 0);
  853. }
  854. integrated = lapic_is_integrated();
  855. /*
  856. * Double-check whether this APIC is really registered.
  857. */
  858. if (!apic_id_registered())
  859. WARN_ON_ONCE(1);
  860. /*
  861. * Intel recommends to set DFR, LDR and TPR before enabling
  862. * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
  863. * document number 292116). So here it goes...
  864. */
  865. init_apic_ldr();
  866. /*
  867. * Set Task Priority to 'accept all'. We never change this
  868. * later on.
  869. */
  870. value = apic_read(APIC_TASKPRI);
  871. value &= ~APIC_TPRI_MASK;
  872. apic_write_around(APIC_TASKPRI, value);
  873. /*
  874. * After a crash, we no longer service the interrupts and a pending
  875. * interrupt from previous kernel might still have ISR bit set.
  876. *
  877. * Most probably by now CPU has serviced that pending interrupt and
  878. * it might not have done the ack_APIC_irq() because it thought,
  879. * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
  880. * does not clear the ISR bit and cpu thinks it has already serivced
  881. * the interrupt. Hence a vector might get locked. It was noticed
  882. * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
  883. */
  884. for (i = APIC_ISR_NR - 1; i >= 0; i--) {
  885. value = apic_read(APIC_ISR + i*0x10);
  886. for (j = 31; j >= 0; j--) {
  887. if (value & (1<<j))
  888. ack_APIC_irq();
  889. }
  890. }
  891. /*
  892. * Now that we are all set up, enable the APIC
  893. */
  894. value = apic_read(APIC_SPIV);
  895. value &= ~APIC_VECTOR_MASK;
  896. /*
  897. * Enable APIC
  898. */
  899. value |= APIC_SPIV_APIC_ENABLED;
  900. /*
  901. * Some unknown Intel IO/APIC (or APIC) errata is biting us with
  902. * certain networking cards. If high frequency interrupts are
  903. * happening on a particular IOAPIC pin, plus the IOAPIC routing
  904. * entry is masked/unmasked at a high rate as well then sooner or
  905. * later IOAPIC line gets 'stuck', no more interrupts are received
  906. * from the device. If focus CPU is disabled then the hang goes
  907. * away, oh well :-(
  908. *
  909. * [ This bug can be reproduced easily with a level-triggered
  910. * PCI Ne2000 networking cards and PII/PIII processors, dual
  911. * BX chipset. ]
  912. */
  913. /*
  914. * Actually disabling the focus CPU check just makes the hang less
  915. * frequent as it makes the interrupt distributon model be more
  916. * like LRU than MRU (the short-term load is more even across CPUs).
  917. * See also the comment in end_level_ioapic_irq(). --macro
  918. */
  919. /* Enable focus processor (bit==0) */
  920. value &= ~APIC_SPIV_FOCUS_DISABLED;
  921. /*
  922. * Set spurious IRQ vector
  923. */
  924. value |= SPURIOUS_APIC_VECTOR;
  925. apic_write_around(APIC_SPIV, value);
  926. /*
  927. * Set up LVT0, LVT1:
  928. *
  929. * set up through-local-APIC on the BP's LINT0. This is not
  930. * strictly necessary in pure symmetric-IO mode, but sometimes
  931. * we delegate interrupts to the 8259A.
  932. */
  933. /*
  934. * TODO: set up through-local-APIC from through-I/O-APIC? --macro
  935. */
  936. value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
  937. if (!smp_processor_id() && (pic_mode || !value)) {
  938. value = APIC_DM_EXTINT;
  939. apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
  940. smp_processor_id());
  941. } else {
  942. value = APIC_DM_EXTINT | APIC_LVT_MASKED;
  943. apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
  944. smp_processor_id());
  945. }
  946. apic_write_around(APIC_LVT0, value);
  947. /*
  948. * only the BP should see the LINT1 NMI signal, obviously.
  949. */
  950. if (!smp_processor_id())
  951. value = APIC_DM_NMI;
  952. else
  953. value = APIC_DM_NMI | APIC_LVT_MASKED;
  954. if (!integrated) /* 82489DX */
  955. value |= APIC_LVT_LEVEL_TRIGGER;
  956. apic_write_around(APIC_LVT1, value);
  957. }
  958. void __cpuinit end_local_APIC_setup(void)
  959. {
  960. unsigned long value;
  961. lapic_setup_esr();
  962. /* Disable the local apic timer */
  963. value = apic_read(APIC_LVTT);
  964. value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
  965. apic_write_around(APIC_LVTT, value);
  966. setup_apic_nmi_watchdog(NULL);
  967. apic_pm_activate();
  968. }
  969. /*
  970. * Detect and initialize APIC
  971. */
  972. static int __init detect_init_APIC(void)
  973. {
  974. u32 h, l, features;
  975. /* Disabled by kernel option? */
  976. if (disable_apic)
  977. return -1;
  978. switch (boot_cpu_data.x86_vendor) {
  979. case X86_VENDOR_AMD:
  980. if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
  981. (boot_cpu_data.x86 == 15))
  982. break;
  983. goto no_apic;
  984. case X86_VENDOR_INTEL:
  985. if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
  986. (boot_cpu_data.x86 == 5 && cpu_has_apic))
  987. break;
  988. goto no_apic;
  989. default:
  990. goto no_apic;
  991. }
  992. if (!cpu_has_apic) {
  993. /*
  994. * Over-ride BIOS and try to enable the local APIC only if
  995. * "lapic" specified.
  996. */
  997. if (!force_enable_local_apic) {
  998. printk(KERN_INFO "Local APIC disabled by BIOS -- "
  999. "you can enable it with \"lapic\"\n");
  1000. return -1;
  1001. }
  1002. /*
  1003. * Some BIOSes disable the local APIC in the APIC_BASE
  1004. * MSR. This can only be done in software for Intel P6 or later
  1005. * and AMD K7 (Model > 1) or later.
  1006. */
  1007. rdmsr(MSR_IA32_APICBASE, l, h);
  1008. if (!(l & MSR_IA32_APICBASE_ENABLE)) {
  1009. printk(KERN_INFO
  1010. "Local APIC disabled by BIOS -- reenabling.\n");
  1011. l &= ~MSR_IA32_APICBASE_BASE;
  1012. l |= MSR_IA32_APICBASE_ENABLE | APIC_DEFAULT_PHYS_BASE;
  1013. wrmsr(MSR_IA32_APICBASE, l, h);
  1014. enabled_via_apicbase = 1;
  1015. }
  1016. }
  1017. /*
  1018. * The APIC feature bit should now be enabled
  1019. * in `cpuid'
  1020. */
  1021. features = cpuid_edx(1);
  1022. if (!(features & (1 << X86_FEATURE_APIC))) {
  1023. printk(KERN_WARNING "Could not enable APIC!\n");
  1024. return -1;
  1025. }
  1026. set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
  1027. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  1028. /* The BIOS may have set up the APIC at some other address */
  1029. rdmsr(MSR_IA32_APICBASE, l, h);
  1030. if (l & MSR_IA32_APICBASE_ENABLE)
  1031. mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
  1032. printk(KERN_INFO "Found and enabled local APIC!\n");
  1033. apic_pm_activate();
  1034. return 0;
  1035. no_apic:
  1036. printk(KERN_INFO "No local APIC present or hardware disabled\n");
  1037. return -1;
  1038. }
  1039. /**
  1040. * init_apic_mappings - initialize APIC mappings
  1041. */
  1042. void __init init_apic_mappings(void)
  1043. {
  1044. /*
  1045. * If no local APIC can be found then set up a fake all
  1046. * zeroes page to simulate the local APIC and another
  1047. * one for the IO-APIC.
  1048. */
  1049. if (!smp_found_config && detect_init_APIC()) {
  1050. apic_phys = (unsigned long) alloc_bootmem_pages(PAGE_SIZE);
  1051. apic_phys = __pa(apic_phys);
  1052. } else
  1053. apic_phys = mp_lapic_addr;
  1054. set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
  1055. printk(KERN_DEBUG "mapped APIC to %08lx (%08lx)\n", APIC_BASE,
  1056. apic_phys);
  1057. /*
  1058. * Fetch the APIC ID of the BSP in case we have a
  1059. * default configuration (or the MP table is broken).
  1060. */
  1061. if (boot_cpu_physical_apicid == -1U)
  1062. boot_cpu_physical_apicid = read_apic_id();
  1063. }
  1064. /*
  1065. * This initializes the IO-APIC and APIC hardware if this is
  1066. * a UP kernel.
  1067. */
  1068. int apic_version[MAX_APICS];
  1069. int __init APIC_init_uniprocessor(void)
  1070. {
  1071. if (disable_apic)
  1072. clear_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
  1073. if (!smp_found_config && !cpu_has_apic)
  1074. return -1;
  1075. /*
  1076. * Complain if the BIOS pretends there is one.
  1077. */
  1078. if (!cpu_has_apic &&
  1079. APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  1080. printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
  1081. boot_cpu_physical_apicid);
  1082. clear_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
  1083. return -1;
  1084. }
  1085. verify_local_APIC();
  1086. connect_bsp_APIC();
  1087. /*
  1088. * Hack: In case of kdump, after a crash, kernel might be booting
  1089. * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
  1090. * might be zero if read from MP tables. Get it from LAPIC.
  1091. */
  1092. #ifdef CONFIG_CRASH_DUMP
  1093. boot_cpu_physical_apicid = read_apic_id();
  1094. #endif
  1095. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  1096. setup_local_APIC();
  1097. #ifdef CONFIG_X86_IO_APIC
  1098. if (!smp_found_config || skip_ioapic_setup || !nr_ioapics)
  1099. #endif
  1100. localise_nmi_watchdog();
  1101. end_local_APIC_setup();
  1102. #ifdef CONFIG_X86_IO_APIC
  1103. if (smp_found_config)
  1104. if (!skip_ioapic_setup && nr_ioapics)
  1105. setup_IO_APIC();
  1106. #endif
  1107. setup_boot_clock();
  1108. return 0;
  1109. }
  1110. /*
  1111. * Local APIC interrupts
  1112. */
  1113. /*
  1114. * This interrupt should _never_ happen with our APIC/SMP architecture
  1115. */
  1116. void smp_spurious_interrupt(struct pt_regs *regs)
  1117. {
  1118. unsigned long v;
  1119. irq_enter();
  1120. /*
  1121. * Check if this really is a spurious interrupt and ACK it
  1122. * if it is a vectored one. Just in case...
  1123. * Spurious interrupts should not be ACKed.
  1124. */
  1125. v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
  1126. if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
  1127. ack_APIC_irq();
  1128. /* see sw-dev-man vol 3, chapter 7.4.13.5 */
  1129. printk(KERN_INFO "spurious APIC interrupt on CPU#%d, "
  1130. "should never happen.\n", smp_processor_id());
  1131. __get_cpu_var(irq_stat).irq_spurious_count++;
  1132. irq_exit();
  1133. }
  1134. /*
  1135. * This interrupt should never happen with our APIC/SMP architecture
  1136. */
  1137. void smp_error_interrupt(struct pt_regs *regs)
  1138. {
  1139. unsigned long v, v1;
  1140. irq_enter();
  1141. /* First tickle the hardware, only then report what went on. -- REW */
  1142. v = apic_read(APIC_ESR);
  1143. apic_write(APIC_ESR, 0);
  1144. v1 = apic_read(APIC_ESR);
  1145. ack_APIC_irq();
  1146. atomic_inc(&irq_err_count);
  1147. /* Here is what the APIC error bits mean:
  1148. 0: Send CS error
  1149. 1: Receive CS error
  1150. 2: Send accept error
  1151. 3: Receive accept error
  1152. 4: Reserved
  1153. 5: Send illegal vector
  1154. 6: Received illegal vector
  1155. 7: Illegal register address
  1156. */
  1157. printk(KERN_DEBUG "APIC error on CPU%d: %02lx(%02lx)\n",
  1158. smp_processor_id(), v , v1);
  1159. irq_exit();
  1160. }
  1161. #ifdef CONFIG_SMP
  1162. void __init smp_intr_init(void)
  1163. {
  1164. /*
  1165. * IRQ0 must be given a fixed assignment and initialized,
  1166. * because it's used before the IO-APIC is set up.
  1167. */
  1168. set_intr_gate(FIRST_DEVICE_VECTOR, interrupt[0]);
  1169. /*
  1170. * The reschedule interrupt is a CPU-to-CPU reschedule-helper
  1171. * IPI, driven by wakeup.
  1172. */
  1173. alloc_intr_gate(RESCHEDULE_VECTOR, reschedule_interrupt);
  1174. /* IPI for invalidation */
  1175. alloc_intr_gate(INVALIDATE_TLB_VECTOR, invalidate_interrupt);
  1176. /* IPI for generic function call */
  1177. alloc_intr_gate(CALL_FUNCTION_VECTOR, call_function_interrupt);
  1178. }
  1179. #endif
  1180. /*
  1181. * Initialize APIC interrupts
  1182. */
  1183. void __init apic_intr_init(void)
  1184. {
  1185. #ifdef CONFIG_SMP
  1186. smp_intr_init();
  1187. #endif
  1188. /* self generated IPI for local APIC timer */
  1189. alloc_intr_gate(LOCAL_TIMER_VECTOR, apic_timer_interrupt);
  1190. /* IPI vectors for APIC spurious and error interrupts */
  1191. alloc_intr_gate(SPURIOUS_APIC_VECTOR, spurious_interrupt);
  1192. alloc_intr_gate(ERROR_APIC_VECTOR, error_interrupt);
  1193. /* thermal monitor LVT interrupt */
  1194. #ifdef CONFIG_X86_MCE_P4THERMAL
  1195. alloc_intr_gate(THERMAL_APIC_VECTOR, thermal_interrupt);
  1196. #endif
  1197. }
  1198. /**
  1199. * connect_bsp_APIC - attach the APIC to the interrupt system
  1200. */
  1201. void __init connect_bsp_APIC(void)
  1202. {
  1203. if (pic_mode) {
  1204. /*
  1205. * Do not trust the local APIC being empty at bootup.
  1206. */
  1207. clear_local_APIC();
  1208. /*
  1209. * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
  1210. * local APIC to INT and NMI lines.
  1211. */
  1212. apic_printk(APIC_VERBOSE, "leaving PIC mode, "
  1213. "enabling APIC mode.\n");
  1214. outb(0x70, 0x22);
  1215. outb(0x01, 0x23);
  1216. }
  1217. enable_apic_mode();
  1218. }
  1219. /**
  1220. * disconnect_bsp_APIC - detach the APIC from the interrupt system
  1221. * @virt_wire_setup: indicates, whether virtual wire mode is selected
  1222. *
  1223. * Virtual wire mode is necessary to deliver legacy interrupts even when the
  1224. * APIC is disabled.
  1225. */
  1226. void disconnect_bsp_APIC(int virt_wire_setup)
  1227. {
  1228. if (pic_mode) {
  1229. /*
  1230. * Put the board back into PIC mode (has an effect only on
  1231. * certain older boards). Note that APIC interrupts, including
  1232. * IPIs, won't work beyond this point! The only exception are
  1233. * INIT IPIs.
  1234. */
  1235. apic_printk(APIC_VERBOSE, "disabling APIC mode, "
  1236. "entering PIC mode.\n");
  1237. outb(0x70, 0x22);
  1238. outb(0x00, 0x23);
  1239. } else {
  1240. /* Go back to Virtual Wire compatibility mode */
  1241. unsigned long value;
  1242. /* For the spurious interrupt use vector F, and enable it */
  1243. value = apic_read(APIC_SPIV);
  1244. value &= ~APIC_VECTOR_MASK;
  1245. value |= APIC_SPIV_APIC_ENABLED;
  1246. value |= 0xf;
  1247. apic_write_around(APIC_SPIV, value);
  1248. if (!virt_wire_setup) {
  1249. /*
  1250. * For LVT0 make it edge triggered, active high,
  1251. * external and enabled
  1252. */
  1253. value = apic_read(APIC_LVT0);
  1254. value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
  1255. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  1256. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
  1257. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  1258. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
  1259. apic_write_around(APIC_LVT0, value);
  1260. } else {
  1261. /* Disable LVT0 */
  1262. apic_write_around(APIC_LVT0, APIC_LVT_MASKED);
  1263. }
  1264. /*
  1265. * For LVT1 make it edge triggered, active high, nmi and
  1266. * enabled
  1267. */
  1268. value = apic_read(APIC_LVT1);
  1269. value &= ~(
  1270. APIC_MODE_MASK | APIC_SEND_PENDING |
  1271. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  1272. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
  1273. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  1274. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
  1275. apic_write_around(APIC_LVT1, value);
  1276. }
  1277. }
  1278. unsigned int __cpuinitdata maxcpus = NR_CPUS;
  1279. void __cpuinit generic_processor_info(int apicid, int version)
  1280. {
  1281. int cpu;
  1282. cpumask_t tmp_map;
  1283. physid_mask_t phys_cpu;
  1284. /*
  1285. * Validate version
  1286. */
  1287. if (version == 0x0) {
  1288. printk(KERN_WARNING "BIOS bug, APIC version is 0 for CPU#%d! "
  1289. "fixing up to 0x10. (tell your hw vendor)\n",
  1290. version);
  1291. version = 0x10;
  1292. }
  1293. apic_version[apicid] = version;
  1294. phys_cpu = apicid_to_cpu_present(apicid);
  1295. physids_or(phys_cpu_present_map, phys_cpu_present_map, phys_cpu);
  1296. if (num_processors >= NR_CPUS) {
  1297. printk(KERN_WARNING "WARNING: NR_CPUS limit of %i reached."
  1298. " Processor ignored.\n", NR_CPUS);
  1299. return;
  1300. }
  1301. if (num_processors >= maxcpus) {
  1302. printk(KERN_WARNING "WARNING: maxcpus limit of %i reached."
  1303. " Processor ignored.\n", maxcpus);
  1304. return;
  1305. }
  1306. num_processors++;
  1307. cpus_complement(tmp_map, cpu_present_map);
  1308. cpu = first_cpu(tmp_map);
  1309. if (apicid == boot_cpu_physical_apicid)
  1310. /*
  1311. * x86_bios_cpu_apicid is required to have processors listed
  1312. * in same order as logical cpu numbers. Hence the first
  1313. * entry is BSP, and so on.
  1314. */
  1315. cpu = 0;
  1316. if (apicid > max_physical_apicid)
  1317. max_physical_apicid = apicid;
  1318. /*
  1319. * Would be preferable to switch to bigsmp when CONFIG_HOTPLUG_CPU=y
  1320. * but we need to work other dependencies like SMP_SUSPEND etc
  1321. * before this can be done without some confusion.
  1322. * if (CPU_HOTPLUG_ENABLED || num_processors > 8)
  1323. * - Ashok Raj <ashok.raj@intel.com>
  1324. */
  1325. if (max_physical_apicid >= 8) {
  1326. switch (boot_cpu_data.x86_vendor) {
  1327. case X86_VENDOR_INTEL:
  1328. if (!APIC_XAPIC(version)) {
  1329. def_to_bigsmp = 0;
  1330. break;
  1331. }
  1332. /* If P4 and above fall through */
  1333. case X86_VENDOR_AMD:
  1334. def_to_bigsmp = 1;
  1335. }
  1336. }
  1337. #ifdef CONFIG_SMP
  1338. /* are we being called early in kernel startup? */
  1339. if (early_per_cpu_ptr(x86_cpu_to_apicid)) {
  1340. u16 *cpu_to_apicid = early_per_cpu_ptr(x86_cpu_to_apicid);
  1341. u16 *bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
  1342. cpu_to_apicid[cpu] = apicid;
  1343. bios_cpu_apicid[cpu] = apicid;
  1344. } else {
  1345. per_cpu(x86_cpu_to_apicid, cpu) = apicid;
  1346. per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
  1347. }
  1348. #endif
  1349. cpu_set(cpu, cpu_possible_map);
  1350. cpu_set(cpu, cpu_present_map);
  1351. }
  1352. /*
  1353. * Power management
  1354. */
  1355. #ifdef CONFIG_PM
  1356. static struct {
  1357. int active;
  1358. /* r/w apic fields */
  1359. unsigned int apic_id;
  1360. unsigned int apic_taskpri;
  1361. unsigned int apic_ldr;
  1362. unsigned int apic_dfr;
  1363. unsigned int apic_spiv;
  1364. unsigned int apic_lvtt;
  1365. unsigned int apic_lvtpc;
  1366. unsigned int apic_lvt0;
  1367. unsigned int apic_lvt1;
  1368. unsigned int apic_lvterr;
  1369. unsigned int apic_tmict;
  1370. unsigned int apic_tdcr;
  1371. unsigned int apic_thmr;
  1372. } apic_pm_state;
  1373. static int lapic_suspend(struct sys_device *dev, pm_message_t state)
  1374. {
  1375. unsigned long flags;
  1376. int maxlvt;
  1377. if (!apic_pm_state.active)
  1378. return 0;
  1379. maxlvt = lapic_get_maxlvt();
  1380. apic_pm_state.apic_id = apic_read(APIC_ID);
  1381. apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
  1382. apic_pm_state.apic_ldr = apic_read(APIC_LDR);
  1383. apic_pm_state.apic_dfr = apic_read(APIC_DFR);
  1384. apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
  1385. apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
  1386. if (maxlvt >= 4)
  1387. apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
  1388. apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
  1389. apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
  1390. apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
  1391. apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
  1392. apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
  1393. #ifdef CONFIG_X86_MCE_P4THERMAL
  1394. if (maxlvt >= 5)
  1395. apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
  1396. #endif
  1397. local_irq_save(flags);
  1398. disable_local_APIC();
  1399. local_irq_restore(flags);
  1400. return 0;
  1401. }
  1402. static int lapic_resume(struct sys_device *dev)
  1403. {
  1404. unsigned int l, h;
  1405. unsigned long flags;
  1406. int maxlvt;
  1407. if (!apic_pm_state.active)
  1408. return 0;
  1409. maxlvt = lapic_get_maxlvt();
  1410. local_irq_save(flags);
  1411. /*
  1412. * Make sure the APICBASE points to the right address
  1413. *
  1414. * FIXME! This will be wrong if we ever support suspend on
  1415. * SMP! We'll need to do this as part of the CPU restore!
  1416. */
  1417. rdmsr(MSR_IA32_APICBASE, l, h);
  1418. l &= ~MSR_IA32_APICBASE_BASE;
  1419. l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
  1420. wrmsr(MSR_IA32_APICBASE, l, h);
  1421. apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
  1422. apic_write(APIC_ID, apic_pm_state.apic_id);
  1423. apic_write(APIC_DFR, apic_pm_state.apic_dfr);
  1424. apic_write(APIC_LDR, apic_pm_state.apic_ldr);
  1425. apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
  1426. apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
  1427. apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
  1428. apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
  1429. #ifdef CONFIG_X86_MCE_P4THERMAL
  1430. if (maxlvt >= 5)
  1431. apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
  1432. #endif
  1433. if (maxlvt >= 4)
  1434. apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
  1435. apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
  1436. apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
  1437. apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
  1438. apic_write(APIC_ESR, 0);
  1439. apic_read(APIC_ESR);
  1440. apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
  1441. apic_write(APIC_ESR, 0);
  1442. apic_read(APIC_ESR);
  1443. local_irq_restore(flags);
  1444. return 0;
  1445. }
  1446. /*
  1447. * This device has no shutdown method - fully functioning local APICs
  1448. * are needed on every CPU up until machine_halt/restart/poweroff.
  1449. */
  1450. static struct sysdev_class lapic_sysclass = {
  1451. .name = "lapic",
  1452. .resume = lapic_resume,
  1453. .suspend = lapic_suspend,
  1454. };
  1455. static struct sys_device device_lapic = {
  1456. .id = 0,
  1457. .cls = &lapic_sysclass,
  1458. };
  1459. static void __devinit apic_pm_activate(void)
  1460. {
  1461. apic_pm_state.active = 1;
  1462. }
  1463. static int __init init_lapic_sysfs(void)
  1464. {
  1465. int error;
  1466. if (!cpu_has_apic)
  1467. return 0;
  1468. /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
  1469. error = sysdev_class_register(&lapic_sysclass);
  1470. if (!error)
  1471. error = sysdev_register(&device_lapic);
  1472. return error;
  1473. }
  1474. device_initcall(init_lapic_sysfs);
  1475. #else /* CONFIG_PM */
  1476. static void apic_pm_activate(void) { }
  1477. #endif /* CONFIG_PM */
  1478. /*
  1479. * APIC command line parameters
  1480. */
  1481. static int __init parse_lapic(char *arg)
  1482. {
  1483. force_enable_local_apic = 1;
  1484. return 0;
  1485. }
  1486. early_param("lapic", parse_lapic);
  1487. static int __init parse_nolapic(char *arg)
  1488. {
  1489. disable_apic = 1;
  1490. clear_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
  1491. return 0;
  1492. }
  1493. early_param("nolapic", parse_nolapic);
  1494. static int __init parse_disable_lapic_timer(char *arg)
  1495. {
  1496. local_apic_timer_disabled = 1;
  1497. return 0;
  1498. }
  1499. early_param("nolapic_timer", parse_disable_lapic_timer);
  1500. static int __init parse_lapic_timer_c2_ok(char *arg)
  1501. {
  1502. local_apic_timer_c2_ok = 1;
  1503. return 0;
  1504. }
  1505. early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
  1506. static int __init apic_set_verbosity(char *str)
  1507. {
  1508. if (strcmp("debug", str) == 0)
  1509. apic_verbosity = APIC_DEBUG;
  1510. else if (strcmp("verbose", str) == 0)
  1511. apic_verbosity = APIC_VERBOSE;
  1512. return 1;
  1513. }
  1514. __setup("apic=", apic_set_verbosity);
  1515. static int __init lapic_insert_resource(void)
  1516. {
  1517. if (!apic_phys)
  1518. return -1;
  1519. /* Put local APIC into the resource map. */
  1520. lapic_resource.start = apic_phys;
  1521. lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
  1522. insert_resource(&iomem_resource, &lapic_resource);
  1523. return 0;
  1524. }
  1525. /*
  1526. * need call insert after e820_reserve_resources()
  1527. * that is using request_resource
  1528. */
  1529. late_initcall(lapic_insert_resource);