myri10ge.c 86 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064
  1. /*************************************************************************
  2. * myri10ge.c: Myricom Myri-10G Ethernet driver.
  3. *
  4. * Copyright (C) 2005 - 2007 Myricom, Inc.
  5. * All rights reserved.
  6. *
  7. * Redistribution and use in source and binary forms, with or without
  8. * modification, are permitted provided that the following conditions
  9. * are met:
  10. * 1. Redistributions of source code must retain the above copyright
  11. * notice, this list of conditions and the following disclaimer.
  12. * 2. Redistributions in binary form must reproduce the above copyright
  13. * notice, this list of conditions and the following disclaimer in the
  14. * documentation and/or other materials provided with the distribution.
  15. * 3. Neither the name of Myricom, Inc. nor the names of its contributors
  16. * may be used to endorse or promote products derived from this software
  17. * without specific prior written permission.
  18. *
  19. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  20. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  21. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
  22. * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
  23. * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  24. * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  25. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  26. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
  27. * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  28. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
  29. * POSSIBILITY OF SUCH DAMAGE.
  30. *
  31. *
  32. * If the eeprom on your board is not recent enough, you will need to get a
  33. * newer firmware image at:
  34. * http://www.myri.com/scs/download-Myri10GE.html
  35. *
  36. * Contact Information:
  37. * <help@myri.com>
  38. * Myricom, Inc., 325N Santa Anita Avenue, Arcadia, CA 91006
  39. *************************************************************************/
  40. #include <linux/tcp.h>
  41. #include <linux/netdevice.h>
  42. #include <linux/skbuff.h>
  43. #include <linux/string.h>
  44. #include <linux/module.h>
  45. #include <linux/pci.h>
  46. #include <linux/dma-mapping.h>
  47. #include <linux/etherdevice.h>
  48. #include <linux/if_ether.h>
  49. #include <linux/if_vlan.h>
  50. #include <linux/ip.h>
  51. #include <linux/inet.h>
  52. #include <linux/in.h>
  53. #include <linux/ethtool.h>
  54. #include <linux/firmware.h>
  55. #include <linux/delay.h>
  56. #include <linux/version.h>
  57. #include <linux/timer.h>
  58. #include <linux/vmalloc.h>
  59. #include <linux/crc32.h>
  60. #include <linux/moduleparam.h>
  61. #include <linux/io.h>
  62. #include <net/checksum.h>
  63. #include <asm/byteorder.h>
  64. #include <asm/io.h>
  65. #include <asm/processor.h>
  66. #ifdef CONFIG_MTRR
  67. #include <asm/mtrr.h>
  68. #endif
  69. #include "myri10ge_mcp.h"
  70. #include "myri10ge_mcp_gen_header.h"
  71. #define MYRI10GE_VERSION_STR "1.2.0"
  72. MODULE_DESCRIPTION("Myricom 10G driver (10GbE)");
  73. MODULE_AUTHOR("Maintainer: help@myri.com");
  74. MODULE_VERSION(MYRI10GE_VERSION_STR);
  75. MODULE_LICENSE("Dual BSD/GPL");
  76. #define MYRI10GE_MAX_ETHER_MTU 9014
  77. #define MYRI10GE_ETH_STOPPED 0
  78. #define MYRI10GE_ETH_STOPPING 1
  79. #define MYRI10GE_ETH_STARTING 2
  80. #define MYRI10GE_ETH_RUNNING 3
  81. #define MYRI10GE_ETH_OPEN_FAILED 4
  82. #define MYRI10GE_EEPROM_STRINGS_SIZE 256
  83. #define MYRI10GE_MAX_SEND_DESC_TSO ((65536 / 2048) * 2)
  84. #define MYRI10GE_NO_CONFIRM_DATA htonl(0xffffffff)
  85. #define MYRI10GE_NO_RESPONSE_RESULT 0xffffffff
  86. #define MYRI10GE_ALLOC_ORDER 0
  87. #define MYRI10GE_ALLOC_SIZE ((1 << MYRI10GE_ALLOC_ORDER) * PAGE_SIZE)
  88. #define MYRI10GE_MAX_FRAGS_PER_FRAME (MYRI10GE_MAX_ETHER_MTU/MYRI10GE_ALLOC_SIZE + 1)
  89. struct myri10ge_rx_buffer_state {
  90. struct page *page;
  91. int page_offset;
  92. DECLARE_PCI_UNMAP_ADDR(bus)
  93. DECLARE_PCI_UNMAP_LEN(len)
  94. };
  95. struct myri10ge_tx_buffer_state {
  96. struct sk_buff *skb;
  97. int last;
  98. DECLARE_PCI_UNMAP_ADDR(bus)
  99. DECLARE_PCI_UNMAP_LEN(len)
  100. };
  101. struct myri10ge_cmd {
  102. u32 data0;
  103. u32 data1;
  104. u32 data2;
  105. };
  106. struct myri10ge_rx_buf {
  107. struct mcp_kreq_ether_recv __iomem *lanai; /* lanai ptr for recv ring */
  108. u8 __iomem *wc_fifo; /* w/c rx dma addr fifo address */
  109. struct mcp_kreq_ether_recv *shadow; /* host shadow of recv ring */
  110. struct myri10ge_rx_buffer_state *info;
  111. struct page *page;
  112. dma_addr_t bus;
  113. int page_offset;
  114. int cnt;
  115. int fill_cnt;
  116. int alloc_fail;
  117. int mask; /* number of rx slots -1 */
  118. int watchdog_needed;
  119. };
  120. struct myri10ge_tx_buf {
  121. struct mcp_kreq_ether_send __iomem *lanai; /* lanai ptr for sendq */
  122. u8 __iomem *wc_fifo; /* w/c send fifo address */
  123. struct mcp_kreq_ether_send *req_list; /* host shadow of sendq */
  124. char *req_bytes;
  125. struct myri10ge_tx_buffer_state *info;
  126. int mask; /* number of transmit slots -1 */
  127. int boundary; /* boundary transmits cannot cross */
  128. int req ____cacheline_aligned; /* transmit slots submitted */
  129. int pkt_start; /* packets started */
  130. int done ____cacheline_aligned; /* transmit slots completed */
  131. int pkt_done; /* packets completed */
  132. };
  133. struct myri10ge_rx_done {
  134. struct mcp_slot *entry;
  135. dma_addr_t bus;
  136. int cnt;
  137. int idx;
  138. };
  139. struct myri10ge_priv {
  140. int running; /* running? */
  141. int csum_flag; /* rx_csums? */
  142. struct myri10ge_tx_buf tx; /* transmit ring */
  143. struct myri10ge_rx_buf rx_small;
  144. struct myri10ge_rx_buf rx_big;
  145. struct myri10ge_rx_done rx_done;
  146. int small_bytes;
  147. int big_bytes;
  148. struct net_device *dev;
  149. struct net_device_stats stats;
  150. u8 __iomem *sram;
  151. int sram_size;
  152. unsigned long board_span;
  153. unsigned long iomem_base;
  154. __be32 __iomem *irq_claim;
  155. __be32 __iomem *irq_deassert;
  156. char *mac_addr_string;
  157. struct mcp_cmd_response *cmd;
  158. dma_addr_t cmd_bus;
  159. struct mcp_irq_data *fw_stats;
  160. dma_addr_t fw_stats_bus;
  161. struct pci_dev *pdev;
  162. int msi_enabled;
  163. __be32 link_state;
  164. unsigned int rdma_tags_available;
  165. int intr_coal_delay;
  166. __be32 __iomem *intr_coal_delay_ptr;
  167. int mtrr;
  168. int wake_queue;
  169. int stop_queue;
  170. int down_cnt;
  171. wait_queue_head_t down_wq;
  172. struct work_struct watchdog_work;
  173. struct timer_list watchdog_timer;
  174. int watchdog_tx_done;
  175. int watchdog_tx_req;
  176. int watchdog_resets;
  177. int tx_linearized;
  178. int pause;
  179. char *fw_name;
  180. char eeprom_strings[MYRI10GE_EEPROM_STRINGS_SIZE];
  181. char fw_version[128];
  182. int fw_ver_major;
  183. int fw_ver_minor;
  184. int fw_ver_tiny;
  185. int adopted_rx_filter_bug;
  186. u8 mac_addr[6]; /* eeprom mac address */
  187. unsigned long serial_number;
  188. int vendor_specific_offset;
  189. int fw_multicast_support;
  190. u32 read_dma;
  191. u32 write_dma;
  192. u32 read_write_dma;
  193. u32 link_changes;
  194. u32 msg_enable;
  195. };
  196. static char *myri10ge_fw_unaligned = "myri10ge_ethp_z8e.dat";
  197. static char *myri10ge_fw_aligned = "myri10ge_eth_z8e.dat";
  198. static char *myri10ge_fw_name = NULL;
  199. module_param(myri10ge_fw_name, charp, S_IRUGO | S_IWUSR);
  200. MODULE_PARM_DESC(myri10ge_fw_name, "Firmware image name\n");
  201. static int myri10ge_ecrc_enable = 1;
  202. module_param(myri10ge_ecrc_enable, int, S_IRUGO);
  203. MODULE_PARM_DESC(myri10ge_ecrc_enable, "Enable Extended CRC on PCI-E\n");
  204. static int myri10ge_max_intr_slots = 1024;
  205. module_param(myri10ge_max_intr_slots, int, S_IRUGO);
  206. MODULE_PARM_DESC(myri10ge_max_intr_slots, "Interrupt queue slots\n");
  207. static int myri10ge_small_bytes = -1; /* -1 == auto */
  208. module_param(myri10ge_small_bytes, int, S_IRUGO | S_IWUSR);
  209. MODULE_PARM_DESC(myri10ge_small_bytes, "Threshold of small packets\n");
  210. static int myri10ge_msi = 1; /* enable msi by default */
  211. module_param(myri10ge_msi, int, S_IRUGO | S_IWUSR);
  212. MODULE_PARM_DESC(myri10ge_msi, "Enable Message Signalled Interrupts\n");
  213. static int myri10ge_intr_coal_delay = 25;
  214. module_param(myri10ge_intr_coal_delay, int, S_IRUGO);
  215. MODULE_PARM_DESC(myri10ge_intr_coal_delay, "Interrupt coalescing delay\n");
  216. static int myri10ge_flow_control = 1;
  217. module_param(myri10ge_flow_control, int, S_IRUGO);
  218. MODULE_PARM_DESC(myri10ge_flow_control, "Pause parameter\n");
  219. static int myri10ge_deassert_wait = 1;
  220. module_param(myri10ge_deassert_wait, int, S_IRUGO | S_IWUSR);
  221. MODULE_PARM_DESC(myri10ge_deassert_wait,
  222. "Wait when deasserting legacy interrupts\n");
  223. static int myri10ge_force_firmware = 0;
  224. module_param(myri10ge_force_firmware, int, S_IRUGO);
  225. MODULE_PARM_DESC(myri10ge_force_firmware,
  226. "Force firmware to assume aligned completions\n");
  227. static int myri10ge_initial_mtu = MYRI10GE_MAX_ETHER_MTU - ETH_HLEN;
  228. module_param(myri10ge_initial_mtu, int, S_IRUGO);
  229. MODULE_PARM_DESC(myri10ge_initial_mtu, "Initial MTU\n");
  230. static int myri10ge_napi_weight = 64;
  231. module_param(myri10ge_napi_weight, int, S_IRUGO);
  232. MODULE_PARM_DESC(myri10ge_napi_weight, "Set NAPI weight\n");
  233. static int myri10ge_watchdog_timeout = 1;
  234. module_param(myri10ge_watchdog_timeout, int, S_IRUGO);
  235. MODULE_PARM_DESC(myri10ge_watchdog_timeout, "Set watchdog timeout\n");
  236. static int myri10ge_max_irq_loops = 1048576;
  237. module_param(myri10ge_max_irq_loops, int, S_IRUGO);
  238. MODULE_PARM_DESC(myri10ge_max_irq_loops,
  239. "Set stuck legacy IRQ detection threshold\n");
  240. #define MYRI10GE_MSG_DEFAULT NETIF_MSG_LINK
  241. static int myri10ge_debug = -1; /* defaults above */
  242. module_param(myri10ge_debug, int, 0);
  243. MODULE_PARM_DESC(myri10ge_debug, "Debug level (0=none,...,16=all)");
  244. static int myri10ge_fill_thresh = 256;
  245. module_param(myri10ge_fill_thresh, int, S_IRUGO | S_IWUSR);
  246. MODULE_PARM_DESC(myri10ge_fill_thresh, "Number of empty rx slots allowed\n");
  247. static int myri10ge_wcfifo = 1;
  248. module_param(myri10ge_wcfifo, int, S_IRUGO);
  249. MODULE_PARM_DESC(myri10ge_wcfifo, "Enable WC Fifo when WC is enabled\n");
  250. #define MYRI10GE_FW_OFFSET 1024*1024
  251. #define MYRI10GE_HIGHPART_TO_U32(X) \
  252. (sizeof (X) == 8) ? ((u32)((u64)(X) >> 32)) : (0)
  253. #define MYRI10GE_LOWPART_TO_U32(X) ((u32)(X))
  254. #define myri10ge_pio_copy(to,from,size) __iowrite64_copy(to,from,size/8)
  255. static inline void put_be32(__be32 val, __be32 __iomem * p)
  256. {
  257. __raw_writel((__force __u32) val, (__force void __iomem *)p);
  258. }
  259. static int
  260. myri10ge_send_cmd(struct myri10ge_priv *mgp, u32 cmd,
  261. struct myri10ge_cmd *data, int atomic)
  262. {
  263. struct mcp_cmd *buf;
  264. char buf_bytes[sizeof(*buf) + 8];
  265. struct mcp_cmd_response *response = mgp->cmd;
  266. char __iomem *cmd_addr = mgp->sram + MXGEFW_ETH_CMD;
  267. u32 dma_low, dma_high, result, value;
  268. int sleep_total = 0;
  269. /* ensure buf is aligned to 8 bytes */
  270. buf = (struct mcp_cmd *)ALIGN((unsigned long)buf_bytes, 8);
  271. buf->data0 = htonl(data->data0);
  272. buf->data1 = htonl(data->data1);
  273. buf->data2 = htonl(data->data2);
  274. buf->cmd = htonl(cmd);
  275. dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
  276. dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);
  277. buf->response_addr.low = htonl(dma_low);
  278. buf->response_addr.high = htonl(dma_high);
  279. response->result = htonl(MYRI10GE_NO_RESPONSE_RESULT);
  280. mb();
  281. myri10ge_pio_copy(cmd_addr, buf, sizeof(*buf));
  282. /* wait up to 15ms. Longest command is the DMA benchmark,
  283. * which is capped at 5ms, but runs from a timeout handler
  284. * that runs every 7.8ms. So a 15ms timeout leaves us with
  285. * a 2.2ms margin
  286. */
  287. if (atomic) {
  288. /* if atomic is set, do not sleep,
  289. * and try to get the completion quickly
  290. * (1ms will be enough for those commands) */
  291. for (sleep_total = 0;
  292. sleep_total < 1000
  293. && response->result == htonl(MYRI10GE_NO_RESPONSE_RESULT);
  294. sleep_total += 10)
  295. udelay(10);
  296. } else {
  297. /* use msleep for most command */
  298. for (sleep_total = 0;
  299. sleep_total < 15
  300. && response->result == htonl(MYRI10GE_NO_RESPONSE_RESULT);
  301. sleep_total++)
  302. msleep(1);
  303. }
  304. result = ntohl(response->result);
  305. value = ntohl(response->data);
  306. if (result != MYRI10GE_NO_RESPONSE_RESULT) {
  307. if (result == 0) {
  308. data->data0 = value;
  309. return 0;
  310. } else if (result == MXGEFW_CMD_UNKNOWN) {
  311. return -ENOSYS;
  312. } else {
  313. dev_err(&mgp->pdev->dev,
  314. "command %d failed, result = %d\n",
  315. cmd, result);
  316. return -ENXIO;
  317. }
  318. }
  319. dev_err(&mgp->pdev->dev, "command %d timed out, result = %d\n",
  320. cmd, result);
  321. return -EAGAIN;
  322. }
  323. /*
  324. * The eeprom strings on the lanaiX have the format
  325. * SN=x\0
  326. * MAC=x:x:x:x:x:x\0
  327. * PT:ddd mmm xx xx:xx:xx xx\0
  328. * PV:ddd mmm xx xx:xx:xx xx\0
  329. */
  330. static int myri10ge_read_mac_addr(struct myri10ge_priv *mgp)
  331. {
  332. char *ptr, *limit;
  333. int i;
  334. ptr = mgp->eeprom_strings;
  335. limit = mgp->eeprom_strings + MYRI10GE_EEPROM_STRINGS_SIZE;
  336. while (*ptr != '\0' && ptr < limit) {
  337. if (memcmp(ptr, "MAC=", 4) == 0) {
  338. ptr += 4;
  339. mgp->mac_addr_string = ptr;
  340. for (i = 0; i < 6; i++) {
  341. if ((ptr + 2) > limit)
  342. goto abort;
  343. mgp->mac_addr[i] =
  344. simple_strtoul(ptr, &ptr, 16);
  345. ptr += 1;
  346. }
  347. }
  348. if (memcmp((const void *)ptr, "SN=", 3) == 0) {
  349. ptr += 3;
  350. mgp->serial_number = simple_strtoul(ptr, &ptr, 10);
  351. }
  352. while (ptr < limit && *ptr++) ;
  353. }
  354. return 0;
  355. abort:
  356. dev_err(&mgp->pdev->dev, "failed to parse eeprom_strings\n");
  357. return -ENXIO;
  358. }
  359. /*
  360. * Enable or disable periodic RDMAs from the host to make certain
  361. * chipsets resend dropped PCIe messages
  362. */
  363. static void myri10ge_dummy_rdma(struct myri10ge_priv *mgp, int enable)
  364. {
  365. char __iomem *submit;
  366. __be32 buf[16];
  367. u32 dma_low, dma_high;
  368. int i;
  369. /* clear confirmation addr */
  370. mgp->cmd->data = 0;
  371. mb();
  372. /* send a rdma command to the PCIe engine, and wait for the
  373. * response in the confirmation address. The firmware should
  374. * write a -1 there to indicate it is alive and well
  375. */
  376. dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
  377. dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);
  378. buf[0] = htonl(dma_high); /* confirm addr MSW */
  379. buf[1] = htonl(dma_low); /* confirm addr LSW */
  380. buf[2] = MYRI10GE_NO_CONFIRM_DATA; /* confirm data */
  381. buf[3] = htonl(dma_high); /* dummy addr MSW */
  382. buf[4] = htonl(dma_low); /* dummy addr LSW */
  383. buf[5] = htonl(enable); /* enable? */
  384. submit = mgp->sram + MXGEFW_BOOT_DUMMY_RDMA;
  385. myri10ge_pio_copy(submit, &buf, sizeof(buf));
  386. for (i = 0; mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA && i < 20; i++)
  387. msleep(1);
  388. if (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA)
  389. dev_err(&mgp->pdev->dev, "dummy rdma %s failed\n",
  390. (enable ? "enable" : "disable"));
  391. }
  392. static int
  393. myri10ge_validate_firmware(struct myri10ge_priv *mgp,
  394. struct mcp_gen_header *hdr)
  395. {
  396. struct device *dev = &mgp->pdev->dev;
  397. /* check firmware type */
  398. if (ntohl(hdr->mcp_type) != MCP_TYPE_ETH) {
  399. dev_err(dev, "Bad firmware type: 0x%x\n", ntohl(hdr->mcp_type));
  400. return -EINVAL;
  401. }
  402. /* save firmware version for ethtool */
  403. strncpy(mgp->fw_version, hdr->version, sizeof(mgp->fw_version));
  404. sscanf(mgp->fw_version, "%d.%d.%d", &mgp->fw_ver_major,
  405. &mgp->fw_ver_minor, &mgp->fw_ver_tiny);
  406. if (!(mgp->fw_ver_major == MXGEFW_VERSION_MAJOR
  407. && mgp->fw_ver_minor == MXGEFW_VERSION_MINOR)) {
  408. dev_err(dev, "Found firmware version %s\n", mgp->fw_version);
  409. dev_err(dev, "Driver needs %d.%d\n", MXGEFW_VERSION_MAJOR,
  410. MXGEFW_VERSION_MINOR);
  411. return -EINVAL;
  412. }
  413. return 0;
  414. }
  415. static int myri10ge_load_hotplug_firmware(struct myri10ge_priv *mgp, u32 * size)
  416. {
  417. unsigned crc, reread_crc;
  418. const struct firmware *fw;
  419. struct device *dev = &mgp->pdev->dev;
  420. struct mcp_gen_header *hdr;
  421. size_t hdr_offset;
  422. int status;
  423. unsigned i;
  424. if ((status = request_firmware(&fw, mgp->fw_name, dev)) < 0) {
  425. dev_err(dev, "Unable to load %s firmware image via hotplug\n",
  426. mgp->fw_name);
  427. status = -EINVAL;
  428. goto abort_with_nothing;
  429. }
  430. /* check size */
  431. if (fw->size >= mgp->sram_size - MYRI10GE_FW_OFFSET ||
  432. fw->size < MCP_HEADER_PTR_OFFSET + 4) {
  433. dev_err(dev, "Firmware size invalid:%d\n", (int)fw->size);
  434. status = -EINVAL;
  435. goto abort_with_fw;
  436. }
  437. /* check id */
  438. hdr_offset = ntohl(*(__be32 *) (fw->data + MCP_HEADER_PTR_OFFSET));
  439. if ((hdr_offset & 3) || hdr_offset + sizeof(*hdr) > fw->size) {
  440. dev_err(dev, "Bad firmware file\n");
  441. status = -EINVAL;
  442. goto abort_with_fw;
  443. }
  444. hdr = (void *)(fw->data + hdr_offset);
  445. status = myri10ge_validate_firmware(mgp, hdr);
  446. if (status != 0)
  447. goto abort_with_fw;
  448. crc = crc32(~0, fw->data, fw->size);
  449. for (i = 0; i < fw->size; i += 256) {
  450. myri10ge_pio_copy(mgp->sram + MYRI10GE_FW_OFFSET + i,
  451. fw->data + i,
  452. min(256U, (unsigned)(fw->size - i)));
  453. mb();
  454. readb(mgp->sram);
  455. }
  456. /* corruption checking is good for parity recovery and buggy chipset */
  457. memcpy_fromio(fw->data, mgp->sram + MYRI10GE_FW_OFFSET, fw->size);
  458. reread_crc = crc32(~0, fw->data, fw->size);
  459. if (crc != reread_crc) {
  460. dev_err(dev, "CRC failed(fw-len=%u), got 0x%x (expect 0x%x)\n",
  461. (unsigned)fw->size, reread_crc, crc);
  462. status = -EIO;
  463. goto abort_with_fw;
  464. }
  465. *size = (u32) fw->size;
  466. abort_with_fw:
  467. release_firmware(fw);
  468. abort_with_nothing:
  469. return status;
  470. }
  471. static int myri10ge_adopt_running_firmware(struct myri10ge_priv *mgp)
  472. {
  473. struct mcp_gen_header *hdr;
  474. struct device *dev = &mgp->pdev->dev;
  475. const size_t bytes = sizeof(struct mcp_gen_header);
  476. size_t hdr_offset;
  477. int status;
  478. /* find running firmware header */
  479. hdr_offset = ntohl(__raw_readl(mgp->sram + MCP_HEADER_PTR_OFFSET));
  480. if ((hdr_offset & 3) || hdr_offset + sizeof(*hdr) > mgp->sram_size) {
  481. dev_err(dev, "Running firmware has bad header offset (%d)\n",
  482. (int)hdr_offset);
  483. return -EIO;
  484. }
  485. /* copy header of running firmware from SRAM to host memory to
  486. * validate firmware */
  487. hdr = kmalloc(bytes, GFP_KERNEL);
  488. if (hdr == NULL) {
  489. dev_err(dev, "could not malloc firmware hdr\n");
  490. return -ENOMEM;
  491. }
  492. memcpy_fromio(hdr, mgp->sram + hdr_offset, bytes);
  493. status = myri10ge_validate_firmware(mgp, hdr);
  494. kfree(hdr);
  495. /* check to see if adopted firmware has bug where adopting
  496. * it will cause broadcasts to be filtered unless the NIC
  497. * is kept in ALLMULTI mode */
  498. if (mgp->fw_ver_major == 1 && mgp->fw_ver_minor == 4 &&
  499. mgp->fw_ver_tiny >= 4 && mgp->fw_ver_tiny <= 11) {
  500. mgp->adopted_rx_filter_bug = 1;
  501. dev_warn(dev, "Adopting fw %d.%d.%d: "
  502. "working around rx filter bug\n",
  503. mgp->fw_ver_major, mgp->fw_ver_minor,
  504. mgp->fw_ver_tiny);
  505. }
  506. return status;
  507. }
  508. static int myri10ge_load_firmware(struct myri10ge_priv *mgp)
  509. {
  510. char __iomem *submit;
  511. __be32 buf[16];
  512. u32 dma_low, dma_high, size;
  513. int status, i;
  514. size = 0;
  515. status = myri10ge_load_hotplug_firmware(mgp, &size);
  516. if (status) {
  517. dev_warn(&mgp->pdev->dev, "hotplug firmware loading failed\n");
  518. /* Do not attempt to adopt firmware if there
  519. * was a bad crc */
  520. if (status == -EIO)
  521. return status;
  522. status = myri10ge_adopt_running_firmware(mgp);
  523. if (status != 0) {
  524. dev_err(&mgp->pdev->dev,
  525. "failed to adopt running firmware\n");
  526. return status;
  527. }
  528. dev_info(&mgp->pdev->dev,
  529. "Successfully adopted running firmware\n");
  530. if (mgp->tx.boundary == 4096) {
  531. dev_warn(&mgp->pdev->dev,
  532. "Using firmware currently running on NIC"
  533. ". For optimal\n");
  534. dev_warn(&mgp->pdev->dev,
  535. "performance consider loading optimized "
  536. "firmware\n");
  537. dev_warn(&mgp->pdev->dev, "via hotplug\n");
  538. }
  539. mgp->fw_name = "adopted";
  540. mgp->tx.boundary = 2048;
  541. return status;
  542. }
  543. /* clear confirmation addr */
  544. mgp->cmd->data = 0;
  545. mb();
  546. /* send a reload command to the bootstrap MCP, and wait for the
  547. * response in the confirmation address. The firmware should
  548. * write a -1 there to indicate it is alive and well
  549. */
  550. dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
  551. dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);
  552. buf[0] = htonl(dma_high); /* confirm addr MSW */
  553. buf[1] = htonl(dma_low); /* confirm addr LSW */
  554. buf[2] = MYRI10GE_NO_CONFIRM_DATA; /* confirm data */
  555. /* FIX: All newest firmware should un-protect the bottom of
  556. * the sram before handoff. However, the very first interfaces
  557. * do not. Therefore the handoff copy must skip the first 8 bytes
  558. */
  559. buf[3] = htonl(MYRI10GE_FW_OFFSET + 8); /* where the code starts */
  560. buf[4] = htonl(size - 8); /* length of code */
  561. buf[5] = htonl(8); /* where to copy to */
  562. buf[6] = htonl(0); /* where to jump to */
  563. submit = mgp->sram + MXGEFW_BOOT_HANDOFF;
  564. myri10ge_pio_copy(submit, &buf, sizeof(buf));
  565. mb();
  566. msleep(1);
  567. mb();
  568. i = 0;
  569. while (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA && i < 20) {
  570. msleep(1);
  571. i++;
  572. }
  573. if (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA) {
  574. dev_err(&mgp->pdev->dev, "handoff failed\n");
  575. return -ENXIO;
  576. }
  577. dev_info(&mgp->pdev->dev, "handoff confirmed\n");
  578. myri10ge_dummy_rdma(mgp, 1);
  579. return 0;
  580. }
  581. static int myri10ge_update_mac_address(struct myri10ge_priv *mgp, u8 * addr)
  582. {
  583. struct myri10ge_cmd cmd;
  584. int status;
  585. cmd.data0 = ((addr[0] << 24) | (addr[1] << 16)
  586. | (addr[2] << 8) | addr[3]);
  587. cmd.data1 = ((addr[4] << 8) | (addr[5]));
  588. status = myri10ge_send_cmd(mgp, MXGEFW_SET_MAC_ADDRESS, &cmd, 0);
  589. return status;
  590. }
  591. static int myri10ge_change_pause(struct myri10ge_priv *mgp, int pause)
  592. {
  593. struct myri10ge_cmd cmd;
  594. int status, ctl;
  595. ctl = pause ? MXGEFW_ENABLE_FLOW_CONTROL : MXGEFW_DISABLE_FLOW_CONTROL;
  596. status = myri10ge_send_cmd(mgp, ctl, &cmd, 0);
  597. if (status) {
  598. printk(KERN_ERR
  599. "myri10ge: %s: Failed to set flow control mode\n",
  600. mgp->dev->name);
  601. return status;
  602. }
  603. mgp->pause = pause;
  604. return 0;
  605. }
  606. static void
  607. myri10ge_change_promisc(struct myri10ge_priv *mgp, int promisc, int atomic)
  608. {
  609. struct myri10ge_cmd cmd;
  610. int status, ctl;
  611. ctl = promisc ? MXGEFW_ENABLE_PROMISC : MXGEFW_DISABLE_PROMISC;
  612. status = myri10ge_send_cmd(mgp, ctl, &cmd, atomic);
  613. if (status)
  614. printk(KERN_ERR "myri10ge: %s: Failed to set promisc mode\n",
  615. mgp->dev->name);
  616. }
  617. static int myri10ge_reset(struct myri10ge_priv *mgp)
  618. {
  619. struct myri10ge_cmd cmd;
  620. int status;
  621. size_t bytes;
  622. u32 len;
  623. struct page *dmatest_page;
  624. dma_addr_t dmatest_bus;
  625. /* try to send a reset command to the card to see if it
  626. * is alive */
  627. memset(&cmd, 0, sizeof(cmd));
  628. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_RESET, &cmd, 0);
  629. if (status != 0) {
  630. dev_err(&mgp->pdev->dev, "failed reset\n");
  631. return -ENXIO;
  632. }
  633. dmatest_page = alloc_page(GFP_KERNEL);
  634. if (!dmatest_page)
  635. return -ENOMEM;
  636. dmatest_bus = pci_map_page(mgp->pdev, dmatest_page, 0, PAGE_SIZE,
  637. DMA_BIDIRECTIONAL);
  638. /* Now exchange information about interrupts */
  639. bytes = myri10ge_max_intr_slots * sizeof(*mgp->rx_done.entry);
  640. memset(mgp->rx_done.entry, 0, bytes);
  641. cmd.data0 = (u32) bytes;
  642. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_INTRQ_SIZE, &cmd, 0);
  643. cmd.data0 = MYRI10GE_LOWPART_TO_U32(mgp->rx_done.bus);
  644. cmd.data1 = MYRI10GE_HIGHPART_TO_U32(mgp->rx_done.bus);
  645. status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_INTRQ_DMA, &cmd, 0);
  646. status |=
  647. myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_IRQ_ACK_OFFSET, &cmd, 0);
  648. mgp->irq_claim = (__iomem __be32 *) (mgp->sram + cmd.data0);
  649. status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_IRQ_DEASSERT_OFFSET,
  650. &cmd, 0);
  651. mgp->irq_deassert = (__iomem __be32 *) (mgp->sram + cmd.data0);
  652. status |= myri10ge_send_cmd
  653. (mgp, MXGEFW_CMD_GET_INTR_COAL_DELAY_OFFSET, &cmd, 0);
  654. mgp->intr_coal_delay_ptr = (__iomem __be32 *) (mgp->sram + cmd.data0);
  655. if (status != 0) {
  656. dev_err(&mgp->pdev->dev, "failed set interrupt parameters\n");
  657. return status;
  658. }
  659. put_be32(htonl(mgp->intr_coal_delay), mgp->intr_coal_delay_ptr);
  660. /* Run a small DMA test.
  661. * The magic multipliers to the length tell the firmware
  662. * to do DMA read, write, or read+write tests. The
  663. * results are returned in cmd.data0. The upper 16
  664. * bits or the return is the number of transfers completed.
  665. * The lower 16 bits is the time in 0.5us ticks that the
  666. * transfers took to complete.
  667. */
  668. len = mgp->tx.boundary;
  669. cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
  670. cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
  671. cmd.data2 = len * 0x10000;
  672. status = myri10ge_send_cmd(mgp, MXGEFW_DMA_TEST, &cmd, 0);
  673. if (status == 0)
  674. mgp->read_dma = ((cmd.data0 >> 16) * len * 2) /
  675. (cmd.data0 & 0xffff);
  676. else
  677. dev_warn(&mgp->pdev->dev, "DMA read benchmark failed: %d\n",
  678. status);
  679. cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
  680. cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
  681. cmd.data2 = len * 0x1;
  682. status = myri10ge_send_cmd(mgp, MXGEFW_DMA_TEST, &cmd, 0);
  683. if (status == 0)
  684. mgp->write_dma = ((cmd.data0 >> 16) * len * 2) /
  685. (cmd.data0 & 0xffff);
  686. else
  687. dev_warn(&mgp->pdev->dev, "DMA write benchmark failed: %d\n",
  688. status);
  689. cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
  690. cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
  691. cmd.data2 = len * 0x10001;
  692. status = myri10ge_send_cmd(mgp, MXGEFW_DMA_TEST, &cmd, 0);
  693. if (status == 0)
  694. mgp->read_write_dma = ((cmd.data0 >> 16) * len * 2 * 2) /
  695. (cmd.data0 & 0xffff);
  696. else
  697. dev_warn(&mgp->pdev->dev,
  698. "DMA read/write benchmark failed: %d\n", status);
  699. pci_unmap_page(mgp->pdev, dmatest_bus, PAGE_SIZE, DMA_BIDIRECTIONAL);
  700. put_page(dmatest_page);
  701. memset(mgp->rx_done.entry, 0, bytes);
  702. /* reset mcp/driver shared state back to 0 */
  703. mgp->tx.req = 0;
  704. mgp->tx.done = 0;
  705. mgp->tx.pkt_start = 0;
  706. mgp->tx.pkt_done = 0;
  707. mgp->rx_big.cnt = 0;
  708. mgp->rx_small.cnt = 0;
  709. mgp->rx_done.idx = 0;
  710. mgp->rx_done.cnt = 0;
  711. mgp->link_changes = 0;
  712. status = myri10ge_update_mac_address(mgp, mgp->dev->dev_addr);
  713. myri10ge_change_promisc(mgp, 0, 0);
  714. myri10ge_change_pause(mgp, mgp->pause);
  715. if (mgp->adopted_rx_filter_bug)
  716. (void)myri10ge_send_cmd(mgp, MXGEFW_ENABLE_ALLMULTI, &cmd, 1);
  717. return status;
  718. }
  719. static inline void
  720. myri10ge_submit_8rx(struct mcp_kreq_ether_recv __iomem * dst,
  721. struct mcp_kreq_ether_recv *src)
  722. {
  723. __be32 low;
  724. low = src->addr_low;
  725. src->addr_low = htonl(DMA_32BIT_MASK);
  726. myri10ge_pio_copy(dst, src, 4 * sizeof(*src));
  727. mb();
  728. myri10ge_pio_copy(dst + 4, src + 4, 4 * sizeof(*src));
  729. mb();
  730. src->addr_low = low;
  731. put_be32(low, &dst->addr_low);
  732. mb();
  733. }
  734. static inline void myri10ge_vlan_ip_csum(struct sk_buff *skb, __wsum hw_csum)
  735. {
  736. struct vlan_hdr *vh = (struct vlan_hdr *)(skb->data);
  737. if ((skb->protocol == htons(ETH_P_8021Q)) &&
  738. (vh->h_vlan_encapsulated_proto == htons(ETH_P_IP) ||
  739. vh->h_vlan_encapsulated_proto == htons(ETH_P_IPV6))) {
  740. skb->csum = hw_csum;
  741. skb->ip_summed = CHECKSUM_COMPLETE;
  742. }
  743. }
  744. static inline void
  745. myri10ge_rx_skb_build(struct sk_buff *skb, u8 * va,
  746. struct skb_frag_struct *rx_frags, int len, int hlen)
  747. {
  748. struct skb_frag_struct *skb_frags;
  749. skb->len = skb->data_len = len;
  750. skb->truesize = len + sizeof(struct sk_buff);
  751. /* attach the page(s) */
  752. skb_frags = skb_shinfo(skb)->frags;
  753. while (len > 0) {
  754. memcpy(skb_frags, rx_frags, sizeof(*skb_frags));
  755. len -= rx_frags->size;
  756. skb_frags++;
  757. rx_frags++;
  758. skb_shinfo(skb)->nr_frags++;
  759. }
  760. /* pskb_may_pull is not available in irq context, but
  761. * skb_pull() (for ether_pad and eth_type_trans()) requires
  762. * the beginning of the packet in skb_headlen(), move it
  763. * manually */
  764. memcpy(skb->data, va, hlen);
  765. skb_shinfo(skb)->frags[0].page_offset += hlen;
  766. skb_shinfo(skb)->frags[0].size -= hlen;
  767. skb->data_len -= hlen;
  768. skb->tail += hlen;
  769. skb_pull(skb, MXGEFW_PAD);
  770. }
  771. static void
  772. myri10ge_alloc_rx_pages(struct myri10ge_priv *mgp, struct myri10ge_rx_buf *rx,
  773. int bytes, int watchdog)
  774. {
  775. struct page *page;
  776. int idx;
  777. if (unlikely(rx->watchdog_needed && !watchdog))
  778. return;
  779. /* try to refill entire ring */
  780. while (rx->fill_cnt != (rx->cnt + rx->mask + 1)) {
  781. idx = rx->fill_cnt & rx->mask;
  782. if ((bytes < MYRI10GE_ALLOC_SIZE / 2) &&
  783. (rx->page_offset + bytes <= MYRI10GE_ALLOC_SIZE)) {
  784. /* we can use part of previous page */
  785. get_page(rx->page);
  786. } else {
  787. /* we need a new page */
  788. page =
  789. alloc_pages(GFP_ATOMIC | __GFP_COMP,
  790. MYRI10GE_ALLOC_ORDER);
  791. if (unlikely(page == NULL)) {
  792. if (rx->fill_cnt - rx->cnt < 16)
  793. rx->watchdog_needed = 1;
  794. return;
  795. }
  796. rx->page = page;
  797. rx->page_offset = 0;
  798. rx->bus = pci_map_page(mgp->pdev, page, 0,
  799. MYRI10GE_ALLOC_SIZE,
  800. PCI_DMA_FROMDEVICE);
  801. }
  802. rx->info[idx].page = rx->page;
  803. rx->info[idx].page_offset = rx->page_offset;
  804. /* note that this is the address of the start of the
  805. * page */
  806. pci_unmap_addr_set(&rx->info[idx], bus, rx->bus);
  807. rx->shadow[idx].addr_low =
  808. htonl(MYRI10GE_LOWPART_TO_U32(rx->bus) + rx->page_offset);
  809. rx->shadow[idx].addr_high =
  810. htonl(MYRI10GE_HIGHPART_TO_U32(rx->bus));
  811. /* start next packet on a cacheline boundary */
  812. rx->page_offset += SKB_DATA_ALIGN(bytes);
  813. rx->fill_cnt++;
  814. /* copy 8 descriptors to the firmware at a time */
  815. if ((idx & 7) == 7) {
  816. if (rx->wc_fifo == NULL)
  817. myri10ge_submit_8rx(&rx->lanai[idx - 7],
  818. &rx->shadow[idx - 7]);
  819. else {
  820. mb();
  821. myri10ge_pio_copy(rx->wc_fifo,
  822. &rx->shadow[idx - 7], 64);
  823. }
  824. }
  825. }
  826. }
  827. static inline void
  828. myri10ge_unmap_rx_page(struct pci_dev *pdev,
  829. struct myri10ge_rx_buffer_state *info, int bytes)
  830. {
  831. /* unmap the recvd page if we're the only or last user of it */
  832. if (bytes >= MYRI10GE_ALLOC_SIZE / 2 ||
  833. (info->page_offset + 2 * bytes) > MYRI10GE_ALLOC_SIZE) {
  834. pci_unmap_page(pdev, (pci_unmap_addr(info, bus)
  835. & ~(MYRI10GE_ALLOC_SIZE - 1)),
  836. MYRI10GE_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
  837. }
  838. }
  839. #define MYRI10GE_HLEN 64 /* The number of bytes to copy from a
  840. * page into an skb */
  841. static inline int
  842. myri10ge_rx_done(struct myri10ge_priv *mgp, struct myri10ge_rx_buf *rx,
  843. int bytes, int len, __wsum csum)
  844. {
  845. struct sk_buff *skb;
  846. struct skb_frag_struct rx_frags[MYRI10GE_MAX_FRAGS_PER_FRAME];
  847. int i, idx, hlen, remainder;
  848. struct pci_dev *pdev = mgp->pdev;
  849. struct net_device *dev = mgp->dev;
  850. u8 *va;
  851. len += MXGEFW_PAD;
  852. idx = rx->cnt & rx->mask;
  853. va = page_address(rx->info[idx].page) + rx->info[idx].page_offset;
  854. prefetch(va);
  855. /* Fill skb_frag_struct(s) with data from our receive */
  856. for (i = 0, remainder = len; remainder > 0; i++) {
  857. myri10ge_unmap_rx_page(pdev, &rx->info[idx], bytes);
  858. rx_frags[i].page = rx->info[idx].page;
  859. rx_frags[i].page_offset = rx->info[idx].page_offset;
  860. if (remainder < MYRI10GE_ALLOC_SIZE)
  861. rx_frags[i].size = remainder;
  862. else
  863. rx_frags[i].size = MYRI10GE_ALLOC_SIZE;
  864. rx->cnt++;
  865. idx = rx->cnt & rx->mask;
  866. remainder -= MYRI10GE_ALLOC_SIZE;
  867. }
  868. hlen = MYRI10GE_HLEN > len ? len : MYRI10GE_HLEN;
  869. /* allocate an skb to attach the page(s) to. */
  870. skb = netdev_alloc_skb(dev, MYRI10GE_HLEN + 16);
  871. if (unlikely(skb == NULL)) {
  872. mgp->stats.rx_dropped++;
  873. do {
  874. i--;
  875. put_page(rx_frags[i].page);
  876. } while (i != 0);
  877. return 0;
  878. }
  879. /* Attach the pages to the skb, and trim off any padding */
  880. myri10ge_rx_skb_build(skb, va, rx_frags, len, hlen);
  881. if (skb_shinfo(skb)->frags[0].size <= 0) {
  882. put_page(skb_shinfo(skb)->frags[0].page);
  883. skb_shinfo(skb)->nr_frags = 0;
  884. }
  885. skb->protocol = eth_type_trans(skb, dev);
  886. skb->dev = dev;
  887. if (mgp->csum_flag) {
  888. if ((skb->protocol == htons(ETH_P_IP)) ||
  889. (skb->protocol == htons(ETH_P_IPV6))) {
  890. skb->csum = csum;
  891. skb->ip_summed = CHECKSUM_COMPLETE;
  892. } else
  893. myri10ge_vlan_ip_csum(skb, csum);
  894. }
  895. netif_receive_skb(skb);
  896. dev->last_rx = jiffies;
  897. return 1;
  898. }
  899. static inline void myri10ge_tx_done(struct myri10ge_priv *mgp, int mcp_index)
  900. {
  901. struct pci_dev *pdev = mgp->pdev;
  902. struct myri10ge_tx_buf *tx = &mgp->tx;
  903. struct sk_buff *skb;
  904. int idx, len;
  905. int limit = 0;
  906. while (tx->pkt_done != mcp_index) {
  907. idx = tx->done & tx->mask;
  908. skb = tx->info[idx].skb;
  909. /* Mark as free */
  910. tx->info[idx].skb = NULL;
  911. if (tx->info[idx].last) {
  912. tx->pkt_done++;
  913. tx->info[idx].last = 0;
  914. }
  915. tx->done++;
  916. len = pci_unmap_len(&tx->info[idx], len);
  917. pci_unmap_len_set(&tx->info[idx], len, 0);
  918. if (skb) {
  919. mgp->stats.tx_bytes += skb->len;
  920. mgp->stats.tx_packets++;
  921. dev_kfree_skb_irq(skb);
  922. if (len)
  923. pci_unmap_single(pdev,
  924. pci_unmap_addr(&tx->info[idx],
  925. bus), len,
  926. PCI_DMA_TODEVICE);
  927. } else {
  928. if (len)
  929. pci_unmap_page(pdev,
  930. pci_unmap_addr(&tx->info[idx],
  931. bus), len,
  932. PCI_DMA_TODEVICE);
  933. }
  934. /* limit potential for livelock by only handling
  935. * 2 full tx rings per call */
  936. if (unlikely(++limit > 2 * tx->mask))
  937. break;
  938. }
  939. /* start the queue if we've stopped it */
  940. if (netif_queue_stopped(mgp->dev)
  941. && tx->req - tx->done < (tx->mask >> 1)) {
  942. mgp->wake_queue++;
  943. netif_wake_queue(mgp->dev);
  944. }
  945. }
  946. static inline void myri10ge_clean_rx_done(struct myri10ge_priv *mgp, int *limit)
  947. {
  948. struct myri10ge_rx_done *rx_done = &mgp->rx_done;
  949. unsigned long rx_bytes = 0;
  950. unsigned long rx_packets = 0;
  951. unsigned long rx_ok;
  952. int idx = rx_done->idx;
  953. int cnt = rx_done->cnt;
  954. u16 length;
  955. __wsum checksum;
  956. while (rx_done->entry[idx].length != 0 && *limit != 0) {
  957. length = ntohs(rx_done->entry[idx].length);
  958. rx_done->entry[idx].length = 0;
  959. checksum = csum_unfold(rx_done->entry[idx].checksum);
  960. if (length <= mgp->small_bytes)
  961. rx_ok = myri10ge_rx_done(mgp, &mgp->rx_small,
  962. mgp->small_bytes,
  963. length, checksum);
  964. else
  965. rx_ok = myri10ge_rx_done(mgp, &mgp->rx_big,
  966. mgp->big_bytes,
  967. length, checksum);
  968. rx_packets += rx_ok;
  969. rx_bytes += rx_ok * (unsigned long)length;
  970. cnt++;
  971. idx = cnt & (myri10ge_max_intr_slots - 1);
  972. /* limit potential for livelock by only handling a
  973. * limited number of frames. */
  974. (*limit)--;
  975. }
  976. rx_done->idx = idx;
  977. rx_done->cnt = cnt;
  978. mgp->stats.rx_packets += rx_packets;
  979. mgp->stats.rx_bytes += rx_bytes;
  980. /* restock receive rings if needed */
  981. if (mgp->rx_small.fill_cnt - mgp->rx_small.cnt < myri10ge_fill_thresh)
  982. myri10ge_alloc_rx_pages(mgp, &mgp->rx_small,
  983. mgp->small_bytes + MXGEFW_PAD, 0);
  984. if (mgp->rx_big.fill_cnt - mgp->rx_big.cnt < myri10ge_fill_thresh)
  985. myri10ge_alloc_rx_pages(mgp, &mgp->rx_big, mgp->big_bytes, 0);
  986. }
  987. static inline void myri10ge_check_statblock(struct myri10ge_priv *mgp)
  988. {
  989. struct mcp_irq_data *stats = mgp->fw_stats;
  990. if (unlikely(stats->stats_updated)) {
  991. if (mgp->link_state != stats->link_up) {
  992. mgp->link_state = stats->link_up;
  993. if (mgp->link_state) {
  994. if (netif_msg_link(mgp))
  995. printk(KERN_INFO
  996. "myri10ge: %s: link up\n",
  997. mgp->dev->name);
  998. netif_carrier_on(mgp->dev);
  999. mgp->link_changes++;
  1000. } else {
  1001. if (netif_msg_link(mgp))
  1002. printk(KERN_INFO
  1003. "myri10ge: %s: link down\n",
  1004. mgp->dev->name);
  1005. netif_carrier_off(mgp->dev);
  1006. mgp->link_changes++;
  1007. }
  1008. }
  1009. if (mgp->rdma_tags_available !=
  1010. ntohl(mgp->fw_stats->rdma_tags_available)) {
  1011. mgp->rdma_tags_available =
  1012. ntohl(mgp->fw_stats->rdma_tags_available);
  1013. printk(KERN_WARNING "myri10ge: %s: RDMA timed out! "
  1014. "%d tags left\n", mgp->dev->name,
  1015. mgp->rdma_tags_available);
  1016. }
  1017. mgp->down_cnt += stats->link_down;
  1018. if (stats->link_down)
  1019. wake_up(&mgp->down_wq);
  1020. }
  1021. }
  1022. static int myri10ge_poll(struct net_device *netdev, int *budget)
  1023. {
  1024. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1025. struct myri10ge_rx_done *rx_done = &mgp->rx_done;
  1026. int limit, orig_limit, work_done;
  1027. /* process as many rx events as NAPI will allow */
  1028. limit = min(*budget, netdev->quota);
  1029. orig_limit = limit;
  1030. myri10ge_clean_rx_done(mgp, &limit);
  1031. work_done = orig_limit - limit;
  1032. *budget -= work_done;
  1033. netdev->quota -= work_done;
  1034. if (rx_done->entry[rx_done->idx].length == 0 || !netif_running(netdev)) {
  1035. netif_rx_complete(netdev);
  1036. put_be32(htonl(3), mgp->irq_claim);
  1037. return 0;
  1038. }
  1039. return 1;
  1040. }
  1041. static irqreturn_t myri10ge_intr(int irq, void *arg)
  1042. {
  1043. struct myri10ge_priv *mgp = arg;
  1044. struct mcp_irq_data *stats = mgp->fw_stats;
  1045. struct myri10ge_tx_buf *tx = &mgp->tx;
  1046. u32 send_done_count;
  1047. int i;
  1048. /* make sure it is our IRQ, and that the DMA has finished */
  1049. if (unlikely(!stats->valid))
  1050. return (IRQ_NONE);
  1051. /* low bit indicates receives are present, so schedule
  1052. * napi poll handler */
  1053. if (stats->valid & 1)
  1054. netif_rx_schedule(mgp->dev);
  1055. if (!mgp->msi_enabled) {
  1056. put_be32(0, mgp->irq_deassert);
  1057. if (!myri10ge_deassert_wait)
  1058. stats->valid = 0;
  1059. mb();
  1060. } else
  1061. stats->valid = 0;
  1062. /* Wait for IRQ line to go low, if using INTx */
  1063. i = 0;
  1064. while (1) {
  1065. i++;
  1066. /* check for transmit completes and receives */
  1067. send_done_count = ntohl(stats->send_done_count);
  1068. if (send_done_count != tx->pkt_done)
  1069. myri10ge_tx_done(mgp, (int)send_done_count);
  1070. if (unlikely(i > myri10ge_max_irq_loops)) {
  1071. printk(KERN_WARNING "myri10ge: %s: irq stuck?\n",
  1072. mgp->dev->name);
  1073. stats->valid = 0;
  1074. schedule_work(&mgp->watchdog_work);
  1075. }
  1076. if (likely(stats->valid == 0))
  1077. break;
  1078. cpu_relax();
  1079. barrier();
  1080. }
  1081. myri10ge_check_statblock(mgp);
  1082. put_be32(htonl(3), mgp->irq_claim + 1);
  1083. return (IRQ_HANDLED);
  1084. }
  1085. static int
  1086. myri10ge_get_settings(struct net_device *netdev, struct ethtool_cmd *cmd)
  1087. {
  1088. cmd->autoneg = AUTONEG_DISABLE;
  1089. cmd->speed = SPEED_10000;
  1090. cmd->duplex = DUPLEX_FULL;
  1091. return 0;
  1092. }
  1093. static void
  1094. myri10ge_get_drvinfo(struct net_device *netdev, struct ethtool_drvinfo *info)
  1095. {
  1096. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1097. strlcpy(info->driver, "myri10ge", sizeof(info->driver));
  1098. strlcpy(info->version, MYRI10GE_VERSION_STR, sizeof(info->version));
  1099. strlcpy(info->fw_version, mgp->fw_version, sizeof(info->fw_version));
  1100. strlcpy(info->bus_info, pci_name(mgp->pdev), sizeof(info->bus_info));
  1101. }
  1102. static int
  1103. myri10ge_get_coalesce(struct net_device *netdev, struct ethtool_coalesce *coal)
  1104. {
  1105. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1106. coal->rx_coalesce_usecs = mgp->intr_coal_delay;
  1107. return 0;
  1108. }
  1109. static int
  1110. myri10ge_set_coalesce(struct net_device *netdev, struct ethtool_coalesce *coal)
  1111. {
  1112. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1113. mgp->intr_coal_delay = coal->rx_coalesce_usecs;
  1114. put_be32(htonl(mgp->intr_coal_delay), mgp->intr_coal_delay_ptr);
  1115. return 0;
  1116. }
  1117. static void
  1118. myri10ge_get_pauseparam(struct net_device *netdev,
  1119. struct ethtool_pauseparam *pause)
  1120. {
  1121. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1122. pause->autoneg = 0;
  1123. pause->rx_pause = mgp->pause;
  1124. pause->tx_pause = mgp->pause;
  1125. }
  1126. static int
  1127. myri10ge_set_pauseparam(struct net_device *netdev,
  1128. struct ethtool_pauseparam *pause)
  1129. {
  1130. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1131. if (pause->tx_pause != mgp->pause)
  1132. return myri10ge_change_pause(mgp, pause->tx_pause);
  1133. if (pause->rx_pause != mgp->pause)
  1134. return myri10ge_change_pause(mgp, pause->tx_pause);
  1135. if (pause->autoneg != 0)
  1136. return -EINVAL;
  1137. return 0;
  1138. }
  1139. static void
  1140. myri10ge_get_ringparam(struct net_device *netdev,
  1141. struct ethtool_ringparam *ring)
  1142. {
  1143. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1144. ring->rx_mini_max_pending = mgp->rx_small.mask + 1;
  1145. ring->rx_max_pending = mgp->rx_big.mask + 1;
  1146. ring->rx_jumbo_max_pending = 0;
  1147. ring->tx_max_pending = mgp->rx_small.mask + 1;
  1148. ring->rx_mini_pending = ring->rx_mini_max_pending;
  1149. ring->rx_pending = ring->rx_max_pending;
  1150. ring->rx_jumbo_pending = ring->rx_jumbo_max_pending;
  1151. ring->tx_pending = ring->tx_max_pending;
  1152. }
  1153. static u32 myri10ge_get_rx_csum(struct net_device *netdev)
  1154. {
  1155. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1156. if (mgp->csum_flag)
  1157. return 1;
  1158. else
  1159. return 0;
  1160. }
  1161. static int myri10ge_set_rx_csum(struct net_device *netdev, u32 csum_enabled)
  1162. {
  1163. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1164. if (csum_enabled)
  1165. mgp->csum_flag = MXGEFW_FLAGS_CKSUM;
  1166. else
  1167. mgp->csum_flag = 0;
  1168. return 0;
  1169. }
  1170. static const char myri10ge_gstrings_stats[][ETH_GSTRING_LEN] = {
  1171. "rx_packets", "tx_packets", "rx_bytes", "tx_bytes", "rx_errors",
  1172. "tx_errors", "rx_dropped", "tx_dropped", "multicast", "collisions",
  1173. "rx_length_errors", "rx_over_errors", "rx_crc_errors",
  1174. "rx_frame_errors", "rx_fifo_errors", "rx_missed_errors",
  1175. "tx_aborted_errors", "tx_carrier_errors", "tx_fifo_errors",
  1176. "tx_heartbeat_errors", "tx_window_errors",
  1177. /* device-specific stats */
  1178. "tx_boundary", "WC", "irq", "MSI",
  1179. "read_dma_bw_MBs", "write_dma_bw_MBs", "read_write_dma_bw_MBs",
  1180. "serial_number", "tx_pkt_start", "tx_pkt_done",
  1181. "tx_req", "tx_done", "rx_small_cnt", "rx_big_cnt",
  1182. "wake_queue", "stop_queue", "watchdog_resets", "tx_linearized",
  1183. "link_changes", "link_up", "dropped_link_overflow",
  1184. "dropped_link_error_or_filtered", "dropped_multicast_filtered",
  1185. "dropped_runt", "dropped_overrun", "dropped_no_small_buffer",
  1186. "dropped_no_big_buffer"
  1187. };
  1188. #define MYRI10GE_NET_STATS_LEN 21
  1189. #define MYRI10GE_STATS_LEN sizeof(myri10ge_gstrings_stats) / ETH_GSTRING_LEN
  1190. static void
  1191. myri10ge_get_strings(struct net_device *netdev, u32 stringset, u8 * data)
  1192. {
  1193. switch (stringset) {
  1194. case ETH_SS_STATS:
  1195. memcpy(data, *myri10ge_gstrings_stats,
  1196. sizeof(myri10ge_gstrings_stats));
  1197. break;
  1198. }
  1199. }
  1200. static int myri10ge_get_stats_count(struct net_device *netdev)
  1201. {
  1202. return MYRI10GE_STATS_LEN;
  1203. }
  1204. static void
  1205. myri10ge_get_ethtool_stats(struct net_device *netdev,
  1206. struct ethtool_stats *stats, u64 * data)
  1207. {
  1208. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1209. int i;
  1210. for (i = 0; i < MYRI10GE_NET_STATS_LEN; i++)
  1211. data[i] = ((unsigned long *)&mgp->stats)[i];
  1212. data[i++] = (unsigned int)mgp->tx.boundary;
  1213. data[i++] = (unsigned int)(mgp->mtrr >= 0);
  1214. data[i++] = (unsigned int)mgp->pdev->irq;
  1215. data[i++] = (unsigned int)mgp->msi_enabled;
  1216. data[i++] = (unsigned int)mgp->read_dma;
  1217. data[i++] = (unsigned int)mgp->write_dma;
  1218. data[i++] = (unsigned int)mgp->read_write_dma;
  1219. data[i++] = (unsigned int)mgp->serial_number;
  1220. data[i++] = (unsigned int)mgp->tx.pkt_start;
  1221. data[i++] = (unsigned int)mgp->tx.pkt_done;
  1222. data[i++] = (unsigned int)mgp->tx.req;
  1223. data[i++] = (unsigned int)mgp->tx.done;
  1224. data[i++] = (unsigned int)mgp->rx_small.cnt;
  1225. data[i++] = (unsigned int)mgp->rx_big.cnt;
  1226. data[i++] = (unsigned int)mgp->wake_queue;
  1227. data[i++] = (unsigned int)mgp->stop_queue;
  1228. data[i++] = (unsigned int)mgp->watchdog_resets;
  1229. data[i++] = (unsigned int)mgp->tx_linearized;
  1230. data[i++] = (unsigned int)mgp->link_changes;
  1231. data[i++] = (unsigned int)ntohl(mgp->fw_stats->link_up);
  1232. data[i++] = (unsigned int)ntohl(mgp->fw_stats->dropped_link_overflow);
  1233. data[i++] =
  1234. (unsigned int)ntohl(mgp->fw_stats->dropped_link_error_or_filtered);
  1235. data[i++] =
  1236. (unsigned int)ntohl(mgp->fw_stats->dropped_multicast_filtered);
  1237. data[i++] = (unsigned int)ntohl(mgp->fw_stats->dropped_runt);
  1238. data[i++] = (unsigned int)ntohl(mgp->fw_stats->dropped_overrun);
  1239. data[i++] = (unsigned int)ntohl(mgp->fw_stats->dropped_no_small_buffer);
  1240. data[i++] = (unsigned int)ntohl(mgp->fw_stats->dropped_no_big_buffer);
  1241. }
  1242. static void myri10ge_set_msglevel(struct net_device *netdev, u32 value)
  1243. {
  1244. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1245. mgp->msg_enable = value;
  1246. }
  1247. static u32 myri10ge_get_msglevel(struct net_device *netdev)
  1248. {
  1249. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1250. return mgp->msg_enable;
  1251. }
  1252. static const struct ethtool_ops myri10ge_ethtool_ops = {
  1253. .get_settings = myri10ge_get_settings,
  1254. .get_drvinfo = myri10ge_get_drvinfo,
  1255. .get_coalesce = myri10ge_get_coalesce,
  1256. .set_coalesce = myri10ge_set_coalesce,
  1257. .get_pauseparam = myri10ge_get_pauseparam,
  1258. .set_pauseparam = myri10ge_set_pauseparam,
  1259. .get_ringparam = myri10ge_get_ringparam,
  1260. .get_rx_csum = myri10ge_get_rx_csum,
  1261. .set_rx_csum = myri10ge_set_rx_csum,
  1262. .get_tx_csum = ethtool_op_get_tx_csum,
  1263. .set_tx_csum = ethtool_op_set_tx_hw_csum,
  1264. .get_sg = ethtool_op_get_sg,
  1265. .set_sg = ethtool_op_set_sg,
  1266. .get_tso = ethtool_op_get_tso,
  1267. .set_tso = ethtool_op_set_tso,
  1268. .get_strings = myri10ge_get_strings,
  1269. .get_stats_count = myri10ge_get_stats_count,
  1270. .get_ethtool_stats = myri10ge_get_ethtool_stats,
  1271. .set_msglevel = myri10ge_set_msglevel,
  1272. .get_msglevel = myri10ge_get_msglevel
  1273. };
  1274. static int myri10ge_allocate_rings(struct net_device *dev)
  1275. {
  1276. struct myri10ge_priv *mgp;
  1277. struct myri10ge_cmd cmd;
  1278. int tx_ring_size, rx_ring_size;
  1279. int tx_ring_entries, rx_ring_entries;
  1280. int i, status;
  1281. size_t bytes;
  1282. mgp = netdev_priv(dev);
  1283. /* get ring sizes */
  1284. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SEND_RING_SIZE, &cmd, 0);
  1285. tx_ring_size = cmd.data0;
  1286. status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_RX_RING_SIZE, &cmd, 0);
  1287. if (status != 0)
  1288. return status;
  1289. rx_ring_size = cmd.data0;
  1290. tx_ring_entries = tx_ring_size / sizeof(struct mcp_kreq_ether_send);
  1291. rx_ring_entries = rx_ring_size / sizeof(struct mcp_dma_addr);
  1292. mgp->tx.mask = tx_ring_entries - 1;
  1293. mgp->rx_small.mask = mgp->rx_big.mask = rx_ring_entries - 1;
  1294. status = -ENOMEM;
  1295. /* allocate the host shadow rings */
  1296. bytes = 8 + (MYRI10GE_MAX_SEND_DESC_TSO + 4)
  1297. * sizeof(*mgp->tx.req_list);
  1298. mgp->tx.req_bytes = kzalloc(bytes, GFP_KERNEL);
  1299. if (mgp->tx.req_bytes == NULL)
  1300. goto abort_with_nothing;
  1301. /* ensure req_list entries are aligned to 8 bytes */
  1302. mgp->tx.req_list = (struct mcp_kreq_ether_send *)
  1303. ALIGN((unsigned long)mgp->tx.req_bytes, 8);
  1304. bytes = rx_ring_entries * sizeof(*mgp->rx_small.shadow);
  1305. mgp->rx_small.shadow = kzalloc(bytes, GFP_KERNEL);
  1306. if (mgp->rx_small.shadow == NULL)
  1307. goto abort_with_tx_req_bytes;
  1308. bytes = rx_ring_entries * sizeof(*mgp->rx_big.shadow);
  1309. mgp->rx_big.shadow = kzalloc(bytes, GFP_KERNEL);
  1310. if (mgp->rx_big.shadow == NULL)
  1311. goto abort_with_rx_small_shadow;
  1312. /* allocate the host info rings */
  1313. bytes = tx_ring_entries * sizeof(*mgp->tx.info);
  1314. mgp->tx.info = kzalloc(bytes, GFP_KERNEL);
  1315. if (mgp->tx.info == NULL)
  1316. goto abort_with_rx_big_shadow;
  1317. bytes = rx_ring_entries * sizeof(*mgp->rx_small.info);
  1318. mgp->rx_small.info = kzalloc(bytes, GFP_KERNEL);
  1319. if (mgp->rx_small.info == NULL)
  1320. goto abort_with_tx_info;
  1321. bytes = rx_ring_entries * sizeof(*mgp->rx_big.info);
  1322. mgp->rx_big.info = kzalloc(bytes, GFP_KERNEL);
  1323. if (mgp->rx_big.info == NULL)
  1324. goto abort_with_rx_small_info;
  1325. /* Fill the receive rings */
  1326. mgp->rx_big.cnt = 0;
  1327. mgp->rx_small.cnt = 0;
  1328. mgp->rx_big.fill_cnt = 0;
  1329. mgp->rx_small.fill_cnt = 0;
  1330. mgp->rx_small.page_offset = MYRI10GE_ALLOC_SIZE;
  1331. mgp->rx_big.page_offset = MYRI10GE_ALLOC_SIZE;
  1332. mgp->rx_small.watchdog_needed = 0;
  1333. mgp->rx_big.watchdog_needed = 0;
  1334. myri10ge_alloc_rx_pages(mgp, &mgp->rx_small,
  1335. mgp->small_bytes + MXGEFW_PAD, 0);
  1336. if (mgp->rx_small.fill_cnt < mgp->rx_small.mask + 1) {
  1337. printk(KERN_ERR "myri10ge: %s: alloced only %d small bufs\n",
  1338. dev->name, mgp->rx_small.fill_cnt);
  1339. goto abort_with_rx_small_ring;
  1340. }
  1341. myri10ge_alloc_rx_pages(mgp, &mgp->rx_big, mgp->big_bytes, 0);
  1342. if (mgp->rx_big.fill_cnt < mgp->rx_big.mask + 1) {
  1343. printk(KERN_ERR "myri10ge: %s: alloced only %d big bufs\n",
  1344. dev->name, mgp->rx_big.fill_cnt);
  1345. goto abort_with_rx_big_ring;
  1346. }
  1347. return 0;
  1348. abort_with_rx_big_ring:
  1349. for (i = mgp->rx_big.cnt; i < mgp->rx_big.fill_cnt; i++) {
  1350. int idx = i & mgp->rx_big.mask;
  1351. myri10ge_unmap_rx_page(mgp->pdev, &mgp->rx_big.info[idx],
  1352. mgp->big_bytes);
  1353. put_page(mgp->rx_big.info[idx].page);
  1354. }
  1355. abort_with_rx_small_ring:
  1356. for (i = mgp->rx_small.cnt; i < mgp->rx_small.fill_cnt; i++) {
  1357. int idx = i & mgp->rx_small.mask;
  1358. myri10ge_unmap_rx_page(mgp->pdev, &mgp->rx_small.info[idx],
  1359. mgp->small_bytes + MXGEFW_PAD);
  1360. put_page(mgp->rx_small.info[idx].page);
  1361. }
  1362. kfree(mgp->rx_big.info);
  1363. abort_with_rx_small_info:
  1364. kfree(mgp->rx_small.info);
  1365. abort_with_tx_info:
  1366. kfree(mgp->tx.info);
  1367. abort_with_rx_big_shadow:
  1368. kfree(mgp->rx_big.shadow);
  1369. abort_with_rx_small_shadow:
  1370. kfree(mgp->rx_small.shadow);
  1371. abort_with_tx_req_bytes:
  1372. kfree(mgp->tx.req_bytes);
  1373. mgp->tx.req_bytes = NULL;
  1374. mgp->tx.req_list = NULL;
  1375. abort_with_nothing:
  1376. return status;
  1377. }
  1378. static void myri10ge_free_rings(struct net_device *dev)
  1379. {
  1380. struct myri10ge_priv *mgp;
  1381. struct sk_buff *skb;
  1382. struct myri10ge_tx_buf *tx;
  1383. int i, len, idx;
  1384. mgp = netdev_priv(dev);
  1385. for (i = mgp->rx_big.cnt; i < mgp->rx_big.fill_cnt; i++) {
  1386. idx = i & mgp->rx_big.mask;
  1387. if (i == mgp->rx_big.fill_cnt - 1)
  1388. mgp->rx_big.info[idx].page_offset = MYRI10GE_ALLOC_SIZE;
  1389. myri10ge_unmap_rx_page(mgp->pdev, &mgp->rx_big.info[idx],
  1390. mgp->big_bytes);
  1391. put_page(mgp->rx_big.info[idx].page);
  1392. }
  1393. for (i = mgp->rx_small.cnt; i < mgp->rx_small.fill_cnt; i++) {
  1394. idx = i & mgp->rx_small.mask;
  1395. if (i == mgp->rx_small.fill_cnt - 1)
  1396. mgp->rx_small.info[idx].page_offset =
  1397. MYRI10GE_ALLOC_SIZE;
  1398. myri10ge_unmap_rx_page(mgp->pdev, &mgp->rx_small.info[idx],
  1399. mgp->small_bytes + MXGEFW_PAD);
  1400. put_page(mgp->rx_small.info[idx].page);
  1401. }
  1402. tx = &mgp->tx;
  1403. while (tx->done != tx->req) {
  1404. idx = tx->done & tx->mask;
  1405. skb = tx->info[idx].skb;
  1406. /* Mark as free */
  1407. tx->info[idx].skb = NULL;
  1408. tx->done++;
  1409. len = pci_unmap_len(&tx->info[idx], len);
  1410. pci_unmap_len_set(&tx->info[idx], len, 0);
  1411. if (skb) {
  1412. mgp->stats.tx_dropped++;
  1413. dev_kfree_skb_any(skb);
  1414. if (len)
  1415. pci_unmap_single(mgp->pdev,
  1416. pci_unmap_addr(&tx->info[idx],
  1417. bus), len,
  1418. PCI_DMA_TODEVICE);
  1419. } else {
  1420. if (len)
  1421. pci_unmap_page(mgp->pdev,
  1422. pci_unmap_addr(&tx->info[idx],
  1423. bus), len,
  1424. PCI_DMA_TODEVICE);
  1425. }
  1426. }
  1427. kfree(mgp->rx_big.info);
  1428. kfree(mgp->rx_small.info);
  1429. kfree(mgp->tx.info);
  1430. kfree(mgp->rx_big.shadow);
  1431. kfree(mgp->rx_small.shadow);
  1432. kfree(mgp->tx.req_bytes);
  1433. mgp->tx.req_bytes = NULL;
  1434. mgp->tx.req_list = NULL;
  1435. }
  1436. static int myri10ge_request_irq(struct myri10ge_priv *mgp)
  1437. {
  1438. struct pci_dev *pdev = mgp->pdev;
  1439. int status;
  1440. if (myri10ge_msi) {
  1441. status = pci_enable_msi(pdev);
  1442. if (status != 0)
  1443. dev_err(&pdev->dev,
  1444. "Error %d setting up MSI; falling back to xPIC\n",
  1445. status);
  1446. else
  1447. mgp->msi_enabled = 1;
  1448. } else {
  1449. mgp->msi_enabled = 0;
  1450. }
  1451. status = request_irq(pdev->irq, myri10ge_intr, IRQF_SHARED,
  1452. mgp->dev->name, mgp);
  1453. if (status != 0) {
  1454. dev_err(&pdev->dev, "failed to allocate IRQ\n");
  1455. if (mgp->msi_enabled)
  1456. pci_disable_msi(pdev);
  1457. }
  1458. return status;
  1459. }
  1460. static void myri10ge_free_irq(struct myri10ge_priv *mgp)
  1461. {
  1462. struct pci_dev *pdev = mgp->pdev;
  1463. free_irq(pdev->irq, mgp);
  1464. if (mgp->msi_enabled)
  1465. pci_disable_msi(pdev);
  1466. }
  1467. static int myri10ge_open(struct net_device *dev)
  1468. {
  1469. struct myri10ge_priv *mgp;
  1470. struct myri10ge_cmd cmd;
  1471. int status, big_pow2;
  1472. mgp = netdev_priv(dev);
  1473. if (mgp->running != MYRI10GE_ETH_STOPPED)
  1474. return -EBUSY;
  1475. mgp->running = MYRI10GE_ETH_STARTING;
  1476. status = myri10ge_reset(mgp);
  1477. if (status != 0) {
  1478. printk(KERN_ERR "myri10ge: %s: failed reset\n", dev->name);
  1479. goto abort_with_nothing;
  1480. }
  1481. status = myri10ge_request_irq(mgp);
  1482. if (status != 0)
  1483. goto abort_with_nothing;
  1484. /* decide what small buffer size to use. For good TCP rx
  1485. * performance, it is important to not receive 1514 byte
  1486. * frames into jumbo buffers, as it confuses the socket buffer
  1487. * accounting code, leading to drops and erratic performance.
  1488. */
  1489. if (dev->mtu <= ETH_DATA_LEN)
  1490. /* enough for a TCP header */
  1491. mgp->small_bytes = (128 > SMP_CACHE_BYTES)
  1492. ? (128 - MXGEFW_PAD)
  1493. : (SMP_CACHE_BYTES - MXGEFW_PAD);
  1494. else
  1495. /* enough for a vlan encapsulated ETH_DATA_LEN frame */
  1496. mgp->small_bytes = VLAN_ETH_FRAME_LEN;
  1497. /* Override the small buffer size? */
  1498. if (myri10ge_small_bytes > 0)
  1499. mgp->small_bytes = myri10ge_small_bytes;
  1500. /* get the lanai pointers to the send and receive rings */
  1501. status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SEND_OFFSET, &cmd, 0);
  1502. mgp->tx.lanai =
  1503. (struct mcp_kreq_ether_send __iomem *)(mgp->sram + cmd.data0);
  1504. status |=
  1505. myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SMALL_RX_OFFSET, &cmd, 0);
  1506. mgp->rx_small.lanai =
  1507. (struct mcp_kreq_ether_recv __iomem *)(mgp->sram + cmd.data0);
  1508. status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_BIG_RX_OFFSET, &cmd, 0);
  1509. mgp->rx_big.lanai =
  1510. (struct mcp_kreq_ether_recv __iomem *)(mgp->sram + cmd.data0);
  1511. if (status != 0) {
  1512. printk(KERN_ERR
  1513. "myri10ge: %s: failed to get ring sizes or locations\n",
  1514. dev->name);
  1515. mgp->running = MYRI10GE_ETH_STOPPED;
  1516. goto abort_with_irq;
  1517. }
  1518. if (myri10ge_wcfifo && mgp->mtrr >= 0) {
  1519. mgp->tx.wc_fifo = (u8 __iomem *) mgp->sram + MXGEFW_ETH_SEND_4;
  1520. mgp->rx_small.wc_fifo =
  1521. (u8 __iomem *) mgp->sram + MXGEFW_ETH_RECV_SMALL;
  1522. mgp->rx_big.wc_fifo =
  1523. (u8 __iomem *) mgp->sram + MXGEFW_ETH_RECV_BIG;
  1524. } else {
  1525. mgp->tx.wc_fifo = NULL;
  1526. mgp->rx_small.wc_fifo = NULL;
  1527. mgp->rx_big.wc_fifo = NULL;
  1528. }
  1529. /* Firmware needs the big buff size as a power of 2. Lie and
  1530. * tell him the buffer is larger, because we only use 1
  1531. * buffer/pkt, and the mtu will prevent overruns.
  1532. */
  1533. big_pow2 = dev->mtu + ETH_HLEN + VLAN_HLEN + MXGEFW_PAD;
  1534. if (big_pow2 < MYRI10GE_ALLOC_SIZE / 2) {
  1535. while ((big_pow2 & (big_pow2 - 1)) != 0)
  1536. big_pow2++;
  1537. mgp->big_bytes = dev->mtu + ETH_HLEN + VLAN_HLEN + MXGEFW_PAD;
  1538. } else {
  1539. big_pow2 = MYRI10GE_ALLOC_SIZE;
  1540. mgp->big_bytes = big_pow2;
  1541. }
  1542. status = myri10ge_allocate_rings(dev);
  1543. if (status != 0)
  1544. goto abort_with_irq;
  1545. /* now give firmware buffers sizes, and MTU */
  1546. cmd.data0 = dev->mtu + ETH_HLEN + VLAN_HLEN;
  1547. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_MTU, &cmd, 0);
  1548. cmd.data0 = mgp->small_bytes;
  1549. status |=
  1550. myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_SMALL_BUFFER_SIZE, &cmd, 0);
  1551. cmd.data0 = big_pow2;
  1552. status |=
  1553. myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_BIG_BUFFER_SIZE, &cmd, 0);
  1554. if (status) {
  1555. printk(KERN_ERR "myri10ge: %s: Couldn't set buffer sizes\n",
  1556. dev->name);
  1557. goto abort_with_rings;
  1558. }
  1559. cmd.data0 = MYRI10GE_LOWPART_TO_U32(mgp->fw_stats_bus);
  1560. cmd.data1 = MYRI10GE_HIGHPART_TO_U32(mgp->fw_stats_bus);
  1561. cmd.data2 = sizeof(struct mcp_irq_data);
  1562. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_STATS_DMA_V2, &cmd, 0);
  1563. if (status == -ENOSYS) {
  1564. dma_addr_t bus = mgp->fw_stats_bus;
  1565. bus += offsetof(struct mcp_irq_data, send_done_count);
  1566. cmd.data0 = MYRI10GE_LOWPART_TO_U32(bus);
  1567. cmd.data1 = MYRI10GE_HIGHPART_TO_U32(bus);
  1568. status = myri10ge_send_cmd(mgp,
  1569. MXGEFW_CMD_SET_STATS_DMA_OBSOLETE,
  1570. &cmd, 0);
  1571. /* Firmware cannot support multicast without STATS_DMA_V2 */
  1572. mgp->fw_multicast_support = 0;
  1573. } else {
  1574. mgp->fw_multicast_support = 1;
  1575. }
  1576. if (status) {
  1577. printk(KERN_ERR "myri10ge: %s: Couldn't set stats DMA\n",
  1578. dev->name);
  1579. goto abort_with_rings;
  1580. }
  1581. mgp->link_state = htonl(~0U);
  1582. mgp->rdma_tags_available = 15;
  1583. netif_poll_enable(mgp->dev); /* must happen prior to any irq */
  1584. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ETHERNET_UP, &cmd, 0);
  1585. if (status) {
  1586. printk(KERN_ERR "myri10ge: %s: Couldn't bring up link\n",
  1587. dev->name);
  1588. goto abort_with_rings;
  1589. }
  1590. mgp->wake_queue = 0;
  1591. mgp->stop_queue = 0;
  1592. mgp->running = MYRI10GE_ETH_RUNNING;
  1593. mgp->watchdog_timer.expires = jiffies + myri10ge_watchdog_timeout * HZ;
  1594. add_timer(&mgp->watchdog_timer);
  1595. netif_wake_queue(dev);
  1596. return 0;
  1597. abort_with_rings:
  1598. myri10ge_free_rings(dev);
  1599. abort_with_irq:
  1600. myri10ge_free_irq(mgp);
  1601. abort_with_nothing:
  1602. mgp->running = MYRI10GE_ETH_STOPPED;
  1603. return -ENOMEM;
  1604. }
  1605. static int myri10ge_close(struct net_device *dev)
  1606. {
  1607. struct myri10ge_priv *mgp;
  1608. struct myri10ge_cmd cmd;
  1609. int status, old_down_cnt;
  1610. mgp = netdev_priv(dev);
  1611. if (mgp->running != MYRI10GE_ETH_RUNNING)
  1612. return 0;
  1613. if (mgp->tx.req_bytes == NULL)
  1614. return 0;
  1615. del_timer_sync(&mgp->watchdog_timer);
  1616. mgp->running = MYRI10GE_ETH_STOPPING;
  1617. netif_poll_disable(mgp->dev);
  1618. netif_carrier_off(dev);
  1619. netif_stop_queue(dev);
  1620. old_down_cnt = mgp->down_cnt;
  1621. mb();
  1622. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ETHERNET_DOWN, &cmd, 0);
  1623. if (status)
  1624. printk(KERN_ERR "myri10ge: %s: Couldn't bring down link\n",
  1625. dev->name);
  1626. wait_event_timeout(mgp->down_wq, old_down_cnt != mgp->down_cnt, HZ);
  1627. if (old_down_cnt == mgp->down_cnt)
  1628. printk(KERN_ERR "myri10ge: %s never got down irq\n", dev->name);
  1629. netif_tx_disable(dev);
  1630. myri10ge_free_irq(mgp);
  1631. myri10ge_free_rings(dev);
  1632. mgp->running = MYRI10GE_ETH_STOPPED;
  1633. return 0;
  1634. }
  1635. /* copy an array of struct mcp_kreq_ether_send's to the mcp. Copy
  1636. * backwards one at a time and handle ring wraps */
  1637. static inline void
  1638. myri10ge_submit_req_backwards(struct myri10ge_tx_buf *tx,
  1639. struct mcp_kreq_ether_send *src, int cnt)
  1640. {
  1641. int idx, starting_slot;
  1642. starting_slot = tx->req;
  1643. while (cnt > 1) {
  1644. cnt--;
  1645. idx = (starting_slot + cnt) & tx->mask;
  1646. myri10ge_pio_copy(&tx->lanai[idx], &src[cnt], sizeof(*src));
  1647. mb();
  1648. }
  1649. }
  1650. /*
  1651. * copy an array of struct mcp_kreq_ether_send's to the mcp. Copy
  1652. * at most 32 bytes at a time, so as to avoid involving the software
  1653. * pio handler in the nic. We re-write the first segment's flags
  1654. * to mark them valid only after writing the entire chain.
  1655. */
  1656. static inline void
  1657. myri10ge_submit_req(struct myri10ge_tx_buf *tx, struct mcp_kreq_ether_send *src,
  1658. int cnt)
  1659. {
  1660. int idx, i;
  1661. struct mcp_kreq_ether_send __iomem *dstp, *dst;
  1662. struct mcp_kreq_ether_send *srcp;
  1663. u8 last_flags;
  1664. idx = tx->req & tx->mask;
  1665. last_flags = src->flags;
  1666. src->flags = 0;
  1667. mb();
  1668. dst = dstp = &tx->lanai[idx];
  1669. srcp = src;
  1670. if ((idx + cnt) < tx->mask) {
  1671. for (i = 0; i < (cnt - 1); i += 2) {
  1672. myri10ge_pio_copy(dstp, srcp, 2 * sizeof(*src));
  1673. mb(); /* force write every 32 bytes */
  1674. srcp += 2;
  1675. dstp += 2;
  1676. }
  1677. } else {
  1678. /* submit all but the first request, and ensure
  1679. * that it is submitted below */
  1680. myri10ge_submit_req_backwards(tx, src, cnt);
  1681. i = 0;
  1682. }
  1683. if (i < cnt) {
  1684. /* submit the first request */
  1685. myri10ge_pio_copy(dstp, srcp, sizeof(*src));
  1686. mb(); /* barrier before setting valid flag */
  1687. }
  1688. /* re-write the last 32-bits with the valid flags */
  1689. src->flags = last_flags;
  1690. put_be32(*((__be32 *) src + 3), (__be32 __iomem *) dst + 3);
  1691. tx->req += cnt;
  1692. mb();
  1693. }
  1694. static inline void
  1695. myri10ge_submit_req_wc(struct myri10ge_tx_buf *tx,
  1696. struct mcp_kreq_ether_send *src, int cnt)
  1697. {
  1698. tx->req += cnt;
  1699. mb();
  1700. while (cnt >= 4) {
  1701. myri10ge_pio_copy(tx->wc_fifo, src, 64);
  1702. mb();
  1703. src += 4;
  1704. cnt -= 4;
  1705. }
  1706. if (cnt > 0) {
  1707. /* pad it to 64 bytes. The src is 64 bytes bigger than it
  1708. * needs to be so that we don't overrun it */
  1709. myri10ge_pio_copy(tx->wc_fifo + MXGEFW_ETH_SEND_OFFSET(cnt),
  1710. src, 64);
  1711. mb();
  1712. }
  1713. }
  1714. /*
  1715. * Transmit a packet. We need to split the packet so that a single
  1716. * segment does not cross myri10ge->tx.boundary, so this makes segment
  1717. * counting tricky. So rather than try to count segments up front, we
  1718. * just give up if there are too few segments to hold a reasonably
  1719. * fragmented packet currently available. If we run
  1720. * out of segments while preparing a packet for DMA, we just linearize
  1721. * it and try again.
  1722. */
  1723. static int myri10ge_xmit(struct sk_buff *skb, struct net_device *dev)
  1724. {
  1725. struct myri10ge_priv *mgp = netdev_priv(dev);
  1726. struct mcp_kreq_ether_send *req;
  1727. struct myri10ge_tx_buf *tx = &mgp->tx;
  1728. struct skb_frag_struct *frag;
  1729. dma_addr_t bus;
  1730. u32 low;
  1731. __be32 high_swapped;
  1732. unsigned int len;
  1733. int idx, last_idx, avail, frag_cnt, frag_idx, count, mss, max_segments;
  1734. u16 pseudo_hdr_offset, cksum_offset;
  1735. int cum_len, seglen, boundary, rdma_count;
  1736. u8 flags, odd_flag;
  1737. again:
  1738. req = tx->req_list;
  1739. avail = tx->mask - 1 - (tx->req - tx->done);
  1740. mss = 0;
  1741. max_segments = MXGEFW_MAX_SEND_DESC;
  1742. if (skb->len > (dev->mtu + ETH_HLEN)) {
  1743. mss = skb_shinfo(skb)->gso_size;
  1744. if (mss != 0)
  1745. max_segments = MYRI10GE_MAX_SEND_DESC_TSO;
  1746. }
  1747. if ((unlikely(avail < max_segments))) {
  1748. /* we are out of transmit resources */
  1749. mgp->stop_queue++;
  1750. netif_stop_queue(dev);
  1751. return 1;
  1752. }
  1753. /* Setup checksum offloading, if needed */
  1754. cksum_offset = 0;
  1755. pseudo_hdr_offset = 0;
  1756. odd_flag = 0;
  1757. flags = (MXGEFW_FLAGS_NO_TSO | MXGEFW_FLAGS_FIRST);
  1758. if (likely(skb->ip_summed == CHECKSUM_PARTIAL)) {
  1759. cksum_offset = (skb->h.raw - skb->data);
  1760. pseudo_hdr_offset = cksum_offset + skb->csum_offset;
  1761. /* If the headers are excessively large, then we must
  1762. * fall back to a software checksum */
  1763. if (unlikely(cksum_offset > 255 || pseudo_hdr_offset > 127)) {
  1764. if (skb_checksum_help(skb))
  1765. goto drop;
  1766. cksum_offset = 0;
  1767. pseudo_hdr_offset = 0;
  1768. } else {
  1769. odd_flag = MXGEFW_FLAGS_ALIGN_ODD;
  1770. flags |= MXGEFW_FLAGS_CKSUM;
  1771. }
  1772. }
  1773. cum_len = 0;
  1774. if (mss) { /* TSO */
  1775. /* this removes any CKSUM flag from before */
  1776. flags = (MXGEFW_FLAGS_TSO_HDR | MXGEFW_FLAGS_FIRST);
  1777. /* negative cum_len signifies to the
  1778. * send loop that we are still in the
  1779. * header portion of the TSO packet.
  1780. * TSO header must be at most 134 bytes long */
  1781. cum_len = -((skb->h.raw - skb->data) + (skb->h.th->doff << 2));
  1782. /* for TSO, pseudo_hdr_offset holds mss.
  1783. * The firmware figures out where to put
  1784. * the checksum by parsing the header. */
  1785. pseudo_hdr_offset = mss;
  1786. } else
  1787. /* Mark small packets, and pad out tiny packets */
  1788. if (skb->len <= MXGEFW_SEND_SMALL_SIZE) {
  1789. flags |= MXGEFW_FLAGS_SMALL;
  1790. /* pad frames to at least ETH_ZLEN bytes */
  1791. if (unlikely(skb->len < ETH_ZLEN)) {
  1792. if (skb_padto(skb, ETH_ZLEN)) {
  1793. /* The packet is gone, so we must
  1794. * return 0 */
  1795. mgp->stats.tx_dropped += 1;
  1796. return 0;
  1797. }
  1798. /* adjust the len to account for the zero pad
  1799. * so that the nic can know how long it is */
  1800. skb->len = ETH_ZLEN;
  1801. }
  1802. }
  1803. /* map the skb for DMA */
  1804. len = skb->len - skb->data_len;
  1805. idx = tx->req & tx->mask;
  1806. tx->info[idx].skb = skb;
  1807. bus = pci_map_single(mgp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1808. pci_unmap_addr_set(&tx->info[idx], bus, bus);
  1809. pci_unmap_len_set(&tx->info[idx], len, len);
  1810. frag_cnt = skb_shinfo(skb)->nr_frags;
  1811. frag_idx = 0;
  1812. count = 0;
  1813. rdma_count = 0;
  1814. /* "rdma_count" is the number of RDMAs belonging to the
  1815. * current packet BEFORE the current send request. For
  1816. * non-TSO packets, this is equal to "count".
  1817. * For TSO packets, rdma_count needs to be reset
  1818. * to 0 after a segment cut.
  1819. *
  1820. * The rdma_count field of the send request is
  1821. * the number of RDMAs of the packet starting at
  1822. * that request. For TSO send requests with one ore more cuts
  1823. * in the middle, this is the number of RDMAs starting
  1824. * after the last cut in the request. All previous
  1825. * segments before the last cut implicitly have 1 RDMA.
  1826. *
  1827. * Since the number of RDMAs is not known beforehand,
  1828. * it must be filled-in retroactively - after each
  1829. * segmentation cut or at the end of the entire packet.
  1830. */
  1831. while (1) {
  1832. /* Break the SKB or Fragment up into pieces which
  1833. * do not cross mgp->tx.boundary */
  1834. low = MYRI10GE_LOWPART_TO_U32(bus);
  1835. high_swapped = htonl(MYRI10GE_HIGHPART_TO_U32(bus));
  1836. while (len) {
  1837. u8 flags_next;
  1838. int cum_len_next;
  1839. if (unlikely(count == max_segments))
  1840. goto abort_linearize;
  1841. boundary = (low + tx->boundary) & ~(tx->boundary - 1);
  1842. seglen = boundary - low;
  1843. if (seglen > len)
  1844. seglen = len;
  1845. flags_next = flags & ~MXGEFW_FLAGS_FIRST;
  1846. cum_len_next = cum_len + seglen;
  1847. if (mss) { /* TSO */
  1848. (req - rdma_count)->rdma_count = rdma_count + 1;
  1849. if (likely(cum_len >= 0)) { /* payload */
  1850. int next_is_first, chop;
  1851. chop = (cum_len_next > mss);
  1852. cum_len_next = cum_len_next % mss;
  1853. next_is_first = (cum_len_next == 0);
  1854. flags |= chop * MXGEFW_FLAGS_TSO_CHOP;
  1855. flags_next |= next_is_first *
  1856. MXGEFW_FLAGS_FIRST;
  1857. rdma_count |= -(chop | next_is_first);
  1858. rdma_count += chop & !next_is_first;
  1859. } else if (likely(cum_len_next >= 0)) { /* header ends */
  1860. int small;
  1861. rdma_count = -1;
  1862. cum_len_next = 0;
  1863. seglen = -cum_len;
  1864. small = (mss <= MXGEFW_SEND_SMALL_SIZE);
  1865. flags_next = MXGEFW_FLAGS_TSO_PLD |
  1866. MXGEFW_FLAGS_FIRST |
  1867. (small * MXGEFW_FLAGS_SMALL);
  1868. }
  1869. }
  1870. req->addr_high = high_swapped;
  1871. req->addr_low = htonl(low);
  1872. req->pseudo_hdr_offset = htons(pseudo_hdr_offset);
  1873. req->pad = 0; /* complete solid 16-byte block; does this matter? */
  1874. req->rdma_count = 1;
  1875. req->length = htons(seglen);
  1876. req->cksum_offset = cksum_offset;
  1877. req->flags = flags | ((cum_len & 1) * odd_flag);
  1878. low += seglen;
  1879. len -= seglen;
  1880. cum_len = cum_len_next;
  1881. flags = flags_next;
  1882. req++;
  1883. count++;
  1884. rdma_count++;
  1885. if (unlikely(cksum_offset > seglen))
  1886. cksum_offset -= seglen;
  1887. else
  1888. cksum_offset = 0;
  1889. }
  1890. if (frag_idx == frag_cnt)
  1891. break;
  1892. /* map next fragment for DMA */
  1893. idx = (count + tx->req) & tx->mask;
  1894. frag = &skb_shinfo(skb)->frags[frag_idx];
  1895. frag_idx++;
  1896. len = frag->size;
  1897. bus = pci_map_page(mgp->pdev, frag->page, frag->page_offset,
  1898. len, PCI_DMA_TODEVICE);
  1899. pci_unmap_addr_set(&tx->info[idx], bus, bus);
  1900. pci_unmap_len_set(&tx->info[idx], len, len);
  1901. }
  1902. (req - rdma_count)->rdma_count = rdma_count;
  1903. if (mss)
  1904. do {
  1905. req--;
  1906. req->flags |= MXGEFW_FLAGS_TSO_LAST;
  1907. } while (!(req->flags & (MXGEFW_FLAGS_TSO_CHOP |
  1908. MXGEFW_FLAGS_FIRST)));
  1909. idx = ((count - 1) + tx->req) & tx->mask;
  1910. tx->info[idx].last = 1;
  1911. if (tx->wc_fifo == NULL)
  1912. myri10ge_submit_req(tx, tx->req_list, count);
  1913. else
  1914. myri10ge_submit_req_wc(tx, tx->req_list, count);
  1915. tx->pkt_start++;
  1916. if ((avail - count) < MXGEFW_MAX_SEND_DESC) {
  1917. mgp->stop_queue++;
  1918. netif_stop_queue(dev);
  1919. }
  1920. dev->trans_start = jiffies;
  1921. return 0;
  1922. abort_linearize:
  1923. /* Free any DMA resources we've alloced and clear out the skb
  1924. * slot so as to not trip up assertions, and to avoid a
  1925. * double-free if linearizing fails */
  1926. last_idx = (idx + 1) & tx->mask;
  1927. idx = tx->req & tx->mask;
  1928. tx->info[idx].skb = NULL;
  1929. do {
  1930. len = pci_unmap_len(&tx->info[idx], len);
  1931. if (len) {
  1932. if (tx->info[idx].skb != NULL)
  1933. pci_unmap_single(mgp->pdev,
  1934. pci_unmap_addr(&tx->info[idx],
  1935. bus), len,
  1936. PCI_DMA_TODEVICE);
  1937. else
  1938. pci_unmap_page(mgp->pdev,
  1939. pci_unmap_addr(&tx->info[idx],
  1940. bus), len,
  1941. PCI_DMA_TODEVICE);
  1942. pci_unmap_len_set(&tx->info[idx], len, 0);
  1943. tx->info[idx].skb = NULL;
  1944. }
  1945. idx = (idx + 1) & tx->mask;
  1946. } while (idx != last_idx);
  1947. if (skb_is_gso(skb)) {
  1948. printk(KERN_ERR
  1949. "myri10ge: %s: TSO but wanted to linearize?!?!?\n",
  1950. mgp->dev->name);
  1951. goto drop;
  1952. }
  1953. if (skb_linearize(skb))
  1954. goto drop;
  1955. mgp->tx_linearized++;
  1956. goto again;
  1957. drop:
  1958. dev_kfree_skb_any(skb);
  1959. mgp->stats.tx_dropped += 1;
  1960. return 0;
  1961. }
  1962. static struct net_device_stats *myri10ge_get_stats(struct net_device *dev)
  1963. {
  1964. struct myri10ge_priv *mgp = netdev_priv(dev);
  1965. return &mgp->stats;
  1966. }
  1967. static void myri10ge_set_multicast_list(struct net_device *dev)
  1968. {
  1969. struct myri10ge_cmd cmd;
  1970. struct myri10ge_priv *mgp;
  1971. struct dev_mc_list *mc_list;
  1972. __be32 data[2] = { 0, 0 };
  1973. int err;
  1974. mgp = netdev_priv(dev);
  1975. /* can be called from atomic contexts,
  1976. * pass 1 to force atomicity in myri10ge_send_cmd() */
  1977. myri10ge_change_promisc(mgp, dev->flags & IFF_PROMISC, 1);
  1978. /* This firmware is known to not support multicast */
  1979. if (!mgp->fw_multicast_support || mgp->adopted_rx_filter_bug)
  1980. return;
  1981. /* Disable multicast filtering */
  1982. err = myri10ge_send_cmd(mgp, MXGEFW_ENABLE_ALLMULTI, &cmd, 1);
  1983. if (err != 0) {
  1984. printk(KERN_ERR "myri10ge: %s: Failed MXGEFW_ENABLE_ALLMULTI,"
  1985. " error status: %d\n", dev->name, err);
  1986. goto abort;
  1987. }
  1988. if (dev->flags & IFF_ALLMULTI) {
  1989. /* request to disable multicast filtering, so quit here */
  1990. return;
  1991. }
  1992. /* Flush the filters */
  1993. err = myri10ge_send_cmd(mgp, MXGEFW_LEAVE_ALL_MULTICAST_GROUPS,
  1994. &cmd, 1);
  1995. if (err != 0) {
  1996. printk(KERN_ERR
  1997. "myri10ge: %s: Failed MXGEFW_LEAVE_ALL_MULTICAST_GROUPS"
  1998. ", error status: %d\n", dev->name, err);
  1999. goto abort;
  2000. }
  2001. /* Walk the multicast list, and add each address */
  2002. for (mc_list = dev->mc_list; mc_list != NULL; mc_list = mc_list->next) {
  2003. memcpy(data, &mc_list->dmi_addr, 6);
  2004. cmd.data0 = ntohl(data[0]);
  2005. cmd.data1 = ntohl(data[1]);
  2006. err = myri10ge_send_cmd(mgp, MXGEFW_JOIN_MULTICAST_GROUP,
  2007. &cmd, 1);
  2008. if (err != 0) {
  2009. printk(KERN_ERR "myri10ge: %s: Failed "
  2010. "MXGEFW_JOIN_MULTICAST_GROUP, error status:"
  2011. "%d\t", dev->name, err);
  2012. printk(KERN_ERR "MAC %02x:%02x:%02x:%02x:%02x:%02x\n",
  2013. ((unsigned char *)&mc_list->dmi_addr)[0],
  2014. ((unsigned char *)&mc_list->dmi_addr)[1],
  2015. ((unsigned char *)&mc_list->dmi_addr)[2],
  2016. ((unsigned char *)&mc_list->dmi_addr)[3],
  2017. ((unsigned char *)&mc_list->dmi_addr)[4],
  2018. ((unsigned char *)&mc_list->dmi_addr)[5]
  2019. );
  2020. goto abort;
  2021. }
  2022. }
  2023. /* Enable multicast filtering */
  2024. err = myri10ge_send_cmd(mgp, MXGEFW_DISABLE_ALLMULTI, &cmd, 1);
  2025. if (err != 0) {
  2026. printk(KERN_ERR "myri10ge: %s: Failed MXGEFW_DISABLE_ALLMULTI,"
  2027. "error status: %d\n", dev->name, err);
  2028. goto abort;
  2029. }
  2030. return;
  2031. abort:
  2032. return;
  2033. }
  2034. static int myri10ge_set_mac_address(struct net_device *dev, void *addr)
  2035. {
  2036. struct sockaddr *sa = addr;
  2037. struct myri10ge_priv *mgp = netdev_priv(dev);
  2038. int status;
  2039. if (!is_valid_ether_addr(sa->sa_data))
  2040. return -EADDRNOTAVAIL;
  2041. status = myri10ge_update_mac_address(mgp, sa->sa_data);
  2042. if (status != 0) {
  2043. printk(KERN_ERR
  2044. "myri10ge: %s: changing mac address failed with %d\n",
  2045. dev->name, status);
  2046. return status;
  2047. }
  2048. /* change the dev structure */
  2049. memcpy(dev->dev_addr, sa->sa_data, 6);
  2050. return 0;
  2051. }
  2052. static int myri10ge_change_mtu(struct net_device *dev, int new_mtu)
  2053. {
  2054. struct myri10ge_priv *mgp = netdev_priv(dev);
  2055. int error = 0;
  2056. if ((new_mtu < 68) || (ETH_HLEN + new_mtu > MYRI10GE_MAX_ETHER_MTU)) {
  2057. printk(KERN_ERR "myri10ge: %s: new mtu (%d) is not valid\n",
  2058. dev->name, new_mtu);
  2059. return -EINVAL;
  2060. }
  2061. printk(KERN_INFO "%s: changing mtu from %d to %d\n",
  2062. dev->name, dev->mtu, new_mtu);
  2063. if (mgp->running) {
  2064. /* if we change the mtu on an active device, we must
  2065. * reset the device so the firmware sees the change */
  2066. myri10ge_close(dev);
  2067. dev->mtu = new_mtu;
  2068. myri10ge_open(dev);
  2069. } else
  2070. dev->mtu = new_mtu;
  2071. return error;
  2072. }
  2073. /*
  2074. * Enable ECRC to align PCI-E Completion packets on an 8-byte boundary.
  2075. * Only do it if the bridge is a root port since we don't want to disturb
  2076. * any other device, except if forced with myri10ge_ecrc_enable > 1.
  2077. */
  2078. static void myri10ge_enable_ecrc(struct myri10ge_priv *mgp)
  2079. {
  2080. struct pci_dev *bridge = mgp->pdev->bus->self;
  2081. struct device *dev = &mgp->pdev->dev;
  2082. unsigned cap;
  2083. unsigned err_cap;
  2084. u16 val;
  2085. u8 ext_type;
  2086. int ret;
  2087. if (!myri10ge_ecrc_enable || !bridge)
  2088. return;
  2089. /* check that the bridge is a root port */
  2090. cap = pci_find_capability(bridge, PCI_CAP_ID_EXP);
  2091. pci_read_config_word(bridge, cap + PCI_CAP_FLAGS, &val);
  2092. ext_type = (val & PCI_EXP_FLAGS_TYPE) >> 4;
  2093. if (ext_type != PCI_EXP_TYPE_ROOT_PORT) {
  2094. if (myri10ge_ecrc_enable > 1) {
  2095. struct pci_dev *old_bridge = bridge;
  2096. /* Walk the hierarchy up to the root port
  2097. * where ECRC has to be enabled */
  2098. do {
  2099. bridge = bridge->bus->self;
  2100. if (!bridge) {
  2101. dev_err(dev,
  2102. "Failed to find root port"
  2103. " to force ECRC\n");
  2104. return;
  2105. }
  2106. cap =
  2107. pci_find_capability(bridge, PCI_CAP_ID_EXP);
  2108. pci_read_config_word(bridge,
  2109. cap + PCI_CAP_FLAGS, &val);
  2110. ext_type = (val & PCI_EXP_FLAGS_TYPE) >> 4;
  2111. } while (ext_type != PCI_EXP_TYPE_ROOT_PORT);
  2112. dev_info(dev,
  2113. "Forcing ECRC on non-root port %s"
  2114. " (enabling on root port %s)\n",
  2115. pci_name(old_bridge), pci_name(bridge));
  2116. } else {
  2117. dev_err(dev,
  2118. "Not enabling ECRC on non-root port %s\n",
  2119. pci_name(bridge));
  2120. return;
  2121. }
  2122. }
  2123. cap = pci_find_ext_capability(bridge, PCI_EXT_CAP_ID_ERR);
  2124. if (!cap)
  2125. return;
  2126. ret = pci_read_config_dword(bridge, cap + PCI_ERR_CAP, &err_cap);
  2127. if (ret) {
  2128. dev_err(dev, "failed reading ext-conf-space of %s\n",
  2129. pci_name(bridge));
  2130. dev_err(dev, "\t pci=nommconf in use? "
  2131. "or buggy/incomplete/absent ACPI MCFG attr?\n");
  2132. return;
  2133. }
  2134. if (!(err_cap & PCI_ERR_CAP_ECRC_GENC))
  2135. return;
  2136. err_cap |= PCI_ERR_CAP_ECRC_GENE;
  2137. pci_write_config_dword(bridge, cap + PCI_ERR_CAP, err_cap);
  2138. dev_info(dev, "Enabled ECRC on upstream bridge %s\n", pci_name(bridge));
  2139. mgp->tx.boundary = 4096;
  2140. mgp->fw_name = myri10ge_fw_aligned;
  2141. }
  2142. /*
  2143. * The Lanai Z8E PCI-E interface achieves higher Read-DMA throughput
  2144. * when the PCI-E Completion packets are aligned on an 8-byte
  2145. * boundary. Some PCI-E chip sets always align Completion packets; on
  2146. * the ones that do not, the alignment can be enforced by enabling
  2147. * ECRC generation (if supported).
  2148. *
  2149. * When PCI-E Completion packets are not aligned, it is actually more
  2150. * efficient to limit Read-DMA transactions to 2KB, rather than 4KB.
  2151. *
  2152. * If the driver can neither enable ECRC nor verify that it has
  2153. * already been enabled, then it must use a firmware image which works
  2154. * around unaligned completion packets (myri10ge_ethp_z8e.dat), and it
  2155. * should also ensure that it never gives the device a Read-DMA which is
  2156. * larger than 2KB by setting the tx.boundary to 2KB. If ECRC is
  2157. * enabled, then the driver should use the aligned (myri10ge_eth_z8e.dat)
  2158. * firmware image, and set tx.boundary to 4KB.
  2159. */
  2160. #define PCI_DEVICE_ID_INTEL_E5000_PCIE23 0x25f7
  2161. #define PCI_DEVICE_ID_INTEL_E5000_PCIE47 0x25fa
  2162. static void myri10ge_select_firmware(struct myri10ge_priv *mgp)
  2163. {
  2164. struct pci_dev *bridge = mgp->pdev->bus->self;
  2165. mgp->tx.boundary = 2048;
  2166. mgp->fw_name = myri10ge_fw_unaligned;
  2167. if (myri10ge_force_firmware == 0) {
  2168. int link_width, exp_cap;
  2169. u16 lnk;
  2170. exp_cap = pci_find_capability(mgp->pdev, PCI_CAP_ID_EXP);
  2171. pci_read_config_word(mgp->pdev, exp_cap + PCI_EXP_LNKSTA, &lnk);
  2172. link_width = (lnk >> 4) & 0x3f;
  2173. myri10ge_enable_ecrc(mgp);
  2174. /* Check to see if Link is less than 8 or if the
  2175. * upstream bridge is known to provide aligned
  2176. * completions */
  2177. if (link_width < 8) {
  2178. dev_info(&mgp->pdev->dev, "PCIE x%d Link\n",
  2179. link_width);
  2180. mgp->tx.boundary = 4096;
  2181. mgp->fw_name = myri10ge_fw_aligned;
  2182. } else if (bridge &&
  2183. /* ServerWorks HT2000/HT1000 */
  2184. ((bridge->vendor == PCI_VENDOR_ID_SERVERWORKS
  2185. && bridge->device ==
  2186. PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE)
  2187. /* All Intel E5000 PCIE ports */
  2188. || (bridge->vendor == PCI_VENDOR_ID_INTEL
  2189. && bridge->device >=
  2190. PCI_DEVICE_ID_INTEL_E5000_PCIE23
  2191. && bridge->device <=
  2192. PCI_DEVICE_ID_INTEL_E5000_PCIE47))) {
  2193. dev_info(&mgp->pdev->dev,
  2194. "Assuming aligned completions (0x%x:0x%x)\n",
  2195. bridge->vendor, bridge->device);
  2196. mgp->tx.boundary = 4096;
  2197. mgp->fw_name = myri10ge_fw_aligned;
  2198. } else if (bridge &&
  2199. bridge->vendor == PCI_VENDOR_ID_SGI &&
  2200. bridge->device == 0x4002 /* TIOCE pcie-port */ ) {
  2201. /* this pcie bridge does not support 4K rdma request */
  2202. mgp->tx.boundary = 2048;
  2203. mgp->fw_name = myri10ge_fw_aligned;
  2204. }
  2205. } else {
  2206. if (myri10ge_force_firmware == 1) {
  2207. dev_info(&mgp->pdev->dev,
  2208. "Assuming aligned completions (forced)\n");
  2209. mgp->tx.boundary = 4096;
  2210. mgp->fw_name = myri10ge_fw_aligned;
  2211. } else {
  2212. dev_info(&mgp->pdev->dev,
  2213. "Assuming unaligned completions (forced)\n");
  2214. mgp->tx.boundary = 2048;
  2215. mgp->fw_name = myri10ge_fw_unaligned;
  2216. }
  2217. }
  2218. if (myri10ge_fw_name != NULL) {
  2219. dev_info(&mgp->pdev->dev, "overriding firmware to %s\n",
  2220. myri10ge_fw_name);
  2221. mgp->fw_name = myri10ge_fw_name;
  2222. }
  2223. }
  2224. #ifdef CONFIG_PM
  2225. static int myri10ge_suspend(struct pci_dev *pdev, pm_message_t state)
  2226. {
  2227. struct myri10ge_priv *mgp;
  2228. struct net_device *netdev;
  2229. mgp = pci_get_drvdata(pdev);
  2230. if (mgp == NULL)
  2231. return -EINVAL;
  2232. netdev = mgp->dev;
  2233. netif_device_detach(netdev);
  2234. if (netif_running(netdev)) {
  2235. printk(KERN_INFO "myri10ge: closing %s\n", netdev->name);
  2236. rtnl_lock();
  2237. myri10ge_close(netdev);
  2238. rtnl_unlock();
  2239. }
  2240. myri10ge_dummy_rdma(mgp, 0);
  2241. pci_save_state(pdev);
  2242. pci_disable_device(pdev);
  2243. return pci_set_power_state(pdev, pci_choose_state(pdev, state));
  2244. }
  2245. static int myri10ge_resume(struct pci_dev *pdev)
  2246. {
  2247. struct myri10ge_priv *mgp;
  2248. struct net_device *netdev;
  2249. int status;
  2250. u16 vendor;
  2251. mgp = pci_get_drvdata(pdev);
  2252. if (mgp == NULL)
  2253. return -EINVAL;
  2254. netdev = mgp->dev;
  2255. pci_set_power_state(pdev, 0); /* zeros conf space as a side effect */
  2256. msleep(5); /* give card time to respond */
  2257. pci_read_config_word(mgp->pdev, PCI_VENDOR_ID, &vendor);
  2258. if (vendor == 0xffff) {
  2259. printk(KERN_ERR "myri10ge: %s: device disappeared!\n",
  2260. mgp->dev->name);
  2261. return -EIO;
  2262. }
  2263. status = pci_restore_state(pdev);
  2264. if (status)
  2265. return status;
  2266. status = pci_enable_device(pdev);
  2267. if (status) {
  2268. dev_err(&pdev->dev, "failed to enable device\n");
  2269. return status;
  2270. }
  2271. pci_set_master(pdev);
  2272. myri10ge_reset(mgp);
  2273. myri10ge_dummy_rdma(mgp, 1);
  2274. /* Save configuration space to be restored if the
  2275. * nic resets due to a parity error */
  2276. pci_save_state(pdev);
  2277. if (netif_running(netdev)) {
  2278. rtnl_lock();
  2279. status = myri10ge_open(netdev);
  2280. rtnl_unlock();
  2281. if (status != 0)
  2282. goto abort_with_enabled;
  2283. }
  2284. netif_device_attach(netdev);
  2285. return 0;
  2286. abort_with_enabled:
  2287. pci_disable_device(pdev);
  2288. return -EIO;
  2289. }
  2290. #endif /* CONFIG_PM */
  2291. static u32 myri10ge_read_reboot(struct myri10ge_priv *mgp)
  2292. {
  2293. struct pci_dev *pdev = mgp->pdev;
  2294. int vs = mgp->vendor_specific_offset;
  2295. u32 reboot;
  2296. /*enter read32 mode */
  2297. pci_write_config_byte(pdev, vs + 0x10, 0x3);
  2298. /*read REBOOT_STATUS (0xfffffff0) */
  2299. pci_write_config_dword(pdev, vs + 0x18, 0xfffffff0);
  2300. pci_read_config_dword(pdev, vs + 0x14, &reboot);
  2301. return reboot;
  2302. }
  2303. /*
  2304. * This watchdog is used to check whether the board has suffered
  2305. * from a parity error and needs to be recovered.
  2306. */
  2307. static void myri10ge_watchdog(struct work_struct *work)
  2308. {
  2309. struct myri10ge_priv *mgp =
  2310. container_of(work, struct myri10ge_priv, watchdog_work);
  2311. u32 reboot;
  2312. int status;
  2313. u16 cmd, vendor;
  2314. mgp->watchdog_resets++;
  2315. pci_read_config_word(mgp->pdev, PCI_COMMAND, &cmd);
  2316. if ((cmd & PCI_COMMAND_MASTER) == 0) {
  2317. /* Bus master DMA disabled? Check to see
  2318. * if the card rebooted due to a parity error
  2319. * For now, just report it */
  2320. reboot = myri10ge_read_reboot(mgp);
  2321. printk(KERN_ERR
  2322. "myri10ge: %s: NIC rebooted (0x%x), resetting\n",
  2323. mgp->dev->name, reboot);
  2324. /*
  2325. * A rebooted nic will come back with config space as
  2326. * it was after power was applied to PCIe bus.
  2327. * Attempt to restore config space which was saved
  2328. * when the driver was loaded, or the last time the
  2329. * nic was resumed from power saving mode.
  2330. */
  2331. pci_restore_state(mgp->pdev);
  2332. /* save state again for accounting reasons */
  2333. pci_save_state(mgp->pdev);
  2334. } else {
  2335. /* if we get back -1's from our slot, perhaps somebody
  2336. * powered off our card. Don't try to reset it in
  2337. * this case */
  2338. if (cmd == 0xffff) {
  2339. pci_read_config_word(mgp->pdev, PCI_VENDOR_ID, &vendor);
  2340. if (vendor == 0xffff) {
  2341. printk(KERN_ERR
  2342. "myri10ge: %s: device disappeared!\n",
  2343. mgp->dev->name);
  2344. return;
  2345. }
  2346. }
  2347. /* Perhaps it is a software error. Try to reset */
  2348. printk(KERN_ERR "myri10ge: %s: device timeout, resetting\n",
  2349. mgp->dev->name);
  2350. printk(KERN_INFO "myri10ge: %s: %d %d %d %d %d\n",
  2351. mgp->dev->name, mgp->tx.req, mgp->tx.done,
  2352. mgp->tx.pkt_start, mgp->tx.pkt_done,
  2353. (int)ntohl(mgp->fw_stats->send_done_count));
  2354. msleep(2000);
  2355. printk(KERN_INFO "myri10ge: %s: %d %d %d %d %d\n",
  2356. mgp->dev->name, mgp->tx.req, mgp->tx.done,
  2357. mgp->tx.pkt_start, mgp->tx.pkt_done,
  2358. (int)ntohl(mgp->fw_stats->send_done_count));
  2359. }
  2360. rtnl_lock();
  2361. myri10ge_close(mgp->dev);
  2362. status = myri10ge_load_firmware(mgp);
  2363. if (status != 0)
  2364. printk(KERN_ERR "myri10ge: %s: failed to load firmware\n",
  2365. mgp->dev->name);
  2366. else
  2367. myri10ge_open(mgp->dev);
  2368. rtnl_unlock();
  2369. }
  2370. /*
  2371. * We use our own timer routine rather than relying upon
  2372. * netdev->tx_timeout because we have a very large hardware transmit
  2373. * queue. Due to the large queue, the netdev->tx_timeout function
  2374. * cannot detect a NIC with a parity error in a timely fashion if the
  2375. * NIC is lightly loaded.
  2376. */
  2377. static void myri10ge_watchdog_timer(unsigned long arg)
  2378. {
  2379. struct myri10ge_priv *mgp;
  2380. mgp = (struct myri10ge_priv *)arg;
  2381. if (mgp->rx_small.watchdog_needed) {
  2382. myri10ge_alloc_rx_pages(mgp, &mgp->rx_small,
  2383. mgp->small_bytes + MXGEFW_PAD, 1);
  2384. if (mgp->rx_small.fill_cnt - mgp->rx_small.cnt >=
  2385. myri10ge_fill_thresh)
  2386. mgp->rx_small.watchdog_needed = 0;
  2387. }
  2388. if (mgp->rx_big.watchdog_needed) {
  2389. myri10ge_alloc_rx_pages(mgp, &mgp->rx_big, mgp->big_bytes, 1);
  2390. if (mgp->rx_big.fill_cnt - mgp->rx_big.cnt >=
  2391. myri10ge_fill_thresh)
  2392. mgp->rx_big.watchdog_needed = 0;
  2393. }
  2394. if (mgp->tx.req != mgp->tx.done &&
  2395. mgp->tx.done == mgp->watchdog_tx_done &&
  2396. mgp->watchdog_tx_req != mgp->watchdog_tx_done)
  2397. /* nic seems like it might be stuck.. */
  2398. schedule_work(&mgp->watchdog_work);
  2399. else
  2400. /* rearm timer */
  2401. mod_timer(&mgp->watchdog_timer,
  2402. jiffies + myri10ge_watchdog_timeout * HZ);
  2403. mgp->watchdog_tx_done = mgp->tx.done;
  2404. mgp->watchdog_tx_req = mgp->tx.req;
  2405. }
  2406. static int myri10ge_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  2407. {
  2408. struct net_device *netdev;
  2409. struct myri10ge_priv *mgp;
  2410. struct device *dev = &pdev->dev;
  2411. size_t bytes;
  2412. int i;
  2413. int status = -ENXIO;
  2414. int cap;
  2415. int dac_enabled;
  2416. u16 val;
  2417. netdev = alloc_etherdev(sizeof(*mgp));
  2418. if (netdev == NULL) {
  2419. dev_err(dev, "Could not allocate ethernet device\n");
  2420. return -ENOMEM;
  2421. }
  2422. mgp = netdev_priv(netdev);
  2423. memset(mgp, 0, sizeof(*mgp));
  2424. mgp->dev = netdev;
  2425. mgp->pdev = pdev;
  2426. mgp->csum_flag = MXGEFW_FLAGS_CKSUM;
  2427. mgp->pause = myri10ge_flow_control;
  2428. mgp->intr_coal_delay = myri10ge_intr_coal_delay;
  2429. mgp->msg_enable = netif_msg_init(myri10ge_debug, MYRI10GE_MSG_DEFAULT);
  2430. init_waitqueue_head(&mgp->down_wq);
  2431. if (pci_enable_device(pdev)) {
  2432. dev_err(&pdev->dev, "pci_enable_device call failed\n");
  2433. status = -ENODEV;
  2434. goto abort_with_netdev;
  2435. }
  2436. myri10ge_select_firmware(mgp);
  2437. /* Find the vendor-specific cap so we can check
  2438. * the reboot register later on */
  2439. mgp->vendor_specific_offset
  2440. = pci_find_capability(pdev, PCI_CAP_ID_VNDR);
  2441. /* Set our max read request to 4KB */
  2442. cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  2443. if (cap < 64) {
  2444. dev_err(&pdev->dev, "Bad PCI_CAP_ID_EXP location %d\n", cap);
  2445. goto abort_with_netdev;
  2446. }
  2447. status = pci_read_config_word(pdev, cap + PCI_EXP_DEVCTL, &val);
  2448. if (status != 0) {
  2449. dev_err(&pdev->dev, "Error %d reading PCI_EXP_DEVCTL\n",
  2450. status);
  2451. goto abort_with_netdev;
  2452. }
  2453. val = (val & ~PCI_EXP_DEVCTL_READRQ) | (5 << 12);
  2454. status = pci_write_config_word(pdev, cap + PCI_EXP_DEVCTL, val);
  2455. if (status != 0) {
  2456. dev_err(&pdev->dev, "Error %d writing PCI_EXP_DEVCTL\n",
  2457. status);
  2458. goto abort_with_netdev;
  2459. }
  2460. pci_set_master(pdev);
  2461. dac_enabled = 1;
  2462. status = pci_set_dma_mask(pdev, DMA_64BIT_MASK);
  2463. if (status != 0) {
  2464. dac_enabled = 0;
  2465. dev_err(&pdev->dev,
  2466. "64-bit pci address mask was refused, trying 32-bit");
  2467. status = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  2468. }
  2469. if (status != 0) {
  2470. dev_err(&pdev->dev, "Error %d setting DMA mask\n", status);
  2471. goto abort_with_netdev;
  2472. }
  2473. mgp->cmd = dma_alloc_coherent(&pdev->dev, sizeof(*mgp->cmd),
  2474. &mgp->cmd_bus, GFP_KERNEL);
  2475. if (mgp->cmd == NULL)
  2476. goto abort_with_netdev;
  2477. mgp->fw_stats = dma_alloc_coherent(&pdev->dev, sizeof(*mgp->fw_stats),
  2478. &mgp->fw_stats_bus, GFP_KERNEL);
  2479. if (mgp->fw_stats == NULL)
  2480. goto abort_with_cmd;
  2481. mgp->board_span = pci_resource_len(pdev, 0);
  2482. mgp->iomem_base = pci_resource_start(pdev, 0);
  2483. mgp->mtrr = -1;
  2484. #ifdef CONFIG_MTRR
  2485. mgp->mtrr = mtrr_add(mgp->iomem_base, mgp->board_span,
  2486. MTRR_TYPE_WRCOMB, 1);
  2487. #endif
  2488. /* Hack. need to get rid of these magic numbers */
  2489. mgp->sram_size =
  2490. 2 * 1024 * 1024 - (2 * (48 * 1024) + (32 * 1024)) - 0x100;
  2491. if (mgp->sram_size > mgp->board_span) {
  2492. dev_err(&pdev->dev, "board span %ld bytes too small\n",
  2493. mgp->board_span);
  2494. goto abort_with_wc;
  2495. }
  2496. mgp->sram = ioremap(mgp->iomem_base, mgp->board_span);
  2497. if (mgp->sram == NULL) {
  2498. dev_err(&pdev->dev, "ioremap failed for %ld bytes at 0x%lx\n",
  2499. mgp->board_span, mgp->iomem_base);
  2500. status = -ENXIO;
  2501. goto abort_with_wc;
  2502. }
  2503. memcpy_fromio(mgp->eeprom_strings,
  2504. mgp->sram + mgp->sram_size - MYRI10GE_EEPROM_STRINGS_SIZE,
  2505. MYRI10GE_EEPROM_STRINGS_SIZE);
  2506. memset(mgp->eeprom_strings + MYRI10GE_EEPROM_STRINGS_SIZE - 2, 0, 2);
  2507. status = myri10ge_read_mac_addr(mgp);
  2508. if (status)
  2509. goto abort_with_ioremap;
  2510. for (i = 0; i < ETH_ALEN; i++)
  2511. netdev->dev_addr[i] = mgp->mac_addr[i];
  2512. /* allocate rx done ring */
  2513. bytes = myri10ge_max_intr_slots * sizeof(*mgp->rx_done.entry);
  2514. mgp->rx_done.entry = dma_alloc_coherent(&pdev->dev, bytes,
  2515. &mgp->rx_done.bus, GFP_KERNEL);
  2516. if (mgp->rx_done.entry == NULL)
  2517. goto abort_with_ioremap;
  2518. memset(mgp->rx_done.entry, 0, bytes);
  2519. status = myri10ge_load_firmware(mgp);
  2520. if (status != 0) {
  2521. dev_err(&pdev->dev, "failed to load firmware\n");
  2522. goto abort_with_rx_done;
  2523. }
  2524. status = myri10ge_reset(mgp);
  2525. if (status != 0) {
  2526. dev_err(&pdev->dev, "failed reset\n");
  2527. goto abort_with_firmware;
  2528. }
  2529. pci_set_drvdata(pdev, mgp);
  2530. if ((myri10ge_initial_mtu + ETH_HLEN) > MYRI10GE_MAX_ETHER_MTU)
  2531. myri10ge_initial_mtu = MYRI10GE_MAX_ETHER_MTU - ETH_HLEN;
  2532. if ((myri10ge_initial_mtu + ETH_HLEN) < 68)
  2533. myri10ge_initial_mtu = 68;
  2534. netdev->mtu = myri10ge_initial_mtu;
  2535. netdev->open = myri10ge_open;
  2536. netdev->stop = myri10ge_close;
  2537. netdev->hard_start_xmit = myri10ge_xmit;
  2538. netdev->get_stats = myri10ge_get_stats;
  2539. netdev->base_addr = mgp->iomem_base;
  2540. netdev->change_mtu = myri10ge_change_mtu;
  2541. netdev->set_multicast_list = myri10ge_set_multicast_list;
  2542. netdev->set_mac_address = myri10ge_set_mac_address;
  2543. netdev->features = NETIF_F_SG | NETIF_F_HW_CSUM | NETIF_F_TSO;
  2544. if (dac_enabled)
  2545. netdev->features |= NETIF_F_HIGHDMA;
  2546. netdev->poll = myri10ge_poll;
  2547. netdev->weight = myri10ge_napi_weight;
  2548. /* make sure we can get an irq, and that MSI can be
  2549. * setup (if available). Also ensure netdev->irq
  2550. * is set to correct value if MSI is enabled */
  2551. status = myri10ge_request_irq(mgp);
  2552. if (status != 0)
  2553. goto abort_with_firmware;
  2554. netdev->irq = pdev->irq;
  2555. myri10ge_free_irq(mgp);
  2556. /* Save configuration space to be restored if the
  2557. * nic resets due to a parity error */
  2558. pci_save_state(pdev);
  2559. /* Setup the watchdog timer */
  2560. setup_timer(&mgp->watchdog_timer, myri10ge_watchdog_timer,
  2561. (unsigned long)mgp);
  2562. SET_ETHTOOL_OPS(netdev, &myri10ge_ethtool_ops);
  2563. INIT_WORK(&mgp->watchdog_work, myri10ge_watchdog);
  2564. status = register_netdev(netdev);
  2565. if (status != 0) {
  2566. dev_err(&pdev->dev, "register_netdev failed: %d\n", status);
  2567. goto abort_with_state;
  2568. }
  2569. dev_info(dev, "%s IRQ %d, tx bndry %d, fw %s, WC %s\n",
  2570. (mgp->msi_enabled ? "MSI" : "xPIC"),
  2571. netdev->irq, mgp->tx.boundary, mgp->fw_name,
  2572. (mgp->mtrr >= 0 ? "Enabled" : "Disabled"));
  2573. return 0;
  2574. abort_with_state:
  2575. pci_restore_state(pdev);
  2576. abort_with_firmware:
  2577. myri10ge_dummy_rdma(mgp, 0);
  2578. abort_with_rx_done:
  2579. bytes = myri10ge_max_intr_slots * sizeof(*mgp->rx_done.entry);
  2580. dma_free_coherent(&pdev->dev, bytes,
  2581. mgp->rx_done.entry, mgp->rx_done.bus);
  2582. abort_with_ioremap:
  2583. iounmap(mgp->sram);
  2584. abort_with_wc:
  2585. #ifdef CONFIG_MTRR
  2586. if (mgp->mtrr >= 0)
  2587. mtrr_del(mgp->mtrr, mgp->iomem_base, mgp->board_span);
  2588. #endif
  2589. dma_free_coherent(&pdev->dev, sizeof(*mgp->fw_stats),
  2590. mgp->fw_stats, mgp->fw_stats_bus);
  2591. abort_with_cmd:
  2592. dma_free_coherent(&pdev->dev, sizeof(*mgp->cmd),
  2593. mgp->cmd, mgp->cmd_bus);
  2594. abort_with_netdev:
  2595. free_netdev(netdev);
  2596. return status;
  2597. }
  2598. /*
  2599. * myri10ge_remove
  2600. *
  2601. * Does what is necessary to shutdown one Myrinet device. Called
  2602. * once for each Myrinet card by the kernel when a module is
  2603. * unloaded.
  2604. */
  2605. static void myri10ge_remove(struct pci_dev *pdev)
  2606. {
  2607. struct myri10ge_priv *mgp;
  2608. struct net_device *netdev;
  2609. size_t bytes;
  2610. mgp = pci_get_drvdata(pdev);
  2611. if (mgp == NULL)
  2612. return;
  2613. flush_scheduled_work();
  2614. netdev = mgp->dev;
  2615. unregister_netdev(netdev);
  2616. myri10ge_dummy_rdma(mgp, 0);
  2617. /* avoid a memory leak */
  2618. pci_restore_state(pdev);
  2619. bytes = myri10ge_max_intr_slots * sizeof(*mgp->rx_done.entry);
  2620. dma_free_coherent(&pdev->dev, bytes,
  2621. mgp->rx_done.entry, mgp->rx_done.bus);
  2622. iounmap(mgp->sram);
  2623. #ifdef CONFIG_MTRR
  2624. if (mgp->mtrr >= 0)
  2625. mtrr_del(mgp->mtrr, mgp->iomem_base, mgp->board_span);
  2626. #endif
  2627. dma_free_coherent(&pdev->dev, sizeof(*mgp->fw_stats),
  2628. mgp->fw_stats, mgp->fw_stats_bus);
  2629. dma_free_coherent(&pdev->dev, sizeof(*mgp->cmd),
  2630. mgp->cmd, mgp->cmd_bus);
  2631. free_netdev(netdev);
  2632. pci_set_drvdata(pdev, NULL);
  2633. }
  2634. #define PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E 0x0008
  2635. static struct pci_device_id myri10ge_pci_tbl[] = {
  2636. {PCI_DEVICE(PCI_VENDOR_ID_MYRICOM, PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E)},
  2637. {0},
  2638. };
  2639. static struct pci_driver myri10ge_driver = {
  2640. .name = "myri10ge",
  2641. .probe = myri10ge_probe,
  2642. .remove = myri10ge_remove,
  2643. .id_table = myri10ge_pci_tbl,
  2644. #ifdef CONFIG_PM
  2645. .suspend = myri10ge_suspend,
  2646. .resume = myri10ge_resume,
  2647. #endif
  2648. };
  2649. static __init int myri10ge_init_module(void)
  2650. {
  2651. printk(KERN_INFO "%s: Version %s\n", myri10ge_driver.name,
  2652. MYRI10GE_VERSION_STR);
  2653. return pci_register_driver(&myri10ge_driver);
  2654. }
  2655. module_init(myri10ge_init_module);
  2656. static __exit void myri10ge_cleanup_module(void)
  2657. {
  2658. pci_unregister_driver(&myri10ge_driver);
  2659. }
  2660. module_exit(myri10ge_cleanup_module);