omap_hwmod_2430_data.c 72 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741
  1. /*
  2. * omap_hwmod_2430_data.c - hardware modules present on the OMAP2430 chips
  3. *
  4. * Copyright (C) 2009-2010 Nokia Corporation
  5. * Paul Walmsley
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * XXX handle crossbar/shared link difference for L3?
  12. * XXX these should be marked initdata for multi-OMAP kernels
  13. */
  14. #include <plat/omap_hwmod.h>
  15. #include <mach/irqs.h>
  16. #include <plat/cpu.h>
  17. #include <plat/dma.h>
  18. #include <plat/serial.h>
  19. #include <plat/i2c.h>
  20. #include <plat/gpio.h>
  21. #include <plat/mcbsp.h>
  22. #include <plat/mcspi.h>
  23. #include <plat/dmtimer.h>
  24. #include <plat/mmc.h>
  25. #include <plat/l3_2xxx.h>
  26. #include "omap_hwmod_common_data.h"
  27. #include "prm-regbits-24xx.h"
  28. #include "cm-regbits-24xx.h"
  29. #include "wd_timer.h"
  30. /*
  31. * OMAP2430 hardware module integration data
  32. *
  33. * ALl of the data in this section should be autogeneratable from the
  34. * TI hardware database or other technical documentation. Data that
  35. * is driver-specific or driver-kernel integration-specific belongs
  36. * elsewhere.
  37. */
  38. static struct omap_hwmod omap2430_mpu_hwmod;
  39. static struct omap_hwmod omap2430_iva_hwmod;
  40. static struct omap_hwmod omap2430_l3_main_hwmod;
  41. static struct omap_hwmod omap2430_l4_core_hwmod;
  42. static struct omap_hwmod omap2430_dss_core_hwmod;
  43. static struct omap_hwmod omap2430_dss_dispc_hwmod;
  44. static struct omap_hwmod omap2430_dss_rfbi_hwmod;
  45. static struct omap_hwmod omap2430_dss_venc_hwmod;
  46. static struct omap_hwmod omap2430_wd_timer2_hwmod;
  47. static struct omap_hwmod omap2430_gpio1_hwmod;
  48. static struct omap_hwmod omap2430_gpio2_hwmod;
  49. static struct omap_hwmod omap2430_gpio3_hwmod;
  50. static struct omap_hwmod omap2430_gpio4_hwmod;
  51. static struct omap_hwmod omap2430_gpio5_hwmod;
  52. static struct omap_hwmod omap2430_dma_system_hwmod;
  53. static struct omap_hwmod omap2430_mcbsp1_hwmod;
  54. static struct omap_hwmod omap2430_mcbsp2_hwmod;
  55. static struct omap_hwmod omap2430_mcbsp3_hwmod;
  56. static struct omap_hwmod omap2430_mcbsp4_hwmod;
  57. static struct omap_hwmod omap2430_mcbsp5_hwmod;
  58. static struct omap_hwmod omap2430_mcspi1_hwmod;
  59. static struct omap_hwmod omap2430_mcspi2_hwmod;
  60. static struct omap_hwmod omap2430_mcspi3_hwmod;
  61. static struct omap_hwmod omap2430_mmc1_hwmod;
  62. static struct omap_hwmod omap2430_mmc2_hwmod;
  63. /* L3 -> L4_CORE interface */
  64. static struct omap_hwmod_ocp_if omap2430_l3_main__l4_core = {
  65. .master = &omap2430_l3_main_hwmod,
  66. .slave = &omap2430_l4_core_hwmod,
  67. .user = OCP_USER_MPU | OCP_USER_SDMA,
  68. };
  69. /* MPU -> L3 interface */
  70. static struct omap_hwmod_ocp_if omap2430_mpu__l3_main = {
  71. .master = &omap2430_mpu_hwmod,
  72. .slave = &omap2430_l3_main_hwmod,
  73. .user = OCP_USER_MPU,
  74. };
  75. /* Slave interfaces on the L3 interconnect */
  76. static struct omap_hwmod_ocp_if *omap2430_l3_main_slaves[] = {
  77. &omap2430_mpu__l3_main,
  78. };
  79. /* DSS -> l3 */
  80. static struct omap_hwmod_ocp_if omap2430_dss__l3 = {
  81. .master = &omap2430_dss_core_hwmod,
  82. .slave = &omap2430_l3_main_hwmod,
  83. .fw = {
  84. .omap2 = {
  85. .l3_perm_bit = OMAP2_L3_CORE_FW_CONNID_DSS,
  86. .flags = OMAP_FIREWALL_L3,
  87. }
  88. },
  89. .user = OCP_USER_MPU | OCP_USER_SDMA,
  90. };
  91. /* Master interfaces on the L3 interconnect */
  92. static struct omap_hwmod_ocp_if *omap2430_l3_main_masters[] = {
  93. &omap2430_l3_main__l4_core,
  94. };
  95. /* L3 */
  96. static struct omap_hwmod omap2430_l3_main_hwmod = {
  97. .name = "l3_main",
  98. .class = &l3_hwmod_class,
  99. .masters = omap2430_l3_main_masters,
  100. .masters_cnt = ARRAY_SIZE(omap2430_l3_main_masters),
  101. .slaves = omap2430_l3_main_slaves,
  102. .slaves_cnt = ARRAY_SIZE(omap2430_l3_main_slaves),
  103. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  104. .flags = HWMOD_NO_IDLEST,
  105. };
  106. static struct omap_hwmod omap2430_l4_wkup_hwmod;
  107. static struct omap_hwmod omap2430_uart1_hwmod;
  108. static struct omap_hwmod omap2430_uart2_hwmod;
  109. static struct omap_hwmod omap2430_uart3_hwmod;
  110. static struct omap_hwmod omap2430_i2c1_hwmod;
  111. static struct omap_hwmod omap2430_i2c2_hwmod;
  112. static struct omap_hwmod omap2430_usbhsotg_hwmod;
  113. /* l3_core -> usbhsotg interface */
  114. static struct omap_hwmod_ocp_if omap2430_usbhsotg__l3 = {
  115. .master = &omap2430_usbhsotg_hwmod,
  116. .slave = &omap2430_l3_main_hwmod,
  117. .clk = "core_l3_ck",
  118. .user = OCP_USER_MPU,
  119. };
  120. /* I2C IP block address space length (in bytes) */
  121. #define OMAP2_I2C_AS_LEN 128
  122. /* L4 CORE -> I2C1 interface */
  123. static struct omap_hwmod_addr_space omap2430_i2c1_addr_space[] = {
  124. {
  125. .pa_start = 0x48070000,
  126. .pa_end = 0x48070000 + OMAP2_I2C_AS_LEN - 1,
  127. .flags = ADDR_TYPE_RT,
  128. },
  129. };
  130. static struct omap_hwmod_ocp_if omap2430_l4_core__i2c1 = {
  131. .master = &omap2430_l4_core_hwmod,
  132. .slave = &omap2430_i2c1_hwmod,
  133. .clk = "i2c1_ick",
  134. .addr = omap2430_i2c1_addr_space,
  135. .addr_cnt = ARRAY_SIZE(omap2430_i2c1_addr_space),
  136. .user = OCP_USER_MPU | OCP_USER_SDMA,
  137. };
  138. /* L4 CORE -> I2C2 interface */
  139. static struct omap_hwmod_addr_space omap2430_i2c2_addr_space[] = {
  140. {
  141. .pa_start = 0x48072000,
  142. .pa_end = 0x48072000 + OMAP2_I2C_AS_LEN - 1,
  143. .flags = ADDR_TYPE_RT,
  144. },
  145. };
  146. static struct omap_hwmod_ocp_if omap2430_l4_core__i2c2 = {
  147. .master = &omap2430_l4_core_hwmod,
  148. .slave = &omap2430_i2c2_hwmod,
  149. .clk = "i2c2_ick",
  150. .addr = omap2430_i2c2_addr_space,
  151. .addr_cnt = ARRAY_SIZE(omap2430_i2c2_addr_space),
  152. .user = OCP_USER_MPU | OCP_USER_SDMA,
  153. };
  154. /* L4_CORE -> L4_WKUP interface */
  155. static struct omap_hwmod_ocp_if omap2430_l4_core__l4_wkup = {
  156. .master = &omap2430_l4_core_hwmod,
  157. .slave = &omap2430_l4_wkup_hwmod,
  158. .user = OCP_USER_MPU | OCP_USER_SDMA,
  159. };
  160. /* L4 CORE -> UART1 interface */
  161. static struct omap_hwmod_addr_space omap2430_uart1_addr_space[] = {
  162. {
  163. .pa_start = OMAP2_UART1_BASE,
  164. .pa_end = OMAP2_UART1_BASE + SZ_8K - 1,
  165. .flags = ADDR_MAP_ON_INIT | ADDR_TYPE_RT,
  166. },
  167. };
  168. static struct omap_hwmod_ocp_if omap2_l4_core__uart1 = {
  169. .master = &omap2430_l4_core_hwmod,
  170. .slave = &omap2430_uart1_hwmod,
  171. .clk = "uart1_ick",
  172. .addr = omap2430_uart1_addr_space,
  173. .addr_cnt = ARRAY_SIZE(omap2430_uart1_addr_space),
  174. .user = OCP_USER_MPU | OCP_USER_SDMA,
  175. };
  176. /* L4 CORE -> UART2 interface */
  177. static struct omap_hwmod_addr_space omap2430_uart2_addr_space[] = {
  178. {
  179. .pa_start = OMAP2_UART2_BASE,
  180. .pa_end = OMAP2_UART2_BASE + SZ_1K - 1,
  181. .flags = ADDR_MAP_ON_INIT | ADDR_TYPE_RT,
  182. },
  183. };
  184. static struct omap_hwmod_ocp_if omap2_l4_core__uart2 = {
  185. .master = &omap2430_l4_core_hwmod,
  186. .slave = &omap2430_uart2_hwmod,
  187. .clk = "uart2_ick",
  188. .addr = omap2430_uart2_addr_space,
  189. .addr_cnt = ARRAY_SIZE(omap2430_uart2_addr_space),
  190. .user = OCP_USER_MPU | OCP_USER_SDMA,
  191. };
  192. /* L4 PER -> UART3 interface */
  193. static struct omap_hwmod_addr_space omap2430_uart3_addr_space[] = {
  194. {
  195. .pa_start = OMAP2_UART3_BASE,
  196. .pa_end = OMAP2_UART3_BASE + SZ_1K - 1,
  197. .flags = ADDR_MAP_ON_INIT | ADDR_TYPE_RT,
  198. },
  199. };
  200. static struct omap_hwmod_ocp_if omap2_l4_core__uart3 = {
  201. .master = &omap2430_l4_core_hwmod,
  202. .slave = &omap2430_uart3_hwmod,
  203. .clk = "uart3_ick",
  204. .addr = omap2430_uart3_addr_space,
  205. .addr_cnt = ARRAY_SIZE(omap2430_uart3_addr_space),
  206. .user = OCP_USER_MPU | OCP_USER_SDMA,
  207. };
  208. /*
  209. * usbhsotg interface data
  210. */
  211. static struct omap_hwmod_addr_space omap2430_usbhsotg_addrs[] = {
  212. {
  213. .pa_start = OMAP243X_HS_BASE,
  214. .pa_end = OMAP243X_HS_BASE + SZ_4K - 1,
  215. .flags = ADDR_TYPE_RT
  216. },
  217. };
  218. /* l4_core ->usbhsotg interface */
  219. static struct omap_hwmod_ocp_if omap2430_l4_core__usbhsotg = {
  220. .master = &omap2430_l4_core_hwmod,
  221. .slave = &omap2430_usbhsotg_hwmod,
  222. .clk = "usb_l4_ick",
  223. .addr = omap2430_usbhsotg_addrs,
  224. .addr_cnt = ARRAY_SIZE(omap2430_usbhsotg_addrs),
  225. .user = OCP_USER_MPU,
  226. };
  227. static struct omap_hwmod_ocp_if *omap2430_usbhsotg_masters[] = {
  228. &omap2430_usbhsotg__l3,
  229. };
  230. static struct omap_hwmod_ocp_if *omap2430_usbhsotg_slaves[] = {
  231. &omap2430_l4_core__usbhsotg,
  232. };
  233. /* L4 CORE -> MMC1 interface */
  234. static struct omap_hwmod_addr_space omap2430_mmc1_addr_space[] = {
  235. {
  236. .pa_start = 0x4809c000,
  237. .pa_end = 0x4809c1ff,
  238. .flags = ADDR_TYPE_RT,
  239. },
  240. };
  241. static struct omap_hwmod_ocp_if omap2430_l4_core__mmc1 = {
  242. .master = &omap2430_l4_core_hwmod,
  243. .slave = &omap2430_mmc1_hwmod,
  244. .clk = "mmchs1_ick",
  245. .addr = omap2430_mmc1_addr_space,
  246. .addr_cnt = ARRAY_SIZE(omap2430_mmc1_addr_space),
  247. .user = OCP_USER_MPU | OCP_USER_SDMA,
  248. };
  249. /* L4 CORE -> MMC2 interface */
  250. static struct omap_hwmod_addr_space omap2430_mmc2_addr_space[] = {
  251. {
  252. .pa_start = 0x480b4000,
  253. .pa_end = 0x480b41ff,
  254. .flags = ADDR_TYPE_RT,
  255. },
  256. };
  257. static struct omap_hwmod_ocp_if omap2430_l4_core__mmc2 = {
  258. .master = &omap2430_l4_core_hwmod,
  259. .slave = &omap2430_mmc2_hwmod,
  260. .addr = omap2430_mmc2_addr_space,
  261. .clk = "mmchs2_ick",
  262. .addr_cnt = ARRAY_SIZE(omap2430_mmc2_addr_space),
  263. .user = OCP_USER_MPU | OCP_USER_SDMA,
  264. };
  265. /* Slave interfaces on the L4_CORE interconnect */
  266. static struct omap_hwmod_ocp_if *omap2430_l4_core_slaves[] = {
  267. &omap2430_l3_main__l4_core,
  268. };
  269. /* Master interfaces on the L4_CORE interconnect */
  270. static struct omap_hwmod_ocp_if *omap2430_l4_core_masters[] = {
  271. &omap2430_l4_core__l4_wkup,
  272. &omap2430_l4_core__mmc1,
  273. &omap2430_l4_core__mmc2,
  274. };
  275. /* L4 CORE */
  276. static struct omap_hwmod omap2430_l4_core_hwmod = {
  277. .name = "l4_core",
  278. .class = &l4_hwmod_class,
  279. .masters = omap2430_l4_core_masters,
  280. .masters_cnt = ARRAY_SIZE(omap2430_l4_core_masters),
  281. .slaves = omap2430_l4_core_slaves,
  282. .slaves_cnt = ARRAY_SIZE(omap2430_l4_core_slaves),
  283. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  284. .flags = HWMOD_NO_IDLEST,
  285. };
  286. /* Slave interfaces on the L4_WKUP interconnect */
  287. static struct omap_hwmod_ocp_if *omap2430_l4_wkup_slaves[] = {
  288. &omap2430_l4_core__l4_wkup,
  289. &omap2_l4_core__uart1,
  290. &omap2_l4_core__uart2,
  291. &omap2_l4_core__uart3,
  292. };
  293. /* Master interfaces on the L4_WKUP interconnect */
  294. static struct omap_hwmod_ocp_if *omap2430_l4_wkup_masters[] = {
  295. };
  296. /* l4 core -> mcspi1 interface */
  297. static struct omap_hwmod_addr_space omap2430_mcspi1_addr_space[] = {
  298. {
  299. .pa_start = 0x48098000,
  300. .pa_end = 0x480980ff,
  301. .flags = ADDR_TYPE_RT,
  302. },
  303. };
  304. static struct omap_hwmod_ocp_if omap2430_l4_core__mcspi1 = {
  305. .master = &omap2430_l4_core_hwmod,
  306. .slave = &omap2430_mcspi1_hwmod,
  307. .clk = "mcspi1_ick",
  308. .addr = omap2430_mcspi1_addr_space,
  309. .addr_cnt = ARRAY_SIZE(omap2430_mcspi1_addr_space),
  310. .user = OCP_USER_MPU | OCP_USER_SDMA,
  311. };
  312. /* l4 core -> mcspi2 interface */
  313. static struct omap_hwmod_addr_space omap2430_mcspi2_addr_space[] = {
  314. {
  315. .pa_start = 0x4809a000,
  316. .pa_end = 0x4809a0ff,
  317. .flags = ADDR_TYPE_RT,
  318. },
  319. };
  320. static struct omap_hwmod_ocp_if omap2430_l4_core__mcspi2 = {
  321. .master = &omap2430_l4_core_hwmod,
  322. .slave = &omap2430_mcspi2_hwmod,
  323. .clk = "mcspi2_ick",
  324. .addr = omap2430_mcspi2_addr_space,
  325. .addr_cnt = ARRAY_SIZE(omap2430_mcspi2_addr_space),
  326. .user = OCP_USER_MPU | OCP_USER_SDMA,
  327. };
  328. /* l4 core -> mcspi3 interface */
  329. static struct omap_hwmod_addr_space omap2430_mcspi3_addr_space[] = {
  330. {
  331. .pa_start = 0x480b8000,
  332. .pa_end = 0x480b80ff,
  333. .flags = ADDR_TYPE_RT,
  334. },
  335. };
  336. static struct omap_hwmod_ocp_if omap2430_l4_core__mcspi3 = {
  337. .master = &omap2430_l4_core_hwmod,
  338. .slave = &omap2430_mcspi3_hwmod,
  339. .clk = "mcspi3_ick",
  340. .addr = omap2430_mcspi3_addr_space,
  341. .addr_cnt = ARRAY_SIZE(omap2430_mcspi3_addr_space),
  342. .user = OCP_USER_MPU | OCP_USER_SDMA,
  343. };
  344. /* L4 WKUP */
  345. static struct omap_hwmod omap2430_l4_wkup_hwmod = {
  346. .name = "l4_wkup",
  347. .class = &l4_hwmod_class,
  348. .masters = omap2430_l4_wkup_masters,
  349. .masters_cnt = ARRAY_SIZE(omap2430_l4_wkup_masters),
  350. .slaves = omap2430_l4_wkup_slaves,
  351. .slaves_cnt = ARRAY_SIZE(omap2430_l4_wkup_slaves),
  352. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  353. .flags = HWMOD_NO_IDLEST,
  354. };
  355. /* Master interfaces on the MPU device */
  356. static struct omap_hwmod_ocp_if *omap2430_mpu_masters[] = {
  357. &omap2430_mpu__l3_main,
  358. };
  359. /* MPU */
  360. static struct omap_hwmod omap2430_mpu_hwmod = {
  361. .name = "mpu",
  362. .class = &mpu_hwmod_class,
  363. .main_clk = "mpu_ck",
  364. .masters = omap2430_mpu_masters,
  365. .masters_cnt = ARRAY_SIZE(omap2430_mpu_masters),
  366. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  367. };
  368. /*
  369. * IVA2_1 interface data
  370. */
  371. /* IVA2 <- L3 interface */
  372. static struct omap_hwmod_ocp_if omap2430_l3__iva = {
  373. .master = &omap2430_l3_main_hwmod,
  374. .slave = &omap2430_iva_hwmod,
  375. .clk = "dsp_fck",
  376. .user = OCP_USER_MPU | OCP_USER_SDMA,
  377. };
  378. static struct omap_hwmod_ocp_if *omap2430_iva_masters[] = {
  379. &omap2430_l3__iva,
  380. };
  381. /*
  382. * IVA2 (IVA2)
  383. */
  384. static struct omap_hwmod omap2430_iva_hwmod = {
  385. .name = "iva",
  386. .class = &iva_hwmod_class,
  387. .masters = omap2430_iva_masters,
  388. .masters_cnt = ARRAY_SIZE(omap2430_iva_masters),
  389. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430)
  390. };
  391. /* Timer Common */
  392. static struct omap_hwmod_class_sysconfig omap2430_timer_sysc = {
  393. .rev_offs = 0x0000,
  394. .sysc_offs = 0x0010,
  395. .syss_offs = 0x0014,
  396. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_CLOCKACTIVITY |
  397. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  398. SYSC_HAS_AUTOIDLE),
  399. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  400. .sysc_fields = &omap_hwmod_sysc_type1,
  401. };
  402. static struct omap_hwmod_class omap2430_timer_hwmod_class = {
  403. .name = "timer",
  404. .sysc = &omap2430_timer_sysc,
  405. .rev = OMAP_TIMER_IP_VERSION_1,
  406. };
  407. /* timer1 */
  408. static struct omap_hwmod omap2430_timer1_hwmod;
  409. static struct omap_hwmod_irq_info omap2430_timer1_mpu_irqs[] = {
  410. { .irq = 37, },
  411. };
  412. static struct omap_hwmod_addr_space omap2430_timer1_addrs[] = {
  413. {
  414. .pa_start = 0x49018000,
  415. .pa_end = 0x49018000 + SZ_1K - 1,
  416. .flags = ADDR_TYPE_RT
  417. },
  418. };
  419. /* l4_wkup -> timer1 */
  420. static struct omap_hwmod_ocp_if omap2430_l4_wkup__timer1 = {
  421. .master = &omap2430_l4_wkup_hwmod,
  422. .slave = &omap2430_timer1_hwmod,
  423. .clk = "gpt1_ick",
  424. .addr = omap2430_timer1_addrs,
  425. .addr_cnt = ARRAY_SIZE(omap2430_timer1_addrs),
  426. .user = OCP_USER_MPU | OCP_USER_SDMA,
  427. };
  428. /* timer1 slave port */
  429. static struct omap_hwmod_ocp_if *omap2430_timer1_slaves[] = {
  430. &omap2430_l4_wkup__timer1,
  431. };
  432. /* timer1 hwmod */
  433. static struct omap_hwmod omap2430_timer1_hwmod = {
  434. .name = "timer1",
  435. .mpu_irqs = omap2430_timer1_mpu_irqs,
  436. .mpu_irqs_cnt = ARRAY_SIZE(omap2430_timer1_mpu_irqs),
  437. .main_clk = "gpt1_fck",
  438. .prcm = {
  439. .omap2 = {
  440. .prcm_reg_id = 1,
  441. .module_bit = OMAP24XX_EN_GPT1_SHIFT,
  442. .module_offs = WKUP_MOD,
  443. .idlest_reg_id = 1,
  444. .idlest_idle_bit = OMAP24XX_ST_GPT1_SHIFT,
  445. },
  446. },
  447. .slaves = omap2430_timer1_slaves,
  448. .slaves_cnt = ARRAY_SIZE(omap2430_timer1_slaves),
  449. .class = &omap2430_timer_hwmod_class,
  450. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430)
  451. };
  452. /* timer2 */
  453. static struct omap_hwmod omap2430_timer2_hwmod;
  454. static struct omap_hwmod_irq_info omap2430_timer2_mpu_irqs[] = {
  455. { .irq = 38, },
  456. };
  457. static struct omap_hwmod_addr_space omap2430_timer2_addrs[] = {
  458. {
  459. .pa_start = 0x4802a000,
  460. .pa_end = 0x4802a000 + SZ_1K - 1,
  461. .flags = ADDR_TYPE_RT
  462. },
  463. };
  464. /* l4_core -> timer2 */
  465. static struct omap_hwmod_ocp_if omap2430_l4_core__timer2 = {
  466. .master = &omap2430_l4_core_hwmod,
  467. .slave = &omap2430_timer2_hwmod,
  468. .clk = "gpt2_ick",
  469. .addr = omap2430_timer2_addrs,
  470. .addr_cnt = ARRAY_SIZE(omap2430_timer2_addrs),
  471. .user = OCP_USER_MPU | OCP_USER_SDMA,
  472. };
  473. /* timer2 slave port */
  474. static struct omap_hwmod_ocp_if *omap2430_timer2_slaves[] = {
  475. &omap2430_l4_core__timer2,
  476. };
  477. /* timer2 hwmod */
  478. static struct omap_hwmod omap2430_timer2_hwmod = {
  479. .name = "timer2",
  480. .mpu_irqs = omap2430_timer2_mpu_irqs,
  481. .mpu_irqs_cnt = ARRAY_SIZE(omap2430_timer2_mpu_irqs),
  482. .main_clk = "gpt2_fck",
  483. .prcm = {
  484. .omap2 = {
  485. .prcm_reg_id = 1,
  486. .module_bit = OMAP24XX_EN_GPT2_SHIFT,
  487. .module_offs = CORE_MOD,
  488. .idlest_reg_id = 1,
  489. .idlest_idle_bit = OMAP24XX_ST_GPT2_SHIFT,
  490. },
  491. },
  492. .slaves = omap2430_timer2_slaves,
  493. .slaves_cnt = ARRAY_SIZE(omap2430_timer2_slaves),
  494. .class = &omap2430_timer_hwmod_class,
  495. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430)
  496. };
  497. /* timer3 */
  498. static struct omap_hwmod omap2430_timer3_hwmod;
  499. static struct omap_hwmod_irq_info omap2430_timer3_mpu_irqs[] = {
  500. { .irq = 39, },
  501. };
  502. static struct omap_hwmod_addr_space omap2430_timer3_addrs[] = {
  503. {
  504. .pa_start = 0x48078000,
  505. .pa_end = 0x48078000 + SZ_1K - 1,
  506. .flags = ADDR_TYPE_RT
  507. },
  508. };
  509. /* l4_core -> timer3 */
  510. static struct omap_hwmod_ocp_if omap2430_l4_core__timer3 = {
  511. .master = &omap2430_l4_core_hwmod,
  512. .slave = &omap2430_timer3_hwmod,
  513. .clk = "gpt3_ick",
  514. .addr = omap2430_timer3_addrs,
  515. .addr_cnt = ARRAY_SIZE(omap2430_timer3_addrs),
  516. .user = OCP_USER_MPU | OCP_USER_SDMA,
  517. };
  518. /* timer3 slave port */
  519. static struct omap_hwmod_ocp_if *omap2430_timer3_slaves[] = {
  520. &omap2430_l4_core__timer3,
  521. };
  522. /* timer3 hwmod */
  523. static struct omap_hwmod omap2430_timer3_hwmod = {
  524. .name = "timer3",
  525. .mpu_irqs = omap2430_timer3_mpu_irqs,
  526. .mpu_irqs_cnt = ARRAY_SIZE(omap2430_timer3_mpu_irqs),
  527. .main_clk = "gpt3_fck",
  528. .prcm = {
  529. .omap2 = {
  530. .prcm_reg_id = 1,
  531. .module_bit = OMAP24XX_EN_GPT3_SHIFT,
  532. .module_offs = CORE_MOD,
  533. .idlest_reg_id = 1,
  534. .idlest_idle_bit = OMAP24XX_ST_GPT3_SHIFT,
  535. },
  536. },
  537. .slaves = omap2430_timer3_slaves,
  538. .slaves_cnt = ARRAY_SIZE(omap2430_timer3_slaves),
  539. .class = &omap2430_timer_hwmod_class,
  540. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430)
  541. };
  542. /* timer4 */
  543. static struct omap_hwmod omap2430_timer4_hwmod;
  544. static struct omap_hwmod_irq_info omap2430_timer4_mpu_irqs[] = {
  545. { .irq = 40, },
  546. };
  547. static struct omap_hwmod_addr_space omap2430_timer4_addrs[] = {
  548. {
  549. .pa_start = 0x4807a000,
  550. .pa_end = 0x4807a000 + SZ_1K - 1,
  551. .flags = ADDR_TYPE_RT
  552. },
  553. };
  554. /* l4_core -> timer4 */
  555. static struct omap_hwmod_ocp_if omap2430_l4_core__timer4 = {
  556. .master = &omap2430_l4_core_hwmod,
  557. .slave = &omap2430_timer4_hwmod,
  558. .clk = "gpt4_ick",
  559. .addr = omap2430_timer4_addrs,
  560. .addr_cnt = ARRAY_SIZE(omap2430_timer4_addrs),
  561. .user = OCP_USER_MPU | OCP_USER_SDMA,
  562. };
  563. /* timer4 slave port */
  564. static struct omap_hwmod_ocp_if *omap2430_timer4_slaves[] = {
  565. &omap2430_l4_core__timer4,
  566. };
  567. /* timer4 hwmod */
  568. static struct omap_hwmod omap2430_timer4_hwmod = {
  569. .name = "timer4",
  570. .mpu_irqs = omap2430_timer4_mpu_irqs,
  571. .mpu_irqs_cnt = ARRAY_SIZE(omap2430_timer4_mpu_irqs),
  572. .main_clk = "gpt4_fck",
  573. .prcm = {
  574. .omap2 = {
  575. .prcm_reg_id = 1,
  576. .module_bit = OMAP24XX_EN_GPT4_SHIFT,
  577. .module_offs = CORE_MOD,
  578. .idlest_reg_id = 1,
  579. .idlest_idle_bit = OMAP24XX_ST_GPT4_SHIFT,
  580. },
  581. },
  582. .slaves = omap2430_timer4_slaves,
  583. .slaves_cnt = ARRAY_SIZE(omap2430_timer4_slaves),
  584. .class = &omap2430_timer_hwmod_class,
  585. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430)
  586. };
  587. /* timer5 */
  588. static struct omap_hwmod omap2430_timer5_hwmod;
  589. static struct omap_hwmod_irq_info omap2430_timer5_mpu_irqs[] = {
  590. { .irq = 41, },
  591. };
  592. static struct omap_hwmod_addr_space omap2430_timer5_addrs[] = {
  593. {
  594. .pa_start = 0x4807c000,
  595. .pa_end = 0x4807c000 + SZ_1K - 1,
  596. .flags = ADDR_TYPE_RT
  597. },
  598. };
  599. /* l4_core -> timer5 */
  600. static struct omap_hwmod_ocp_if omap2430_l4_core__timer5 = {
  601. .master = &omap2430_l4_core_hwmod,
  602. .slave = &omap2430_timer5_hwmod,
  603. .clk = "gpt5_ick",
  604. .addr = omap2430_timer5_addrs,
  605. .addr_cnt = ARRAY_SIZE(omap2430_timer5_addrs),
  606. .user = OCP_USER_MPU | OCP_USER_SDMA,
  607. };
  608. /* timer5 slave port */
  609. static struct omap_hwmod_ocp_if *omap2430_timer5_slaves[] = {
  610. &omap2430_l4_core__timer5,
  611. };
  612. /* timer5 hwmod */
  613. static struct omap_hwmod omap2430_timer5_hwmod = {
  614. .name = "timer5",
  615. .mpu_irqs = omap2430_timer5_mpu_irqs,
  616. .mpu_irqs_cnt = ARRAY_SIZE(omap2430_timer5_mpu_irqs),
  617. .main_clk = "gpt5_fck",
  618. .prcm = {
  619. .omap2 = {
  620. .prcm_reg_id = 1,
  621. .module_bit = OMAP24XX_EN_GPT5_SHIFT,
  622. .module_offs = CORE_MOD,
  623. .idlest_reg_id = 1,
  624. .idlest_idle_bit = OMAP24XX_ST_GPT5_SHIFT,
  625. },
  626. },
  627. .slaves = omap2430_timer5_slaves,
  628. .slaves_cnt = ARRAY_SIZE(omap2430_timer5_slaves),
  629. .class = &omap2430_timer_hwmod_class,
  630. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430)
  631. };
  632. /* timer6 */
  633. static struct omap_hwmod omap2430_timer6_hwmod;
  634. static struct omap_hwmod_irq_info omap2430_timer6_mpu_irqs[] = {
  635. { .irq = 42, },
  636. };
  637. static struct omap_hwmod_addr_space omap2430_timer6_addrs[] = {
  638. {
  639. .pa_start = 0x4807e000,
  640. .pa_end = 0x4807e000 + SZ_1K - 1,
  641. .flags = ADDR_TYPE_RT
  642. },
  643. };
  644. /* l4_core -> timer6 */
  645. static struct omap_hwmod_ocp_if omap2430_l4_core__timer6 = {
  646. .master = &omap2430_l4_core_hwmod,
  647. .slave = &omap2430_timer6_hwmod,
  648. .clk = "gpt6_ick",
  649. .addr = omap2430_timer6_addrs,
  650. .addr_cnt = ARRAY_SIZE(omap2430_timer6_addrs),
  651. .user = OCP_USER_MPU | OCP_USER_SDMA,
  652. };
  653. /* timer6 slave port */
  654. static struct omap_hwmod_ocp_if *omap2430_timer6_slaves[] = {
  655. &omap2430_l4_core__timer6,
  656. };
  657. /* timer6 hwmod */
  658. static struct omap_hwmod omap2430_timer6_hwmod = {
  659. .name = "timer6",
  660. .mpu_irqs = omap2430_timer6_mpu_irqs,
  661. .mpu_irqs_cnt = ARRAY_SIZE(omap2430_timer6_mpu_irqs),
  662. .main_clk = "gpt6_fck",
  663. .prcm = {
  664. .omap2 = {
  665. .prcm_reg_id = 1,
  666. .module_bit = OMAP24XX_EN_GPT6_SHIFT,
  667. .module_offs = CORE_MOD,
  668. .idlest_reg_id = 1,
  669. .idlest_idle_bit = OMAP24XX_ST_GPT6_SHIFT,
  670. },
  671. },
  672. .slaves = omap2430_timer6_slaves,
  673. .slaves_cnt = ARRAY_SIZE(omap2430_timer6_slaves),
  674. .class = &omap2430_timer_hwmod_class,
  675. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430)
  676. };
  677. /* timer7 */
  678. static struct omap_hwmod omap2430_timer7_hwmod;
  679. static struct omap_hwmod_irq_info omap2430_timer7_mpu_irqs[] = {
  680. { .irq = 43, },
  681. };
  682. static struct omap_hwmod_addr_space omap2430_timer7_addrs[] = {
  683. {
  684. .pa_start = 0x48080000,
  685. .pa_end = 0x48080000 + SZ_1K - 1,
  686. .flags = ADDR_TYPE_RT
  687. },
  688. };
  689. /* l4_core -> timer7 */
  690. static struct omap_hwmod_ocp_if omap2430_l4_core__timer7 = {
  691. .master = &omap2430_l4_core_hwmod,
  692. .slave = &omap2430_timer7_hwmod,
  693. .clk = "gpt7_ick",
  694. .addr = omap2430_timer7_addrs,
  695. .addr_cnt = ARRAY_SIZE(omap2430_timer7_addrs),
  696. .user = OCP_USER_MPU | OCP_USER_SDMA,
  697. };
  698. /* timer7 slave port */
  699. static struct omap_hwmod_ocp_if *omap2430_timer7_slaves[] = {
  700. &omap2430_l4_core__timer7,
  701. };
  702. /* timer7 hwmod */
  703. static struct omap_hwmod omap2430_timer7_hwmod = {
  704. .name = "timer7",
  705. .mpu_irqs = omap2430_timer7_mpu_irqs,
  706. .mpu_irqs_cnt = ARRAY_SIZE(omap2430_timer7_mpu_irqs),
  707. .main_clk = "gpt7_fck",
  708. .prcm = {
  709. .omap2 = {
  710. .prcm_reg_id = 1,
  711. .module_bit = OMAP24XX_EN_GPT7_SHIFT,
  712. .module_offs = CORE_MOD,
  713. .idlest_reg_id = 1,
  714. .idlest_idle_bit = OMAP24XX_ST_GPT7_SHIFT,
  715. },
  716. },
  717. .slaves = omap2430_timer7_slaves,
  718. .slaves_cnt = ARRAY_SIZE(omap2430_timer7_slaves),
  719. .class = &omap2430_timer_hwmod_class,
  720. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430)
  721. };
  722. /* timer8 */
  723. static struct omap_hwmod omap2430_timer8_hwmod;
  724. static struct omap_hwmod_irq_info omap2430_timer8_mpu_irqs[] = {
  725. { .irq = 44, },
  726. };
  727. static struct omap_hwmod_addr_space omap2430_timer8_addrs[] = {
  728. {
  729. .pa_start = 0x48082000,
  730. .pa_end = 0x48082000 + SZ_1K - 1,
  731. .flags = ADDR_TYPE_RT
  732. },
  733. };
  734. /* l4_core -> timer8 */
  735. static struct omap_hwmod_ocp_if omap2430_l4_core__timer8 = {
  736. .master = &omap2430_l4_core_hwmod,
  737. .slave = &omap2430_timer8_hwmod,
  738. .clk = "gpt8_ick",
  739. .addr = omap2430_timer8_addrs,
  740. .addr_cnt = ARRAY_SIZE(omap2430_timer8_addrs),
  741. .user = OCP_USER_MPU | OCP_USER_SDMA,
  742. };
  743. /* timer8 slave port */
  744. static struct omap_hwmod_ocp_if *omap2430_timer8_slaves[] = {
  745. &omap2430_l4_core__timer8,
  746. };
  747. /* timer8 hwmod */
  748. static struct omap_hwmod omap2430_timer8_hwmod = {
  749. .name = "timer8",
  750. .mpu_irqs = omap2430_timer8_mpu_irqs,
  751. .mpu_irqs_cnt = ARRAY_SIZE(omap2430_timer8_mpu_irqs),
  752. .main_clk = "gpt8_fck",
  753. .prcm = {
  754. .omap2 = {
  755. .prcm_reg_id = 1,
  756. .module_bit = OMAP24XX_EN_GPT8_SHIFT,
  757. .module_offs = CORE_MOD,
  758. .idlest_reg_id = 1,
  759. .idlest_idle_bit = OMAP24XX_ST_GPT8_SHIFT,
  760. },
  761. },
  762. .slaves = omap2430_timer8_slaves,
  763. .slaves_cnt = ARRAY_SIZE(omap2430_timer8_slaves),
  764. .class = &omap2430_timer_hwmod_class,
  765. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430)
  766. };
  767. /* timer9 */
  768. static struct omap_hwmod omap2430_timer9_hwmod;
  769. static struct omap_hwmod_irq_info omap2430_timer9_mpu_irqs[] = {
  770. { .irq = 45, },
  771. };
  772. static struct omap_hwmod_addr_space omap2430_timer9_addrs[] = {
  773. {
  774. .pa_start = 0x48084000,
  775. .pa_end = 0x48084000 + SZ_1K - 1,
  776. .flags = ADDR_TYPE_RT
  777. },
  778. };
  779. /* l4_core -> timer9 */
  780. static struct omap_hwmod_ocp_if omap2430_l4_core__timer9 = {
  781. .master = &omap2430_l4_core_hwmod,
  782. .slave = &omap2430_timer9_hwmod,
  783. .clk = "gpt9_ick",
  784. .addr = omap2430_timer9_addrs,
  785. .addr_cnt = ARRAY_SIZE(omap2430_timer9_addrs),
  786. .user = OCP_USER_MPU | OCP_USER_SDMA,
  787. };
  788. /* timer9 slave port */
  789. static struct omap_hwmod_ocp_if *omap2430_timer9_slaves[] = {
  790. &omap2430_l4_core__timer9,
  791. };
  792. /* timer9 hwmod */
  793. static struct omap_hwmod omap2430_timer9_hwmod = {
  794. .name = "timer9",
  795. .mpu_irqs = omap2430_timer9_mpu_irqs,
  796. .mpu_irqs_cnt = ARRAY_SIZE(omap2430_timer9_mpu_irqs),
  797. .main_clk = "gpt9_fck",
  798. .prcm = {
  799. .omap2 = {
  800. .prcm_reg_id = 1,
  801. .module_bit = OMAP24XX_EN_GPT9_SHIFT,
  802. .module_offs = CORE_MOD,
  803. .idlest_reg_id = 1,
  804. .idlest_idle_bit = OMAP24XX_ST_GPT9_SHIFT,
  805. },
  806. },
  807. .slaves = omap2430_timer9_slaves,
  808. .slaves_cnt = ARRAY_SIZE(omap2430_timer9_slaves),
  809. .class = &omap2430_timer_hwmod_class,
  810. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430)
  811. };
  812. /* timer10 */
  813. static struct omap_hwmod omap2430_timer10_hwmod;
  814. static struct omap_hwmod_irq_info omap2430_timer10_mpu_irqs[] = {
  815. { .irq = 46, },
  816. };
  817. static struct omap_hwmod_addr_space omap2430_timer10_addrs[] = {
  818. {
  819. .pa_start = 0x48086000,
  820. .pa_end = 0x48086000 + SZ_1K - 1,
  821. .flags = ADDR_TYPE_RT
  822. },
  823. };
  824. /* l4_core -> timer10 */
  825. static struct omap_hwmod_ocp_if omap2430_l4_core__timer10 = {
  826. .master = &omap2430_l4_core_hwmod,
  827. .slave = &omap2430_timer10_hwmod,
  828. .clk = "gpt10_ick",
  829. .addr = omap2430_timer10_addrs,
  830. .addr_cnt = ARRAY_SIZE(omap2430_timer10_addrs),
  831. .user = OCP_USER_MPU | OCP_USER_SDMA,
  832. };
  833. /* timer10 slave port */
  834. static struct omap_hwmod_ocp_if *omap2430_timer10_slaves[] = {
  835. &omap2430_l4_core__timer10,
  836. };
  837. /* timer10 hwmod */
  838. static struct omap_hwmod omap2430_timer10_hwmod = {
  839. .name = "timer10",
  840. .mpu_irqs = omap2430_timer10_mpu_irqs,
  841. .mpu_irqs_cnt = ARRAY_SIZE(omap2430_timer10_mpu_irqs),
  842. .main_clk = "gpt10_fck",
  843. .prcm = {
  844. .omap2 = {
  845. .prcm_reg_id = 1,
  846. .module_bit = OMAP24XX_EN_GPT10_SHIFT,
  847. .module_offs = CORE_MOD,
  848. .idlest_reg_id = 1,
  849. .idlest_idle_bit = OMAP24XX_ST_GPT10_SHIFT,
  850. },
  851. },
  852. .slaves = omap2430_timer10_slaves,
  853. .slaves_cnt = ARRAY_SIZE(omap2430_timer10_slaves),
  854. .class = &omap2430_timer_hwmod_class,
  855. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430)
  856. };
  857. /* timer11 */
  858. static struct omap_hwmod omap2430_timer11_hwmod;
  859. static struct omap_hwmod_irq_info omap2430_timer11_mpu_irqs[] = {
  860. { .irq = 47, },
  861. };
  862. static struct omap_hwmod_addr_space omap2430_timer11_addrs[] = {
  863. {
  864. .pa_start = 0x48088000,
  865. .pa_end = 0x48088000 + SZ_1K - 1,
  866. .flags = ADDR_TYPE_RT
  867. },
  868. };
  869. /* l4_core -> timer11 */
  870. static struct omap_hwmod_ocp_if omap2430_l4_core__timer11 = {
  871. .master = &omap2430_l4_core_hwmod,
  872. .slave = &omap2430_timer11_hwmod,
  873. .clk = "gpt11_ick",
  874. .addr = omap2430_timer11_addrs,
  875. .addr_cnt = ARRAY_SIZE(omap2430_timer11_addrs),
  876. .user = OCP_USER_MPU | OCP_USER_SDMA,
  877. };
  878. /* timer11 slave port */
  879. static struct omap_hwmod_ocp_if *omap2430_timer11_slaves[] = {
  880. &omap2430_l4_core__timer11,
  881. };
  882. /* timer11 hwmod */
  883. static struct omap_hwmod omap2430_timer11_hwmod = {
  884. .name = "timer11",
  885. .mpu_irqs = omap2430_timer11_mpu_irqs,
  886. .mpu_irqs_cnt = ARRAY_SIZE(omap2430_timer11_mpu_irqs),
  887. .main_clk = "gpt11_fck",
  888. .prcm = {
  889. .omap2 = {
  890. .prcm_reg_id = 1,
  891. .module_bit = OMAP24XX_EN_GPT11_SHIFT,
  892. .module_offs = CORE_MOD,
  893. .idlest_reg_id = 1,
  894. .idlest_idle_bit = OMAP24XX_ST_GPT11_SHIFT,
  895. },
  896. },
  897. .slaves = omap2430_timer11_slaves,
  898. .slaves_cnt = ARRAY_SIZE(omap2430_timer11_slaves),
  899. .class = &omap2430_timer_hwmod_class,
  900. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430)
  901. };
  902. /* timer12 */
  903. static struct omap_hwmod omap2430_timer12_hwmod;
  904. static struct omap_hwmod_irq_info omap2430_timer12_mpu_irqs[] = {
  905. { .irq = 48, },
  906. };
  907. static struct omap_hwmod_addr_space omap2430_timer12_addrs[] = {
  908. {
  909. .pa_start = 0x4808a000,
  910. .pa_end = 0x4808a000 + SZ_1K - 1,
  911. .flags = ADDR_TYPE_RT
  912. },
  913. };
  914. /* l4_core -> timer12 */
  915. static struct omap_hwmod_ocp_if omap2430_l4_core__timer12 = {
  916. .master = &omap2430_l4_core_hwmod,
  917. .slave = &omap2430_timer12_hwmod,
  918. .clk = "gpt12_ick",
  919. .addr = omap2430_timer12_addrs,
  920. .addr_cnt = ARRAY_SIZE(omap2430_timer12_addrs),
  921. .user = OCP_USER_MPU | OCP_USER_SDMA,
  922. };
  923. /* timer12 slave port */
  924. static struct omap_hwmod_ocp_if *omap2430_timer12_slaves[] = {
  925. &omap2430_l4_core__timer12,
  926. };
  927. /* timer12 hwmod */
  928. static struct omap_hwmod omap2430_timer12_hwmod = {
  929. .name = "timer12",
  930. .mpu_irqs = omap2430_timer12_mpu_irqs,
  931. .mpu_irqs_cnt = ARRAY_SIZE(omap2430_timer12_mpu_irqs),
  932. .main_clk = "gpt12_fck",
  933. .prcm = {
  934. .omap2 = {
  935. .prcm_reg_id = 1,
  936. .module_bit = OMAP24XX_EN_GPT12_SHIFT,
  937. .module_offs = CORE_MOD,
  938. .idlest_reg_id = 1,
  939. .idlest_idle_bit = OMAP24XX_ST_GPT12_SHIFT,
  940. },
  941. },
  942. .slaves = omap2430_timer12_slaves,
  943. .slaves_cnt = ARRAY_SIZE(omap2430_timer12_slaves),
  944. .class = &omap2430_timer_hwmod_class,
  945. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430)
  946. };
  947. /* l4_wkup -> wd_timer2 */
  948. static struct omap_hwmod_addr_space omap2430_wd_timer2_addrs[] = {
  949. {
  950. .pa_start = 0x49016000,
  951. .pa_end = 0x4901607f,
  952. .flags = ADDR_TYPE_RT
  953. },
  954. };
  955. static struct omap_hwmod_ocp_if omap2430_l4_wkup__wd_timer2 = {
  956. .master = &omap2430_l4_wkup_hwmod,
  957. .slave = &omap2430_wd_timer2_hwmod,
  958. .clk = "mpu_wdt_ick",
  959. .addr = omap2430_wd_timer2_addrs,
  960. .addr_cnt = ARRAY_SIZE(omap2430_wd_timer2_addrs),
  961. .user = OCP_USER_MPU | OCP_USER_SDMA,
  962. };
  963. /*
  964. * 'wd_timer' class
  965. * 32-bit watchdog upward counter that generates a pulse on the reset pin on
  966. * overflow condition
  967. */
  968. static struct omap_hwmod_class_sysconfig omap2430_wd_timer_sysc = {
  969. .rev_offs = 0x0,
  970. .sysc_offs = 0x0010,
  971. .syss_offs = 0x0014,
  972. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SOFTRESET |
  973. SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
  974. .sysc_fields = &omap_hwmod_sysc_type1,
  975. };
  976. static struct omap_hwmod_class omap2430_wd_timer_hwmod_class = {
  977. .name = "wd_timer",
  978. .sysc = &omap2430_wd_timer_sysc,
  979. .pre_shutdown = &omap2_wd_timer_disable
  980. };
  981. /* wd_timer2 */
  982. static struct omap_hwmod_ocp_if *omap2430_wd_timer2_slaves[] = {
  983. &omap2430_l4_wkup__wd_timer2,
  984. };
  985. static struct omap_hwmod omap2430_wd_timer2_hwmod = {
  986. .name = "wd_timer2",
  987. .class = &omap2430_wd_timer_hwmod_class,
  988. .main_clk = "mpu_wdt_fck",
  989. .prcm = {
  990. .omap2 = {
  991. .prcm_reg_id = 1,
  992. .module_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
  993. .module_offs = WKUP_MOD,
  994. .idlest_reg_id = 1,
  995. .idlest_idle_bit = OMAP24XX_ST_MPU_WDT_SHIFT,
  996. },
  997. },
  998. .slaves = omap2430_wd_timer2_slaves,
  999. .slaves_cnt = ARRAY_SIZE(omap2430_wd_timer2_slaves),
  1000. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  1001. };
  1002. /* UART */
  1003. static struct omap_hwmod_class_sysconfig uart_sysc = {
  1004. .rev_offs = 0x50,
  1005. .sysc_offs = 0x54,
  1006. .syss_offs = 0x58,
  1007. .sysc_flags = (SYSC_HAS_SIDLEMODE |
  1008. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  1009. SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
  1010. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1011. .sysc_fields = &omap_hwmod_sysc_type1,
  1012. };
  1013. static struct omap_hwmod_class uart_class = {
  1014. .name = "uart",
  1015. .sysc = &uart_sysc,
  1016. };
  1017. /* UART1 */
  1018. static struct omap_hwmod_irq_info uart1_mpu_irqs[] = {
  1019. { .irq = INT_24XX_UART1_IRQ, },
  1020. };
  1021. static struct omap_hwmod_dma_info uart1_sdma_reqs[] = {
  1022. { .name = "rx", .dma_req = OMAP24XX_DMA_UART1_RX, },
  1023. { .name = "tx", .dma_req = OMAP24XX_DMA_UART1_TX, },
  1024. };
  1025. static struct omap_hwmod_ocp_if *omap2430_uart1_slaves[] = {
  1026. &omap2_l4_core__uart1,
  1027. };
  1028. static struct omap_hwmod omap2430_uart1_hwmod = {
  1029. .name = "uart1",
  1030. .mpu_irqs = uart1_mpu_irqs,
  1031. .mpu_irqs_cnt = ARRAY_SIZE(uart1_mpu_irqs),
  1032. .sdma_reqs = uart1_sdma_reqs,
  1033. .sdma_reqs_cnt = ARRAY_SIZE(uart1_sdma_reqs),
  1034. .main_clk = "uart1_fck",
  1035. .prcm = {
  1036. .omap2 = {
  1037. .module_offs = CORE_MOD,
  1038. .prcm_reg_id = 1,
  1039. .module_bit = OMAP24XX_EN_UART1_SHIFT,
  1040. .idlest_reg_id = 1,
  1041. .idlest_idle_bit = OMAP24XX_EN_UART1_SHIFT,
  1042. },
  1043. },
  1044. .slaves = omap2430_uart1_slaves,
  1045. .slaves_cnt = ARRAY_SIZE(omap2430_uart1_slaves),
  1046. .class = &uart_class,
  1047. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  1048. };
  1049. /* UART2 */
  1050. static struct omap_hwmod_irq_info uart2_mpu_irqs[] = {
  1051. { .irq = INT_24XX_UART2_IRQ, },
  1052. };
  1053. static struct omap_hwmod_dma_info uart2_sdma_reqs[] = {
  1054. { .name = "rx", .dma_req = OMAP24XX_DMA_UART2_RX, },
  1055. { .name = "tx", .dma_req = OMAP24XX_DMA_UART2_TX, },
  1056. };
  1057. static struct omap_hwmod_ocp_if *omap2430_uart2_slaves[] = {
  1058. &omap2_l4_core__uart2,
  1059. };
  1060. static struct omap_hwmod omap2430_uart2_hwmod = {
  1061. .name = "uart2",
  1062. .mpu_irqs = uart2_mpu_irqs,
  1063. .mpu_irqs_cnt = ARRAY_SIZE(uart2_mpu_irqs),
  1064. .sdma_reqs = uart2_sdma_reqs,
  1065. .sdma_reqs_cnt = ARRAY_SIZE(uart2_sdma_reqs),
  1066. .main_clk = "uart2_fck",
  1067. .prcm = {
  1068. .omap2 = {
  1069. .module_offs = CORE_MOD,
  1070. .prcm_reg_id = 1,
  1071. .module_bit = OMAP24XX_EN_UART2_SHIFT,
  1072. .idlest_reg_id = 1,
  1073. .idlest_idle_bit = OMAP24XX_EN_UART2_SHIFT,
  1074. },
  1075. },
  1076. .slaves = omap2430_uart2_slaves,
  1077. .slaves_cnt = ARRAY_SIZE(omap2430_uart2_slaves),
  1078. .class = &uart_class,
  1079. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  1080. };
  1081. /* UART3 */
  1082. static struct omap_hwmod_irq_info uart3_mpu_irqs[] = {
  1083. { .irq = INT_24XX_UART3_IRQ, },
  1084. };
  1085. static struct omap_hwmod_dma_info uart3_sdma_reqs[] = {
  1086. { .name = "rx", .dma_req = OMAP24XX_DMA_UART3_RX, },
  1087. { .name = "tx", .dma_req = OMAP24XX_DMA_UART3_TX, },
  1088. };
  1089. static struct omap_hwmod_ocp_if *omap2430_uart3_slaves[] = {
  1090. &omap2_l4_core__uart3,
  1091. };
  1092. static struct omap_hwmod omap2430_uart3_hwmod = {
  1093. .name = "uart3",
  1094. .mpu_irqs = uart3_mpu_irqs,
  1095. .mpu_irqs_cnt = ARRAY_SIZE(uart3_mpu_irqs),
  1096. .sdma_reqs = uart3_sdma_reqs,
  1097. .sdma_reqs_cnt = ARRAY_SIZE(uart3_sdma_reqs),
  1098. .main_clk = "uart3_fck",
  1099. .prcm = {
  1100. .omap2 = {
  1101. .module_offs = CORE_MOD,
  1102. .prcm_reg_id = 2,
  1103. .module_bit = OMAP24XX_EN_UART3_SHIFT,
  1104. .idlest_reg_id = 2,
  1105. .idlest_idle_bit = OMAP24XX_EN_UART3_SHIFT,
  1106. },
  1107. },
  1108. .slaves = omap2430_uart3_slaves,
  1109. .slaves_cnt = ARRAY_SIZE(omap2430_uart3_slaves),
  1110. .class = &uart_class,
  1111. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  1112. };
  1113. /*
  1114. * 'dss' class
  1115. * display sub-system
  1116. */
  1117. static struct omap_hwmod_class_sysconfig omap2430_dss_sysc = {
  1118. .rev_offs = 0x0000,
  1119. .sysc_offs = 0x0010,
  1120. .syss_offs = 0x0014,
  1121. .sysc_flags = (SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
  1122. .sysc_fields = &omap_hwmod_sysc_type1,
  1123. };
  1124. static struct omap_hwmod_class omap2430_dss_hwmod_class = {
  1125. .name = "dss",
  1126. .sysc = &omap2430_dss_sysc,
  1127. };
  1128. static struct omap_hwmod_dma_info omap2430_dss_sdma_chs[] = {
  1129. { .name = "dispc", .dma_req = 5 },
  1130. };
  1131. /* dss */
  1132. /* dss master ports */
  1133. static struct omap_hwmod_ocp_if *omap2430_dss_masters[] = {
  1134. &omap2430_dss__l3,
  1135. };
  1136. static struct omap_hwmod_addr_space omap2430_dss_addrs[] = {
  1137. {
  1138. .pa_start = 0x48050000,
  1139. .pa_end = 0x480503FF,
  1140. .flags = ADDR_TYPE_RT
  1141. },
  1142. };
  1143. /* l4_core -> dss */
  1144. static struct omap_hwmod_ocp_if omap2430_l4_core__dss = {
  1145. .master = &omap2430_l4_core_hwmod,
  1146. .slave = &omap2430_dss_core_hwmod,
  1147. .clk = "dss_ick",
  1148. .addr = omap2430_dss_addrs,
  1149. .addr_cnt = ARRAY_SIZE(omap2430_dss_addrs),
  1150. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1151. };
  1152. /* dss slave ports */
  1153. static struct omap_hwmod_ocp_if *omap2430_dss_slaves[] = {
  1154. &omap2430_l4_core__dss,
  1155. };
  1156. static struct omap_hwmod_opt_clk dss_opt_clks[] = {
  1157. { .role = "tv_clk", .clk = "dss_54m_fck" },
  1158. { .role = "sys_clk", .clk = "dss2_fck" },
  1159. };
  1160. static struct omap_hwmod omap2430_dss_core_hwmod = {
  1161. .name = "dss_core",
  1162. .class = &omap2430_dss_hwmod_class,
  1163. .main_clk = "dss1_fck", /* instead of dss_fck */
  1164. .sdma_reqs = omap2430_dss_sdma_chs,
  1165. .sdma_reqs_cnt = ARRAY_SIZE(omap2430_dss_sdma_chs),
  1166. .prcm = {
  1167. .omap2 = {
  1168. .prcm_reg_id = 1,
  1169. .module_bit = OMAP24XX_EN_DSS1_SHIFT,
  1170. .module_offs = CORE_MOD,
  1171. .idlest_reg_id = 1,
  1172. .idlest_stdby_bit = OMAP24XX_ST_DSS_SHIFT,
  1173. },
  1174. },
  1175. .opt_clks = dss_opt_clks,
  1176. .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
  1177. .slaves = omap2430_dss_slaves,
  1178. .slaves_cnt = ARRAY_SIZE(omap2430_dss_slaves),
  1179. .masters = omap2430_dss_masters,
  1180. .masters_cnt = ARRAY_SIZE(omap2430_dss_masters),
  1181. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  1182. .flags = HWMOD_NO_IDLEST,
  1183. };
  1184. /*
  1185. * 'dispc' class
  1186. * display controller
  1187. */
  1188. static struct omap_hwmod_class_sysconfig omap2430_dispc_sysc = {
  1189. .rev_offs = 0x0000,
  1190. .sysc_offs = 0x0010,
  1191. .syss_offs = 0x0014,
  1192. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE |
  1193. SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
  1194. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1195. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  1196. .sysc_fields = &omap_hwmod_sysc_type1,
  1197. };
  1198. static struct omap_hwmod_class omap2430_dispc_hwmod_class = {
  1199. .name = "dispc",
  1200. .sysc = &omap2430_dispc_sysc,
  1201. };
  1202. static struct omap_hwmod_irq_info omap2430_dispc_irqs[] = {
  1203. { .irq = 25 },
  1204. };
  1205. static struct omap_hwmod_addr_space omap2430_dss_dispc_addrs[] = {
  1206. {
  1207. .pa_start = 0x48050400,
  1208. .pa_end = 0x480507FF,
  1209. .flags = ADDR_TYPE_RT
  1210. },
  1211. };
  1212. /* l4_core -> dss_dispc */
  1213. static struct omap_hwmod_ocp_if omap2430_l4_core__dss_dispc = {
  1214. .master = &omap2430_l4_core_hwmod,
  1215. .slave = &omap2430_dss_dispc_hwmod,
  1216. .clk = "dss_ick",
  1217. .addr = omap2430_dss_dispc_addrs,
  1218. .addr_cnt = ARRAY_SIZE(omap2430_dss_dispc_addrs),
  1219. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1220. };
  1221. /* dss_dispc slave ports */
  1222. static struct omap_hwmod_ocp_if *omap2430_dss_dispc_slaves[] = {
  1223. &omap2430_l4_core__dss_dispc,
  1224. };
  1225. static struct omap_hwmod omap2430_dss_dispc_hwmod = {
  1226. .name = "dss_dispc",
  1227. .class = &omap2430_dispc_hwmod_class,
  1228. .mpu_irqs = omap2430_dispc_irqs,
  1229. .mpu_irqs_cnt = ARRAY_SIZE(omap2430_dispc_irqs),
  1230. .main_clk = "dss1_fck",
  1231. .prcm = {
  1232. .omap2 = {
  1233. .prcm_reg_id = 1,
  1234. .module_bit = OMAP24XX_EN_DSS1_SHIFT,
  1235. .module_offs = CORE_MOD,
  1236. .idlest_reg_id = 1,
  1237. .idlest_stdby_bit = OMAP24XX_ST_DSS_SHIFT,
  1238. },
  1239. },
  1240. .slaves = omap2430_dss_dispc_slaves,
  1241. .slaves_cnt = ARRAY_SIZE(omap2430_dss_dispc_slaves),
  1242. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  1243. .flags = HWMOD_NO_IDLEST,
  1244. };
  1245. /*
  1246. * 'rfbi' class
  1247. * remote frame buffer interface
  1248. */
  1249. static struct omap_hwmod_class_sysconfig omap2430_rfbi_sysc = {
  1250. .rev_offs = 0x0000,
  1251. .sysc_offs = 0x0010,
  1252. .syss_offs = 0x0014,
  1253. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1254. SYSC_HAS_AUTOIDLE),
  1255. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1256. .sysc_fields = &omap_hwmod_sysc_type1,
  1257. };
  1258. static struct omap_hwmod_class omap2430_rfbi_hwmod_class = {
  1259. .name = "rfbi",
  1260. .sysc = &omap2430_rfbi_sysc,
  1261. };
  1262. static struct omap_hwmod_addr_space omap2430_dss_rfbi_addrs[] = {
  1263. {
  1264. .pa_start = 0x48050800,
  1265. .pa_end = 0x48050BFF,
  1266. .flags = ADDR_TYPE_RT
  1267. },
  1268. };
  1269. /* l4_core -> dss_rfbi */
  1270. static struct omap_hwmod_ocp_if omap2430_l4_core__dss_rfbi = {
  1271. .master = &omap2430_l4_core_hwmod,
  1272. .slave = &omap2430_dss_rfbi_hwmod,
  1273. .clk = "dss_ick",
  1274. .addr = omap2430_dss_rfbi_addrs,
  1275. .addr_cnt = ARRAY_SIZE(omap2430_dss_rfbi_addrs),
  1276. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1277. };
  1278. /* dss_rfbi slave ports */
  1279. static struct omap_hwmod_ocp_if *omap2430_dss_rfbi_slaves[] = {
  1280. &omap2430_l4_core__dss_rfbi,
  1281. };
  1282. static struct omap_hwmod omap2430_dss_rfbi_hwmod = {
  1283. .name = "dss_rfbi",
  1284. .class = &omap2430_rfbi_hwmod_class,
  1285. .main_clk = "dss1_fck",
  1286. .prcm = {
  1287. .omap2 = {
  1288. .prcm_reg_id = 1,
  1289. .module_bit = OMAP24XX_EN_DSS1_SHIFT,
  1290. .module_offs = CORE_MOD,
  1291. },
  1292. },
  1293. .slaves = omap2430_dss_rfbi_slaves,
  1294. .slaves_cnt = ARRAY_SIZE(omap2430_dss_rfbi_slaves),
  1295. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  1296. .flags = HWMOD_NO_IDLEST,
  1297. };
  1298. /*
  1299. * 'venc' class
  1300. * video encoder
  1301. */
  1302. static struct omap_hwmod_class omap2430_venc_hwmod_class = {
  1303. .name = "venc",
  1304. };
  1305. /* dss_venc */
  1306. static struct omap_hwmod_addr_space omap2430_dss_venc_addrs[] = {
  1307. {
  1308. .pa_start = 0x48050C00,
  1309. .pa_end = 0x48050FFF,
  1310. .flags = ADDR_TYPE_RT
  1311. },
  1312. };
  1313. /* l4_core -> dss_venc */
  1314. static struct omap_hwmod_ocp_if omap2430_l4_core__dss_venc = {
  1315. .master = &omap2430_l4_core_hwmod,
  1316. .slave = &omap2430_dss_venc_hwmod,
  1317. .clk = "dss_54m_fck",
  1318. .addr = omap2430_dss_venc_addrs,
  1319. .addr_cnt = ARRAY_SIZE(omap2430_dss_venc_addrs),
  1320. .flags = OCPIF_SWSUP_IDLE,
  1321. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1322. };
  1323. /* dss_venc slave ports */
  1324. static struct omap_hwmod_ocp_if *omap2430_dss_venc_slaves[] = {
  1325. &omap2430_l4_core__dss_venc,
  1326. };
  1327. static struct omap_hwmod omap2430_dss_venc_hwmod = {
  1328. .name = "dss_venc",
  1329. .class = &omap2430_venc_hwmod_class,
  1330. .main_clk = "dss1_fck",
  1331. .prcm = {
  1332. .omap2 = {
  1333. .prcm_reg_id = 1,
  1334. .module_bit = OMAP24XX_EN_DSS1_SHIFT,
  1335. .module_offs = CORE_MOD,
  1336. },
  1337. },
  1338. .slaves = omap2430_dss_venc_slaves,
  1339. .slaves_cnt = ARRAY_SIZE(omap2430_dss_venc_slaves),
  1340. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  1341. .flags = HWMOD_NO_IDLEST,
  1342. };
  1343. /* I2C common */
  1344. static struct omap_hwmod_class_sysconfig i2c_sysc = {
  1345. .rev_offs = 0x00,
  1346. .sysc_offs = 0x20,
  1347. .syss_offs = 0x10,
  1348. .sysc_flags = (SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
  1349. SYSS_HAS_RESET_STATUS),
  1350. .sysc_fields = &omap_hwmod_sysc_type1,
  1351. };
  1352. static struct omap_hwmod_class i2c_class = {
  1353. .name = "i2c",
  1354. .sysc = &i2c_sysc,
  1355. };
  1356. static struct omap_i2c_dev_attr i2c_dev_attr = {
  1357. .fifo_depth = 8, /* bytes */
  1358. };
  1359. /* I2C1 */
  1360. static struct omap_hwmod_irq_info i2c1_mpu_irqs[] = {
  1361. { .irq = INT_24XX_I2C1_IRQ, },
  1362. };
  1363. static struct omap_hwmod_dma_info i2c1_sdma_reqs[] = {
  1364. { .name = "tx", .dma_req = OMAP24XX_DMA_I2C1_TX },
  1365. { .name = "rx", .dma_req = OMAP24XX_DMA_I2C1_RX },
  1366. };
  1367. static struct omap_hwmod_ocp_if *omap2430_i2c1_slaves[] = {
  1368. &omap2430_l4_core__i2c1,
  1369. };
  1370. static struct omap_hwmod omap2430_i2c1_hwmod = {
  1371. .name = "i2c1",
  1372. .mpu_irqs = i2c1_mpu_irqs,
  1373. .mpu_irqs_cnt = ARRAY_SIZE(i2c1_mpu_irqs),
  1374. .sdma_reqs = i2c1_sdma_reqs,
  1375. .sdma_reqs_cnt = ARRAY_SIZE(i2c1_sdma_reqs),
  1376. .main_clk = "i2chs1_fck",
  1377. .prcm = {
  1378. .omap2 = {
  1379. /*
  1380. * NOTE: The CM_FCLKEN* and CM_ICLKEN* for
  1381. * I2CHS IP's do not follow the usual pattern.
  1382. * prcm_reg_id alone cannot be used to program
  1383. * the iclk and fclk. Needs to be handled using
  1384. * additional flags when clk handling is moved
  1385. * to hwmod framework.
  1386. */
  1387. .module_offs = CORE_MOD,
  1388. .prcm_reg_id = 1,
  1389. .module_bit = OMAP2430_EN_I2CHS1_SHIFT,
  1390. .idlest_reg_id = 1,
  1391. .idlest_idle_bit = OMAP2430_ST_I2CHS1_SHIFT,
  1392. },
  1393. },
  1394. .slaves = omap2430_i2c1_slaves,
  1395. .slaves_cnt = ARRAY_SIZE(omap2430_i2c1_slaves),
  1396. .class = &i2c_class,
  1397. .dev_attr = &i2c_dev_attr,
  1398. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  1399. };
  1400. /* I2C2 */
  1401. static struct omap_hwmod_irq_info i2c2_mpu_irqs[] = {
  1402. { .irq = INT_24XX_I2C2_IRQ, },
  1403. };
  1404. static struct omap_hwmod_dma_info i2c2_sdma_reqs[] = {
  1405. { .name = "tx", .dma_req = OMAP24XX_DMA_I2C2_TX },
  1406. { .name = "rx", .dma_req = OMAP24XX_DMA_I2C2_RX },
  1407. };
  1408. static struct omap_hwmod_ocp_if *omap2430_i2c2_slaves[] = {
  1409. &omap2430_l4_core__i2c2,
  1410. };
  1411. static struct omap_hwmod omap2430_i2c2_hwmod = {
  1412. .name = "i2c2",
  1413. .mpu_irqs = i2c2_mpu_irqs,
  1414. .mpu_irqs_cnt = ARRAY_SIZE(i2c2_mpu_irqs),
  1415. .sdma_reqs = i2c2_sdma_reqs,
  1416. .sdma_reqs_cnt = ARRAY_SIZE(i2c2_sdma_reqs),
  1417. .main_clk = "i2chs2_fck",
  1418. .prcm = {
  1419. .omap2 = {
  1420. .module_offs = CORE_MOD,
  1421. .prcm_reg_id = 1,
  1422. .module_bit = OMAP2430_EN_I2CHS2_SHIFT,
  1423. .idlest_reg_id = 1,
  1424. .idlest_idle_bit = OMAP2430_ST_I2CHS2_SHIFT,
  1425. },
  1426. },
  1427. .slaves = omap2430_i2c2_slaves,
  1428. .slaves_cnt = ARRAY_SIZE(omap2430_i2c2_slaves),
  1429. .class = &i2c_class,
  1430. .dev_attr = &i2c_dev_attr,
  1431. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  1432. };
  1433. /* l4_wkup -> gpio1 */
  1434. static struct omap_hwmod_addr_space omap2430_gpio1_addr_space[] = {
  1435. {
  1436. .pa_start = 0x4900C000,
  1437. .pa_end = 0x4900C1ff,
  1438. .flags = ADDR_TYPE_RT
  1439. },
  1440. };
  1441. static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio1 = {
  1442. .master = &omap2430_l4_wkup_hwmod,
  1443. .slave = &omap2430_gpio1_hwmod,
  1444. .clk = "gpios_ick",
  1445. .addr = omap2430_gpio1_addr_space,
  1446. .addr_cnt = ARRAY_SIZE(omap2430_gpio1_addr_space),
  1447. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1448. };
  1449. /* l4_wkup -> gpio2 */
  1450. static struct omap_hwmod_addr_space omap2430_gpio2_addr_space[] = {
  1451. {
  1452. .pa_start = 0x4900E000,
  1453. .pa_end = 0x4900E1ff,
  1454. .flags = ADDR_TYPE_RT
  1455. },
  1456. };
  1457. static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio2 = {
  1458. .master = &omap2430_l4_wkup_hwmod,
  1459. .slave = &omap2430_gpio2_hwmod,
  1460. .clk = "gpios_ick",
  1461. .addr = omap2430_gpio2_addr_space,
  1462. .addr_cnt = ARRAY_SIZE(omap2430_gpio2_addr_space),
  1463. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1464. };
  1465. /* l4_wkup -> gpio3 */
  1466. static struct omap_hwmod_addr_space omap2430_gpio3_addr_space[] = {
  1467. {
  1468. .pa_start = 0x49010000,
  1469. .pa_end = 0x490101ff,
  1470. .flags = ADDR_TYPE_RT
  1471. },
  1472. };
  1473. static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio3 = {
  1474. .master = &omap2430_l4_wkup_hwmod,
  1475. .slave = &omap2430_gpio3_hwmod,
  1476. .clk = "gpios_ick",
  1477. .addr = omap2430_gpio3_addr_space,
  1478. .addr_cnt = ARRAY_SIZE(omap2430_gpio3_addr_space),
  1479. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1480. };
  1481. /* l4_wkup -> gpio4 */
  1482. static struct omap_hwmod_addr_space omap2430_gpio4_addr_space[] = {
  1483. {
  1484. .pa_start = 0x49012000,
  1485. .pa_end = 0x490121ff,
  1486. .flags = ADDR_TYPE_RT
  1487. },
  1488. };
  1489. static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio4 = {
  1490. .master = &omap2430_l4_wkup_hwmod,
  1491. .slave = &omap2430_gpio4_hwmod,
  1492. .clk = "gpios_ick",
  1493. .addr = omap2430_gpio4_addr_space,
  1494. .addr_cnt = ARRAY_SIZE(omap2430_gpio4_addr_space),
  1495. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1496. };
  1497. /* l4_core -> gpio5 */
  1498. static struct omap_hwmod_addr_space omap2430_gpio5_addr_space[] = {
  1499. {
  1500. .pa_start = 0x480B6000,
  1501. .pa_end = 0x480B61ff,
  1502. .flags = ADDR_TYPE_RT
  1503. },
  1504. };
  1505. static struct omap_hwmod_ocp_if omap2430_l4_core__gpio5 = {
  1506. .master = &omap2430_l4_core_hwmod,
  1507. .slave = &omap2430_gpio5_hwmod,
  1508. .clk = "gpio5_ick",
  1509. .addr = omap2430_gpio5_addr_space,
  1510. .addr_cnt = ARRAY_SIZE(omap2430_gpio5_addr_space),
  1511. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1512. };
  1513. /* gpio dev_attr */
  1514. static struct omap_gpio_dev_attr gpio_dev_attr = {
  1515. .bank_width = 32,
  1516. .dbck_flag = false,
  1517. };
  1518. static struct omap_hwmod_class_sysconfig omap243x_gpio_sysc = {
  1519. .rev_offs = 0x0000,
  1520. .sysc_offs = 0x0010,
  1521. .syss_offs = 0x0014,
  1522. .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  1523. SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
  1524. SYSS_HAS_RESET_STATUS),
  1525. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1526. .sysc_fields = &omap_hwmod_sysc_type1,
  1527. };
  1528. /*
  1529. * 'gpio' class
  1530. * general purpose io module
  1531. */
  1532. static struct omap_hwmod_class omap243x_gpio_hwmod_class = {
  1533. .name = "gpio",
  1534. .sysc = &omap243x_gpio_sysc,
  1535. .rev = 0,
  1536. };
  1537. /* gpio1 */
  1538. static struct omap_hwmod_irq_info omap243x_gpio1_irqs[] = {
  1539. { .irq = 29 }, /* INT_24XX_GPIO_BANK1 */
  1540. };
  1541. static struct omap_hwmod_ocp_if *omap2430_gpio1_slaves[] = {
  1542. &omap2430_l4_wkup__gpio1,
  1543. };
  1544. static struct omap_hwmod omap2430_gpio1_hwmod = {
  1545. .name = "gpio1",
  1546. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1547. .mpu_irqs = omap243x_gpio1_irqs,
  1548. .mpu_irqs_cnt = ARRAY_SIZE(omap243x_gpio1_irqs),
  1549. .main_clk = "gpios_fck",
  1550. .prcm = {
  1551. .omap2 = {
  1552. .prcm_reg_id = 1,
  1553. .module_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1554. .module_offs = WKUP_MOD,
  1555. .idlest_reg_id = 1,
  1556. .idlest_idle_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1557. },
  1558. },
  1559. .slaves = omap2430_gpio1_slaves,
  1560. .slaves_cnt = ARRAY_SIZE(omap2430_gpio1_slaves),
  1561. .class = &omap243x_gpio_hwmod_class,
  1562. .dev_attr = &gpio_dev_attr,
  1563. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  1564. };
  1565. /* gpio2 */
  1566. static struct omap_hwmod_irq_info omap243x_gpio2_irqs[] = {
  1567. { .irq = 30 }, /* INT_24XX_GPIO_BANK2 */
  1568. };
  1569. static struct omap_hwmod_ocp_if *omap2430_gpio2_slaves[] = {
  1570. &omap2430_l4_wkup__gpio2,
  1571. };
  1572. static struct omap_hwmod omap2430_gpio2_hwmod = {
  1573. .name = "gpio2",
  1574. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1575. .mpu_irqs = omap243x_gpio2_irqs,
  1576. .mpu_irqs_cnt = ARRAY_SIZE(omap243x_gpio2_irqs),
  1577. .main_clk = "gpios_fck",
  1578. .prcm = {
  1579. .omap2 = {
  1580. .prcm_reg_id = 1,
  1581. .module_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1582. .module_offs = WKUP_MOD,
  1583. .idlest_reg_id = 1,
  1584. .idlest_idle_bit = OMAP24XX_ST_GPIOS_SHIFT,
  1585. },
  1586. },
  1587. .slaves = omap2430_gpio2_slaves,
  1588. .slaves_cnt = ARRAY_SIZE(omap2430_gpio2_slaves),
  1589. .class = &omap243x_gpio_hwmod_class,
  1590. .dev_attr = &gpio_dev_attr,
  1591. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  1592. };
  1593. /* gpio3 */
  1594. static struct omap_hwmod_irq_info omap243x_gpio3_irqs[] = {
  1595. { .irq = 31 }, /* INT_24XX_GPIO_BANK3 */
  1596. };
  1597. static struct omap_hwmod_ocp_if *omap2430_gpio3_slaves[] = {
  1598. &omap2430_l4_wkup__gpio3,
  1599. };
  1600. static struct omap_hwmod omap2430_gpio3_hwmod = {
  1601. .name = "gpio3",
  1602. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1603. .mpu_irqs = omap243x_gpio3_irqs,
  1604. .mpu_irqs_cnt = ARRAY_SIZE(omap243x_gpio3_irqs),
  1605. .main_clk = "gpios_fck",
  1606. .prcm = {
  1607. .omap2 = {
  1608. .prcm_reg_id = 1,
  1609. .module_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1610. .module_offs = WKUP_MOD,
  1611. .idlest_reg_id = 1,
  1612. .idlest_idle_bit = OMAP24XX_ST_GPIOS_SHIFT,
  1613. },
  1614. },
  1615. .slaves = omap2430_gpio3_slaves,
  1616. .slaves_cnt = ARRAY_SIZE(omap2430_gpio3_slaves),
  1617. .class = &omap243x_gpio_hwmod_class,
  1618. .dev_attr = &gpio_dev_attr,
  1619. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  1620. };
  1621. /* gpio4 */
  1622. static struct omap_hwmod_irq_info omap243x_gpio4_irqs[] = {
  1623. { .irq = 32 }, /* INT_24XX_GPIO_BANK4 */
  1624. };
  1625. static struct omap_hwmod_ocp_if *omap2430_gpio4_slaves[] = {
  1626. &omap2430_l4_wkup__gpio4,
  1627. };
  1628. static struct omap_hwmod omap2430_gpio4_hwmod = {
  1629. .name = "gpio4",
  1630. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1631. .mpu_irqs = omap243x_gpio4_irqs,
  1632. .mpu_irqs_cnt = ARRAY_SIZE(omap243x_gpio4_irqs),
  1633. .main_clk = "gpios_fck",
  1634. .prcm = {
  1635. .omap2 = {
  1636. .prcm_reg_id = 1,
  1637. .module_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1638. .module_offs = WKUP_MOD,
  1639. .idlest_reg_id = 1,
  1640. .idlest_idle_bit = OMAP24XX_ST_GPIOS_SHIFT,
  1641. },
  1642. },
  1643. .slaves = omap2430_gpio4_slaves,
  1644. .slaves_cnt = ARRAY_SIZE(omap2430_gpio4_slaves),
  1645. .class = &omap243x_gpio_hwmod_class,
  1646. .dev_attr = &gpio_dev_attr,
  1647. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  1648. };
  1649. /* gpio5 */
  1650. static struct omap_hwmod_irq_info omap243x_gpio5_irqs[] = {
  1651. { .irq = 33 }, /* INT_24XX_GPIO_BANK5 */
  1652. };
  1653. static struct omap_hwmod_ocp_if *omap2430_gpio5_slaves[] = {
  1654. &omap2430_l4_core__gpio5,
  1655. };
  1656. static struct omap_hwmod omap2430_gpio5_hwmod = {
  1657. .name = "gpio5",
  1658. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1659. .mpu_irqs = omap243x_gpio5_irqs,
  1660. .mpu_irqs_cnt = ARRAY_SIZE(omap243x_gpio5_irqs),
  1661. .main_clk = "gpio5_fck",
  1662. .prcm = {
  1663. .omap2 = {
  1664. .prcm_reg_id = 2,
  1665. .module_bit = OMAP2430_EN_GPIO5_SHIFT,
  1666. .module_offs = CORE_MOD,
  1667. .idlest_reg_id = 2,
  1668. .idlest_idle_bit = OMAP2430_ST_GPIO5_SHIFT,
  1669. },
  1670. },
  1671. .slaves = omap2430_gpio5_slaves,
  1672. .slaves_cnt = ARRAY_SIZE(omap2430_gpio5_slaves),
  1673. .class = &omap243x_gpio_hwmod_class,
  1674. .dev_attr = &gpio_dev_attr,
  1675. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  1676. };
  1677. /* dma_system */
  1678. static struct omap_hwmod_class_sysconfig omap2430_dma_sysc = {
  1679. .rev_offs = 0x0000,
  1680. .sysc_offs = 0x002c,
  1681. .syss_offs = 0x0028,
  1682. .sysc_flags = (SYSC_HAS_SOFTRESET | SYSC_HAS_MIDLEMODE |
  1683. SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_EMUFREE |
  1684. SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
  1685. .idlemodes = (MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  1686. .sysc_fields = &omap_hwmod_sysc_type1,
  1687. };
  1688. static struct omap_hwmod_class omap2430_dma_hwmod_class = {
  1689. .name = "dma",
  1690. .sysc = &omap2430_dma_sysc,
  1691. };
  1692. /* dma attributes */
  1693. static struct omap_dma_dev_attr dma_dev_attr = {
  1694. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  1695. IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
  1696. .lch_count = 32,
  1697. };
  1698. static struct omap_hwmod_irq_info omap2430_dma_system_irqs[] = {
  1699. { .name = "0", .irq = 12 }, /* INT_24XX_SDMA_IRQ0 */
  1700. { .name = "1", .irq = 13 }, /* INT_24XX_SDMA_IRQ1 */
  1701. { .name = "2", .irq = 14 }, /* INT_24XX_SDMA_IRQ2 */
  1702. { .name = "3", .irq = 15 }, /* INT_24XX_SDMA_IRQ3 */
  1703. };
  1704. static struct omap_hwmod_addr_space omap2430_dma_system_addrs[] = {
  1705. {
  1706. .pa_start = 0x48056000,
  1707. .pa_end = 0x48056fff,
  1708. .flags = ADDR_TYPE_RT
  1709. },
  1710. };
  1711. /* dma_system -> L3 */
  1712. static struct omap_hwmod_ocp_if omap2430_dma_system__l3 = {
  1713. .master = &omap2430_dma_system_hwmod,
  1714. .slave = &omap2430_l3_main_hwmod,
  1715. .clk = "core_l3_ck",
  1716. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1717. };
  1718. /* dma_system master ports */
  1719. static struct omap_hwmod_ocp_if *omap2430_dma_system_masters[] = {
  1720. &omap2430_dma_system__l3,
  1721. };
  1722. /* l4_core -> dma_system */
  1723. static struct omap_hwmod_ocp_if omap2430_l4_core__dma_system = {
  1724. .master = &omap2430_l4_core_hwmod,
  1725. .slave = &omap2430_dma_system_hwmod,
  1726. .clk = "sdma_ick",
  1727. .addr = omap2430_dma_system_addrs,
  1728. .addr_cnt = ARRAY_SIZE(omap2430_dma_system_addrs),
  1729. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1730. };
  1731. /* dma_system slave ports */
  1732. static struct omap_hwmod_ocp_if *omap2430_dma_system_slaves[] = {
  1733. &omap2430_l4_core__dma_system,
  1734. };
  1735. static struct omap_hwmod omap2430_dma_system_hwmod = {
  1736. .name = "dma",
  1737. .class = &omap2430_dma_hwmod_class,
  1738. .mpu_irqs = omap2430_dma_system_irqs,
  1739. .mpu_irqs_cnt = ARRAY_SIZE(omap2430_dma_system_irqs),
  1740. .main_clk = "core_l3_ck",
  1741. .slaves = omap2430_dma_system_slaves,
  1742. .slaves_cnt = ARRAY_SIZE(omap2430_dma_system_slaves),
  1743. .masters = omap2430_dma_system_masters,
  1744. .masters_cnt = ARRAY_SIZE(omap2430_dma_system_masters),
  1745. .dev_attr = &dma_dev_attr,
  1746. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  1747. .flags = HWMOD_NO_IDLEST,
  1748. };
  1749. /*
  1750. * 'mailbox' class
  1751. * mailbox module allowing communication between the on-chip processors
  1752. * using a queued mailbox-interrupt mechanism.
  1753. */
  1754. static struct omap_hwmod_class_sysconfig omap2430_mailbox_sysc = {
  1755. .rev_offs = 0x000,
  1756. .sysc_offs = 0x010,
  1757. .syss_offs = 0x014,
  1758. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  1759. SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
  1760. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1761. .sysc_fields = &omap_hwmod_sysc_type1,
  1762. };
  1763. static struct omap_hwmod_class omap2430_mailbox_hwmod_class = {
  1764. .name = "mailbox",
  1765. .sysc = &omap2430_mailbox_sysc,
  1766. };
  1767. /* mailbox */
  1768. static struct omap_hwmod omap2430_mailbox_hwmod;
  1769. static struct omap_hwmod_irq_info omap2430_mailbox_irqs[] = {
  1770. { .irq = 26 },
  1771. };
  1772. static struct omap_hwmod_addr_space omap2430_mailbox_addrs[] = {
  1773. {
  1774. .pa_start = 0x48094000,
  1775. .pa_end = 0x480941ff,
  1776. .flags = ADDR_TYPE_RT,
  1777. },
  1778. };
  1779. /* l4_core -> mailbox */
  1780. static struct omap_hwmod_ocp_if omap2430_l4_core__mailbox = {
  1781. .master = &omap2430_l4_core_hwmod,
  1782. .slave = &omap2430_mailbox_hwmod,
  1783. .addr = omap2430_mailbox_addrs,
  1784. .addr_cnt = ARRAY_SIZE(omap2430_mailbox_addrs),
  1785. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1786. };
  1787. /* mailbox slave ports */
  1788. static struct omap_hwmod_ocp_if *omap2430_mailbox_slaves[] = {
  1789. &omap2430_l4_core__mailbox,
  1790. };
  1791. static struct omap_hwmod omap2430_mailbox_hwmod = {
  1792. .name = "mailbox",
  1793. .class = &omap2430_mailbox_hwmod_class,
  1794. .mpu_irqs = omap2430_mailbox_irqs,
  1795. .mpu_irqs_cnt = ARRAY_SIZE(omap2430_mailbox_irqs),
  1796. .main_clk = "mailboxes_ick",
  1797. .prcm = {
  1798. .omap2 = {
  1799. .prcm_reg_id = 1,
  1800. .module_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
  1801. .module_offs = CORE_MOD,
  1802. .idlest_reg_id = 1,
  1803. .idlest_idle_bit = OMAP24XX_ST_MAILBOXES_SHIFT,
  1804. },
  1805. },
  1806. .slaves = omap2430_mailbox_slaves,
  1807. .slaves_cnt = ARRAY_SIZE(omap2430_mailbox_slaves),
  1808. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  1809. };
  1810. /*
  1811. * 'mcspi' class
  1812. * multichannel serial port interface (mcspi) / master/slave synchronous serial
  1813. * bus
  1814. */
  1815. static struct omap_hwmod_class_sysconfig omap2430_mcspi_sysc = {
  1816. .rev_offs = 0x0000,
  1817. .sysc_offs = 0x0010,
  1818. .syss_offs = 0x0014,
  1819. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  1820. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  1821. SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
  1822. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1823. .sysc_fields = &omap_hwmod_sysc_type1,
  1824. };
  1825. static struct omap_hwmod_class omap2430_mcspi_class = {
  1826. .name = "mcspi",
  1827. .sysc = &omap2430_mcspi_sysc,
  1828. .rev = OMAP2_MCSPI_REV,
  1829. };
  1830. /* mcspi1 */
  1831. static struct omap_hwmod_irq_info omap2430_mcspi1_mpu_irqs[] = {
  1832. { .irq = 65 },
  1833. };
  1834. static struct omap_hwmod_dma_info omap2430_mcspi1_sdma_reqs[] = {
  1835. { .name = "tx0", .dma_req = 35 }, /* DMA_SPI1_TX0 */
  1836. { .name = "rx0", .dma_req = 36 }, /* DMA_SPI1_RX0 */
  1837. { .name = "tx1", .dma_req = 37 }, /* DMA_SPI1_TX1 */
  1838. { .name = "rx1", .dma_req = 38 }, /* DMA_SPI1_RX1 */
  1839. { .name = "tx2", .dma_req = 39 }, /* DMA_SPI1_TX2 */
  1840. { .name = "rx2", .dma_req = 40 }, /* DMA_SPI1_RX2 */
  1841. { .name = "tx3", .dma_req = 41 }, /* DMA_SPI1_TX3 */
  1842. { .name = "rx3", .dma_req = 42 }, /* DMA_SPI1_RX3 */
  1843. };
  1844. static struct omap_hwmod_ocp_if *omap2430_mcspi1_slaves[] = {
  1845. &omap2430_l4_core__mcspi1,
  1846. };
  1847. static struct omap2_mcspi_dev_attr omap_mcspi1_dev_attr = {
  1848. .num_chipselect = 4,
  1849. };
  1850. static struct omap_hwmod omap2430_mcspi1_hwmod = {
  1851. .name = "mcspi1_hwmod",
  1852. .mpu_irqs = omap2430_mcspi1_mpu_irqs,
  1853. .mpu_irqs_cnt = ARRAY_SIZE(omap2430_mcspi1_mpu_irqs),
  1854. .sdma_reqs = omap2430_mcspi1_sdma_reqs,
  1855. .sdma_reqs_cnt = ARRAY_SIZE(omap2430_mcspi1_sdma_reqs),
  1856. .main_clk = "mcspi1_fck",
  1857. .prcm = {
  1858. .omap2 = {
  1859. .module_offs = CORE_MOD,
  1860. .prcm_reg_id = 1,
  1861. .module_bit = OMAP24XX_EN_MCSPI1_SHIFT,
  1862. .idlest_reg_id = 1,
  1863. .idlest_idle_bit = OMAP24XX_ST_MCSPI1_SHIFT,
  1864. },
  1865. },
  1866. .slaves = omap2430_mcspi1_slaves,
  1867. .slaves_cnt = ARRAY_SIZE(omap2430_mcspi1_slaves),
  1868. .class = &omap2430_mcspi_class,
  1869. .dev_attr = &omap_mcspi1_dev_attr,
  1870. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  1871. };
  1872. /* mcspi2 */
  1873. static struct omap_hwmod_irq_info omap2430_mcspi2_mpu_irqs[] = {
  1874. { .irq = 66 },
  1875. };
  1876. static struct omap_hwmod_dma_info omap2430_mcspi2_sdma_reqs[] = {
  1877. { .name = "tx0", .dma_req = 43 }, /* DMA_SPI2_TX0 */
  1878. { .name = "rx0", .dma_req = 44 }, /* DMA_SPI2_RX0 */
  1879. { .name = "tx1", .dma_req = 45 }, /* DMA_SPI2_TX1 */
  1880. { .name = "rx1", .dma_req = 46 }, /* DMA_SPI2_RX1 */
  1881. };
  1882. static struct omap_hwmod_ocp_if *omap2430_mcspi2_slaves[] = {
  1883. &omap2430_l4_core__mcspi2,
  1884. };
  1885. static struct omap2_mcspi_dev_attr omap_mcspi2_dev_attr = {
  1886. .num_chipselect = 2,
  1887. };
  1888. static struct omap_hwmod omap2430_mcspi2_hwmod = {
  1889. .name = "mcspi2_hwmod",
  1890. .mpu_irqs = omap2430_mcspi2_mpu_irqs,
  1891. .mpu_irqs_cnt = ARRAY_SIZE(omap2430_mcspi2_mpu_irqs),
  1892. .sdma_reqs = omap2430_mcspi2_sdma_reqs,
  1893. .sdma_reqs_cnt = ARRAY_SIZE(omap2430_mcspi2_sdma_reqs),
  1894. .main_clk = "mcspi2_fck",
  1895. .prcm = {
  1896. .omap2 = {
  1897. .module_offs = CORE_MOD,
  1898. .prcm_reg_id = 1,
  1899. .module_bit = OMAP24XX_EN_MCSPI2_SHIFT,
  1900. .idlest_reg_id = 1,
  1901. .idlest_idle_bit = OMAP24XX_ST_MCSPI2_SHIFT,
  1902. },
  1903. },
  1904. .slaves = omap2430_mcspi2_slaves,
  1905. .slaves_cnt = ARRAY_SIZE(omap2430_mcspi2_slaves),
  1906. .class = &omap2430_mcspi_class,
  1907. .dev_attr = &omap_mcspi2_dev_attr,
  1908. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  1909. };
  1910. /* mcspi3 */
  1911. static struct omap_hwmod_irq_info omap2430_mcspi3_mpu_irqs[] = {
  1912. { .irq = 91 },
  1913. };
  1914. static struct omap_hwmod_dma_info omap2430_mcspi3_sdma_reqs[] = {
  1915. { .name = "tx0", .dma_req = 15 }, /* DMA_SPI3_TX0 */
  1916. { .name = "rx0", .dma_req = 16 }, /* DMA_SPI3_RX0 */
  1917. { .name = "tx1", .dma_req = 23 }, /* DMA_SPI3_TX1 */
  1918. { .name = "rx1", .dma_req = 24 }, /* DMA_SPI3_RX1 */
  1919. };
  1920. static struct omap_hwmod_ocp_if *omap2430_mcspi3_slaves[] = {
  1921. &omap2430_l4_core__mcspi3,
  1922. };
  1923. static struct omap2_mcspi_dev_attr omap_mcspi3_dev_attr = {
  1924. .num_chipselect = 2,
  1925. };
  1926. static struct omap_hwmod omap2430_mcspi3_hwmod = {
  1927. .name = "mcspi3_hwmod",
  1928. .mpu_irqs = omap2430_mcspi3_mpu_irqs,
  1929. .mpu_irqs_cnt = ARRAY_SIZE(omap2430_mcspi3_mpu_irqs),
  1930. .sdma_reqs = omap2430_mcspi3_sdma_reqs,
  1931. .sdma_reqs_cnt = ARRAY_SIZE(omap2430_mcspi3_sdma_reqs),
  1932. .main_clk = "mcspi3_fck",
  1933. .prcm = {
  1934. .omap2 = {
  1935. .module_offs = CORE_MOD,
  1936. .prcm_reg_id = 2,
  1937. .module_bit = OMAP2430_EN_MCSPI3_SHIFT,
  1938. .idlest_reg_id = 2,
  1939. .idlest_idle_bit = OMAP2430_ST_MCSPI3_SHIFT,
  1940. },
  1941. },
  1942. .slaves = omap2430_mcspi3_slaves,
  1943. .slaves_cnt = ARRAY_SIZE(omap2430_mcspi3_slaves),
  1944. .class = &omap2430_mcspi_class,
  1945. .dev_attr = &omap_mcspi3_dev_attr,
  1946. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  1947. };
  1948. /*
  1949. * usbhsotg
  1950. */
  1951. static struct omap_hwmod_class_sysconfig omap2430_usbhsotg_sysc = {
  1952. .rev_offs = 0x0400,
  1953. .sysc_offs = 0x0404,
  1954. .syss_offs = 0x0408,
  1955. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE|
  1956. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  1957. SYSC_HAS_AUTOIDLE),
  1958. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1959. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  1960. .sysc_fields = &omap_hwmod_sysc_type1,
  1961. };
  1962. static struct omap_hwmod_class usbotg_class = {
  1963. .name = "usbotg",
  1964. .sysc = &omap2430_usbhsotg_sysc,
  1965. };
  1966. /* usb_otg_hs */
  1967. static struct omap_hwmod_irq_info omap2430_usbhsotg_mpu_irqs[] = {
  1968. { .name = "mc", .irq = 92 },
  1969. { .name = "dma", .irq = 93 },
  1970. };
  1971. static struct omap_hwmod omap2430_usbhsotg_hwmod = {
  1972. .name = "usb_otg_hs",
  1973. .mpu_irqs = omap2430_usbhsotg_mpu_irqs,
  1974. .mpu_irqs_cnt = ARRAY_SIZE(omap2430_usbhsotg_mpu_irqs),
  1975. .main_clk = "usbhs_ick",
  1976. .prcm = {
  1977. .omap2 = {
  1978. .prcm_reg_id = 1,
  1979. .module_bit = OMAP2430_EN_USBHS_MASK,
  1980. .module_offs = CORE_MOD,
  1981. .idlest_reg_id = 1,
  1982. .idlest_idle_bit = OMAP2430_ST_USBHS_SHIFT,
  1983. },
  1984. },
  1985. .masters = omap2430_usbhsotg_masters,
  1986. .masters_cnt = ARRAY_SIZE(omap2430_usbhsotg_masters),
  1987. .slaves = omap2430_usbhsotg_slaves,
  1988. .slaves_cnt = ARRAY_SIZE(omap2430_usbhsotg_slaves),
  1989. .class = &usbotg_class,
  1990. /*
  1991. * Erratum ID: i479 idle_req / idle_ack mechanism potentially
  1992. * broken when autoidle is enabled
  1993. * workaround is to disable the autoidle bit at module level.
  1994. */
  1995. .flags = HWMOD_NO_OCP_AUTOIDLE | HWMOD_SWSUP_SIDLE
  1996. | HWMOD_SWSUP_MSTANDBY,
  1997. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430)
  1998. };
  1999. /*
  2000. * 'mcbsp' class
  2001. * multi channel buffered serial port controller
  2002. */
  2003. static struct omap_hwmod_class_sysconfig omap2430_mcbsp_sysc = {
  2004. .rev_offs = 0x007C,
  2005. .sysc_offs = 0x008C,
  2006. .sysc_flags = (SYSC_HAS_SOFTRESET),
  2007. .sysc_fields = &omap_hwmod_sysc_type1,
  2008. };
  2009. static struct omap_hwmod_class omap2430_mcbsp_hwmod_class = {
  2010. .name = "mcbsp",
  2011. .sysc = &omap2430_mcbsp_sysc,
  2012. .rev = MCBSP_CONFIG_TYPE2,
  2013. };
  2014. /* mcbsp1 */
  2015. static struct omap_hwmod_irq_info omap2430_mcbsp1_irqs[] = {
  2016. { .name = "tx", .irq = 59 },
  2017. { .name = "rx", .irq = 60 },
  2018. { .name = "ovr", .irq = 61 },
  2019. { .name = "common", .irq = 64 },
  2020. };
  2021. static struct omap_hwmod_dma_info omap2430_mcbsp1_sdma_chs[] = {
  2022. { .name = "rx", .dma_req = 32 },
  2023. { .name = "tx", .dma_req = 31 },
  2024. };
  2025. static struct omap_hwmod_addr_space omap2430_mcbsp1_addrs[] = {
  2026. {
  2027. .name = "mpu",
  2028. .pa_start = 0x48074000,
  2029. .pa_end = 0x480740ff,
  2030. .flags = ADDR_TYPE_RT
  2031. },
  2032. };
  2033. /* l4_core -> mcbsp1 */
  2034. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp1 = {
  2035. .master = &omap2430_l4_core_hwmod,
  2036. .slave = &omap2430_mcbsp1_hwmod,
  2037. .clk = "mcbsp1_ick",
  2038. .addr = omap2430_mcbsp1_addrs,
  2039. .addr_cnt = ARRAY_SIZE(omap2430_mcbsp1_addrs),
  2040. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2041. };
  2042. /* mcbsp1 slave ports */
  2043. static struct omap_hwmod_ocp_if *omap2430_mcbsp1_slaves[] = {
  2044. &omap2430_l4_core__mcbsp1,
  2045. };
  2046. static struct omap_hwmod omap2430_mcbsp1_hwmod = {
  2047. .name = "mcbsp1",
  2048. .class = &omap2430_mcbsp_hwmod_class,
  2049. .mpu_irqs = omap2430_mcbsp1_irqs,
  2050. .mpu_irqs_cnt = ARRAY_SIZE(omap2430_mcbsp1_irqs),
  2051. .sdma_reqs = omap2430_mcbsp1_sdma_chs,
  2052. .sdma_reqs_cnt = ARRAY_SIZE(omap2430_mcbsp1_sdma_chs),
  2053. .main_clk = "mcbsp1_fck",
  2054. .prcm = {
  2055. .omap2 = {
  2056. .prcm_reg_id = 1,
  2057. .module_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  2058. .module_offs = CORE_MOD,
  2059. .idlest_reg_id = 1,
  2060. .idlest_idle_bit = OMAP24XX_ST_MCBSP1_SHIFT,
  2061. },
  2062. },
  2063. .slaves = omap2430_mcbsp1_slaves,
  2064. .slaves_cnt = ARRAY_SIZE(omap2430_mcbsp1_slaves),
  2065. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  2066. };
  2067. /* mcbsp2 */
  2068. static struct omap_hwmod_irq_info omap2430_mcbsp2_irqs[] = {
  2069. { .name = "tx", .irq = 62 },
  2070. { .name = "rx", .irq = 63 },
  2071. { .name = "common", .irq = 16 },
  2072. };
  2073. static struct omap_hwmod_dma_info omap2430_mcbsp2_sdma_chs[] = {
  2074. { .name = "rx", .dma_req = 34 },
  2075. { .name = "tx", .dma_req = 33 },
  2076. };
  2077. static struct omap_hwmod_addr_space omap2430_mcbsp2_addrs[] = {
  2078. {
  2079. .name = "mpu",
  2080. .pa_start = 0x48076000,
  2081. .pa_end = 0x480760ff,
  2082. .flags = ADDR_TYPE_RT
  2083. },
  2084. };
  2085. /* l4_core -> mcbsp2 */
  2086. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp2 = {
  2087. .master = &omap2430_l4_core_hwmod,
  2088. .slave = &omap2430_mcbsp2_hwmod,
  2089. .clk = "mcbsp2_ick",
  2090. .addr = omap2430_mcbsp2_addrs,
  2091. .addr_cnt = ARRAY_SIZE(omap2430_mcbsp2_addrs),
  2092. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2093. };
  2094. /* mcbsp2 slave ports */
  2095. static struct omap_hwmod_ocp_if *omap2430_mcbsp2_slaves[] = {
  2096. &omap2430_l4_core__mcbsp2,
  2097. };
  2098. static struct omap_hwmod omap2430_mcbsp2_hwmod = {
  2099. .name = "mcbsp2",
  2100. .class = &omap2430_mcbsp_hwmod_class,
  2101. .mpu_irqs = omap2430_mcbsp2_irqs,
  2102. .mpu_irqs_cnt = ARRAY_SIZE(omap2430_mcbsp2_irqs),
  2103. .sdma_reqs = omap2430_mcbsp2_sdma_chs,
  2104. .sdma_reqs_cnt = ARRAY_SIZE(omap2430_mcbsp2_sdma_chs),
  2105. .main_clk = "mcbsp2_fck",
  2106. .prcm = {
  2107. .omap2 = {
  2108. .prcm_reg_id = 1,
  2109. .module_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  2110. .module_offs = CORE_MOD,
  2111. .idlest_reg_id = 1,
  2112. .idlest_idle_bit = OMAP24XX_ST_MCBSP2_SHIFT,
  2113. },
  2114. },
  2115. .slaves = omap2430_mcbsp2_slaves,
  2116. .slaves_cnt = ARRAY_SIZE(omap2430_mcbsp2_slaves),
  2117. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  2118. };
  2119. /* mcbsp3 */
  2120. static struct omap_hwmod_irq_info omap2430_mcbsp3_irqs[] = {
  2121. { .name = "tx", .irq = 89 },
  2122. { .name = "rx", .irq = 90 },
  2123. { .name = "common", .irq = 17 },
  2124. };
  2125. static struct omap_hwmod_dma_info omap2430_mcbsp3_sdma_chs[] = {
  2126. { .name = "rx", .dma_req = 18 },
  2127. { .name = "tx", .dma_req = 17 },
  2128. };
  2129. static struct omap_hwmod_addr_space omap2430_mcbsp3_addrs[] = {
  2130. {
  2131. .name = "mpu",
  2132. .pa_start = 0x4808C000,
  2133. .pa_end = 0x4808C0ff,
  2134. .flags = ADDR_TYPE_RT
  2135. },
  2136. };
  2137. /* l4_core -> mcbsp3 */
  2138. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp3 = {
  2139. .master = &omap2430_l4_core_hwmod,
  2140. .slave = &omap2430_mcbsp3_hwmod,
  2141. .clk = "mcbsp3_ick",
  2142. .addr = omap2430_mcbsp3_addrs,
  2143. .addr_cnt = ARRAY_SIZE(omap2430_mcbsp3_addrs),
  2144. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2145. };
  2146. /* mcbsp3 slave ports */
  2147. static struct omap_hwmod_ocp_if *omap2430_mcbsp3_slaves[] = {
  2148. &omap2430_l4_core__mcbsp3,
  2149. };
  2150. static struct omap_hwmod omap2430_mcbsp3_hwmod = {
  2151. .name = "mcbsp3",
  2152. .class = &omap2430_mcbsp_hwmod_class,
  2153. .mpu_irqs = omap2430_mcbsp3_irqs,
  2154. .mpu_irqs_cnt = ARRAY_SIZE(omap2430_mcbsp3_irqs),
  2155. .sdma_reqs = omap2430_mcbsp3_sdma_chs,
  2156. .sdma_reqs_cnt = ARRAY_SIZE(omap2430_mcbsp3_sdma_chs),
  2157. .main_clk = "mcbsp3_fck",
  2158. .prcm = {
  2159. .omap2 = {
  2160. .prcm_reg_id = 1,
  2161. .module_bit = OMAP2430_EN_MCBSP3_SHIFT,
  2162. .module_offs = CORE_MOD,
  2163. .idlest_reg_id = 2,
  2164. .idlest_idle_bit = OMAP2430_ST_MCBSP3_SHIFT,
  2165. },
  2166. },
  2167. .slaves = omap2430_mcbsp3_slaves,
  2168. .slaves_cnt = ARRAY_SIZE(omap2430_mcbsp3_slaves),
  2169. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  2170. };
  2171. /* mcbsp4 */
  2172. static struct omap_hwmod_irq_info omap2430_mcbsp4_irqs[] = {
  2173. { .name = "tx", .irq = 54 },
  2174. { .name = "rx", .irq = 55 },
  2175. { .name = "common", .irq = 18 },
  2176. };
  2177. static struct omap_hwmod_dma_info omap2430_mcbsp4_sdma_chs[] = {
  2178. { .name = "rx", .dma_req = 20 },
  2179. { .name = "tx", .dma_req = 19 },
  2180. };
  2181. static struct omap_hwmod_addr_space omap2430_mcbsp4_addrs[] = {
  2182. {
  2183. .name = "mpu",
  2184. .pa_start = 0x4808E000,
  2185. .pa_end = 0x4808E0ff,
  2186. .flags = ADDR_TYPE_RT
  2187. },
  2188. };
  2189. /* l4_core -> mcbsp4 */
  2190. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp4 = {
  2191. .master = &omap2430_l4_core_hwmod,
  2192. .slave = &omap2430_mcbsp4_hwmod,
  2193. .clk = "mcbsp4_ick",
  2194. .addr = omap2430_mcbsp4_addrs,
  2195. .addr_cnt = ARRAY_SIZE(omap2430_mcbsp4_addrs),
  2196. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2197. };
  2198. /* mcbsp4 slave ports */
  2199. static struct omap_hwmod_ocp_if *omap2430_mcbsp4_slaves[] = {
  2200. &omap2430_l4_core__mcbsp4,
  2201. };
  2202. static struct omap_hwmod omap2430_mcbsp4_hwmod = {
  2203. .name = "mcbsp4",
  2204. .class = &omap2430_mcbsp_hwmod_class,
  2205. .mpu_irqs = omap2430_mcbsp4_irqs,
  2206. .mpu_irqs_cnt = ARRAY_SIZE(omap2430_mcbsp4_irqs),
  2207. .sdma_reqs = omap2430_mcbsp4_sdma_chs,
  2208. .sdma_reqs_cnt = ARRAY_SIZE(omap2430_mcbsp4_sdma_chs),
  2209. .main_clk = "mcbsp4_fck",
  2210. .prcm = {
  2211. .omap2 = {
  2212. .prcm_reg_id = 1,
  2213. .module_bit = OMAP2430_EN_MCBSP4_SHIFT,
  2214. .module_offs = CORE_MOD,
  2215. .idlest_reg_id = 2,
  2216. .idlest_idle_bit = OMAP2430_ST_MCBSP4_SHIFT,
  2217. },
  2218. },
  2219. .slaves = omap2430_mcbsp4_slaves,
  2220. .slaves_cnt = ARRAY_SIZE(omap2430_mcbsp4_slaves),
  2221. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  2222. };
  2223. /* mcbsp5 */
  2224. static struct omap_hwmod_irq_info omap2430_mcbsp5_irqs[] = {
  2225. { .name = "tx", .irq = 81 },
  2226. { .name = "rx", .irq = 82 },
  2227. { .name = "common", .irq = 19 },
  2228. };
  2229. static struct omap_hwmod_dma_info omap2430_mcbsp5_sdma_chs[] = {
  2230. { .name = "rx", .dma_req = 22 },
  2231. { .name = "tx", .dma_req = 21 },
  2232. };
  2233. static struct omap_hwmod_addr_space omap2430_mcbsp5_addrs[] = {
  2234. {
  2235. .name = "mpu",
  2236. .pa_start = 0x48096000,
  2237. .pa_end = 0x480960ff,
  2238. .flags = ADDR_TYPE_RT
  2239. },
  2240. };
  2241. /* l4_core -> mcbsp5 */
  2242. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp5 = {
  2243. .master = &omap2430_l4_core_hwmod,
  2244. .slave = &omap2430_mcbsp5_hwmod,
  2245. .clk = "mcbsp5_ick",
  2246. .addr = omap2430_mcbsp5_addrs,
  2247. .addr_cnt = ARRAY_SIZE(omap2430_mcbsp5_addrs),
  2248. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2249. };
  2250. /* mcbsp5 slave ports */
  2251. static struct omap_hwmod_ocp_if *omap2430_mcbsp5_slaves[] = {
  2252. &omap2430_l4_core__mcbsp5,
  2253. };
  2254. static struct omap_hwmod omap2430_mcbsp5_hwmod = {
  2255. .name = "mcbsp5",
  2256. .class = &omap2430_mcbsp_hwmod_class,
  2257. .mpu_irqs = omap2430_mcbsp5_irqs,
  2258. .mpu_irqs_cnt = ARRAY_SIZE(omap2430_mcbsp5_irqs),
  2259. .sdma_reqs = omap2430_mcbsp5_sdma_chs,
  2260. .sdma_reqs_cnt = ARRAY_SIZE(omap2430_mcbsp5_sdma_chs),
  2261. .main_clk = "mcbsp5_fck",
  2262. .prcm = {
  2263. .omap2 = {
  2264. .prcm_reg_id = 1,
  2265. .module_bit = OMAP2430_EN_MCBSP5_SHIFT,
  2266. .module_offs = CORE_MOD,
  2267. .idlest_reg_id = 2,
  2268. .idlest_idle_bit = OMAP2430_ST_MCBSP5_SHIFT,
  2269. },
  2270. },
  2271. .slaves = omap2430_mcbsp5_slaves,
  2272. .slaves_cnt = ARRAY_SIZE(omap2430_mcbsp5_slaves),
  2273. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  2274. };
  2275. /* MMC/SD/SDIO common */
  2276. static struct omap_hwmod_class_sysconfig omap2430_mmc_sysc = {
  2277. .rev_offs = 0x1fc,
  2278. .sysc_offs = 0x10,
  2279. .syss_offs = 0x14,
  2280. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  2281. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  2282. SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
  2283. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2284. .sysc_fields = &omap_hwmod_sysc_type1,
  2285. };
  2286. static struct omap_hwmod_class omap2430_mmc_class = {
  2287. .name = "mmc",
  2288. .sysc = &omap2430_mmc_sysc,
  2289. };
  2290. /* MMC/SD/SDIO1 */
  2291. static struct omap_hwmod_irq_info omap2430_mmc1_mpu_irqs[] = {
  2292. { .irq = 83 },
  2293. };
  2294. static struct omap_hwmod_dma_info omap2430_mmc1_sdma_reqs[] = {
  2295. { .name = "tx", .dma_req = 61 }, /* DMA_MMC1_TX */
  2296. { .name = "rx", .dma_req = 62 }, /* DMA_MMC1_RX */
  2297. };
  2298. static struct omap_hwmod_opt_clk omap2430_mmc1_opt_clks[] = {
  2299. { .role = "dbck", .clk = "mmchsdb1_fck" },
  2300. };
  2301. static struct omap_hwmod_ocp_if *omap2430_mmc1_slaves[] = {
  2302. &omap2430_l4_core__mmc1,
  2303. };
  2304. static struct omap_mmc_dev_attr mmc1_dev_attr = {
  2305. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  2306. };
  2307. static struct omap_hwmod omap2430_mmc1_hwmod = {
  2308. .name = "mmc1",
  2309. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  2310. .mpu_irqs = omap2430_mmc1_mpu_irqs,
  2311. .mpu_irqs_cnt = ARRAY_SIZE(omap2430_mmc1_mpu_irqs),
  2312. .sdma_reqs = omap2430_mmc1_sdma_reqs,
  2313. .sdma_reqs_cnt = ARRAY_SIZE(omap2430_mmc1_sdma_reqs),
  2314. .opt_clks = omap2430_mmc1_opt_clks,
  2315. .opt_clks_cnt = ARRAY_SIZE(omap2430_mmc1_opt_clks),
  2316. .main_clk = "mmchs1_fck",
  2317. .prcm = {
  2318. .omap2 = {
  2319. .module_offs = CORE_MOD,
  2320. .prcm_reg_id = 2,
  2321. .module_bit = OMAP2430_EN_MMCHS1_SHIFT,
  2322. .idlest_reg_id = 2,
  2323. .idlest_idle_bit = OMAP2430_ST_MMCHS1_SHIFT,
  2324. },
  2325. },
  2326. .dev_attr = &mmc1_dev_attr,
  2327. .slaves = omap2430_mmc1_slaves,
  2328. .slaves_cnt = ARRAY_SIZE(omap2430_mmc1_slaves),
  2329. .class = &omap2430_mmc_class,
  2330. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  2331. };
  2332. /* MMC/SD/SDIO2 */
  2333. static struct omap_hwmod_irq_info omap2430_mmc2_mpu_irqs[] = {
  2334. { .irq = 86 },
  2335. };
  2336. static struct omap_hwmod_dma_info omap2430_mmc2_sdma_reqs[] = {
  2337. { .name = "tx", .dma_req = 47 }, /* DMA_MMC2_TX */
  2338. { .name = "rx", .dma_req = 48 }, /* DMA_MMC2_RX */
  2339. };
  2340. static struct omap_hwmod_opt_clk omap2430_mmc2_opt_clks[] = {
  2341. { .role = "dbck", .clk = "mmchsdb2_fck" },
  2342. };
  2343. static struct omap_hwmod_ocp_if *omap2430_mmc2_slaves[] = {
  2344. &omap2430_l4_core__mmc2,
  2345. };
  2346. static struct omap_hwmod omap2430_mmc2_hwmod = {
  2347. .name = "mmc2",
  2348. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  2349. .mpu_irqs = omap2430_mmc2_mpu_irqs,
  2350. .mpu_irqs_cnt = ARRAY_SIZE(omap2430_mmc2_mpu_irqs),
  2351. .sdma_reqs = omap2430_mmc2_sdma_reqs,
  2352. .sdma_reqs_cnt = ARRAY_SIZE(omap2430_mmc2_sdma_reqs),
  2353. .opt_clks = omap2430_mmc2_opt_clks,
  2354. .opt_clks_cnt = ARRAY_SIZE(omap2430_mmc2_opt_clks),
  2355. .main_clk = "mmchs2_fck",
  2356. .prcm = {
  2357. .omap2 = {
  2358. .module_offs = CORE_MOD,
  2359. .prcm_reg_id = 2,
  2360. .module_bit = OMAP2430_EN_MMCHS2_SHIFT,
  2361. .idlest_reg_id = 2,
  2362. .idlest_idle_bit = OMAP2430_ST_MMCHS2_SHIFT,
  2363. },
  2364. },
  2365. .slaves = omap2430_mmc2_slaves,
  2366. .slaves_cnt = ARRAY_SIZE(omap2430_mmc2_slaves),
  2367. .class = &omap2430_mmc_class,
  2368. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
  2369. };
  2370. static __initdata struct omap_hwmod *omap2430_hwmods[] = {
  2371. &omap2430_l3_main_hwmod,
  2372. &omap2430_l4_core_hwmod,
  2373. &omap2430_l4_wkup_hwmod,
  2374. &omap2430_mpu_hwmod,
  2375. &omap2430_iva_hwmod,
  2376. &omap2430_timer1_hwmod,
  2377. &omap2430_timer2_hwmod,
  2378. &omap2430_timer3_hwmod,
  2379. &omap2430_timer4_hwmod,
  2380. &omap2430_timer5_hwmod,
  2381. &omap2430_timer6_hwmod,
  2382. &omap2430_timer7_hwmod,
  2383. &omap2430_timer8_hwmod,
  2384. &omap2430_timer9_hwmod,
  2385. &omap2430_timer10_hwmod,
  2386. &omap2430_timer11_hwmod,
  2387. &omap2430_timer12_hwmod,
  2388. &omap2430_wd_timer2_hwmod,
  2389. &omap2430_uart1_hwmod,
  2390. &omap2430_uart2_hwmod,
  2391. &omap2430_uart3_hwmod,
  2392. /* dss class */
  2393. &omap2430_dss_core_hwmod,
  2394. &omap2430_dss_dispc_hwmod,
  2395. &omap2430_dss_rfbi_hwmod,
  2396. &omap2430_dss_venc_hwmod,
  2397. /* i2c class */
  2398. &omap2430_i2c1_hwmod,
  2399. &omap2430_i2c2_hwmod,
  2400. &omap2430_mmc1_hwmod,
  2401. &omap2430_mmc2_hwmod,
  2402. /* gpio class */
  2403. &omap2430_gpio1_hwmod,
  2404. &omap2430_gpio2_hwmod,
  2405. &omap2430_gpio3_hwmod,
  2406. &omap2430_gpio4_hwmod,
  2407. &omap2430_gpio5_hwmod,
  2408. /* dma_system class*/
  2409. &omap2430_dma_system_hwmod,
  2410. /* mcbsp class */
  2411. &omap2430_mcbsp1_hwmod,
  2412. &omap2430_mcbsp2_hwmod,
  2413. &omap2430_mcbsp3_hwmod,
  2414. &omap2430_mcbsp4_hwmod,
  2415. &omap2430_mcbsp5_hwmod,
  2416. /* mailbox class */
  2417. &omap2430_mailbox_hwmod,
  2418. /* mcspi class */
  2419. &omap2430_mcspi1_hwmod,
  2420. &omap2430_mcspi2_hwmod,
  2421. &omap2430_mcspi3_hwmod,
  2422. /* usbotg class*/
  2423. &omap2430_usbhsotg_hwmod,
  2424. NULL,
  2425. };
  2426. int __init omap2430_hwmod_init(void)
  2427. {
  2428. return omap_hwmod_register(omap2430_hwmods);
  2429. }