smp-emev2.c 2.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100
  1. /*
  2. * SMP support for Emma Mobile EV2
  3. *
  4. * Copyright (C) 2012 Renesas Solutions Corp.
  5. * Copyright (C) 2012 Magnus Damm
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; version 2 of the License.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  19. */
  20. #include <linux/kernel.h>
  21. #include <linux/init.h>
  22. #include <linux/smp.h>
  23. #include <linux/spinlock.h>
  24. #include <linux/io.h>
  25. #include <linux/delay.h>
  26. #include <linux/irqchip/arm-gic.h>
  27. #include <mach/common.h>
  28. #include <mach/emev2.h>
  29. #include <asm/smp_plat.h>
  30. #include <asm/smp_scu.h>
  31. #include <asm/cacheflush.h>
  32. #define EMEV2_SCU_BASE 0x1e000000
  33. static DEFINE_SPINLOCK(scu_lock);
  34. static void modify_scu_cpu_psr(unsigned long set, unsigned long clr)
  35. {
  36. unsigned long tmp;
  37. /* we assume this code is running on a different cpu
  38. * than the one that is changing coherency setting */
  39. spin_lock(&scu_lock);
  40. tmp = readl(shmobile_scu_base + 8);
  41. tmp &= ~clr;
  42. tmp |= set;
  43. writel(tmp, shmobile_scu_base + 8);
  44. spin_unlock(&scu_lock);
  45. }
  46. static void __cpuinit emev2_secondary_init(unsigned int cpu)
  47. {
  48. gic_secondary_init(0);
  49. }
  50. static int __cpuinit emev2_boot_secondary(unsigned int cpu, struct task_struct *idle)
  51. {
  52. cpu = cpu_logical_map(cpu);
  53. /* enable cache coherency */
  54. modify_scu_cpu_psr(0, 3 << (cpu * 8));
  55. arch_send_wakeup_ipi_mask(cpumask_of(cpu));
  56. return 0;
  57. }
  58. static void __init emev2_smp_prepare_cpus(unsigned int max_cpus)
  59. {
  60. int cpu = cpu_logical_map(0);
  61. scu_enable(shmobile_scu_base);
  62. /* Tell ROM loader about our vector (in headsmp.S) */
  63. emev2_set_boot_vector(__pa(shmobile_secondary_vector));
  64. /* enable cache coherency on CPU0 */
  65. modify_scu_cpu_psr(0, 3 << (cpu * 8));
  66. }
  67. static void __init emev2_smp_init_cpus(void)
  68. {
  69. unsigned int ncores;
  70. if (!shmobile_scu_base) {
  71. shmobile_scu_base = ioremap(EMEV2_SCU_BASE, PAGE_SIZE);
  72. emev2_clock_init(); /* need ioremapped SMU */
  73. }
  74. ncores = shmobile_scu_base ? scu_get_core_count(shmobile_scu_base) : 1;
  75. shmobile_smp_init_cpus(ncores);
  76. }
  77. struct smp_operations emev2_smp_ops __initdata = {
  78. .smp_init_cpus = emev2_smp_init_cpus,
  79. .smp_prepare_cpus = emev2_smp_prepare_cpus,
  80. .smp_secondary_init = emev2_secondary_init,
  81. .smp_boot_secondary = emev2_boot_secondary,
  82. };