r420.c 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include "drmP.h"
  30. #include "radeon_reg.h"
  31. #include "radeon.h"
  32. #include "atom.h"
  33. #include "r420d.h"
  34. int r420_mc_init(struct radeon_device *rdev)
  35. {
  36. int r;
  37. /* Setup GPU memory space */
  38. rdev->mc.vram_location = 0xFFFFFFFFUL;
  39. rdev->mc.gtt_location = 0xFFFFFFFFUL;
  40. if (rdev->flags & RADEON_IS_AGP) {
  41. r = radeon_agp_init(rdev);
  42. if (r) {
  43. printk(KERN_WARNING "[drm] Disabling AGP\n");
  44. rdev->flags &= ~RADEON_IS_AGP;
  45. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  46. } else {
  47. rdev->mc.gtt_location = rdev->mc.agp_base;
  48. }
  49. }
  50. r = radeon_mc_setup(rdev);
  51. if (r) {
  52. return r;
  53. }
  54. return 0;
  55. }
  56. void r420_pipes_init(struct radeon_device *rdev)
  57. {
  58. unsigned tmp;
  59. unsigned gb_pipe_select;
  60. unsigned num_pipes;
  61. /* GA_ENHANCE workaround TCL deadlock issue */
  62. WREG32(0x4274, (1 << 0) | (1 << 1) | (1 << 2) | (1 << 3));
  63. /* add idle wait as per freedesktop.org bug 24041 */
  64. if (r100_gui_wait_for_idle(rdev)) {
  65. printk(KERN_WARNING "Failed to wait GUI idle while "
  66. "programming pipes. Bad things might happen.\n");
  67. }
  68. /* get max number of pipes */
  69. gb_pipe_select = RREG32(0x402C);
  70. num_pipes = ((gb_pipe_select >> 12) & 3) + 1;
  71. rdev->num_gb_pipes = num_pipes;
  72. tmp = 0;
  73. switch (num_pipes) {
  74. default:
  75. /* force to 1 pipe */
  76. num_pipes = 1;
  77. case 1:
  78. tmp = (0 << 1);
  79. break;
  80. case 2:
  81. tmp = (3 << 1);
  82. break;
  83. case 3:
  84. tmp = (6 << 1);
  85. break;
  86. case 4:
  87. tmp = (7 << 1);
  88. break;
  89. }
  90. WREG32(0x42C8, (1 << num_pipes) - 1);
  91. /* Sub pixel 1/12 so we can have 4K rendering according to doc */
  92. tmp |= (1 << 4) | (1 << 0);
  93. WREG32(0x4018, tmp);
  94. if (r100_gui_wait_for_idle(rdev)) {
  95. printk(KERN_WARNING "Failed to wait GUI idle while "
  96. "programming pipes. Bad things might happen.\n");
  97. }
  98. tmp = RREG32(0x170C);
  99. WREG32(0x170C, tmp | (1 << 31));
  100. WREG32(R300_RB2D_DSTCACHE_MODE,
  101. RREG32(R300_RB2D_DSTCACHE_MODE) |
  102. R300_DC_AUTOFLUSH_ENABLE |
  103. R300_DC_DC_DISABLE_IGNORE_PE);
  104. if (r100_gui_wait_for_idle(rdev)) {
  105. printk(KERN_WARNING "Failed to wait GUI idle while "
  106. "programming pipes. Bad things might happen.\n");
  107. }
  108. if (rdev->family == CHIP_RV530) {
  109. tmp = RREG32(RV530_GB_PIPE_SELECT2);
  110. if ((tmp & 3) == 3)
  111. rdev->num_z_pipes = 2;
  112. else
  113. rdev->num_z_pipes = 1;
  114. } else
  115. rdev->num_z_pipes = 1;
  116. DRM_INFO("radeon: %d quad pipes, %d z pipes initialized.\n",
  117. rdev->num_gb_pipes, rdev->num_z_pipes);
  118. }
  119. u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg)
  120. {
  121. u32 r;
  122. WREG32(R_0001F8_MC_IND_INDEX, S_0001F8_MC_IND_ADDR(reg));
  123. r = RREG32(R_0001FC_MC_IND_DATA);
  124. return r;
  125. }
  126. void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  127. {
  128. WREG32(R_0001F8_MC_IND_INDEX, S_0001F8_MC_IND_ADDR(reg) |
  129. S_0001F8_MC_IND_WR_EN(1));
  130. WREG32(R_0001FC_MC_IND_DATA, v);
  131. }
  132. static void r420_debugfs(struct radeon_device *rdev)
  133. {
  134. if (r100_debugfs_rbbm_init(rdev)) {
  135. DRM_ERROR("Failed to register debugfs file for RBBM !\n");
  136. }
  137. if (r420_debugfs_pipes_info_init(rdev)) {
  138. DRM_ERROR("Failed to register debugfs file for pipes !\n");
  139. }
  140. }
  141. static void r420_clock_resume(struct radeon_device *rdev)
  142. {
  143. u32 sclk_cntl;
  144. if (radeon_dynclks != -1 && radeon_dynclks)
  145. radeon_atom_set_clock_gating(rdev, 1);
  146. sclk_cntl = RREG32_PLL(R_00000D_SCLK_CNTL);
  147. sclk_cntl |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  148. if (rdev->family == CHIP_R420)
  149. sclk_cntl |= S_00000D_FORCE_PX(1) | S_00000D_FORCE_TX(1);
  150. WREG32_PLL(R_00000D_SCLK_CNTL, sclk_cntl);
  151. }
  152. static int r420_startup(struct radeon_device *rdev)
  153. {
  154. int r;
  155. r300_mc_program(rdev);
  156. /* Resume clock */
  157. r420_clock_resume(rdev);
  158. /* Initialize GART (initialize after TTM so we can allocate
  159. * memory through TTM but finalize after TTM) */
  160. if (rdev->flags & RADEON_IS_PCIE) {
  161. r = rv370_pcie_gart_enable(rdev);
  162. if (r)
  163. return r;
  164. }
  165. if (rdev->flags & RADEON_IS_PCI) {
  166. r = r100_pci_gart_enable(rdev);
  167. if (r)
  168. return r;
  169. }
  170. r420_pipes_init(rdev);
  171. /* Enable IRQ */
  172. r100_irq_set(rdev);
  173. /* 1M ring buffer */
  174. r = r100_cp_init(rdev, 1024 * 1024);
  175. if (r) {
  176. dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
  177. return r;
  178. }
  179. r = r100_wb_init(rdev);
  180. if (r) {
  181. dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
  182. }
  183. r = r100_ib_init(rdev);
  184. if (r) {
  185. dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
  186. return r;
  187. }
  188. return 0;
  189. }
  190. int r420_resume(struct radeon_device *rdev)
  191. {
  192. /* Make sur GART are not working */
  193. if (rdev->flags & RADEON_IS_PCIE)
  194. rv370_pcie_gart_disable(rdev);
  195. if (rdev->flags & RADEON_IS_PCI)
  196. r100_pci_gart_disable(rdev);
  197. /* Resume clock before doing reset */
  198. r420_clock_resume(rdev);
  199. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  200. if (radeon_gpu_reset(rdev)) {
  201. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  202. RREG32(R_000E40_RBBM_STATUS),
  203. RREG32(R_0007C0_CP_STAT));
  204. }
  205. /* check if cards are posted or not */
  206. if (rdev->is_atom_bios) {
  207. atom_asic_init(rdev->mode_info.atom_context);
  208. } else {
  209. radeon_combios_asic_init(rdev->ddev);
  210. }
  211. /* Resume clock after posting */
  212. r420_clock_resume(rdev);
  213. return r420_startup(rdev);
  214. }
  215. int r420_suspend(struct radeon_device *rdev)
  216. {
  217. r100_cp_disable(rdev);
  218. r100_wb_disable(rdev);
  219. r100_irq_disable(rdev);
  220. if (rdev->flags & RADEON_IS_PCIE)
  221. rv370_pcie_gart_disable(rdev);
  222. if (rdev->flags & RADEON_IS_PCI)
  223. r100_pci_gart_disable(rdev);
  224. return 0;
  225. }
  226. void r420_fini(struct radeon_device *rdev)
  227. {
  228. r100_cp_fini(rdev);
  229. r100_wb_fini(rdev);
  230. r100_ib_fini(rdev);
  231. radeon_gem_fini(rdev);
  232. if (rdev->flags & RADEON_IS_PCIE)
  233. rv370_pcie_gart_fini(rdev);
  234. if (rdev->flags & RADEON_IS_PCI)
  235. r100_pci_gart_fini(rdev);
  236. radeon_agp_fini(rdev);
  237. radeon_irq_kms_fini(rdev);
  238. radeon_fence_driver_fini(rdev);
  239. radeon_bo_fini(rdev);
  240. if (rdev->is_atom_bios) {
  241. radeon_atombios_fini(rdev);
  242. } else {
  243. radeon_combios_fini(rdev);
  244. }
  245. kfree(rdev->bios);
  246. rdev->bios = NULL;
  247. }
  248. int r420_init(struct radeon_device *rdev)
  249. {
  250. int r;
  251. /* Initialize scratch registers */
  252. radeon_scratch_init(rdev);
  253. /* Initialize surface registers */
  254. radeon_surface_init(rdev);
  255. /* TODO: disable VGA need to use VGA request */
  256. /* BIOS*/
  257. if (!radeon_get_bios(rdev)) {
  258. if (ASIC_IS_AVIVO(rdev))
  259. return -EINVAL;
  260. }
  261. if (rdev->is_atom_bios) {
  262. r = radeon_atombios_init(rdev);
  263. if (r) {
  264. return r;
  265. }
  266. } else {
  267. r = radeon_combios_init(rdev);
  268. if (r) {
  269. return r;
  270. }
  271. }
  272. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  273. if (radeon_gpu_reset(rdev)) {
  274. dev_warn(rdev->dev,
  275. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  276. RREG32(R_000E40_RBBM_STATUS),
  277. RREG32(R_0007C0_CP_STAT));
  278. }
  279. /* check if cards are posted or not */
  280. if (radeon_boot_test_post_card(rdev) == false)
  281. return -EINVAL;
  282. /* Initialize clocks */
  283. radeon_get_clock_info(rdev->ddev);
  284. /* Initialize power management */
  285. radeon_pm_init(rdev);
  286. /* Get vram informations */
  287. r300_vram_info(rdev);
  288. /* Initialize memory controller (also test AGP) */
  289. r = r420_mc_init(rdev);
  290. if (r) {
  291. return r;
  292. }
  293. r420_debugfs(rdev);
  294. /* Fence driver */
  295. r = radeon_fence_driver_init(rdev);
  296. if (r) {
  297. return r;
  298. }
  299. r = radeon_irq_kms_init(rdev);
  300. if (r) {
  301. return r;
  302. }
  303. /* Memory manager */
  304. r = radeon_bo_init(rdev);
  305. if (r) {
  306. return r;
  307. }
  308. if (rdev->family == CHIP_R420)
  309. r100_enable_bm(rdev);
  310. if (rdev->flags & RADEON_IS_PCIE) {
  311. r = rv370_pcie_gart_init(rdev);
  312. if (r)
  313. return r;
  314. }
  315. if (rdev->flags & RADEON_IS_PCI) {
  316. r = r100_pci_gart_init(rdev);
  317. if (r)
  318. return r;
  319. }
  320. r300_set_reg_safe(rdev);
  321. rdev->accel_working = true;
  322. r = r420_startup(rdev);
  323. if (r) {
  324. /* Somethings want wront with the accel init stop accel */
  325. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  326. r420_suspend(rdev);
  327. r100_cp_fini(rdev);
  328. r100_wb_fini(rdev);
  329. r100_ib_fini(rdev);
  330. if (rdev->flags & RADEON_IS_PCIE)
  331. rv370_pcie_gart_fini(rdev);
  332. if (rdev->flags & RADEON_IS_PCI)
  333. r100_pci_gart_fini(rdev);
  334. radeon_agp_fini(rdev);
  335. radeon_irq_kms_fini(rdev);
  336. rdev->accel_working = false;
  337. }
  338. return 0;
  339. }
  340. /*
  341. * Debugfs info
  342. */
  343. #if defined(CONFIG_DEBUG_FS)
  344. static int r420_debugfs_pipes_info(struct seq_file *m, void *data)
  345. {
  346. struct drm_info_node *node = (struct drm_info_node *) m->private;
  347. struct drm_device *dev = node->minor->dev;
  348. struct radeon_device *rdev = dev->dev_private;
  349. uint32_t tmp;
  350. tmp = RREG32(R400_GB_PIPE_SELECT);
  351. seq_printf(m, "GB_PIPE_SELECT 0x%08x\n", tmp);
  352. tmp = RREG32(R300_GB_TILE_CONFIG);
  353. seq_printf(m, "GB_TILE_CONFIG 0x%08x\n", tmp);
  354. tmp = RREG32(R300_DST_PIPE_CONFIG);
  355. seq_printf(m, "DST_PIPE_CONFIG 0x%08x\n", tmp);
  356. return 0;
  357. }
  358. static struct drm_info_list r420_pipes_info_list[] = {
  359. {"r420_pipes_info", r420_debugfs_pipes_info, 0, NULL},
  360. };
  361. #endif
  362. int r420_debugfs_pipes_info_init(struct radeon_device *rdev)
  363. {
  364. #if defined(CONFIG_DEBUG_FS)
  365. return radeon_debugfs_add_files(rdev, r420_pipes_info_list, 1);
  366. #else
  367. return 0;
  368. #endif
  369. }