base.c 82 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087
  1. /*-
  2. * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
  3. * Copyright (c) 2004-2005 Atheros Communications, Inc.
  4. * Copyright (c) 2006 Devicescape Software, Inc.
  5. * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
  6. * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
  7. *
  8. * All rights reserved.
  9. *
  10. * Redistribution and use in source and binary forms, with or without
  11. * modification, are permitted provided that the following conditions
  12. * are met:
  13. * 1. Redistributions of source code must retain the above copyright
  14. * notice, this list of conditions and the following disclaimer,
  15. * without modification.
  16. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  17. * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
  18. * redistribution must be conditioned upon including a substantially
  19. * similar Disclaimer requirement for further binary redistribution.
  20. * 3. Neither the names of the above-listed copyright holders nor the names
  21. * of any contributors may be used to endorse or promote products derived
  22. * from this software without specific prior written permission.
  23. *
  24. * Alternatively, this software may be distributed under the terms of the
  25. * GNU General Public License ("GPL") version 2 as published by the Free
  26. * Software Foundation.
  27. *
  28. * NO WARRANTY
  29. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  30. * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  31. * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
  32. * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
  33. * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
  34. * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  35. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  36. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
  37. * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  38. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  39. * THE POSSIBILITY OF SUCH DAMAGES.
  40. *
  41. */
  42. #include <linux/module.h>
  43. #include <linux/delay.h>
  44. #include <linux/hardirq.h>
  45. #include <linux/if.h>
  46. #include <linux/io.h>
  47. #include <linux/netdevice.h>
  48. #include <linux/cache.h>
  49. #include <linux/pci.h>
  50. #include <linux/ethtool.h>
  51. #include <linux/uaccess.h>
  52. #include <net/ieee80211_radiotap.h>
  53. #include <asm/unaligned.h>
  54. #include "base.h"
  55. #include "reg.h"
  56. #include "debug.h"
  57. static int ath5k_calinterval = 10; /* Calibrate PHY every 10 secs (TODO: Fixme) */
  58. /******************\
  59. * Internal defines *
  60. \******************/
  61. /* Module info */
  62. MODULE_AUTHOR("Jiri Slaby");
  63. MODULE_AUTHOR("Nick Kossifidis");
  64. MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
  65. MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
  66. MODULE_LICENSE("Dual BSD/GPL");
  67. MODULE_VERSION("0.6.0 (EXPERIMENTAL)");
  68. /* Known PCI ids */
  69. static struct pci_device_id ath5k_pci_id_table[] __devinitdata = {
  70. { PCI_VDEVICE(ATHEROS, 0x0207), .driver_data = AR5K_AR5210 }, /* 5210 early */
  71. { PCI_VDEVICE(ATHEROS, 0x0007), .driver_data = AR5K_AR5210 }, /* 5210 */
  72. { PCI_VDEVICE(ATHEROS, 0x0011), .driver_data = AR5K_AR5211 }, /* 5311 - this is on AHB bus !*/
  73. { PCI_VDEVICE(ATHEROS, 0x0012), .driver_data = AR5K_AR5211 }, /* 5211 */
  74. { PCI_VDEVICE(ATHEROS, 0x0013), .driver_data = AR5K_AR5212 }, /* 5212 */
  75. { PCI_VDEVICE(3COM_2, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 5212 */
  76. { PCI_VDEVICE(3COM, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 3CRDAG675 5212 */
  77. { PCI_VDEVICE(ATHEROS, 0x1014), .driver_data = AR5K_AR5212 }, /* IBM minipci 5212 */
  78. { PCI_VDEVICE(ATHEROS, 0x0014), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  79. { PCI_VDEVICE(ATHEROS, 0x0015), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  80. { PCI_VDEVICE(ATHEROS, 0x0016), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  81. { PCI_VDEVICE(ATHEROS, 0x0017), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  82. { PCI_VDEVICE(ATHEROS, 0x0018), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  83. { PCI_VDEVICE(ATHEROS, 0x0019), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  84. { PCI_VDEVICE(ATHEROS, 0x001a), .driver_data = AR5K_AR5212 }, /* 2413 Griffin-lite */
  85. { PCI_VDEVICE(ATHEROS, 0x001b), .driver_data = AR5K_AR5212 }, /* 5413 Eagle */
  86. { PCI_VDEVICE(ATHEROS, 0x001c), .driver_data = AR5K_AR5212 }, /* PCI-E cards */
  87. { PCI_VDEVICE(ATHEROS, 0x001d), .driver_data = AR5K_AR5212 }, /* 2417 Nala */
  88. { 0 }
  89. };
  90. MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
  91. /* Known SREVs */
  92. static struct ath5k_srev_name srev_names[] = {
  93. { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
  94. { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
  95. { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
  96. { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
  97. { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
  98. { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
  99. { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
  100. { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
  101. { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
  102. { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
  103. { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
  104. { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
  105. { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
  106. { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
  107. { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
  108. { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
  109. { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
  110. { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
  111. { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
  112. { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
  113. { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
  114. { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
  115. { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
  116. { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
  117. { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
  118. { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
  119. { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
  120. { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
  121. { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
  122. { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
  123. { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
  124. { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
  125. { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
  126. { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
  127. { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
  128. { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
  129. };
  130. static struct ieee80211_rate ath5k_rates[] = {
  131. { .bitrate = 10,
  132. .hw_value = ATH5K_RATE_CODE_1M, },
  133. { .bitrate = 20,
  134. .hw_value = ATH5K_RATE_CODE_2M,
  135. .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
  136. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  137. { .bitrate = 55,
  138. .hw_value = ATH5K_RATE_CODE_5_5M,
  139. .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
  140. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  141. { .bitrate = 110,
  142. .hw_value = ATH5K_RATE_CODE_11M,
  143. .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
  144. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  145. { .bitrate = 60,
  146. .hw_value = ATH5K_RATE_CODE_6M,
  147. .flags = 0 },
  148. { .bitrate = 90,
  149. .hw_value = ATH5K_RATE_CODE_9M,
  150. .flags = 0 },
  151. { .bitrate = 120,
  152. .hw_value = ATH5K_RATE_CODE_12M,
  153. .flags = 0 },
  154. { .bitrate = 180,
  155. .hw_value = ATH5K_RATE_CODE_18M,
  156. .flags = 0 },
  157. { .bitrate = 240,
  158. .hw_value = ATH5K_RATE_CODE_24M,
  159. .flags = 0 },
  160. { .bitrate = 360,
  161. .hw_value = ATH5K_RATE_CODE_36M,
  162. .flags = 0 },
  163. { .bitrate = 480,
  164. .hw_value = ATH5K_RATE_CODE_48M,
  165. .flags = 0 },
  166. { .bitrate = 540,
  167. .hw_value = ATH5K_RATE_CODE_54M,
  168. .flags = 0 },
  169. /* XR missing */
  170. };
  171. /*
  172. * Prototypes - PCI stack related functions
  173. */
  174. static int __devinit ath5k_pci_probe(struct pci_dev *pdev,
  175. const struct pci_device_id *id);
  176. static void __devexit ath5k_pci_remove(struct pci_dev *pdev);
  177. #ifdef CONFIG_PM
  178. static int ath5k_pci_suspend(struct pci_dev *pdev,
  179. pm_message_t state);
  180. static int ath5k_pci_resume(struct pci_dev *pdev);
  181. #else
  182. #define ath5k_pci_suspend NULL
  183. #define ath5k_pci_resume NULL
  184. #endif /* CONFIG_PM */
  185. static struct pci_driver ath5k_pci_driver = {
  186. .name = "ath5k_pci",
  187. .id_table = ath5k_pci_id_table,
  188. .probe = ath5k_pci_probe,
  189. .remove = __devexit_p(ath5k_pci_remove),
  190. .suspend = ath5k_pci_suspend,
  191. .resume = ath5k_pci_resume,
  192. };
  193. /*
  194. * Prototypes - MAC 802.11 stack related functions
  195. */
  196. static int ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb);
  197. static int ath5k_reset(struct ath5k_softc *sc, bool stop, bool change_channel);
  198. static int ath5k_reset_wake(struct ath5k_softc *sc);
  199. static int ath5k_start(struct ieee80211_hw *hw);
  200. static void ath5k_stop(struct ieee80211_hw *hw);
  201. static int ath5k_add_interface(struct ieee80211_hw *hw,
  202. struct ieee80211_if_init_conf *conf);
  203. static void ath5k_remove_interface(struct ieee80211_hw *hw,
  204. struct ieee80211_if_init_conf *conf);
  205. static int ath5k_config(struct ieee80211_hw *hw, u32 changed);
  206. static int ath5k_config_interface(struct ieee80211_hw *hw,
  207. struct ieee80211_vif *vif,
  208. struct ieee80211_if_conf *conf);
  209. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  210. unsigned int changed_flags,
  211. unsigned int *new_flags,
  212. int mc_count, struct dev_mc_list *mclist);
  213. static int ath5k_set_key(struct ieee80211_hw *hw,
  214. enum set_key_cmd cmd,
  215. const u8 *local_addr, const u8 *addr,
  216. struct ieee80211_key_conf *key);
  217. static int ath5k_get_stats(struct ieee80211_hw *hw,
  218. struct ieee80211_low_level_stats *stats);
  219. static int ath5k_get_tx_stats(struct ieee80211_hw *hw,
  220. struct ieee80211_tx_queue_stats *stats);
  221. static u64 ath5k_get_tsf(struct ieee80211_hw *hw);
  222. static void ath5k_reset_tsf(struct ieee80211_hw *hw);
  223. static int ath5k_beacon_update(struct ath5k_softc *sc, struct sk_buff *skb);
  224. static struct ieee80211_ops ath5k_hw_ops = {
  225. .tx = ath5k_tx,
  226. .start = ath5k_start,
  227. .stop = ath5k_stop,
  228. .add_interface = ath5k_add_interface,
  229. .remove_interface = ath5k_remove_interface,
  230. .config = ath5k_config,
  231. .config_interface = ath5k_config_interface,
  232. .configure_filter = ath5k_configure_filter,
  233. .set_key = ath5k_set_key,
  234. .get_stats = ath5k_get_stats,
  235. .conf_tx = NULL,
  236. .get_tx_stats = ath5k_get_tx_stats,
  237. .get_tsf = ath5k_get_tsf,
  238. .reset_tsf = ath5k_reset_tsf,
  239. };
  240. /*
  241. * Prototypes - Internal functions
  242. */
  243. /* Attach detach */
  244. static int ath5k_attach(struct pci_dev *pdev,
  245. struct ieee80211_hw *hw);
  246. static void ath5k_detach(struct pci_dev *pdev,
  247. struct ieee80211_hw *hw);
  248. /* Channel/mode setup */
  249. static inline short ath5k_ieee2mhz(short chan);
  250. static unsigned int ath5k_copy_channels(struct ath5k_hw *ah,
  251. struct ieee80211_channel *channels,
  252. unsigned int mode,
  253. unsigned int max);
  254. static int ath5k_setup_bands(struct ieee80211_hw *hw);
  255. static int ath5k_chan_set(struct ath5k_softc *sc,
  256. struct ieee80211_channel *chan);
  257. static void ath5k_setcurmode(struct ath5k_softc *sc,
  258. unsigned int mode);
  259. static void ath5k_mode_setup(struct ath5k_softc *sc);
  260. /* Descriptor setup */
  261. static int ath5k_desc_alloc(struct ath5k_softc *sc,
  262. struct pci_dev *pdev);
  263. static void ath5k_desc_free(struct ath5k_softc *sc,
  264. struct pci_dev *pdev);
  265. /* Buffers setup */
  266. static int ath5k_rxbuf_setup(struct ath5k_softc *sc,
  267. struct ath5k_buf *bf);
  268. static int ath5k_txbuf_setup(struct ath5k_softc *sc,
  269. struct ath5k_buf *bf);
  270. static inline void ath5k_txbuf_free(struct ath5k_softc *sc,
  271. struct ath5k_buf *bf)
  272. {
  273. BUG_ON(!bf);
  274. if (!bf->skb)
  275. return;
  276. pci_unmap_single(sc->pdev, bf->skbaddr, bf->skb->len,
  277. PCI_DMA_TODEVICE);
  278. dev_kfree_skb_any(bf->skb);
  279. bf->skb = NULL;
  280. }
  281. /* Queues setup */
  282. static struct ath5k_txq *ath5k_txq_setup(struct ath5k_softc *sc,
  283. int qtype, int subtype);
  284. static int ath5k_beaconq_setup(struct ath5k_hw *ah);
  285. static int ath5k_beaconq_config(struct ath5k_softc *sc);
  286. static void ath5k_txq_drainq(struct ath5k_softc *sc,
  287. struct ath5k_txq *txq);
  288. static void ath5k_txq_cleanup(struct ath5k_softc *sc);
  289. static void ath5k_txq_release(struct ath5k_softc *sc);
  290. /* Rx handling */
  291. static int ath5k_rx_start(struct ath5k_softc *sc);
  292. static void ath5k_rx_stop(struct ath5k_softc *sc);
  293. static unsigned int ath5k_rx_decrypted(struct ath5k_softc *sc,
  294. struct ath5k_desc *ds,
  295. struct sk_buff *skb,
  296. struct ath5k_rx_status *rs);
  297. static void ath5k_tasklet_rx(unsigned long data);
  298. /* Tx handling */
  299. static void ath5k_tx_processq(struct ath5k_softc *sc,
  300. struct ath5k_txq *txq);
  301. static void ath5k_tasklet_tx(unsigned long data);
  302. /* Beacon handling */
  303. static int ath5k_beacon_setup(struct ath5k_softc *sc,
  304. struct ath5k_buf *bf);
  305. static void ath5k_beacon_send(struct ath5k_softc *sc);
  306. static void ath5k_beacon_config(struct ath5k_softc *sc);
  307. static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
  308. static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
  309. {
  310. u64 tsf = ath5k_hw_get_tsf64(ah);
  311. if ((tsf & 0x7fff) < rstamp)
  312. tsf -= 0x8000;
  313. return (tsf & ~0x7fff) | rstamp;
  314. }
  315. /* Interrupt handling */
  316. static int ath5k_init(struct ath5k_softc *sc, bool is_resume);
  317. static int ath5k_stop_locked(struct ath5k_softc *sc);
  318. static int ath5k_stop_hw(struct ath5k_softc *sc, bool is_suspend);
  319. static irqreturn_t ath5k_intr(int irq, void *dev_id);
  320. static void ath5k_tasklet_reset(unsigned long data);
  321. static void ath5k_calibrate(unsigned long data);
  322. /* LED functions */
  323. static int ath5k_init_leds(struct ath5k_softc *sc);
  324. static void ath5k_led_enable(struct ath5k_softc *sc);
  325. static void ath5k_led_off(struct ath5k_softc *sc);
  326. static void ath5k_unregister_leds(struct ath5k_softc *sc);
  327. /*
  328. * Module init/exit functions
  329. */
  330. static int __init
  331. init_ath5k_pci(void)
  332. {
  333. int ret;
  334. ath5k_debug_init();
  335. ret = pci_register_driver(&ath5k_pci_driver);
  336. if (ret) {
  337. printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
  338. return ret;
  339. }
  340. return 0;
  341. }
  342. static void __exit
  343. exit_ath5k_pci(void)
  344. {
  345. pci_unregister_driver(&ath5k_pci_driver);
  346. ath5k_debug_finish();
  347. }
  348. module_init(init_ath5k_pci);
  349. module_exit(exit_ath5k_pci);
  350. /********************\
  351. * PCI Initialization *
  352. \********************/
  353. static const char *
  354. ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
  355. {
  356. const char *name = "xxxxx";
  357. unsigned int i;
  358. for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
  359. if (srev_names[i].sr_type != type)
  360. continue;
  361. if ((val & 0xf0) == srev_names[i].sr_val)
  362. name = srev_names[i].sr_name;
  363. if ((val & 0xff) == srev_names[i].sr_val) {
  364. name = srev_names[i].sr_name;
  365. break;
  366. }
  367. }
  368. return name;
  369. }
  370. static int __devinit
  371. ath5k_pci_probe(struct pci_dev *pdev,
  372. const struct pci_device_id *id)
  373. {
  374. void __iomem *mem;
  375. struct ath5k_softc *sc;
  376. struct ieee80211_hw *hw;
  377. int ret;
  378. u8 csz;
  379. ret = pci_enable_device(pdev);
  380. if (ret) {
  381. dev_err(&pdev->dev, "can't enable device\n");
  382. goto err;
  383. }
  384. /* XXX 32-bit addressing only */
  385. ret = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  386. if (ret) {
  387. dev_err(&pdev->dev, "32-bit DMA not available\n");
  388. goto err_dis;
  389. }
  390. /*
  391. * Cache line size is used to size and align various
  392. * structures used to communicate with the hardware.
  393. */
  394. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
  395. if (csz == 0) {
  396. /*
  397. * Linux 2.4.18 (at least) writes the cache line size
  398. * register as a 16-bit wide register which is wrong.
  399. * We must have this setup properly for rx buffer
  400. * DMA to work so force a reasonable value here if it
  401. * comes up zero.
  402. */
  403. csz = L1_CACHE_BYTES / sizeof(u32);
  404. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
  405. }
  406. /*
  407. * The default setting of latency timer yields poor results,
  408. * set it to the value used by other systems. It may be worth
  409. * tweaking this setting more.
  410. */
  411. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
  412. /* Enable bus mastering */
  413. pci_set_master(pdev);
  414. /*
  415. * Disable the RETRY_TIMEOUT register (0x41) to keep
  416. * PCI Tx retries from interfering with C3 CPU state.
  417. */
  418. pci_write_config_byte(pdev, 0x41, 0);
  419. ret = pci_request_region(pdev, 0, "ath5k");
  420. if (ret) {
  421. dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
  422. goto err_dis;
  423. }
  424. mem = pci_iomap(pdev, 0, 0);
  425. if (!mem) {
  426. dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
  427. ret = -EIO;
  428. goto err_reg;
  429. }
  430. /*
  431. * Allocate hw (mac80211 main struct)
  432. * and hw->priv (driver private data)
  433. */
  434. hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
  435. if (hw == NULL) {
  436. dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
  437. ret = -ENOMEM;
  438. goto err_map;
  439. }
  440. dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
  441. /* Initialize driver private data */
  442. SET_IEEE80211_DEV(hw, &pdev->dev);
  443. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  444. IEEE80211_HW_SIGNAL_DBM |
  445. IEEE80211_HW_NOISE_DBM;
  446. hw->wiphy->interface_modes =
  447. BIT(NL80211_IFTYPE_STATION) |
  448. BIT(NL80211_IFTYPE_ADHOC) |
  449. BIT(NL80211_IFTYPE_MESH_POINT);
  450. hw->extra_tx_headroom = 2;
  451. hw->channel_change_time = 5000;
  452. sc = hw->priv;
  453. sc->hw = hw;
  454. sc->pdev = pdev;
  455. ath5k_debug_init_device(sc);
  456. /*
  457. * Mark the device as detached to avoid processing
  458. * interrupts until setup is complete.
  459. */
  460. __set_bit(ATH_STAT_INVALID, sc->status);
  461. sc->iobase = mem; /* So we can unmap it on detach */
  462. sc->cachelsz = csz * sizeof(u32); /* convert to bytes */
  463. sc->opmode = NL80211_IFTYPE_STATION;
  464. mutex_init(&sc->lock);
  465. spin_lock_init(&sc->rxbuflock);
  466. spin_lock_init(&sc->txbuflock);
  467. spin_lock_init(&sc->block);
  468. /* Set private data */
  469. pci_set_drvdata(pdev, hw);
  470. /* Setup interrupt handler */
  471. ret = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
  472. if (ret) {
  473. ATH5K_ERR(sc, "request_irq failed\n");
  474. goto err_free;
  475. }
  476. /* Initialize device */
  477. sc->ah = ath5k_hw_attach(sc, id->driver_data);
  478. if (IS_ERR(sc->ah)) {
  479. ret = PTR_ERR(sc->ah);
  480. goto err_irq;
  481. }
  482. /* set up multi-rate retry capabilities */
  483. if (sc->ah->ah_version == AR5K_AR5212) {
  484. hw->max_rates = 4;
  485. hw->max_rate_tries = 11;
  486. }
  487. /* Finish private driver data initialization */
  488. ret = ath5k_attach(pdev, hw);
  489. if (ret)
  490. goto err_ah;
  491. ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
  492. ath5k_chip_name(AR5K_VERSION_MAC, sc->ah->ah_mac_srev),
  493. sc->ah->ah_mac_srev,
  494. sc->ah->ah_phy_revision);
  495. if (!sc->ah->ah_single_chip) {
  496. /* Single chip radio (!RF5111) */
  497. if (sc->ah->ah_radio_5ghz_revision &&
  498. !sc->ah->ah_radio_2ghz_revision) {
  499. /* No 5GHz support -> report 2GHz radio */
  500. if (!test_bit(AR5K_MODE_11A,
  501. sc->ah->ah_capabilities.cap_mode)) {
  502. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  503. ath5k_chip_name(AR5K_VERSION_RAD,
  504. sc->ah->ah_radio_5ghz_revision),
  505. sc->ah->ah_radio_5ghz_revision);
  506. /* No 2GHz support (5110 and some
  507. * 5Ghz only cards) -> report 5Ghz radio */
  508. } else if (!test_bit(AR5K_MODE_11B,
  509. sc->ah->ah_capabilities.cap_mode)) {
  510. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  511. ath5k_chip_name(AR5K_VERSION_RAD,
  512. sc->ah->ah_radio_5ghz_revision),
  513. sc->ah->ah_radio_5ghz_revision);
  514. /* Multiband radio */
  515. } else {
  516. ATH5K_INFO(sc, "RF%s multiband radio found"
  517. " (0x%x)\n",
  518. ath5k_chip_name(AR5K_VERSION_RAD,
  519. sc->ah->ah_radio_5ghz_revision),
  520. sc->ah->ah_radio_5ghz_revision);
  521. }
  522. }
  523. /* Multi chip radio (RF5111 - RF2111) ->
  524. * report both 2GHz/5GHz radios */
  525. else if (sc->ah->ah_radio_5ghz_revision &&
  526. sc->ah->ah_radio_2ghz_revision){
  527. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  528. ath5k_chip_name(AR5K_VERSION_RAD,
  529. sc->ah->ah_radio_5ghz_revision),
  530. sc->ah->ah_radio_5ghz_revision);
  531. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  532. ath5k_chip_name(AR5K_VERSION_RAD,
  533. sc->ah->ah_radio_2ghz_revision),
  534. sc->ah->ah_radio_2ghz_revision);
  535. }
  536. }
  537. /* ready to process interrupts */
  538. __clear_bit(ATH_STAT_INVALID, sc->status);
  539. return 0;
  540. err_ah:
  541. ath5k_hw_detach(sc->ah);
  542. err_irq:
  543. free_irq(pdev->irq, sc);
  544. err_free:
  545. ieee80211_free_hw(hw);
  546. err_map:
  547. pci_iounmap(pdev, mem);
  548. err_reg:
  549. pci_release_region(pdev, 0);
  550. err_dis:
  551. pci_disable_device(pdev);
  552. err:
  553. return ret;
  554. }
  555. static void __devexit
  556. ath5k_pci_remove(struct pci_dev *pdev)
  557. {
  558. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  559. struct ath5k_softc *sc = hw->priv;
  560. ath5k_debug_finish_device(sc);
  561. ath5k_detach(pdev, hw);
  562. ath5k_hw_detach(sc->ah);
  563. free_irq(pdev->irq, sc);
  564. pci_iounmap(pdev, sc->iobase);
  565. pci_release_region(pdev, 0);
  566. pci_disable_device(pdev);
  567. ieee80211_free_hw(hw);
  568. }
  569. #ifdef CONFIG_PM
  570. static int
  571. ath5k_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  572. {
  573. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  574. struct ath5k_softc *sc = hw->priv;
  575. ath5k_led_off(sc);
  576. ath5k_stop_hw(sc, true);
  577. free_irq(pdev->irq, sc);
  578. pci_save_state(pdev);
  579. pci_disable_device(pdev);
  580. pci_set_power_state(pdev, PCI_D3hot);
  581. return 0;
  582. }
  583. static int
  584. ath5k_pci_resume(struct pci_dev *pdev)
  585. {
  586. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  587. struct ath5k_softc *sc = hw->priv;
  588. int err;
  589. pci_restore_state(pdev);
  590. err = pci_enable_device(pdev);
  591. if (err)
  592. return err;
  593. /*
  594. * Suspend/Resume resets the PCI configuration space, so we have to
  595. * re-disable the RETRY_TIMEOUT register (0x41) to keep
  596. * PCI Tx retries from interfering with C3 CPU state
  597. */
  598. pci_write_config_byte(pdev, 0x41, 0);
  599. err = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
  600. if (err) {
  601. ATH5K_ERR(sc, "request_irq failed\n");
  602. goto err_no_irq;
  603. }
  604. err = ath5k_init(sc, true);
  605. if (err)
  606. goto err_irq;
  607. ath5k_led_enable(sc);
  608. return 0;
  609. err_irq:
  610. free_irq(pdev->irq, sc);
  611. err_no_irq:
  612. pci_disable_device(pdev);
  613. return err;
  614. }
  615. #endif /* CONFIG_PM */
  616. /***********************\
  617. * Driver Initialization *
  618. \***********************/
  619. static int
  620. ath5k_attach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  621. {
  622. struct ath5k_softc *sc = hw->priv;
  623. struct ath5k_hw *ah = sc->ah;
  624. u8 mac[ETH_ALEN];
  625. int ret;
  626. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "devid 0x%x\n", pdev->device);
  627. /*
  628. * Check if the MAC has multi-rate retry support.
  629. * We do this by trying to setup a fake extended
  630. * descriptor. MAC's that don't have support will
  631. * return false w/o doing anything. MAC's that do
  632. * support it will return true w/o doing anything.
  633. */
  634. ret = ah->ah_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
  635. if (ret < 0)
  636. goto err;
  637. if (ret > 0)
  638. __set_bit(ATH_STAT_MRRETRY, sc->status);
  639. /*
  640. * Collect the channel list. The 802.11 layer
  641. * is resposible for filtering this list based
  642. * on settings like the phy mode and regulatory
  643. * domain restrictions.
  644. */
  645. ret = ath5k_setup_bands(hw);
  646. if (ret) {
  647. ATH5K_ERR(sc, "can't get channels\n");
  648. goto err;
  649. }
  650. /* NB: setup here so ath5k_rate_update is happy */
  651. if (test_bit(AR5K_MODE_11A, ah->ah_modes))
  652. ath5k_setcurmode(sc, AR5K_MODE_11A);
  653. else
  654. ath5k_setcurmode(sc, AR5K_MODE_11B);
  655. /*
  656. * Allocate tx+rx descriptors and populate the lists.
  657. */
  658. ret = ath5k_desc_alloc(sc, pdev);
  659. if (ret) {
  660. ATH5K_ERR(sc, "can't allocate descriptors\n");
  661. goto err;
  662. }
  663. /*
  664. * Allocate hardware transmit queues: one queue for
  665. * beacon frames and one data queue for each QoS
  666. * priority. Note that hw functions handle reseting
  667. * these queues at the needed time.
  668. */
  669. ret = ath5k_beaconq_setup(ah);
  670. if (ret < 0) {
  671. ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
  672. goto err_desc;
  673. }
  674. sc->bhalq = ret;
  675. sc->txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
  676. if (IS_ERR(sc->txq)) {
  677. ATH5K_ERR(sc, "can't setup xmit queue\n");
  678. ret = PTR_ERR(sc->txq);
  679. goto err_bhal;
  680. }
  681. tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
  682. tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
  683. tasklet_init(&sc->restq, ath5k_tasklet_reset, (unsigned long)sc);
  684. setup_timer(&sc->calib_tim, ath5k_calibrate, (unsigned long)sc);
  685. ath5k_hw_get_lladdr(ah, mac);
  686. SET_IEEE80211_PERM_ADDR(hw, mac);
  687. /* All MAC address bits matter for ACKs */
  688. memset(sc->bssidmask, 0xff, ETH_ALEN);
  689. ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
  690. ret = ieee80211_register_hw(hw);
  691. if (ret) {
  692. ATH5K_ERR(sc, "can't register ieee80211 hw\n");
  693. goto err_queues;
  694. }
  695. ath5k_init_leds(sc);
  696. return 0;
  697. err_queues:
  698. ath5k_txq_release(sc);
  699. err_bhal:
  700. ath5k_hw_release_tx_queue(ah, sc->bhalq);
  701. err_desc:
  702. ath5k_desc_free(sc, pdev);
  703. err:
  704. return ret;
  705. }
  706. static void
  707. ath5k_detach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  708. {
  709. struct ath5k_softc *sc = hw->priv;
  710. /*
  711. * NB: the order of these is important:
  712. * o call the 802.11 layer before detaching ath5k_hw to
  713. * insure callbacks into the driver to delete global
  714. * key cache entries can be handled
  715. * o reclaim the tx queue data structures after calling
  716. * the 802.11 layer as we'll get called back to reclaim
  717. * node state and potentially want to use them
  718. * o to cleanup the tx queues the hal is called, so detach
  719. * it last
  720. * XXX: ??? detach ath5k_hw ???
  721. * Other than that, it's straightforward...
  722. */
  723. ieee80211_unregister_hw(hw);
  724. ath5k_desc_free(sc, pdev);
  725. ath5k_txq_release(sc);
  726. ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
  727. ath5k_unregister_leds(sc);
  728. /*
  729. * NB: can't reclaim these until after ieee80211_ifdetach
  730. * returns because we'll get called back to reclaim node
  731. * state and potentially want to use them.
  732. */
  733. }
  734. /********************\
  735. * Channel/mode setup *
  736. \********************/
  737. /*
  738. * Convert IEEE channel number to MHz frequency.
  739. */
  740. static inline short
  741. ath5k_ieee2mhz(short chan)
  742. {
  743. if (chan <= 14 || chan >= 27)
  744. return ieee80211chan2mhz(chan);
  745. else
  746. return 2212 + chan * 20;
  747. }
  748. static unsigned int
  749. ath5k_copy_channels(struct ath5k_hw *ah,
  750. struct ieee80211_channel *channels,
  751. unsigned int mode,
  752. unsigned int max)
  753. {
  754. unsigned int i, count, size, chfreq, freq, ch;
  755. if (!test_bit(mode, ah->ah_modes))
  756. return 0;
  757. switch (mode) {
  758. case AR5K_MODE_11A:
  759. case AR5K_MODE_11A_TURBO:
  760. /* 1..220, but 2GHz frequencies are filtered by check_channel */
  761. size = 220 ;
  762. chfreq = CHANNEL_5GHZ;
  763. break;
  764. case AR5K_MODE_11B:
  765. case AR5K_MODE_11G:
  766. case AR5K_MODE_11G_TURBO:
  767. size = 26;
  768. chfreq = CHANNEL_2GHZ;
  769. break;
  770. default:
  771. ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
  772. return 0;
  773. }
  774. for (i = 0, count = 0; i < size && max > 0; i++) {
  775. ch = i + 1 ;
  776. freq = ath5k_ieee2mhz(ch);
  777. /* Check if channel is supported by the chipset */
  778. if (!ath5k_channel_ok(ah, freq, chfreq))
  779. continue;
  780. /* Write channel info and increment counter */
  781. channels[count].center_freq = freq;
  782. channels[count].band = (chfreq == CHANNEL_2GHZ) ?
  783. IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  784. switch (mode) {
  785. case AR5K_MODE_11A:
  786. case AR5K_MODE_11G:
  787. channels[count].hw_value = chfreq | CHANNEL_OFDM;
  788. break;
  789. case AR5K_MODE_11A_TURBO:
  790. case AR5K_MODE_11G_TURBO:
  791. channels[count].hw_value = chfreq |
  792. CHANNEL_OFDM | CHANNEL_TURBO;
  793. break;
  794. case AR5K_MODE_11B:
  795. channels[count].hw_value = CHANNEL_B;
  796. }
  797. count++;
  798. max--;
  799. }
  800. return count;
  801. }
  802. static void
  803. ath5k_setup_rate_idx(struct ath5k_softc *sc, struct ieee80211_supported_band *b)
  804. {
  805. u8 i;
  806. for (i = 0; i < AR5K_MAX_RATES; i++)
  807. sc->rate_idx[b->band][i] = -1;
  808. for (i = 0; i < b->n_bitrates; i++) {
  809. sc->rate_idx[b->band][b->bitrates[i].hw_value] = i;
  810. if (b->bitrates[i].hw_value_short)
  811. sc->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
  812. }
  813. }
  814. static int
  815. ath5k_setup_bands(struct ieee80211_hw *hw)
  816. {
  817. struct ath5k_softc *sc = hw->priv;
  818. struct ath5k_hw *ah = sc->ah;
  819. struct ieee80211_supported_band *sband;
  820. int max_c, count_c = 0;
  821. int i;
  822. BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
  823. max_c = ARRAY_SIZE(sc->channels);
  824. /* 2GHz band */
  825. sband = &sc->sbands[IEEE80211_BAND_2GHZ];
  826. sband->band = IEEE80211_BAND_2GHZ;
  827. sband->bitrates = &sc->rates[IEEE80211_BAND_2GHZ][0];
  828. if (test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
  829. /* G mode */
  830. memcpy(sband->bitrates, &ath5k_rates[0],
  831. sizeof(struct ieee80211_rate) * 12);
  832. sband->n_bitrates = 12;
  833. sband->channels = sc->channels;
  834. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  835. AR5K_MODE_11G, max_c);
  836. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  837. count_c = sband->n_channels;
  838. max_c -= count_c;
  839. } else if (test_bit(AR5K_MODE_11B, sc->ah->ah_capabilities.cap_mode)) {
  840. /* B mode */
  841. memcpy(sband->bitrates, &ath5k_rates[0],
  842. sizeof(struct ieee80211_rate) * 4);
  843. sband->n_bitrates = 4;
  844. /* 5211 only supports B rates and uses 4bit rate codes
  845. * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
  846. * fix them up here:
  847. */
  848. if (ah->ah_version == AR5K_AR5211) {
  849. for (i = 0; i < 4; i++) {
  850. sband->bitrates[i].hw_value =
  851. sband->bitrates[i].hw_value & 0xF;
  852. sband->bitrates[i].hw_value_short =
  853. sband->bitrates[i].hw_value_short & 0xF;
  854. }
  855. }
  856. sband->channels = sc->channels;
  857. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  858. AR5K_MODE_11B, max_c);
  859. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  860. count_c = sband->n_channels;
  861. max_c -= count_c;
  862. }
  863. ath5k_setup_rate_idx(sc, sband);
  864. /* 5GHz band, A mode */
  865. if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
  866. sband = &sc->sbands[IEEE80211_BAND_5GHZ];
  867. sband->band = IEEE80211_BAND_5GHZ;
  868. sband->bitrates = &sc->rates[IEEE80211_BAND_5GHZ][0];
  869. memcpy(sband->bitrates, &ath5k_rates[4],
  870. sizeof(struct ieee80211_rate) * 8);
  871. sband->n_bitrates = 8;
  872. sband->channels = &sc->channels[count_c];
  873. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  874. AR5K_MODE_11A, max_c);
  875. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
  876. }
  877. ath5k_setup_rate_idx(sc, sband);
  878. ath5k_debug_dump_bands(sc);
  879. return 0;
  880. }
  881. /*
  882. * Set/change channels. If the channel is really being changed,
  883. * it's done by reseting the chip. To accomplish this we must
  884. * first cleanup any pending DMA, then restart stuff after a la
  885. * ath5k_init.
  886. */
  887. static int
  888. ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
  889. {
  890. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "(%u MHz) -> (%u MHz)\n",
  891. sc->curchan->center_freq, chan->center_freq);
  892. if (chan->center_freq != sc->curchan->center_freq ||
  893. chan->hw_value != sc->curchan->hw_value) {
  894. sc->curchan = chan;
  895. sc->curband = &sc->sbands[chan->band];
  896. /*
  897. * To switch channels clear any pending DMA operations;
  898. * wait long enough for the RX fifo to drain, reset the
  899. * hardware at the new frequency, and then re-enable
  900. * the relevant bits of the h/w.
  901. */
  902. return ath5k_reset(sc, true, true);
  903. }
  904. return 0;
  905. }
  906. static void
  907. ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
  908. {
  909. sc->curmode = mode;
  910. if (mode == AR5K_MODE_11A) {
  911. sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
  912. } else {
  913. sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
  914. }
  915. }
  916. static void
  917. ath5k_mode_setup(struct ath5k_softc *sc)
  918. {
  919. struct ath5k_hw *ah = sc->ah;
  920. u32 rfilt;
  921. /* configure rx filter */
  922. rfilt = sc->filter_flags;
  923. ath5k_hw_set_rx_filter(ah, rfilt);
  924. if (ath5k_hw_hasbssidmask(ah))
  925. ath5k_hw_set_bssid_mask(ah, sc->bssidmask);
  926. /* configure operational mode */
  927. ath5k_hw_set_opmode(ah);
  928. ath5k_hw_set_mcast_filter(ah, 0, 0);
  929. ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
  930. }
  931. static inline int
  932. ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix)
  933. {
  934. WARN_ON(hw_rix < 0 || hw_rix > AR5K_MAX_RATES);
  935. return sc->rate_idx[sc->curband->band][hw_rix];
  936. }
  937. /***************\
  938. * Buffers setup *
  939. \***************/
  940. static int
  941. ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  942. {
  943. struct ath5k_hw *ah = sc->ah;
  944. struct sk_buff *skb = bf->skb;
  945. struct ath5k_desc *ds;
  946. if (likely(skb == NULL)) {
  947. unsigned int off;
  948. /*
  949. * Allocate buffer with headroom_needed space for the
  950. * fake physical layer header at the start.
  951. */
  952. skb = dev_alloc_skb(sc->rxbufsize + sc->cachelsz - 1);
  953. if (unlikely(skb == NULL)) {
  954. ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
  955. sc->rxbufsize + sc->cachelsz - 1);
  956. return -ENOMEM;
  957. }
  958. /*
  959. * Cache-line-align. This is important (for the
  960. * 5210 at least) as not doing so causes bogus data
  961. * in rx'd frames.
  962. */
  963. off = ((unsigned long)skb->data) % sc->cachelsz;
  964. if (off != 0)
  965. skb_reserve(skb, sc->cachelsz - off);
  966. bf->skb = skb;
  967. bf->skbaddr = pci_map_single(sc->pdev,
  968. skb->data, sc->rxbufsize, PCI_DMA_FROMDEVICE);
  969. if (unlikely(pci_dma_mapping_error(sc->pdev, bf->skbaddr))) {
  970. ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
  971. dev_kfree_skb(skb);
  972. bf->skb = NULL;
  973. return -ENOMEM;
  974. }
  975. }
  976. /*
  977. * Setup descriptors. For receive we always terminate
  978. * the descriptor list with a self-linked entry so we'll
  979. * not get overrun under high load (as can happen with a
  980. * 5212 when ANI processing enables PHY error frames).
  981. *
  982. * To insure the last descriptor is self-linked we create
  983. * each descriptor as self-linked and add it to the end. As
  984. * each additional descriptor is added the previous self-linked
  985. * entry is ``fixed'' naturally. This should be safe even
  986. * if DMA is happening. When processing RX interrupts we
  987. * never remove/process the last, self-linked, entry on the
  988. * descriptor list. This insures the hardware always has
  989. * someplace to write a new frame.
  990. */
  991. ds = bf->desc;
  992. ds->ds_link = bf->daddr; /* link to self */
  993. ds->ds_data = bf->skbaddr;
  994. ah->ah_setup_rx_desc(ah, ds,
  995. skb_tailroom(skb), /* buffer size */
  996. 0);
  997. if (sc->rxlink != NULL)
  998. *sc->rxlink = bf->daddr;
  999. sc->rxlink = &ds->ds_link;
  1000. return 0;
  1001. }
  1002. static int
  1003. ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1004. {
  1005. struct ath5k_hw *ah = sc->ah;
  1006. struct ath5k_txq *txq = sc->txq;
  1007. struct ath5k_desc *ds = bf->desc;
  1008. struct sk_buff *skb = bf->skb;
  1009. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1010. unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
  1011. struct ieee80211_rate *rate;
  1012. unsigned int mrr_rate[3], mrr_tries[3];
  1013. int i, ret;
  1014. flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
  1015. /* XXX endianness */
  1016. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1017. PCI_DMA_TODEVICE);
  1018. if (info->flags & IEEE80211_TX_CTL_NO_ACK)
  1019. flags |= AR5K_TXDESC_NOACK;
  1020. pktlen = skb->len;
  1021. if (info->control.hw_key) {
  1022. keyidx = info->control.hw_key->hw_key_idx;
  1023. pktlen += info->control.hw_key->icv_len;
  1024. }
  1025. ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
  1026. ieee80211_get_hdrlen_from_skb(skb), AR5K_PKT_TYPE_NORMAL,
  1027. (sc->power_level * 2),
  1028. ieee80211_get_tx_rate(sc->hw, info)->hw_value,
  1029. info->control.rates[0].count, keyidx, 0, flags, 0, 0);
  1030. if (ret)
  1031. goto err_unmap;
  1032. memset(mrr_rate, 0, sizeof(mrr_rate));
  1033. memset(mrr_tries, 0, sizeof(mrr_tries));
  1034. for (i = 0; i < 3; i++) {
  1035. rate = ieee80211_get_alt_retry_rate(sc->hw, info, i);
  1036. if (!rate)
  1037. break;
  1038. mrr_rate[i] = rate->hw_value;
  1039. mrr_tries[i] = info->control.rates[i + 1].count;
  1040. }
  1041. ah->ah_setup_mrr_tx_desc(ah, ds,
  1042. mrr_rate[0], mrr_tries[0],
  1043. mrr_rate[1], mrr_tries[1],
  1044. mrr_rate[2], mrr_tries[2]);
  1045. ds->ds_link = 0;
  1046. ds->ds_data = bf->skbaddr;
  1047. spin_lock_bh(&txq->lock);
  1048. list_add_tail(&bf->list, &txq->q);
  1049. sc->tx_stats[txq->qnum].len++;
  1050. if (txq->link == NULL) /* is this first packet? */
  1051. ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
  1052. else /* no, so only link it */
  1053. *txq->link = bf->daddr;
  1054. txq->link = &ds->ds_link;
  1055. ath5k_hw_start_tx_dma(ah, txq->qnum);
  1056. mmiowb();
  1057. spin_unlock_bh(&txq->lock);
  1058. return 0;
  1059. err_unmap:
  1060. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1061. return ret;
  1062. }
  1063. /*******************\
  1064. * Descriptors setup *
  1065. \*******************/
  1066. static int
  1067. ath5k_desc_alloc(struct ath5k_softc *sc, struct pci_dev *pdev)
  1068. {
  1069. struct ath5k_desc *ds;
  1070. struct ath5k_buf *bf;
  1071. dma_addr_t da;
  1072. unsigned int i;
  1073. int ret;
  1074. /* allocate descriptors */
  1075. sc->desc_len = sizeof(struct ath5k_desc) *
  1076. (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
  1077. sc->desc = pci_alloc_consistent(pdev, sc->desc_len, &sc->desc_daddr);
  1078. if (sc->desc == NULL) {
  1079. ATH5K_ERR(sc, "can't allocate descriptors\n");
  1080. ret = -ENOMEM;
  1081. goto err;
  1082. }
  1083. ds = sc->desc;
  1084. da = sc->desc_daddr;
  1085. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
  1086. ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
  1087. bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
  1088. sizeof(struct ath5k_buf), GFP_KERNEL);
  1089. if (bf == NULL) {
  1090. ATH5K_ERR(sc, "can't allocate bufptr\n");
  1091. ret = -ENOMEM;
  1092. goto err_free;
  1093. }
  1094. sc->bufptr = bf;
  1095. INIT_LIST_HEAD(&sc->rxbuf);
  1096. for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
  1097. bf->desc = ds;
  1098. bf->daddr = da;
  1099. list_add_tail(&bf->list, &sc->rxbuf);
  1100. }
  1101. INIT_LIST_HEAD(&sc->txbuf);
  1102. sc->txbuf_len = ATH_TXBUF;
  1103. for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
  1104. da += sizeof(*ds)) {
  1105. bf->desc = ds;
  1106. bf->daddr = da;
  1107. list_add_tail(&bf->list, &sc->txbuf);
  1108. }
  1109. /* beacon buffer */
  1110. bf->desc = ds;
  1111. bf->daddr = da;
  1112. sc->bbuf = bf;
  1113. return 0;
  1114. err_free:
  1115. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  1116. err:
  1117. sc->desc = NULL;
  1118. return ret;
  1119. }
  1120. static void
  1121. ath5k_desc_free(struct ath5k_softc *sc, struct pci_dev *pdev)
  1122. {
  1123. struct ath5k_buf *bf;
  1124. ath5k_txbuf_free(sc, sc->bbuf);
  1125. list_for_each_entry(bf, &sc->txbuf, list)
  1126. ath5k_txbuf_free(sc, bf);
  1127. list_for_each_entry(bf, &sc->rxbuf, list)
  1128. ath5k_txbuf_free(sc, bf);
  1129. /* Free memory associated with all descriptors */
  1130. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  1131. kfree(sc->bufptr);
  1132. sc->bufptr = NULL;
  1133. }
  1134. /**************\
  1135. * Queues setup *
  1136. \**************/
  1137. static struct ath5k_txq *
  1138. ath5k_txq_setup(struct ath5k_softc *sc,
  1139. int qtype, int subtype)
  1140. {
  1141. struct ath5k_hw *ah = sc->ah;
  1142. struct ath5k_txq *txq;
  1143. struct ath5k_txq_info qi = {
  1144. .tqi_subtype = subtype,
  1145. .tqi_aifs = AR5K_TXQ_USEDEFAULT,
  1146. .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
  1147. .tqi_cw_max = AR5K_TXQ_USEDEFAULT
  1148. };
  1149. int qnum;
  1150. /*
  1151. * Enable interrupts only for EOL and DESC conditions.
  1152. * We mark tx descriptors to receive a DESC interrupt
  1153. * when a tx queue gets deep; otherwise waiting for the
  1154. * EOL to reap descriptors. Note that this is done to
  1155. * reduce interrupt load and this only defers reaping
  1156. * descriptors, never transmitting frames. Aside from
  1157. * reducing interrupts this also permits more concurrency.
  1158. * The only potential downside is if the tx queue backs
  1159. * up in which case the top half of the kernel may backup
  1160. * due to a lack of tx descriptors.
  1161. */
  1162. qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
  1163. AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
  1164. qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
  1165. if (qnum < 0) {
  1166. /*
  1167. * NB: don't print a message, this happens
  1168. * normally on parts with too few tx queues
  1169. */
  1170. return ERR_PTR(qnum);
  1171. }
  1172. if (qnum >= ARRAY_SIZE(sc->txqs)) {
  1173. ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
  1174. qnum, ARRAY_SIZE(sc->txqs));
  1175. ath5k_hw_release_tx_queue(ah, qnum);
  1176. return ERR_PTR(-EINVAL);
  1177. }
  1178. txq = &sc->txqs[qnum];
  1179. if (!txq->setup) {
  1180. txq->qnum = qnum;
  1181. txq->link = NULL;
  1182. INIT_LIST_HEAD(&txq->q);
  1183. spin_lock_init(&txq->lock);
  1184. txq->setup = true;
  1185. }
  1186. return &sc->txqs[qnum];
  1187. }
  1188. static int
  1189. ath5k_beaconq_setup(struct ath5k_hw *ah)
  1190. {
  1191. struct ath5k_txq_info qi = {
  1192. .tqi_aifs = AR5K_TXQ_USEDEFAULT,
  1193. .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
  1194. .tqi_cw_max = AR5K_TXQ_USEDEFAULT,
  1195. /* NB: for dynamic turbo, don't enable any other interrupts */
  1196. .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
  1197. };
  1198. return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
  1199. }
  1200. static int
  1201. ath5k_beaconq_config(struct ath5k_softc *sc)
  1202. {
  1203. struct ath5k_hw *ah = sc->ah;
  1204. struct ath5k_txq_info qi;
  1205. int ret;
  1206. ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
  1207. if (ret)
  1208. return ret;
  1209. if (sc->opmode == NL80211_IFTYPE_AP ||
  1210. sc->opmode == NL80211_IFTYPE_MESH_POINT) {
  1211. /*
  1212. * Always burst out beacon and CAB traffic
  1213. * (aifs = cwmin = cwmax = 0)
  1214. */
  1215. qi.tqi_aifs = 0;
  1216. qi.tqi_cw_min = 0;
  1217. qi.tqi_cw_max = 0;
  1218. } else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1219. /*
  1220. * Adhoc mode; backoff between 0 and (2 * cw_min).
  1221. */
  1222. qi.tqi_aifs = 0;
  1223. qi.tqi_cw_min = 0;
  1224. qi.tqi_cw_max = 2 * ah->ah_cw_min;
  1225. }
  1226. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1227. "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
  1228. qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
  1229. ret = ath5k_hw_set_tx_queueprops(ah, sc->bhalq, &qi);
  1230. if (ret) {
  1231. ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
  1232. "hardware queue!\n", __func__);
  1233. return ret;
  1234. }
  1235. return ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */;
  1236. }
  1237. static void
  1238. ath5k_txq_drainq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1239. {
  1240. struct ath5k_buf *bf, *bf0;
  1241. /*
  1242. * NB: this assumes output has been stopped and
  1243. * we do not need to block ath5k_tx_tasklet
  1244. */
  1245. spin_lock_bh(&txq->lock);
  1246. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1247. ath5k_debug_printtxbuf(sc, bf);
  1248. ath5k_txbuf_free(sc, bf);
  1249. spin_lock_bh(&sc->txbuflock);
  1250. sc->tx_stats[txq->qnum].len--;
  1251. list_move_tail(&bf->list, &sc->txbuf);
  1252. sc->txbuf_len++;
  1253. spin_unlock_bh(&sc->txbuflock);
  1254. }
  1255. txq->link = NULL;
  1256. spin_unlock_bh(&txq->lock);
  1257. }
  1258. /*
  1259. * Drain the transmit queues and reclaim resources.
  1260. */
  1261. static void
  1262. ath5k_txq_cleanup(struct ath5k_softc *sc)
  1263. {
  1264. struct ath5k_hw *ah = sc->ah;
  1265. unsigned int i;
  1266. /* XXX return value */
  1267. if (likely(!test_bit(ATH_STAT_INVALID, sc->status))) {
  1268. /* don't touch the hardware if marked invalid */
  1269. ath5k_hw_stop_tx_dma(ah, sc->bhalq);
  1270. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "beacon queue %x\n",
  1271. ath5k_hw_get_txdp(ah, sc->bhalq));
  1272. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  1273. if (sc->txqs[i].setup) {
  1274. ath5k_hw_stop_tx_dma(ah, sc->txqs[i].qnum);
  1275. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "txq [%u] %x, "
  1276. "link %p\n",
  1277. sc->txqs[i].qnum,
  1278. ath5k_hw_get_txdp(ah,
  1279. sc->txqs[i].qnum),
  1280. sc->txqs[i].link);
  1281. }
  1282. }
  1283. ieee80211_wake_queues(sc->hw); /* XXX move to callers */
  1284. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  1285. if (sc->txqs[i].setup)
  1286. ath5k_txq_drainq(sc, &sc->txqs[i]);
  1287. }
  1288. static void
  1289. ath5k_txq_release(struct ath5k_softc *sc)
  1290. {
  1291. struct ath5k_txq *txq = sc->txqs;
  1292. unsigned int i;
  1293. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
  1294. if (txq->setup) {
  1295. ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
  1296. txq->setup = false;
  1297. }
  1298. }
  1299. /*************\
  1300. * RX Handling *
  1301. \*************/
  1302. /*
  1303. * Enable the receive h/w following a reset.
  1304. */
  1305. static int
  1306. ath5k_rx_start(struct ath5k_softc *sc)
  1307. {
  1308. struct ath5k_hw *ah = sc->ah;
  1309. struct ath5k_buf *bf;
  1310. int ret;
  1311. sc->rxbufsize = roundup(IEEE80211_MAX_LEN, sc->cachelsz);
  1312. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rxbufsize %u\n",
  1313. sc->cachelsz, sc->rxbufsize);
  1314. sc->rxlink = NULL;
  1315. spin_lock_bh(&sc->rxbuflock);
  1316. list_for_each_entry(bf, &sc->rxbuf, list) {
  1317. ret = ath5k_rxbuf_setup(sc, bf);
  1318. if (ret != 0) {
  1319. spin_unlock_bh(&sc->rxbuflock);
  1320. goto err;
  1321. }
  1322. }
  1323. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1324. spin_unlock_bh(&sc->rxbuflock);
  1325. ath5k_hw_set_rxdp(ah, bf->daddr);
  1326. ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
  1327. ath5k_mode_setup(sc); /* set filters, etc. */
  1328. ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
  1329. return 0;
  1330. err:
  1331. return ret;
  1332. }
  1333. /*
  1334. * Disable the receive h/w in preparation for a reset.
  1335. */
  1336. static void
  1337. ath5k_rx_stop(struct ath5k_softc *sc)
  1338. {
  1339. struct ath5k_hw *ah = sc->ah;
  1340. ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
  1341. ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
  1342. ath5k_hw_stop_rx_dma(ah); /* disable DMA engine */
  1343. ath5k_debug_printrxbuffs(sc, ah);
  1344. sc->rxlink = NULL; /* just in case */
  1345. }
  1346. static unsigned int
  1347. ath5k_rx_decrypted(struct ath5k_softc *sc, struct ath5k_desc *ds,
  1348. struct sk_buff *skb, struct ath5k_rx_status *rs)
  1349. {
  1350. struct ieee80211_hdr *hdr = (void *)skb->data;
  1351. unsigned int keyix, hlen;
  1352. if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1353. rs->rs_keyix != AR5K_RXKEYIX_INVALID)
  1354. return RX_FLAG_DECRYPTED;
  1355. /* Apparently when a default key is used to decrypt the packet
  1356. the hw does not set the index used to decrypt. In such cases
  1357. get the index from the packet. */
  1358. hlen = ieee80211_hdrlen(hdr->frame_control);
  1359. if (ieee80211_has_protected(hdr->frame_control) &&
  1360. !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1361. skb->len >= hlen + 4) {
  1362. keyix = skb->data[hlen + 3] >> 6;
  1363. if (test_bit(keyix, sc->keymap))
  1364. return RX_FLAG_DECRYPTED;
  1365. }
  1366. return 0;
  1367. }
  1368. static void
  1369. ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
  1370. struct ieee80211_rx_status *rxs)
  1371. {
  1372. u64 tsf, bc_tstamp;
  1373. u32 hw_tu;
  1374. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
  1375. if (ieee80211_is_beacon(mgmt->frame_control) &&
  1376. le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
  1377. memcmp(mgmt->bssid, sc->ah->ah_bssid, ETH_ALEN) == 0) {
  1378. /*
  1379. * Received an IBSS beacon with the same BSSID. Hardware *must*
  1380. * have updated the local TSF. We have to work around various
  1381. * hardware bugs, though...
  1382. */
  1383. tsf = ath5k_hw_get_tsf64(sc->ah);
  1384. bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
  1385. hw_tu = TSF_TO_TU(tsf);
  1386. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1387. "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
  1388. (unsigned long long)bc_tstamp,
  1389. (unsigned long long)rxs->mactime,
  1390. (unsigned long long)(rxs->mactime - bc_tstamp),
  1391. (unsigned long long)tsf);
  1392. /*
  1393. * Sometimes the HW will give us a wrong tstamp in the rx
  1394. * status, causing the timestamp extension to go wrong.
  1395. * (This seems to happen especially with beacon frames bigger
  1396. * than 78 byte (incl. FCS))
  1397. * But we know that the receive timestamp must be later than the
  1398. * timestamp of the beacon since HW must have synced to that.
  1399. *
  1400. * NOTE: here we assume mactime to be after the frame was
  1401. * received, not like mac80211 which defines it at the start.
  1402. */
  1403. if (bc_tstamp > rxs->mactime) {
  1404. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1405. "fixing mactime from %llx to %llx\n",
  1406. (unsigned long long)rxs->mactime,
  1407. (unsigned long long)tsf);
  1408. rxs->mactime = tsf;
  1409. }
  1410. /*
  1411. * Local TSF might have moved higher than our beacon timers,
  1412. * in that case we have to update them to continue sending
  1413. * beacons. This also takes care of synchronizing beacon sending
  1414. * times with other stations.
  1415. */
  1416. if (hw_tu >= sc->nexttbtt)
  1417. ath5k_beacon_update_timers(sc, bc_tstamp);
  1418. }
  1419. }
  1420. static void
  1421. ath5k_tasklet_rx(unsigned long data)
  1422. {
  1423. struct ieee80211_rx_status rxs = {};
  1424. struct ath5k_rx_status rs = {};
  1425. struct sk_buff *skb;
  1426. struct ath5k_softc *sc = (void *)data;
  1427. struct ath5k_buf *bf, *bf_last;
  1428. struct ath5k_desc *ds;
  1429. int ret;
  1430. int hdrlen;
  1431. int pad;
  1432. spin_lock(&sc->rxbuflock);
  1433. if (list_empty(&sc->rxbuf)) {
  1434. ATH5K_WARN(sc, "empty rx buf pool\n");
  1435. goto unlock;
  1436. }
  1437. bf_last = list_entry(sc->rxbuf.prev, struct ath5k_buf, list);
  1438. do {
  1439. rxs.flag = 0;
  1440. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1441. BUG_ON(bf->skb == NULL);
  1442. skb = bf->skb;
  1443. ds = bf->desc;
  1444. /*
  1445. * last buffer must not be freed to ensure proper hardware
  1446. * function. When the hardware finishes also a packet next to
  1447. * it, we are sure, it doesn't use it anymore and we can go on.
  1448. */
  1449. if (bf_last == bf)
  1450. bf->flags |= 1;
  1451. if (bf->flags) {
  1452. struct ath5k_buf *bf_next = list_entry(bf->list.next,
  1453. struct ath5k_buf, list);
  1454. ret = sc->ah->ah_proc_rx_desc(sc->ah, bf_next->desc,
  1455. &rs);
  1456. if (ret)
  1457. break;
  1458. bf->flags &= ~1;
  1459. /* skip the overwritten one (even status is martian) */
  1460. goto next;
  1461. }
  1462. ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
  1463. if (unlikely(ret == -EINPROGRESS))
  1464. break;
  1465. else if (unlikely(ret)) {
  1466. ATH5K_ERR(sc, "error in processing rx descriptor\n");
  1467. spin_unlock(&sc->rxbuflock);
  1468. return;
  1469. }
  1470. if (unlikely(rs.rs_more)) {
  1471. ATH5K_WARN(sc, "unsupported jumbo\n");
  1472. goto next;
  1473. }
  1474. if (unlikely(rs.rs_status)) {
  1475. if (rs.rs_status & AR5K_RXERR_PHY)
  1476. goto next;
  1477. if (rs.rs_status & AR5K_RXERR_DECRYPT) {
  1478. /*
  1479. * Decrypt error. If the error occurred
  1480. * because there was no hardware key, then
  1481. * let the frame through so the upper layers
  1482. * can process it. This is necessary for 5210
  1483. * parts which have no way to setup a ``clear''
  1484. * key cache entry.
  1485. *
  1486. * XXX do key cache faulting
  1487. */
  1488. if (rs.rs_keyix == AR5K_RXKEYIX_INVALID &&
  1489. !(rs.rs_status & AR5K_RXERR_CRC))
  1490. goto accept;
  1491. }
  1492. if (rs.rs_status & AR5K_RXERR_MIC) {
  1493. rxs.flag |= RX_FLAG_MMIC_ERROR;
  1494. goto accept;
  1495. }
  1496. /* let crypto-error packets fall through in MNTR */
  1497. if ((rs.rs_status &
  1498. ~(AR5K_RXERR_DECRYPT|AR5K_RXERR_MIC)) ||
  1499. sc->opmode != NL80211_IFTYPE_MONITOR)
  1500. goto next;
  1501. }
  1502. accept:
  1503. pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
  1504. PCI_DMA_FROMDEVICE);
  1505. bf->skb = NULL;
  1506. skb_put(skb, rs.rs_datalen);
  1507. /*
  1508. * the hardware adds a padding to 4 byte boundaries between
  1509. * the header and the payload data if the header length is
  1510. * not multiples of 4 - remove it
  1511. */
  1512. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  1513. if (hdrlen & 3) {
  1514. pad = hdrlen % 4;
  1515. memmove(skb->data + pad, skb->data, hdrlen);
  1516. skb_pull(skb, pad);
  1517. }
  1518. /*
  1519. * always extend the mac timestamp, since this information is
  1520. * also needed for proper IBSS merging.
  1521. *
  1522. * XXX: it might be too late to do it here, since rs_tstamp is
  1523. * 15bit only. that means TSF extension has to be done within
  1524. * 32768usec (about 32ms). it might be necessary to move this to
  1525. * the interrupt handler, like it is done in madwifi.
  1526. *
  1527. * Unfortunately we don't know when the hardware takes the rx
  1528. * timestamp (beginning of phy frame, data frame, end of rx?).
  1529. * The only thing we know is that it is hardware specific...
  1530. * On AR5213 it seems the rx timestamp is at the end of the
  1531. * frame, but i'm not sure.
  1532. *
  1533. * NOTE: mac80211 defines mactime at the beginning of the first
  1534. * data symbol. Since we don't have any time references it's
  1535. * impossible to comply to that. This affects IBSS merge only
  1536. * right now, so it's not too bad...
  1537. */
  1538. rxs.mactime = ath5k_extend_tsf(sc->ah, rs.rs_tstamp);
  1539. rxs.flag |= RX_FLAG_TSFT;
  1540. rxs.freq = sc->curchan->center_freq;
  1541. rxs.band = sc->curband->band;
  1542. rxs.noise = sc->ah->ah_noise_floor;
  1543. rxs.signal = rxs.noise + rs.rs_rssi;
  1544. /* An rssi of 35 indicates you should be able use
  1545. * 54 Mbps reliably. A more elaborate scheme can be used
  1546. * here but it requires a map of SNR/throughput for each
  1547. * possible mode used */
  1548. rxs.qual = rs.rs_rssi * 100 / 35;
  1549. /* rssi can be more than 35 though, anything above that
  1550. * should be considered at 100% */
  1551. if (rxs.qual > 100)
  1552. rxs.qual = 100;
  1553. rxs.antenna = rs.rs_antenna;
  1554. rxs.rate_idx = ath5k_hw_to_driver_rix(sc, rs.rs_rate);
  1555. rxs.flag |= ath5k_rx_decrypted(sc, ds, skb, &rs);
  1556. if (rxs.rate_idx >= 0 && rs.rs_rate ==
  1557. sc->curband->bitrates[rxs.rate_idx].hw_value_short)
  1558. rxs.flag |= RX_FLAG_SHORTPRE;
  1559. ath5k_debug_dump_skb(sc, skb, "RX ", 0);
  1560. /* check beacons in IBSS mode */
  1561. if (sc->opmode == NL80211_IFTYPE_ADHOC)
  1562. ath5k_check_ibss_tsf(sc, skb, &rxs);
  1563. __ieee80211_rx(sc->hw, skb, &rxs);
  1564. next:
  1565. list_move_tail(&bf->list, &sc->rxbuf);
  1566. } while (ath5k_rxbuf_setup(sc, bf) == 0);
  1567. unlock:
  1568. spin_unlock(&sc->rxbuflock);
  1569. }
  1570. /*************\
  1571. * TX Handling *
  1572. \*************/
  1573. static void
  1574. ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1575. {
  1576. struct ath5k_tx_status ts = {};
  1577. struct ath5k_buf *bf, *bf0;
  1578. struct ath5k_desc *ds;
  1579. struct sk_buff *skb;
  1580. struct ieee80211_tx_info *info;
  1581. int i, ret;
  1582. spin_lock(&txq->lock);
  1583. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1584. ds = bf->desc;
  1585. ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
  1586. if (unlikely(ret == -EINPROGRESS))
  1587. break;
  1588. else if (unlikely(ret)) {
  1589. ATH5K_ERR(sc, "error %d while processing queue %u\n",
  1590. ret, txq->qnum);
  1591. break;
  1592. }
  1593. skb = bf->skb;
  1594. info = IEEE80211_SKB_CB(skb);
  1595. bf->skb = NULL;
  1596. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len,
  1597. PCI_DMA_TODEVICE);
  1598. ieee80211_tx_info_clear_status(info);
  1599. for (i = 0; i < 4; i++) {
  1600. struct ieee80211_tx_rate *r =
  1601. &info->status.rates[i];
  1602. if (ts.ts_rate[i]) {
  1603. r->idx = ath5k_hw_to_driver_rix(sc, ts.ts_rate[i]);
  1604. r->count = ts.ts_retry[i];
  1605. } else {
  1606. r->idx = -1;
  1607. r->count = 0;
  1608. }
  1609. }
  1610. /* count the successful attempt as well */
  1611. info->status.rates[ts.ts_final_idx].count++;
  1612. if (unlikely(ts.ts_status)) {
  1613. sc->ll_stats.dot11ACKFailureCount++;
  1614. if (ts.ts_status & AR5K_TXERR_FILT)
  1615. info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
  1616. } else {
  1617. info->flags |= IEEE80211_TX_STAT_ACK;
  1618. info->status.ack_signal = ts.ts_rssi;
  1619. }
  1620. ieee80211_tx_status(sc->hw, skb);
  1621. sc->tx_stats[txq->qnum].count++;
  1622. spin_lock(&sc->txbuflock);
  1623. sc->tx_stats[txq->qnum].len--;
  1624. list_move_tail(&bf->list, &sc->txbuf);
  1625. sc->txbuf_len++;
  1626. spin_unlock(&sc->txbuflock);
  1627. }
  1628. if (likely(list_empty(&txq->q)))
  1629. txq->link = NULL;
  1630. spin_unlock(&txq->lock);
  1631. if (sc->txbuf_len > ATH_TXBUF / 5)
  1632. ieee80211_wake_queues(sc->hw);
  1633. }
  1634. static void
  1635. ath5k_tasklet_tx(unsigned long data)
  1636. {
  1637. struct ath5k_softc *sc = (void *)data;
  1638. ath5k_tx_processq(sc, sc->txq);
  1639. }
  1640. /*****************\
  1641. * Beacon handling *
  1642. \*****************/
  1643. /*
  1644. * Setup the beacon frame for transmit.
  1645. */
  1646. static int
  1647. ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1648. {
  1649. struct sk_buff *skb = bf->skb;
  1650. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1651. struct ath5k_hw *ah = sc->ah;
  1652. struct ath5k_desc *ds;
  1653. int ret, antenna = 0;
  1654. u32 flags;
  1655. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1656. PCI_DMA_TODEVICE);
  1657. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
  1658. "skbaddr %llx\n", skb, skb->data, skb->len,
  1659. (unsigned long long)bf->skbaddr);
  1660. if (pci_dma_mapping_error(sc->pdev, bf->skbaddr)) {
  1661. ATH5K_ERR(sc, "beacon DMA mapping failed\n");
  1662. return -EIO;
  1663. }
  1664. ds = bf->desc;
  1665. flags = AR5K_TXDESC_NOACK;
  1666. if (sc->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
  1667. ds->ds_link = bf->daddr; /* self-linked */
  1668. flags |= AR5K_TXDESC_VEOL;
  1669. /*
  1670. * Let hardware handle antenna switching if txantenna is not set
  1671. */
  1672. } else {
  1673. ds->ds_link = 0;
  1674. /*
  1675. * Switch antenna every 4 beacons if txantenna is not set
  1676. * XXX assumes two antennas
  1677. */
  1678. if (antenna == 0)
  1679. antenna = sc->bsent & 4 ? 2 : 1;
  1680. }
  1681. ds->ds_data = bf->skbaddr;
  1682. ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
  1683. ieee80211_get_hdrlen_from_skb(skb),
  1684. AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
  1685. ieee80211_get_tx_rate(sc->hw, info)->hw_value,
  1686. 1, AR5K_TXKEYIX_INVALID,
  1687. antenna, flags, 0, 0);
  1688. if (ret)
  1689. goto err_unmap;
  1690. return 0;
  1691. err_unmap:
  1692. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1693. return ret;
  1694. }
  1695. /*
  1696. * Transmit a beacon frame at SWBA. Dynamic updates to the
  1697. * frame contents are done as needed and the slot time is
  1698. * also adjusted based on current state.
  1699. *
  1700. * this is usually called from interrupt context (ath5k_intr())
  1701. * but also from ath5k_beacon_config() in IBSS mode which in turn
  1702. * can be called from a tasklet and user context
  1703. */
  1704. static void
  1705. ath5k_beacon_send(struct ath5k_softc *sc)
  1706. {
  1707. struct ath5k_buf *bf = sc->bbuf;
  1708. struct ath5k_hw *ah = sc->ah;
  1709. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
  1710. if (unlikely(bf->skb == NULL || sc->opmode == NL80211_IFTYPE_STATION ||
  1711. sc->opmode == NL80211_IFTYPE_MONITOR)) {
  1712. ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
  1713. return;
  1714. }
  1715. /*
  1716. * Check if the previous beacon has gone out. If
  1717. * not don't don't try to post another, skip this
  1718. * period and wait for the next. Missed beacons
  1719. * indicate a problem and should not occur. If we
  1720. * miss too many consecutive beacons reset the device.
  1721. */
  1722. if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
  1723. sc->bmisscount++;
  1724. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1725. "missed %u consecutive beacons\n", sc->bmisscount);
  1726. if (sc->bmisscount > 3) { /* NB: 3 is a guess */
  1727. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1728. "stuck beacon time (%u missed)\n",
  1729. sc->bmisscount);
  1730. tasklet_schedule(&sc->restq);
  1731. }
  1732. return;
  1733. }
  1734. if (unlikely(sc->bmisscount != 0)) {
  1735. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1736. "resume beacon xmit after %u misses\n",
  1737. sc->bmisscount);
  1738. sc->bmisscount = 0;
  1739. }
  1740. /*
  1741. * Stop any current dma and put the new frame on the queue.
  1742. * This should never fail since we check above that no frames
  1743. * are still pending on the queue.
  1744. */
  1745. if (unlikely(ath5k_hw_stop_tx_dma(ah, sc->bhalq))) {
  1746. ATH5K_WARN(sc, "beacon queue %u didn't stop?\n", sc->bhalq);
  1747. /* NB: hw still stops DMA, so proceed */
  1748. }
  1749. ath5k_hw_set_txdp(ah, sc->bhalq, bf->daddr);
  1750. ath5k_hw_start_tx_dma(ah, sc->bhalq);
  1751. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
  1752. sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
  1753. sc->bsent++;
  1754. }
  1755. /**
  1756. * ath5k_beacon_update_timers - update beacon timers
  1757. *
  1758. * @sc: struct ath5k_softc pointer we are operating on
  1759. * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
  1760. * beacon timer update based on the current HW TSF.
  1761. *
  1762. * Calculate the next target beacon transmit time (TBTT) based on the timestamp
  1763. * of a received beacon or the current local hardware TSF and write it to the
  1764. * beacon timer registers.
  1765. *
  1766. * This is called in a variety of situations, e.g. when a beacon is received,
  1767. * when a TSF update has been detected, but also when an new IBSS is created or
  1768. * when we otherwise know we have to update the timers, but we keep it in this
  1769. * function to have it all together in one place.
  1770. */
  1771. static void
  1772. ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
  1773. {
  1774. struct ath5k_hw *ah = sc->ah;
  1775. u32 nexttbtt, intval, hw_tu, bc_tu;
  1776. u64 hw_tsf;
  1777. intval = sc->bintval & AR5K_BEACON_PERIOD;
  1778. if (WARN_ON(!intval))
  1779. return;
  1780. /* beacon TSF converted to TU */
  1781. bc_tu = TSF_TO_TU(bc_tsf);
  1782. /* current TSF converted to TU */
  1783. hw_tsf = ath5k_hw_get_tsf64(ah);
  1784. hw_tu = TSF_TO_TU(hw_tsf);
  1785. #define FUDGE 3
  1786. /* we use FUDGE to make sure the next TBTT is ahead of the current TU */
  1787. if (bc_tsf == -1) {
  1788. /*
  1789. * no beacons received, called internally.
  1790. * just need to refresh timers based on HW TSF.
  1791. */
  1792. nexttbtt = roundup(hw_tu + FUDGE, intval);
  1793. } else if (bc_tsf == 0) {
  1794. /*
  1795. * no beacon received, probably called by ath5k_reset_tsf().
  1796. * reset TSF to start with 0.
  1797. */
  1798. nexttbtt = intval;
  1799. intval |= AR5K_BEACON_RESET_TSF;
  1800. } else if (bc_tsf > hw_tsf) {
  1801. /*
  1802. * beacon received, SW merge happend but HW TSF not yet updated.
  1803. * not possible to reconfigure timers yet, but next time we
  1804. * receive a beacon with the same BSSID, the hardware will
  1805. * automatically update the TSF and then we need to reconfigure
  1806. * the timers.
  1807. */
  1808. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1809. "need to wait for HW TSF sync\n");
  1810. return;
  1811. } else {
  1812. /*
  1813. * most important case for beacon synchronization between STA.
  1814. *
  1815. * beacon received and HW TSF has been already updated by HW.
  1816. * update next TBTT based on the TSF of the beacon, but make
  1817. * sure it is ahead of our local TSF timer.
  1818. */
  1819. nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
  1820. }
  1821. #undef FUDGE
  1822. sc->nexttbtt = nexttbtt;
  1823. intval |= AR5K_BEACON_ENA;
  1824. ath5k_hw_init_beacon(ah, nexttbtt, intval);
  1825. /*
  1826. * debugging output last in order to preserve the time critical aspect
  1827. * of this function
  1828. */
  1829. if (bc_tsf == -1)
  1830. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1831. "reconfigured timers based on HW TSF\n");
  1832. else if (bc_tsf == 0)
  1833. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1834. "reset HW TSF and timers\n");
  1835. else
  1836. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1837. "updated timers based on beacon TSF\n");
  1838. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1839. "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
  1840. (unsigned long long) bc_tsf,
  1841. (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
  1842. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
  1843. intval & AR5K_BEACON_PERIOD,
  1844. intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
  1845. intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
  1846. }
  1847. /**
  1848. * ath5k_beacon_config - Configure the beacon queues and interrupts
  1849. *
  1850. * @sc: struct ath5k_softc pointer we are operating on
  1851. *
  1852. * When operating in station mode we want to receive a BMISS interrupt when we
  1853. * stop seeing beacons from the AP we've associated with so we can look for
  1854. * another AP to associate with.
  1855. *
  1856. * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
  1857. * interrupts to detect TSF updates only.
  1858. */
  1859. static void
  1860. ath5k_beacon_config(struct ath5k_softc *sc)
  1861. {
  1862. struct ath5k_hw *ah = sc->ah;
  1863. ath5k_hw_set_imr(ah, 0);
  1864. sc->bmisscount = 0;
  1865. sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
  1866. if (sc->opmode == NL80211_IFTYPE_STATION) {
  1867. sc->imask |= AR5K_INT_BMISS;
  1868. } else if (sc->opmode == NL80211_IFTYPE_ADHOC ||
  1869. sc->opmode == NL80211_IFTYPE_MESH_POINT ||
  1870. sc->opmode == NL80211_IFTYPE_AP) {
  1871. /*
  1872. * In IBSS mode we use a self-linked tx descriptor and let the
  1873. * hardware send the beacons automatically. We have to load it
  1874. * only once here.
  1875. * We use the SWBA interrupt only to keep track of the beacon
  1876. * timers in order to detect automatic TSF updates.
  1877. */
  1878. ath5k_beaconq_config(sc);
  1879. sc->imask |= AR5K_INT_SWBA;
  1880. if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1881. if (ath5k_hw_hasveol(ah)) {
  1882. spin_lock(&sc->block);
  1883. ath5k_beacon_send(sc);
  1884. spin_unlock(&sc->block);
  1885. }
  1886. } else
  1887. ath5k_beacon_update_timers(sc, -1);
  1888. }
  1889. ath5k_hw_set_imr(ah, sc->imask);
  1890. }
  1891. /********************\
  1892. * Interrupt handling *
  1893. \********************/
  1894. static int
  1895. ath5k_init(struct ath5k_softc *sc, bool is_resume)
  1896. {
  1897. struct ath5k_hw *ah = sc->ah;
  1898. int ret, i;
  1899. mutex_lock(&sc->lock);
  1900. if (is_resume && !test_bit(ATH_STAT_STARTED, sc->status))
  1901. goto out_ok;
  1902. __clear_bit(ATH_STAT_STARTED, sc->status);
  1903. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
  1904. /*
  1905. * Stop anything previously setup. This is safe
  1906. * no matter this is the first time through or not.
  1907. */
  1908. ath5k_stop_locked(sc);
  1909. /*
  1910. * The basic interface to setting the hardware in a good
  1911. * state is ``reset''. On return the hardware is known to
  1912. * be powered up and with interrupts disabled. This must
  1913. * be followed by initialization of the appropriate bits
  1914. * and then setup of the interrupt mask.
  1915. */
  1916. sc->curchan = sc->hw->conf.channel;
  1917. sc->curband = &sc->sbands[sc->curchan->band];
  1918. sc->imask = AR5K_INT_RXOK | AR5K_INT_TXOK | AR5K_INT_RXEOL |
  1919. AR5K_INT_RXORN | AR5K_INT_FATAL | AR5K_INT_GLOBAL |
  1920. AR5K_INT_MIB;
  1921. ret = ath5k_reset(sc, false, false);
  1922. if (ret)
  1923. goto done;
  1924. /*
  1925. * Reset the key cache since some parts do not reset the
  1926. * contents on initial power up or resume from suspend.
  1927. */
  1928. for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
  1929. ath5k_hw_reset_key(ah, i);
  1930. __set_bit(ATH_STAT_STARTED, sc->status);
  1931. /* Set ack to be sent at low bit-rates */
  1932. ath5k_hw_set_ack_bitrate_high(ah, false);
  1933. mod_timer(&sc->calib_tim, round_jiffies(jiffies +
  1934. msecs_to_jiffies(ath5k_calinterval * 1000)));
  1935. out_ok:
  1936. ret = 0;
  1937. done:
  1938. mmiowb();
  1939. mutex_unlock(&sc->lock);
  1940. return ret;
  1941. }
  1942. static int
  1943. ath5k_stop_locked(struct ath5k_softc *sc)
  1944. {
  1945. struct ath5k_hw *ah = sc->ah;
  1946. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
  1947. test_bit(ATH_STAT_INVALID, sc->status));
  1948. /*
  1949. * Shutdown the hardware and driver:
  1950. * stop output from above
  1951. * disable interrupts
  1952. * turn off timers
  1953. * turn off the radio
  1954. * clear transmit machinery
  1955. * clear receive machinery
  1956. * drain and release tx queues
  1957. * reclaim beacon resources
  1958. * power down hardware
  1959. *
  1960. * Note that some of this work is not possible if the
  1961. * hardware is gone (invalid).
  1962. */
  1963. ieee80211_stop_queues(sc->hw);
  1964. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  1965. ath5k_led_off(sc);
  1966. ath5k_hw_set_imr(ah, 0);
  1967. synchronize_irq(sc->pdev->irq);
  1968. }
  1969. ath5k_txq_cleanup(sc);
  1970. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  1971. ath5k_rx_stop(sc);
  1972. ath5k_hw_phy_disable(ah);
  1973. } else
  1974. sc->rxlink = NULL;
  1975. return 0;
  1976. }
  1977. /*
  1978. * Stop the device, grabbing the top-level lock to protect
  1979. * against concurrent entry through ath5k_init (which can happen
  1980. * if another thread does a system call and the thread doing the
  1981. * stop is preempted).
  1982. */
  1983. static int
  1984. ath5k_stop_hw(struct ath5k_softc *sc, bool is_suspend)
  1985. {
  1986. int ret;
  1987. mutex_lock(&sc->lock);
  1988. ret = ath5k_stop_locked(sc);
  1989. if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
  1990. /*
  1991. * Set the chip in full sleep mode. Note that we are
  1992. * careful to do this only when bringing the interface
  1993. * completely to a stop. When the chip is in this state
  1994. * it must be carefully woken up or references to
  1995. * registers in the PCI clock domain may freeze the bus
  1996. * (and system). This varies by chip and is mostly an
  1997. * issue with newer parts that go to sleep more quickly.
  1998. */
  1999. if (sc->ah->ah_mac_srev >= 0x78) {
  2000. /*
  2001. * XXX
  2002. * don't put newer MAC revisions > 7.8 to sleep because
  2003. * of the above mentioned problems
  2004. */
  2005. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mac version > 7.8, "
  2006. "not putting device to sleep\n");
  2007. } else {
  2008. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  2009. "putting device to full sleep\n");
  2010. ath5k_hw_set_power(sc->ah, AR5K_PM_FULL_SLEEP, true, 0);
  2011. }
  2012. }
  2013. ath5k_txbuf_free(sc, sc->bbuf);
  2014. if (!is_suspend)
  2015. __clear_bit(ATH_STAT_STARTED, sc->status);
  2016. mmiowb();
  2017. mutex_unlock(&sc->lock);
  2018. del_timer_sync(&sc->calib_tim);
  2019. tasklet_kill(&sc->rxtq);
  2020. tasklet_kill(&sc->txtq);
  2021. tasklet_kill(&sc->restq);
  2022. return ret;
  2023. }
  2024. static irqreturn_t
  2025. ath5k_intr(int irq, void *dev_id)
  2026. {
  2027. struct ath5k_softc *sc = dev_id;
  2028. struct ath5k_hw *ah = sc->ah;
  2029. enum ath5k_int status;
  2030. unsigned int counter = 1000;
  2031. if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
  2032. !ath5k_hw_is_intr_pending(ah)))
  2033. return IRQ_NONE;
  2034. do {
  2035. /*
  2036. * Figure out the reason(s) for the interrupt. Note
  2037. * that get_isr returns a pseudo-ISR that may include
  2038. * bits we haven't explicitly enabled so we mask the
  2039. * value to insure we only process bits we requested.
  2040. */
  2041. ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
  2042. ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
  2043. status, sc->imask);
  2044. status &= sc->imask; /* discard unasked for bits */
  2045. if (unlikely(status & AR5K_INT_FATAL)) {
  2046. /*
  2047. * Fatal errors are unrecoverable.
  2048. * Typically these are caused by DMA errors.
  2049. */
  2050. tasklet_schedule(&sc->restq);
  2051. } else if (unlikely(status & AR5K_INT_RXORN)) {
  2052. tasklet_schedule(&sc->restq);
  2053. } else {
  2054. if (status & AR5K_INT_SWBA) {
  2055. /*
  2056. * Software beacon alert--time to send a beacon.
  2057. * Handle beacon transmission directly; deferring
  2058. * this is too slow to meet timing constraints
  2059. * under load.
  2060. *
  2061. * In IBSS mode we use this interrupt just to
  2062. * keep track of the next TBTT (target beacon
  2063. * transmission time) in order to detect wether
  2064. * automatic TSF updates happened.
  2065. */
  2066. if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  2067. /* XXX: only if VEOL suppported */
  2068. u64 tsf = ath5k_hw_get_tsf64(ah);
  2069. sc->nexttbtt += sc->bintval;
  2070. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  2071. "SWBA nexttbtt: %x hw_tu: %x "
  2072. "TSF: %llx\n",
  2073. sc->nexttbtt,
  2074. TSF_TO_TU(tsf),
  2075. (unsigned long long) tsf);
  2076. } else {
  2077. spin_lock(&sc->block);
  2078. ath5k_beacon_send(sc);
  2079. spin_unlock(&sc->block);
  2080. }
  2081. }
  2082. if (status & AR5K_INT_RXEOL) {
  2083. /*
  2084. * NB: the hardware should re-read the link when
  2085. * RXE bit is written, but it doesn't work at
  2086. * least on older hardware revs.
  2087. */
  2088. sc->rxlink = NULL;
  2089. }
  2090. if (status & AR5K_INT_TXURN) {
  2091. /* bump tx trigger level */
  2092. ath5k_hw_update_tx_triglevel(ah, true);
  2093. }
  2094. if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
  2095. tasklet_schedule(&sc->rxtq);
  2096. if (status & (AR5K_INT_TXOK | AR5K_INT_TXDESC
  2097. | AR5K_INT_TXERR | AR5K_INT_TXEOL))
  2098. tasklet_schedule(&sc->txtq);
  2099. if (status & AR5K_INT_BMISS) {
  2100. }
  2101. if (status & AR5K_INT_MIB) {
  2102. /*
  2103. * These stats are also used for ANI i think
  2104. * so how about updating them more often ?
  2105. */
  2106. ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
  2107. }
  2108. }
  2109. } while (ath5k_hw_is_intr_pending(ah) && counter-- > 0);
  2110. if (unlikely(!counter))
  2111. ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
  2112. return IRQ_HANDLED;
  2113. }
  2114. static void
  2115. ath5k_tasklet_reset(unsigned long data)
  2116. {
  2117. struct ath5k_softc *sc = (void *)data;
  2118. ath5k_reset_wake(sc);
  2119. }
  2120. /*
  2121. * Periodically recalibrate the PHY to account
  2122. * for temperature/environment changes.
  2123. */
  2124. static void
  2125. ath5k_calibrate(unsigned long data)
  2126. {
  2127. struct ath5k_softc *sc = (void *)data;
  2128. struct ath5k_hw *ah = sc->ah;
  2129. ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
  2130. ieee80211_frequency_to_channel(sc->curchan->center_freq),
  2131. sc->curchan->hw_value);
  2132. if (ath5k_hw_get_rf_gain(ah) == AR5K_RFGAIN_NEED_CHANGE) {
  2133. /*
  2134. * Rfgain is out of bounds, reset the chip
  2135. * to load new gain values.
  2136. */
  2137. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
  2138. ath5k_reset_wake(sc);
  2139. }
  2140. if (ath5k_hw_phy_calibrate(ah, sc->curchan))
  2141. ATH5K_ERR(sc, "calibration of channel %u failed\n",
  2142. ieee80211_frequency_to_channel(
  2143. sc->curchan->center_freq));
  2144. mod_timer(&sc->calib_tim, round_jiffies(jiffies +
  2145. msecs_to_jiffies(ath5k_calinterval * 1000)));
  2146. }
  2147. /***************\
  2148. * LED functions *
  2149. \***************/
  2150. static void
  2151. ath5k_led_enable(struct ath5k_softc *sc)
  2152. {
  2153. if (test_bit(ATH_STAT_LEDSOFT, sc->status)) {
  2154. ath5k_hw_set_gpio_output(sc->ah, sc->led_pin);
  2155. ath5k_led_off(sc);
  2156. }
  2157. }
  2158. static void
  2159. ath5k_led_on(struct ath5k_softc *sc)
  2160. {
  2161. if (!test_bit(ATH_STAT_LEDSOFT, sc->status))
  2162. return;
  2163. ath5k_hw_set_gpio(sc->ah, sc->led_pin, sc->led_on);
  2164. }
  2165. static void
  2166. ath5k_led_off(struct ath5k_softc *sc)
  2167. {
  2168. if (!test_bit(ATH_STAT_LEDSOFT, sc->status))
  2169. return;
  2170. ath5k_hw_set_gpio(sc->ah, sc->led_pin, !sc->led_on);
  2171. }
  2172. static void
  2173. ath5k_led_brightness_set(struct led_classdev *led_dev,
  2174. enum led_brightness brightness)
  2175. {
  2176. struct ath5k_led *led = container_of(led_dev, struct ath5k_led,
  2177. led_dev);
  2178. if (brightness == LED_OFF)
  2179. ath5k_led_off(led->sc);
  2180. else
  2181. ath5k_led_on(led->sc);
  2182. }
  2183. static int
  2184. ath5k_register_led(struct ath5k_softc *sc, struct ath5k_led *led,
  2185. const char *name, char *trigger)
  2186. {
  2187. int err;
  2188. led->sc = sc;
  2189. strncpy(led->name, name, sizeof(led->name));
  2190. led->led_dev.name = led->name;
  2191. led->led_dev.default_trigger = trigger;
  2192. led->led_dev.brightness_set = ath5k_led_brightness_set;
  2193. err = led_classdev_register(&sc->pdev->dev, &led->led_dev);
  2194. if (err) {
  2195. ATH5K_WARN(sc, "could not register LED %s\n", name);
  2196. led->sc = NULL;
  2197. }
  2198. return err;
  2199. }
  2200. static void
  2201. ath5k_unregister_led(struct ath5k_led *led)
  2202. {
  2203. if (!led->sc)
  2204. return;
  2205. led_classdev_unregister(&led->led_dev);
  2206. ath5k_led_off(led->sc);
  2207. led->sc = NULL;
  2208. }
  2209. static void
  2210. ath5k_unregister_leds(struct ath5k_softc *sc)
  2211. {
  2212. ath5k_unregister_led(&sc->rx_led);
  2213. ath5k_unregister_led(&sc->tx_led);
  2214. }
  2215. static int
  2216. ath5k_init_leds(struct ath5k_softc *sc)
  2217. {
  2218. int ret = 0;
  2219. struct ieee80211_hw *hw = sc->hw;
  2220. struct pci_dev *pdev = sc->pdev;
  2221. char name[ATH5K_LED_MAX_NAME_LEN + 1];
  2222. /*
  2223. * Auto-enable soft led processing for IBM cards and for
  2224. * 5211 minipci cards.
  2225. */
  2226. if (pdev->device == PCI_DEVICE_ID_ATHEROS_AR5212_IBM ||
  2227. pdev->device == PCI_DEVICE_ID_ATHEROS_AR5211) {
  2228. __set_bit(ATH_STAT_LEDSOFT, sc->status);
  2229. sc->led_pin = 0;
  2230. sc->led_on = 0; /* active low */
  2231. }
  2232. /* Enable softled on PIN1 on HP Compaq nc6xx, nc4000 & nx5000 laptops */
  2233. if (pdev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ) {
  2234. __set_bit(ATH_STAT_LEDSOFT, sc->status);
  2235. sc->led_pin = 1;
  2236. sc->led_on = 1; /* active high */
  2237. }
  2238. if (!test_bit(ATH_STAT_LEDSOFT, sc->status))
  2239. goto out;
  2240. ath5k_led_enable(sc);
  2241. snprintf(name, sizeof(name), "ath5k-%s::rx", wiphy_name(hw->wiphy));
  2242. ret = ath5k_register_led(sc, &sc->rx_led, name,
  2243. ieee80211_get_rx_led_name(hw));
  2244. if (ret)
  2245. goto out;
  2246. snprintf(name, sizeof(name), "ath5k-%s::tx", wiphy_name(hw->wiphy));
  2247. ret = ath5k_register_led(sc, &sc->tx_led, name,
  2248. ieee80211_get_tx_led_name(hw));
  2249. out:
  2250. return ret;
  2251. }
  2252. /********************\
  2253. * Mac80211 functions *
  2254. \********************/
  2255. static int
  2256. ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  2257. {
  2258. struct ath5k_softc *sc = hw->priv;
  2259. struct ath5k_buf *bf;
  2260. unsigned long flags;
  2261. int hdrlen;
  2262. int pad;
  2263. ath5k_debug_dump_skb(sc, skb, "TX ", 1);
  2264. if (sc->opmode == NL80211_IFTYPE_MONITOR)
  2265. ATH5K_DBG(sc, ATH5K_DEBUG_XMIT, "tx in monitor (scan?)\n");
  2266. /*
  2267. * the hardware expects the header padded to 4 byte boundaries
  2268. * if this is not the case we add the padding after the header
  2269. */
  2270. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  2271. if (hdrlen & 3) {
  2272. pad = hdrlen % 4;
  2273. if (skb_headroom(skb) < pad) {
  2274. ATH5K_ERR(sc, "tx hdrlen not %%4: %d not enough"
  2275. " headroom to pad %d\n", hdrlen, pad);
  2276. return -1;
  2277. }
  2278. skb_push(skb, pad);
  2279. memmove(skb->data, skb->data+pad, hdrlen);
  2280. }
  2281. spin_lock_irqsave(&sc->txbuflock, flags);
  2282. if (list_empty(&sc->txbuf)) {
  2283. ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
  2284. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2285. ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
  2286. return -1;
  2287. }
  2288. bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
  2289. list_del(&bf->list);
  2290. sc->txbuf_len--;
  2291. if (list_empty(&sc->txbuf))
  2292. ieee80211_stop_queues(hw);
  2293. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2294. bf->skb = skb;
  2295. if (ath5k_txbuf_setup(sc, bf)) {
  2296. bf->skb = NULL;
  2297. spin_lock_irqsave(&sc->txbuflock, flags);
  2298. list_add_tail(&bf->list, &sc->txbuf);
  2299. sc->txbuf_len++;
  2300. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2301. dev_kfree_skb_any(skb);
  2302. return 0;
  2303. }
  2304. return 0;
  2305. }
  2306. static int
  2307. ath5k_reset(struct ath5k_softc *sc, bool stop, bool change_channel)
  2308. {
  2309. struct ath5k_hw *ah = sc->ah;
  2310. int ret;
  2311. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
  2312. if (stop) {
  2313. ath5k_hw_set_imr(ah, 0);
  2314. ath5k_txq_cleanup(sc);
  2315. ath5k_rx_stop(sc);
  2316. }
  2317. ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, true);
  2318. if (ret) {
  2319. ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
  2320. goto err;
  2321. }
  2322. /*
  2323. * This is needed only to setup initial state
  2324. * but it's best done after a reset.
  2325. */
  2326. ath5k_hw_set_txpower_limit(sc->ah, 0);
  2327. ret = ath5k_rx_start(sc);
  2328. if (ret) {
  2329. ATH5K_ERR(sc, "can't start recv logic\n");
  2330. goto err;
  2331. }
  2332. /*
  2333. * Change channels and update the h/w rate map if we're switching;
  2334. * e.g. 11a to 11b/g.
  2335. *
  2336. * We may be doing a reset in response to an ioctl that changes the
  2337. * channel so update any state that might change as a result.
  2338. *
  2339. * XXX needed?
  2340. */
  2341. /* ath5k_chan_change(sc, c); */
  2342. ath5k_beacon_config(sc);
  2343. /* intrs are enabled by ath5k_beacon_config */
  2344. return 0;
  2345. err:
  2346. return ret;
  2347. }
  2348. static int
  2349. ath5k_reset_wake(struct ath5k_softc *sc)
  2350. {
  2351. int ret;
  2352. ret = ath5k_reset(sc, true, true);
  2353. if (!ret)
  2354. ieee80211_wake_queues(sc->hw);
  2355. return ret;
  2356. }
  2357. static int ath5k_start(struct ieee80211_hw *hw)
  2358. {
  2359. return ath5k_init(hw->priv, false);
  2360. }
  2361. static void ath5k_stop(struct ieee80211_hw *hw)
  2362. {
  2363. ath5k_stop_hw(hw->priv, false);
  2364. }
  2365. static int ath5k_add_interface(struct ieee80211_hw *hw,
  2366. struct ieee80211_if_init_conf *conf)
  2367. {
  2368. struct ath5k_softc *sc = hw->priv;
  2369. int ret;
  2370. mutex_lock(&sc->lock);
  2371. if (sc->vif) {
  2372. ret = 0;
  2373. goto end;
  2374. }
  2375. sc->vif = conf->vif;
  2376. switch (conf->type) {
  2377. case NL80211_IFTYPE_AP:
  2378. case NL80211_IFTYPE_STATION:
  2379. case NL80211_IFTYPE_ADHOC:
  2380. case NL80211_IFTYPE_MESH_POINT:
  2381. case NL80211_IFTYPE_MONITOR:
  2382. sc->opmode = conf->type;
  2383. break;
  2384. default:
  2385. ret = -EOPNOTSUPP;
  2386. goto end;
  2387. }
  2388. /* Set to a reasonable value. Note that this will
  2389. * be set to mac80211's value at ath5k_config(). */
  2390. sc->bintval = 1000;
  2391. ret = 0;
  2392. end:
  2393. mutex_unlock(&sc->lock);
  2394. return ret;
  2395. }
  2396. static void
  2397. ath5k_remove_interface(struct ieee80211_hw *hw,
  2398. struct ieee80211_if_init_conf *conf)
  2399. {
  2400. struct ath5k_softc *sc = hw->priv;
  2401. mutex_lock(&sc->lock);
  2402. if (sc->vif != conf->vif)
  2403. goto end;
  2404. sc->vif = NULL;
  2405. end:
  2406. mutex_unlock(&sc->lock);
  2407. }
  2408. /*
  2409. * TODO: Phy disable/diversity etc
  2410. */
  2411. static int
  2412. ath5k_config(struct ieee80211_hw *hw, u32 changed)
  2413. {
  2414. struct ath5k_softc *sc = hw->priv;
  2415. struct ieee80211_conf *conf = &hw->conf;
  2416. sc->bintval = conf->beacon_int;
  2417. sc->power_level = conf->power_level;
  2418. return ath5k_chan_set(sc, conf->channel);
  2419. }
  2420. static int
  2421. ath5k_config_interface(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  2422. struct ieee80211_if_conf *conf)
  2423. {
  2424. struct ath5k_softc *sc = hw->priv;
  2425. struct ath5k_hw *ah = sc->ah;
  2426. int ret;
  2427. mutex_lock(&sc->lock);
  2428. if (sc->vif != vif) {
  2429. ret = -EIO;
  2430. goto unlock;
  2431. }
  2432. if (conf->changed & IEEE80211_IFCC_BSSID && conf->bssid) {
  2433. /* Cache for later use during resets */
  2434. memcpy(ah->ah_bssid, conf->bssid, ETH_ALEN);
  2435. /* XXX: assoc id is set to 0 for now, mac80211 doesn't have
  2436. * a clean way of letting us retrieve this yet. */
  2437. ath5k_hw_set_associd(ah, ah->ah_bssid, 0);
  2438. mmiowb();
  2439. }
  2440. if (conf->changed & IEEE80211_IFCC_BEACON &&
  2441. (vif->type == NL80211_IFTYPE_ADHOC ||
  2442. vif->type == NL80211_IFTYPE_MESH_POINT ||
  2443. vif->type == NL80211_IFTYPE_AP)) {
  2444. struct sk_buff *beacon = ieee80211_beacon_get(hw, vif);
  2445. if (!beacon) {
  2446. ret = -ENOMEM;
  2447. goto unlock;
  2448. }
  2449. ath5k_beacon_update(sc, beacon);
  2450. }
  2451. mutex_unlock(&sc->lock);
  2452. return ath5k_reset_wake(sc);
  2453. unlock:
  2454. mutex_unlock(&sc->lock);
  2455. return ret;
  2456. }
  2457. #define SUPPORTED_FIF_FLAGS \
  2458. FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
  2459. FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
  2460. FIF_BCN_PRBRESP_PROMISC
  2461. /*
  2462. * o always accept unicast, broadcast, and multicast traffic
  2463. * o multicast traffic for all BSSIDs will be enabled if mac80211
  2464. * says it should be
  2465. * o maintain current state of phy ofdm or phy cck error reception.
  2466. * If the hardware detects any of these type of errors then
  2467. * ath5k_hw_get_rx_filter() will pass to us the respective
  2468. * hardware filters to be able to receive these type of frames.
  2469. * o probe request frames are accepted only when operating in
  2470. * hostap, adhoc, or monitor modes
  2471. * o enable promiscuous mode according to the interface state
  2472. * o accept beacons:
  2473. * - when operating in adhoc mode so the 802.11 layer creates
  2474. * node table entries for peers,
  2475. * - when operating in station mode for collecting rssi data when
  2476. * the station is otherwise quiet, or
  2477. * - when scanning
  2478. */
  2479. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  2480. unsigned int changed_flags,
  2481. unsigned int *new_flags,
  2482. int mc_count, struct dev_mc_list *mclist)
  2483. {
  2484. struct ath5k_softc *sc = hw->priv;
  2485. struct ath5k_hw *ah = sc->ah;
  2486. u32 mfilt[2], val, rfilt;
  2487. u8 pos;
  2488. int i;
  2489. mfilt[0] = 0;
  2490. mfilt[1] = 0;
  2491. /* Only deal with supported flags */
  2492. changed_flags &= SUPPORTED_FIF_FLAGS;
  2493. *new_flags &= SUPPORTED_FIF_FLAGS;
  2494. /* If HW detects any phy or radar errors, leave those filters on.
  2495. * Also, always enable Unicast, Broadcasts and Multicast
  2496. * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
  2497. rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
  2498. (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
  2499. AR5K_RX_FILTER_MCAST);
  2500. if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
  2501. if (*new_flags & FIF_PROMISC_IN_BSS) {
  2502. rfilt |= AR5K_RX_FILTER_PROM;
  2503. __set_bit(ATH_STAT_PROMISC, sc->status);
  2504. } else {
  2505. __clear_bit(ATH_STAT_PROMISC, sc->status);
  2506. }
  2507. }
  2508. /* Note, AR5K_RX_FILTER_MCAST is already enabled */
  2509. if (*new_flags & FIF_ALLMULTI) {
  2510. mfilt[0] = ~0;
  2511. mfilt[1] = ~0;
  2512. } else {
  2513. for (i = 0; i < mc_count; i++) {
  2514. if (!mclist)
  2515. break;
  2516. /* calculate XOR of eight 6-bit values */
  2517. val = get_unaligned_le32(mclist->dmi_addr + 0);
  2518. pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2519. val = get_unaligned_le32(mclist->dmi_addr + 3);
  2520. pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2521. pos &= 0x3f;
  2522. mfilt[pos / 32] |= (1 << (pos % 32));
  2523. /* XXX: we might be able to just do this instead,
  2524. * but not sure, needs testing, if we do use this we'd
  2525. * neet to inform below to not reset the mcast */
  2526. /* ath5k_hw_set_mcast_filterindex(ah,
  2527. * mclist->dmi_addr[5]); */
  2528. mclist = mclist->next;
  2529. }
  2530. }
  2531. /* This is the best we can do */
  2532. if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
  2533. rfilt |= AR5K_RX_FILTER_PHYERR;
  2534. /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
  2535. * and probes for any BSSID, this needs testing */
  2536. if (*new_flags & FIF_BCN_PRBRESP_PROMISC)
  2537. rfilt |= AR5K_RX_FILTER_BEACON | AR5K_RX_FILTER_PROBEREQ;
  2538. /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
  2539. * set we should only pass on control frames for this
  2540. * station. This needs testing. I believe right now this
  2541. * enables *all* control frames, which is OK.. but
  2542. * but we should see if we can improve on granularity */
  2543. if (*new_flags & FIF_CONTROL)
  2544. rfilt |= AR5K_RX_FILTER_CONTROL;
  2545. /* Additional settings per mode -- this is per ath5k */
  2546. /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
  2547. if (sc->opmode == NL80211_IFTYPE_MONITOR)
  2548. rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
  2549. AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
  2550. if (sc->opmode != NL80211_IFTYPE_STATION)
  2551. rfilt |= AR5K_RX_FILTER_PROBEREQ;
  2552. if (sc->opmode != NL80211_IFTYPE_AP &&
  2553. sc->opmode != NL80211_IFTYPE_MESH_POINT &&
  2554. test_bit(ATH_STAT_PROMISC, sc->status))
  2555. rfilt |= AR5K_RX_FILTER_PROM;
  2556. if (sc->opmode == NL80211_IFTYPE_ADHOC)
  2557. rfilt |= AR5K_RX_FILTER_BEACON;
  2558. if (sc->opmode == NL80211_IFTYPE_MESH_POINT)
  2559. rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
  2560. AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
  2561. /* Set filters */
  2562. ath5k_hw_set_rx_filter(ah, rfilt);
  2563. /* Set multicast bits */
  2564. ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
  2565. /* Set the cached hw filter flags, this will alter actually
  2566. * be set in HW */
  2567. sc->filter_flags = rfilt;
  2568. }
  2569. static int
  2570. ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2571. const u8 *local_addr, const u8 *addr,
  2572. struct ieee80211_key_conf *key)
  2573. {
  2574. struct ath5k_softc *sc = hw->priv;
  2575. int ret = 0;
  2576. switch (key->alg) {
  2577. case ALG_WEP:
  2578. /* XXX: fix hardware encryption, its not working. For now
  2579. * allow software encryption */
  2580. /* break; */
  2581. case ALG_TKIP:
  2582. case ALG_CCMP:
  2583. return -EOPNOTSUPP;
  2584. default:
  2585. WARN_ON(1);
  2586. return -EINVAL;
  2587. }
  2588. mutex_lock(&sc->lock);
  2589. switch (cmd) {
  2590. case SET_KEY:
  2591. ret = ath5k_hw_set_key(sc->ah, key->keyidx, key, addr);
  2592. if (ret) {
  2593. ATH5K_ERR(sc, "can't set the key\n");
  2594. goto unlock;
  2595. }
  2596. __set_bit(key->keyidx, sc->keymap);
  2597. key->hw_key_idx = key->keyidx;
  2598. break;
  2599. case DISABLE_KEY:
  2600. ath5k_hw_reset_key(sc->ah, key->keyidx);
  2601. __clear_bit(key->keyidx, sc->keymap);
  2602. break;
  2603. default:
  2604. ret = -EINVAL;
  2605. goto unlock;
  2606. }
  2607. unlock:
  2608. mmiowb();
  2609. mutex_unlock(&sc->lock);
  2610. return ret;
  2611. }
  2612. static int
  2613. ath5k_get_stats(struct ieee80211_hw *hw,
  2614. struct ieee80211_low_level_stats *stats)
  2615. {
  2616. struct ath5k_softc *sc = hw->priv;
  2617. struct ath5k_hw *ah = sc->ah;
  2618. /* Force update */
  2619. ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
  2620. memcpy(stats, &sc->ll_stats, sizeof(sc->ll_stats));
  2621. return 0;
  2622. }
  2623. static int
  2624. ath5k_get_tx_stats(struct ieee80211_hw *hw,
  2625. struct ieee80211_tx_queue_stats *stats)
  2626. {
  2627. struct ath5k_softc *sc = hw->priv;
  2628. memcpy(stats, &sc->tx_stats, sizeof(sc->tx_stats));
  2629. return 0;
  2630. }
  2631. static u64
  2632. ath5k_get_tsf(struct ieee80211_hw *hw)
  2633. {
  2634. struct ath5k_softc *sc = hw->priv;
  2635. return ath5k_hw_get_tsf64(sc->ah);
  2636. }
  2637. static void
  2638. ath5k_reset_tsf(struct ieee80211_hw *hw)
  2639. {
  2640. struct ath5k_softc *sc = hw->priv;
  2641. /*
  2642. * in IBSS mode we need to update the beacon timers too.
  2643. * this will also reset the TSF if we call it with 0
  2644. */
  2645. if (sc->opmode == NL80211_IFTYPE_ADHOC)
  2646. ath5k_beacon_update_timers(sc, 0);
  2647. else
  2648. ath5k_hw_reset_tsf(sc->ah);
  2649. }
  2650. static int
  2651. ath5k_beacon_update(struct ath5k_softc *sc, struct sk_buff *skb)
  2652. {
  2653. unsigned long flags;
  2654. int ret;
  2655. ath5k_debug_dump_skb(sc, skb, "BC ", 1);
  2656. spin_lock_irqsave(&sc->block, flags);
  2657. ath5k_txbuf_free(sc, sc->bbuf);
  2658. sc->bbuf->skb = skb;
  2659. ret = ath5k_beacon_setup(sc, sc->bbuf);
  2660. if (ret)
  2661. sc->bbuf->skb = NULL;
  2662. spin_unlock_irqrestore(&sc->block, flags);
  2663. if (!ret) {
  2664. ath5k_beacon_config(sc);
  2665. mmiowb();
  2666. }
  2667. return ret;
  2668. }