be_cmds.c 42 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769
  1. /*
  2. * Copyright (C) 2005 - 2010 ServerEngines
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@serverengines.com
  12. *
  13. * ServerEngines
  14. * 209 N. Fair Oaks Ave
  15. * Sunnyvale, CA 94085
  16. */
  17. #include "be.h"
  18. #include "be_cmds.h"
  19. static void be_mcc_notify(struct be_adapter *adapter)
  20. {
  21. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  22. u32 val = 0;
  23. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  24. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  25. wmb();
  26. iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
  27. }
  28. /* To check if valid bit is set, check the entire word as we don't know
  29. * the endianness of the data (old entry is host endian while a new entry is
  30. * little endian) */
  31. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  32. {
  33. if (compl->flags != 0) {
  34. compl->flags = le32_to_cpu(compl->flags);
  35. BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
  36. return true;
  37. } else {
  38. return false;
  39. }
  40. }
  41. /* Need to reset the entire word that houses the valid bit */
  42. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  43. {
  44. compl->flags = 0;
  45. }
  46. static int be_mcc_compl_process(struct be_adapter *adapter,
  47. struct be_mcc_compl *compl)
  48. {
  49. u16 compl_status, extd_status;
  50. /* Just swap the status to host endian; mcc tag is opaquely copied
  51. * from mcc_wrb */
  52. be_dws_le_to_cpu(compl, 4);
  53. compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
  54. CQE_STATUS_COMPL_MASK;
  55. if ((compl->tag0 == OPCODE_COMMON_WRITE_FLASHROM) &&
  56. (compl->tag1 == CMD_SUBSYSTEM_COMMON)) {
  57. adapter->flash_status = compl_status;
  58. complete(&adapter->flash_compl);
  59. }
  60. if (compl_status == MCC_STATUS_SUCCESS) {
  61. if (compl->tag0 == OPCODE_ETH_GET_STATISTICS) {
  62. struct be_cmd_resp_get_stats *resp =
  63. adapter->stats.cmd.va;
  64. be_dws_le_to_cpu(&resp->hw_stats,
  65. sizeof(resp->hw_stats));
  66. netdev_stats_update(adapter);
  67. adapter->stats_ioctl_sent = false;
  68. }
  69. } else if ((compl_status != MCC_STATUS_NOT_SUPPORTED) &&
  70. (compl->tag0 != OPCODE_COMMON_NTWK_MAC_QUERY)) {
  71. extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
  72. CQE_STATUS_EXTD_MASK;
  73. dev_warn(&adapter->pdev->dev,
  74. "Error in cmd completion - opcode %d, compl %d, extd %d\n",
  75. compl->tag0, compl_status, extd_status);
  76. }
  77. return compl_status;
  78. }
  79. /* Link state evt is a string of bytes; no need for endian swapping */
  80. static void be_async_link_state_process(struct be_adapter *adapter,
  81. struct be_async_event_link_state *evt)
  82. {
  83. be_link_status_update(adapter,
  84. evt->port_link_status == ASYNC_EVENT_LINK_UP);
  85. }
  86. static inline bool is_link_state_evt(u32 trailer)
  87. {
  88. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  89. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  90. ASYNC_EVENT_CODE_LINK_STATE);
  91. }
  92. static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
  93. {
  94. struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
  95. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  96. if (be_mcc_compl_is_new(compl)) {
  97. queue_tail_inc(mcc_cq);
  98. return compl;
  99. }
  100. return NULL;
  101. }
  102. void be_async_mcc_enable(struct be_adapter *adapter)
  103. {
  104. spin_lock_bh(&adapter->mcc_cq_lock);
  105. be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
  106. adapter->mcc_obj.rearm_cq = true;
  107. spin_unlock_bh(&adapter->mcc_cq_lock);
  108. }
  109. void be_async_mcc_disable(struct be_adapter *adapter)
  110. {
  111. adapter->mcc_obj.rearm_cq = false;
  112. }
  113. int be_process_mcc(struct be_adapter *adapter, int *status)
  114. {
  115. struct be_mcc_compl *compl;
  116. int num = 0;
  117. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  118. spin_lock_bh(&adapter->mcc_cq_lock);
  119. while ((compl = be_mcc_compl_get(adapter))) {
  120. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  121. /* Interpret flags as an async trailer */
  122. BUG_ON(!is_link_state_evt(compl->flags));
  123. /* Interpret compl as a async link evt */
  124. be_async_link_state_process(adapter,
  125. (struct be_async_event_link_state *) compl);
  126. } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
  127. *status = be_mcc_compl_process(adapter, compl);
  128. atomic_dec(&mcc_obj->q.used);
  129. }
  130. be_mcc_compl_use(compl);
  131. num++;
  132. }
  133. spin_unlock_bh(&adapter->mcc_cq_lock);
  134. return num;
  135. }
  136. /* Wait till no more pending mcc requests are present */
  137. static int be_mcc_wait_compl(struct be_adapter *adapter)
  138. {
  139. #define mcc_timeout 120000 /* 12s timeout */
  140. int i, num, status = 0;
  141. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  142. for (i = 0; i < mcc_timeout; i++) {
  143. num = be_process_mcc(adapter, &status);
  144. if (num)
  145. be_cq_notify(adapter, mcc_obj->cq.id,
  146. mcc_obj->rearm_cq, num);
  147. if (atomic_read(&mcc_obj->q.used) == 0)
  148. break;
  149. udelay(100);
  150. }
  151. if (i == mcc_timeout) {
  152. dev_err(&adapter->pdev->dev, "mccq poll timed out\n");
  153. return -1;
  154. }
  155. return status;
  156. }
  157. /* Notify MCC requests and wait for completion */
  158. static int be_mcc_notify_wait(struct be_adapter *adapter)
  159. {
  160. be_mcc_notify(adapter);
  161. return be_mcc_wait_compl(adapter);
  162. }
  163. static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
  164. {
  165. int msecs = 0;
  166. u32 ready;
  167. do {
  168. ready = ioread32(db);
  169. if (ready == 0xffffffff) {
  170. dev_err(&adapter->pdev->dev,
  171. "pci slot disconnected\n");
  172. return -1;
  173. }
  174. ready &= MPU_MAILBOX_DB_RDY_MASK;
  175. if (ready)
  176. break;
  177. if (msecs > 4000) {
  178. dev_err(&adapter->pdev->dev, "mbox poll timed out\n");
  179. be_dump_ue(adapter);
  180. return -1;
  181. }
  182. set_current_state(TASK_INTERRUPTIBLE);
  183. schedule_timeout(msecs_to_jiffies(1));
  184. msecs++;
  185. } while (true);
  186. return 0;
  187. }
  188. /*
  189. * Insert the mailbox address into the doorbell in two steps
  190. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  191. */
  192. static int be_mbox_notify_wait(struct be_adapter *adapter)
  193. {
  194. int status;
  195. u32 val = 0;
  196. void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
  197. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  198. struct be_mcc_mailbox *mbox = mbox_mem->va;
  199. struct be_mcc_compl *compl = &mbox->compl;
  200. /* wait for ready to be set */
  201. status = be_mbox_db_ready_wait(adapter, db);
  202. if (status != 0)
  203. return status;
  204. val |= MPU_MAILBOX_DB_HI_MASK;
  205. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  206. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  207. iowrite32(val, db);
  208. /* wait for ready to be set */
  209. status = be_mbox_db_ready_wait(adapter, db);
  210. if (status != 0)
  211. return status;
  212. val = 0;
  213. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  214. val |= (u32)(mbox_mem->dma >> 4) << 2;
  215. iowrite32(val, db);
  216. status = be_mbox_db_ready_wait(adapter, db);
  217. if (status != 0)
  218. return status;
  219. /* A cq entry has been made now */
  220. if (be_mcc_compl_is_new(compl)) {
  221. status = be_mcc_compl_process(adapter, &mbox->compl);
  222. be_mcc_compl_use(compl);
  223. if (status)
  224. return status;
  225. } else {
  226. dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
  227. return -1;
  228. }
  229. return 0;
  230. }
  231. static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
  232. {
  233. u32 sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
  234. *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
  235. if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
  236. return -1;
  237. else
  238. return 0;
  239. }
  240. int be_cmd_POST(struct be_adapter *adapter)
  241. {
  242. u16 stage;
  243. int status, timeout = 0;
  244. do {
  245. status = be_POST_stage_get(adapter, &stage);
  246. if (status) {
  247. dev_err(&adapter->pdev->dev, "POST error; stage=0x%x\n",
  248. stage);
  249. return -1;
  250. } else if (stage != POST_STAGE_ARMFW_RDY) {
  251. set_current_state(TASK_INTERRUPTIBLE);
  252. schedule_timeout(2 * HZ);
  253. timeout += 2;
  254. } else {
  255. return 0;
  256. }
  257. } while (timeout < 40);
  258. dev_err(&adapter->pdev->dev, "POST timeout; stage=0x%x\n", stage);
  259. return -1;
  260. }
  261. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  262. {
  263. return wrb->payload.embedded_payload;
  264. }
  265. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  266. {
  267. return &wrb->payload.sgl[0];
  268. }
  269. /* Don't touch the hdr after it's prepared */
  270. static void be_wrb_hdr_prepare(struct be_mcc_wrb *wrb, int payload_len,
  271. bool embedded, u8 sge_cnt, u32 opcode)
  272. {
  273. if (embedded)
  274. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  275. else
  276. wrb->embedded |= (sge_cnt & MCC_WRB_SGE_CNT_MASK) <<
  277. MCC_WRB_SGE_CNT_SHIFT;
  278. wrb->payload_length = payload_len;
  279. wrb->tag0 = opcode;
  280. be_dws_cpu_to_le(wrb, 8);
  281. }
  282. /* Don't touch the hdr after it's prepared */
  283. static void be_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  284. u8 subsystem, u8 opcode, int cmd_len)
  285. {
  286. req_hdr->opcode = opcode;
  287. req_hdr->subsystem = subsystem;
  288. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  289. req_hdr->version = 0;
  290. }
  291. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  292. struct be_dma_mem *mem)
  293. {
  294. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  295. u64 dma = (u64)mem->dma;
  296. for (i = 0; i < buf_pages; i++) {
  297. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  298. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  299. dma += PAGE_SIZE_4K;
  300. }
  301. }
  302. /* Converts interrupt delay in microseconds to multiplier value */
  303. static u32 eq_delay_to_mult(u32 usec_delay)
  304. {
  305. #define MAX_INTR_RATE 651042
  306. const u32 round = 10;
  307. u32 multiplier;
  308. if (usec_delay == 0)
  309. multiplier = 0;
  310. else {
  311. u32 interrupt_rate = 1000000 / usec_delay;
  312. /* Max delay, corresponding to the lowest interrupt rate */
  313. if (interrupt_rate == 0)
  314. multiplier = 1023;
  315. else {
  316. multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
  317. multiplier /= interrupt_rate;
  318. /* Round the multiplier to the closest value.*/
  319. multiplier = (multiplier + round/2) / round;
  320. multiplier = min(multiplier, (u32)1023);
  321. }
  322. }
  323. return multiplier;
  324. }
  325. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
  326. {
  327. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  328. struct be_mcc_wrb *wrb
  329. = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  330. memset(wrb, 0, sizeof(*wrb));
  331. return wrb;
  332. }
  333. static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
  334. {
  335. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  336. struct be_mcc_wrb *wrb;
  337. if (atomic_read(&mccq->used) >= mccq->len) {
  338. dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
  339. return NULL;
  340. }
  341. wrb = queue_head_node(mccq);
  342. queue_head_inc(mccq);
  343. atomic_inc(&mccq->used);
  344. memset(wrb, 0, sizeof(*wrb));
  345. return wrb;
  346. }
  347. /* Tell fw we're about to start firing cmds by writing a
  348. * special pattern across the wrb hdr; uses mbox
  349. */
  350. int be_cmd_fw_init(struct be_adapter *adapter)
  351. {
  352. u8 *wrb;
  353. int status;
  354. spin_lock(&adapter->mbox_lock);
  355. wrb = (u8 *)wrb_from_mbox(adapter);
  356. *wrb++ = 0xFF;
  357. *wrb++ = 0x12;
  358. *wrb++ = 0x34;
  359. *wrb++ = 0xFF;
  360. *wrb++ = 0xFF;
  361. *wrb++ = 0x56;
  362. *wrb++ = 0x78;
  363. *wrb = 0xFF;
  364. status = be_mbox_notify_wait(adapter);
  365. spin_unlock(&adapter->mbox_lock);
  366. return status;
  367. }
  368. /* Tell fw we're done with firing cmds by writing a
  369. * special pattern across the wrb hdr; uses mbox
  370. */
  371. int be_cmd_fw_clean(struct be_adapter *adapter)
  372. {
  373. u8 *wrb;
  374. int status;
  375. if (adapter->eeh_err)
  376. return -EIO;
  377. spin_lock(&adapter->mbox_lock);
  378. wrb = (u8 *)wrb_from_mbox(adapter);
  379. *wrb++ = 0xFF;
  380. *wrb++ = 0xAA;
  381. *wrb++ = 0xBB;
  382. *wrb++ = 0xFF;
  383. *wrb++ = 0xFF;
  384. *wrb++ = 0xCC;
  385. *wrb++ = 0xDD;
  386. *wrb = 0xFF;
  387. status = be_mbox_notify_wait(adapter);
  388. spin_unlock(&adapter->mbox_lock);
  389. return status;
  390. }
  391. int be_cmd_eq_create(struct be_adapter *adapter,
  392. struct be_queue_info *eq, int eq_delay)
  393. {
  394. struct be_mcc_wrb *wrb;
  395. struct be_cmd_req_eq_create *req;
  396. struct be_dma_mem *q_mem = &eq->dma_mem;
  397. int status;
  398. spin_lock(&adapter->mbox_lock);
  399. wrb = wrb_from_mbox(adapter);
  400. req = embedded_payload(wrb);
  401. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, OPCODE_COMMON_EQ_CREATE);
  402. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  403. OPCODE_COMMON_EQ_CREATE, sizeof(*req));
  404. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  405. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  406. /* 4byte eqe*/
  407. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  408. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  409. __ilog2_u32(eq->len/256));
  410. AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
  411. eq_delay_to_mult(eq_delay));
  412. be_dws_cpu_to_le(req->context, sizeof(req->context));
  413. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  414. status = be_mbox_notify_wait(adapter);
  415. if (!status) {
  416. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  417. eq->id = le16_to_cpu(resp->eq_id);
  418. eq->created = true;
  419. }
  420. spin_unlock(&adapter->mbox_lock);
  421. return status;
  422. }
  423. /* Uses mbox */
  424. int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  425. u8 type, bool permanent, u32 if_handle)
  426. {
  427. struct be_mcc_wrb *wrb;
  428. struct be_cmd_req_mac_query *req;
  429. int status;
  430. spin_lock(&adapter->mbox_lock);
  431. wrb = wrb_from_mbox(adapter);
  432. req = embedded_payload(wrb);
  433. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  434. OPCODE_COMMON_NTWK_MAC_QUERY);
  435. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  436. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req));
  437. req->type = type;
  438. if (permanent) {
  439. req->permanent = 1;
  440. } else {
  441. req->if_id = cpu_to_le16((u16) if_handle);
  442. req->permanent = 0;
  443. }
  444. status = be_mbox_notify_wait(adapter);
  445. if (!status) {
  446. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  447. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  448. }
  449. spin_unlock(&adapter->mbox_lock);
  450. return status;
  451. }
  452. /* Uses synchronous MCCQ */
  453. int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  454. u32 if_id, u32 *pmac_id)
  455. {
  456. struct be_mcc_wrb *wrb;
  457. struct be_cmd_req_pmac_add *req;
  458. int status;
  459. spin_lock_bh(&adapter->mcc_lock);
  460. wrb = wrb_from_mccq(adapter);
  461. if (!wrb) {
  462. status = -EBUSY;
  463. goto err;
  464. }
  465. req = embedded_payload(wrb);
  466. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  467. OPCODE_COMMON_NTWK_PMAC_ADD);
  468. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  469. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req));
  470. req->if_id = cpu_to_le32(if_id);
  471. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  472. status = be_mcc_notify_wait(adapter);
  473. if (!status) {
  474. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  475. *pmac_id = le32_to_cpu(resp->pmac_id);
  476. }
  477. err:
  478. spin_unlock_bh(&adapter->mcc_lock);
  479. return status;
  480. }
  481. /* Uses synchronous MCCQ */
  482. int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, u32 pmac_id)
  483. {
  484. struct be_mcc_wrb *wrb;
  485. struct be_cmd_req_pmac_del *req;
  486. int status;
  487. spin_lock_bh(&adapter->mcc_lock);
  488. wrb = wrb_from_mccq(adapter);
  489. if (!wrb) {
  490. status = -EBUSY;
  491. goto err;
  492. }
  493. req = embedded_payload(wrb);
  494. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  495. OPCODE_COMMON_NTWK_PMAC_DEL);
  496. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  497. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req));
  498. req->if_id = cpu_to_le32(if_id);
  499. req->pmac_id = cpu_to_le32(pmac_id);
  500. status = be_mcc_notify_wait(adapter);
  501. err:
  502. spin_unlock_bh(&adapter->mcc_lock);
  503. return status;
  504. }
  505. /* Uses Mbox */
  506. int be_cmd_cq_create(struct be_adapter *adapter,
  507. struct be_queue_info *cq, struct be_queue_info *eq,
  508. bool sol_evts, bool no_delay, int coalesce_wm)
  509. {
  510. struct be_mcc_wrb *wrb;
  511. struct be_cmd_req_cq_create *req;
  512. struct be_dma_mem *q_mem = &cq->dma_mem;
  513. void *ctxt;
  514. int status;
  515. spin_lock(&adapter->mbox_lock);
  516. wrb = wrb_from_mbox(adapter);
  517. req = embedded_payload(wrb);
  518. ctxt = &req->context;
  519. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  520. OPCODE_COMMON_CQ_CREATE);
  521. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  522. OPCODE_COMMON_CQ_CREATE, sizeof(*req));
  523. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  524. AMAP_SET_BITS(struct amap_cq_context, coalescwm, ctxt, coalesce_wm);
  525. AMAP_SET_BITS(struct amap_cq_context, nodelay, ctxt, no_delay);
  526. AMAP_SET_BITS(struct amap_cq_context, count, ctxt,
  527. __ilog2_u32(cq->len/256));
  528. AMAP_SET_BITS(struct amap_cq_context, valid, ctxt, 1);
  529. AMAP_SET_BITS(struct amap_cq_context, solevent, ctxt, sol_evts);
  530. AMAP_SET_BITS(struct amap_cq_context, eventable, ctxt, 1);
  531. AMAP_SET_BITS(struct amap_cq_context, eqid, ctxt, eq->id);
  532. AMAP_SET_BITS(struct amap_cq_context, armed, ctxt, 1);
  533. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  534. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  535. status = be_mbox_notify_wait(adapter);
  536. if (!status) {
  537. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  538. cq->id = le16_to_cpu(resp->cq_id);
  539. cq->created = true;
  540. }
  541. spin_unlock(&adapter->mbox_lock);
  542. return status;
  543. }
  544. static u32 be_encoded_q_len(int q_len)
  545. {
  546. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  547. if (len_encoded == 16)
  548. len_encoded = 0;
  549. return len_encoded;
  550. }
  551. int be_cmd_mccq_create(struct be_adapter *adapter,
  552. struct be_queue_info *mccq,
  553. struct be_queue_info *cq)
  554. {
  555. struct be_mcc_wrb *wrb;
  556. struct be_cmd_req_mcc_create *req;
  557. struct be_dma_mem *q_mem = &mccq->dma_mem;
  558. void *ctxt;
  559. int status;
  560. spin_lock(&adapter->mbox_lock);
  561. wrb = wrb_from_mbox(adapter);
  562. req = embedded_payload(wrb);
  563. ctxt = &req->context;
  564. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  565. OPCODE_COMMON_MCC_CREATE);
  566. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  567. OPCODE_COMMON_MCC_CREATE, sizeof(*req));
  568. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  569. AMAP_SET_BITS(struct amap_mcc_context, valid, ctxt, 1);
  570. AMAP_SET_BITS(struct amap_mcc_context, ring_size, ctxt,
  571. be_encoded_q_len(mccq->len));
  572. AMAP_SET_BITS(struct amap_mcc_context, cq_id, ctxt, cq->id);
  573. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  574. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  575. status = be_mbox_notify_wait(adapter);
  576. if (!status) {
  577. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  578. mccq->id = le16_to_cpu(resp->id);
  579. mccq->created = true;
  580. }
  581. spin_unlock(&adapter->mbox_lock);
  582. return status;
  583. }
  584. int be_cmd_txq_create(struct be_adapter *adapter,
  585. struct be_queue_info *txq,
  586. struct be_queue_info *cq)
  587. {
  588. struct be_mcc_wrb *wrb;
  589. struct be_cmd_req_eth_tx_create *req;
  590. struct be_dma_mem *q_mem = &txq->dma_mem;
  591. void *ctxt;
  592. int status;
  593. spin_lock(&adapter->mbox_lock);
  594. wrb = wrb_from_mbox(adapter);
  595. req = embedded_payload(wrb);
  596. ctxt = &req->context;
  597. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  598. OPCODE_ETH_TX_CREATE);
  599. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_TX_CREATE,
  600. sizeof(*req));
  601. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  602. req->ulp_num = BE_ULP1_NUM;
  603. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  604. AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
  605. be_encoded_q_len(txq->len));
  606. AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
  607. AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
  608. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  609. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  610. status = be_mbox_notify_wait(adapter);
  611. if (!status) {
  612. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
  613. txq->id = le16_to_cpu(resp->cid);
  614. txq->created = true;
  615. }
  616. spin_unlock(&adapter->mbox_lock);
  617. return status;
  618. }
  619. /* Uses mbox */
  620. int be_cmd_rxq_create(struct be_adapter *adapter,
  621. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  622. u16 max_frame_size, u32 if_id, u32 rss)
  623. {
  624. struct be_mcc_wrb *wrb;
  625. struct be_cmd_req_eth_rx_create *req;
  626. struct be_dma_mem *q_mem = &rxq->dma_mem;
  627. int status;
  628. spin_lock(&adapter->mbox_lock);
  629. wrb = wrb_from_mbox(adapter);
  630. req = embedded_payload(wrb);
  631. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  632. OPCODE_ETH_RX_CREATE);
  633. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_RX_CREATE,
  634. sizeof(*req));
  635. req->cq_id = cpu_to_le16(cq_id);
  636. req->frag_size = fls(frag_size) - 1;
  637. req->num_pages = 2;
  638. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  639. req->interface_id = cpu_to_le32(if_id);
  640. req->max_frame_size = cpu_to_le16(max_frame_size);
  641. req->rss_queue = cpu_to_le32(rss);
  642. status = be_mbox_notify_wait(adapter);
  643. if (!status) {
  644. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  645. rxq->id = le16_to_cpu(resp->id);
  646. rxq->created = true;
  647. }
  648. spin_unlock(&adapter->mbox_lock);
  649. return status;
  650. }
  651. /* Generic destroyer function for all types of queues
  652. * Uses Mbox
  653. */
  654. int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  655. int queue_type)
  656. {
  657. struct be_mcc_wrb *wrb;
  658. struct be_cmd_req_q_destroy *req;
  659. u8 subsys = 0, opcode = 0;
  660. int status;
  661. if (adapter->eeh_err)
  662. return -EIO;
  663. spin_lock(&adapter->mbox_lock);
  664. wrb = wrb_from_mbox(adapter);
  665. req = embedded_payload(wrb);
  666. switch (queue_type) {
  667. case QTYPE_EQ:
  668. subsys = CMD_SUBSYSTEM_COMMON;
  669. opcode = OPCODE_COMMON_EQ_DESTROY;
  670. break;
  671. case QTYPE_CQ:
  672. subsys = CMD_SUBSYSTEM_COMMON;
  673. opcode = OPCODE_COMMON_CQ_DESTROY;
  674. break;
  675. case QTYPE_TXQ:
  676. subsys = CMD_SUBSYSTEM_ETH;
  677. opcode = OPCODE_ETH_TX_DESTROY;
  678. break;
  679. case QTYPE_RXQ:
  680. subsys = CMD_SUBSYSTEM_ETH;
  681. opcode = OPCODE_ETH_RX_DESTROY;
  682. break;
  683. case QTYPE_MCCQ:
  684. subsys = CMD_SUBSYSTEM_COMMON;
  685. opcode = OPCODE_COMMON_MCC_DESTROY;
  686. break;
  687. default:
  688. BUG();
  689. }
  690. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, opcode);
  691. be_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req));
  692. req->id = cpu_to_le16(q->id);
  693. status = be_mbox_notify_wait(adapter);
  694. spin_unlock(&adapter->mbox_lock);
  695. return status;
  696. }
  697. /* Create an rx filtering policy configuration on an i/f
  698. * Uses mbox
  699. */
  700. int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
  701. u8 *mac, bool pmac_invalid, u32 *if_handle, u32 *pmac_id,
  702. u32 domain)
  703. {
  704. struct be_mcc_wrb *wrb;
  705. struct be_cmd_req_if_create *req;
  706. int status;
  707. spin_lock(&adapter->mbox_lock);
  708. wrb = wrb_from_mbox(adapter);
  709. req = embedded_payload(wrb);
  710. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  711. OPCODE_COMMON_NTWK_INTERFACE_CREATE);
  712. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  713. OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req));
  714. req->hdr.domain = domain;
  715. req->capability_flags = cpu_to_le32(cap_flags);
  716. req->enable_flags = cpu_to_le32(en_flags);
  717. req->pmac_invalid = pmac_invalid;
  718. if (!pmac_invalid)
  719. memcpy(req->mac_addr, mac, ETH_ALEN);
  720. status = be_mbox_notify_wait(adapter);
  721. if (!status) {
  722. struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
  723. *if_handle = le32_to_cpu(resp->interface_id);
  724. if (!pmac_invalid)
  725. *pmac_id = le32_to_cpu(resp->pmac_id);
  726. }
  727. spin_unlock(&adapter->mbox_lock);
  728. return status;
  729. }
  730. /* Uses mbox */
  731. int be_cmd_if_destroy(struct be_adapter *adapter, u32 interface_id)
  732. {
  733. struct be_mcc_wrb *wrb;
  734. struct be_cmd_req_if_destroy *req;
  735. int status;
  736. if (adapter->eeh_err)
  737. return -EIO;
  738. spin_lock(&adapter->mbox_lock);
  739. wrb = wrb_from_mbox(adapter);
  740. req = embedded_payload(wrb);
  741. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  742. OPCODE_COMMON_NTWK_INTERFACE_DESTROY);
  743. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  744. OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req));
  745. req->interface_id = cpu_to_le32(interface_id);
  746. status = be_mbox_notify_wait(adapter);
  747. spin_unlock(&adapter->mbox_lock);
  748. return status;
  749. }
  750. /* Get stats is a non embedded command: the request is not embedded inside
  751. * WRB but is a separate dma memory block
  752. * Uses asynchronous MCC
  753. */
  754. int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
  755. {
  756. struct be_mcc_wrb *wrb;
  757. struct be_cmd_req_get_stats *req;
  758. struct be_sge *sge;
  759. int status = 0;
  760. spin_lock_bh(&adapter->mcc_lock);
  761. wrb = wrb_from_mccq(adapter);
  762. if (!wrb) {
  763. status = -EBUSY;
  764. goto err;
  765. }
  766. req = nonemb_cmd->va;
  767. sge = nonembedded_sgl(wrb);
  768. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  769. OPCODE_ETH_GET_STATISTICS);
  770. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  771. OPCODE_ETH_GET_STATISTICS, sizeof(*req));
  772. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  773. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  774. sge->len = cpu_to_le32(nonemb_cmd->size);
  775. be_mcc_notify(adapter);
  776. adapter->stats_ioctl_sent = true;
  777. err:
  778. spin_unlock_bh(&adapter->mcc_lock);
  779. return status;
  780. }
  781. /* Uses synchronous mcc */
  782. int be_cmd_link_status_query(struct be_adapter *adapter,
  783. bool *link_up, u8 *mac_speed, u16 *link_speed)
  784. {
  785. struct be_mcc_wrb *wrb;
  786. struct be_cmd_req_link_status *req;
  787. int status;
  788. spin_lock_bh(&adapter->mcc_lock);
  789. wrb = wrb_from_mccq(adapter);
  790. if (!wrb) {
  791. status = -EBUSY;
  792. goto err;
  793. }
  794. req = embedded_payload(wrb);
  795. *link_up = false;
  796. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  797. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY);
  798. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  799. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req));
  800. status = be_mcc_notify_wait(adapter);
  801. if (!status) {
  802. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  803. if (resp->mac_speed != PHY_LINK_SPEED_ZERO) {
  804. *link_up = true;
  805. *link_speed = le16_to_cpu(resp->link_speed);
  806. *mac_speed = resp->mac_speed;
  807. }
  808. }
  809. err:
  810. spin_unlock_bh(&adapter->mcc_lock);
  811. return status;
  812. }
  813. /* Uses Mbox */
  814. int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver)
  815. {
  816. struct be_mcc_wrb *wrb;
  817. struct be_cmd_req_get_fw_version *req;
  818. int status;
  819. spin_lock(&adapter->mbox_lock);
  820. wrb = wrb_from_mbox(adapter);
  821. req = embedded_payload(wrb);
  822. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  823. OPCODE_COMMON_GET_FW_VERSION);
  824. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  825. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req));
  826. status = be_mbox_notify_wait(adapter);
  827. if (!status) {
  828. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  829. strncpy(fw_ver, resp->firmware_version_string, FW_VER_LEN);
  830. }
  831. spin_unlock(&adapter->mbox_lock);
  832. return status;
  833. }
  834. /* set the EQ delay interval of an EQ to specified value
  835. * Uses async mcc
  836. */
  837. int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
  838. {
  839. struct be_mcc_wrb *wrb;
  840. struct be_cmd_req_modify_eq_delay *req;
  841. int status = 0;
  842. spin_lock_bh(&adapter->mcc_lock);
  843. wrb = wrb_from_mccq(adapter);
  844. if (!wrb) {
  845. status = -EBUSY;
  846. goto err;
  847. }
  848. req = embedded_payload(wrb);
  849. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  850. OPCODE_COMMON_MODIFY_EQ_DELAY);
  851. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  852. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req));
  853. req->num_eq = cpu_to_le32(1);
  854. req->delay[0].eq_id = cpu_to_le32(eq_id);
  855. req->delay[0].phase = 0;
  856. req->delay[0].delay_multiplier = cpu_to_le32(eqd);
  857. be_mcc_notify(adapter);
  858. err:
  859. spin_unlock_bh(&adapter->mcc_lock);
  860. return status;
  861. }
  862. /* Uses sycnhronous mcc */
  863. int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
  864. u32 num, bool untagged, bool promiscuous)
  865. {
  866. struct be_mcc_wrb *wrb;
  867. struct be_cmd_req_vlan_config *req;
  868. int status;
  869. spin_lock_bh(&adapter->mcc_lock);
  870. wrb = wrb_from_mccq(adapter);
  871. if (!wrb) {
  872. status = -EBUSY;
  873. goto err;
  874. }
  875. req = embedded_payload(wrb);
  876. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  877. OPCODE_COMMON_NTWK_VLAN_CONFIG);
  878. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  879. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req));
  880. req->interface_id = if_id;
  881. req->promiscuous = promiscuous;
  882. req->untagged = untagged;
  883. req->num_vlan = num;
  884. if (!promiscuous) {
  885. memcpy(req->normal_vlan, vtag_array,
  886. req->num_vlan * sizeof(vtag_array[0]));
  887. }
  888. status = be_mcc_notify_wait(adapter);
  889. err:
  890. spin_unlock_bh(&adapter->mcc_lock);
  891. return status;
  892. }
  893. /* Uses MCC for this command as it may be called in BH context
  894. * Uses synchronous mcc
  895. */
  896. int be_cmd_promiscuous_config(struct be_adapter *adapter, u8 port_num, bool en)
  897. {
  898. struct be_mcc_wrb *wrb;
  899. struct be_cmd_req_promiscuous_config *req;
  900. int status;
  901. spin_lock_bh(&adapter->mcc_lock);
  902. wrb = wrb_from_mccq(adapter);
  903. if (!wrb) {
  904. status = -EBUSY;
  905. goto err;
  906. }
  907. req = embedded_payload(wrb);
  908. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, OPCODE_ETH_PROMISCUOUS);
  909. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  910. OPCODE_ETH_PROMISCUOUS, sizeof(*req));
  911. /* In FW versions X.102.149/X.101.487 and later,
  912. * the port setting associated only with the
  913. * issuing pci function will take effect
  914. */
  915. if (port_num)
  916. req->port1_promiscuous = en;
  917. else
  918. req->port0_promiscuous = en;
  919. status = be_mcc_notify_wait(adapter);
  920. err:
  921. spin_unlock_bh(&adapter->mcc_lock);
  922. return status;
  923. }
  924. /*
  925. * Uses MCC for this command as it may be called in BH context
  926. * (mc == NULL) => multicast promiscous
  927. */
  928. int be_cmd_multicast_set(struct be_adapter *adapter, u32 if_id,
  929. struct net_device *netdev, struct be_dma_mem *mem)
  930. {
  931. struct be_mcc_wrb *wrb;
  932. struct be_cmd_req_mcast_mac_config *req = mem->va;
  933. struct be_sge *sge;
  934. int status;
  935. spin_lock_bh(&adapter->mcc_lock);
  936. wrb = wrb_from_mccq(adapter);
  937. if (!wrb) {
  938. status = -EBUSY;
  939. goto err;
  940. }
  941. sge = nonembedded_sgl(wrb);
  942. memset(req, 0, sizeof(*req));
  943. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  944. OPCODE_COMMON_NTWK_MULTICAST_SET);
  945. sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
  946. sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
  947. sge->len = cpu_to_le32(mem->size);
  948. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  949. OPCODE_COMMON_NTWK_MULTICAST_SET, sizeof(*req));
  950. req->interface_id = if_id;
  951. if (netdev) {
  952. int i;
  953. struct netdev_hw_addr *ha;
  954. req->num_mac = cpu_to_le16(netdev_mc_count(netdev));
  955. i = 0;
  956. netdev_for_each_mc_addr(ha, netdev)
  957. memcpy(req->mac[i].byte, ha->addr, ETH_ALEN);
  958. } else {
  959. req->promiscuous = 1;
  960. }
  961. status = be_mcc_notify_wait(adapter);
  962. err:
  963. spin_unlock_bh(&adapter->mcc_lock);
  964. return status;
  965. }
  966. /* Uses synchrounous mcc */
  967. int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
  968. {
  969. struct be_mcc_wrb *wrb;
  970. struct be_cmd_req_set_flow_control *req;
  971. int status;
  972. spin_lock_bh(&adapter->mcc_lock);
  973. wrb = wrb_from_mccq(adapter);
  974. if (!wrb) {
  975. status = -EBUSY;
  976. goto err;
  977. }
  978. req = embedded_payload(wrb);
  979. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  980. OPCODE_COMMON_SET_FLOW_CONTROL);
  981. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  982. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req));
  983. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  984. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  985. status = be_mcc_notify_wait(adapter);
  986. err:
  987. spin_unlock_bh(&adapter->mcc_lock);
  988. return status;
  989. }
  990. /* Uses sycn mcc */
  991. int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
  992. {
  993. struct be_mcc_wrb *wrb;
  994. struct be_cmd_req_get_flow_control *req;
  995. int status;
  996. spin_lock_bh(&adapter->mcc_lock);
  997. wrb = wrb_from_mccq(adapter);
  998. if (!wrb) {
  999. status = -EBUSY;
  1000. goto err;
  1001. }
  1002. req = embedded_payload(wrb);
  1003. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1004. OPCODE_COMMON_GET_FLOW_CONTROL);
  1005. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1006. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req));
  1007. status = be_mcc_notify_wait(adapter);
  1008. if (!status) {
  1009. struct be_cmd_resp_get_flow_control *resp =
  1010. embedded_payload(wrb);
  1011. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  1012. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  1013. }
  1014. err:
  1015. spin_unlock_bh(&adapter->mcc_lock);
  1016. return status;
  1017. }
  1018. /* Uses mbox */
  1019. int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num, u32 *mode)
  1020. {
  1021. struct be_mcc_wrb *wrb;
  1022. struct be_cmd_req_query_fw_cfg *req;
  1023. int status;
  1024. spin_lock(&adapter->mbox_lock);
  1025. wrb = wrb_from_mbox(adapter);
  1026. req = embedded_payload(wrb);
  1027. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1028. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG);
  1029. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1030. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req));
  1031. status = be_mbox_notify_wait(adapter);
  1032. if (!status) {
  1033. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  1034. *port_num = le32_to_cpu(resp->phys_port);
  1035. *mode = le32_to_cpu(resp->function_mode);
  1036. }
  1037. spin_unlock(&adapter->mbox_lock);
  1038. return status;
  1039. }
  1040. /* Uses mbox */
  1041. int be_cmd_reset_function(struct be_adapter *adapter)
  1042. {
  1043. struct be_mcc_wrb *wrb;
  1044. struct be_cmd_req_hdr *req;
  1045. int status;
  1046. spin_lock(&adapter->mbox_lock);
  1047. wrb = wrb_from_mbox(adapter);
  1048. req = embedded_payload(wrb);
  1049. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1050. OPCODE_COMMON_FUNCTION_RESET);
  1051. be_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
  1052. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req));
  1053. status = be_mbox_notify_wait(adapter);
  1054. spin_unlock(&adapter->mbox_lock);
  1055. return status;
  1056. }
  1057. /* Uses sync mcc */
  1058. int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
  1059. u8 bcn, u8 sts, u8 state)
  1060. {
  1061. struct be_mcc_wrb *wrb;
  1062. struct be_cmd_req_enable_disable_beacon *req;
  1063. int status;
  1064. spin_lock_bh(&adapter->mcc_lock);
  1065. wrb = wrb_from_mccq(adapter);
  1066. if (!wrb) {
  1067. status = -EBUSY;
  1068. goto err;
  1069. }
  1070. req = embedded_payload(wrb);
  1071. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1072. OPCODE_COMMON_ENABLE_DISABLE_BEACON);
  1073. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1074. OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req));
  1075. req->port_num = port_num;
  1076. req->beacon_state = state;
  1077. req->beacon_duration = bcn;
  1078. req->status_duration = sts;
  1079. status = be_mcc_notify_wait(adapter);
  1080. err:
  1081. spin_unlock_bh(&adapter->mcc_lock);
  1082. return status;
  1083. }
  1084. /* Uses sync mcc */
  1085. int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
  1086. {
  1087. struct be_mcc_wrb *wrb;
  1088. struct be_cmd_req_get_beacon_state *req;
  1089. int status;
  1090. spin_lock_bh(&adapter->mcc_lock);
  1091. wrb = wrb_from_mccq(adapter);
  1092. if (!wrb) {
  1093. status = -EBUSY;
  1094. goto err;
  1095. }
  1096. req = embedded_payload(wrb);
  1097. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1098. OPCODE_COMMON_GET_BEACON_STATE);
  1099. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1100. OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req));
  1101. req->port_num = port_num;
  1102. status = be_mcc_notify_wait(adapter);
  1103. if (!status) {
  1104. struct be_cmd_resp_get_beacon_state *resp =
  1105. embedded_payload(wrb);
  1106. *state = resp->beacon_state;
  1107. }
  1108. err:
  1109. spin_unlock_bh(&adapter->mcc_lock);
  1110. return status;
  1111. }
  1112. /* Uses sync mcc */
  1113. int be_cmd_read_port_type(struct be_adapter *adapter, u32 port,
  1114. u8 *connector)
  1115. {
  1116. struct be_mcc_wrb *wrb;
  1117. struct be_cmd_req_port_type *req;
  1118. int status;
  1119. spin_lock_bh(&adapter->mcc_lock);
  1120. wrb = wrb_from_mccq(adapter);
  1121. if (!wrb) {
  1122. status = -EBUSY;
  1123. goto err;
  1124. }
  1125. req = embedded_payload(wrb);
  1126. be_wrb_hdr_prepare(wrb, sizeof(struct be_cmd_resp_port_type), true, 0,
  1127. OPCODE_COMMON_READ_TRANSRECV_DATA);
  1128. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1129. OPCODE_COMMON_READ_TRANSRECV_DATA, sizeof(*req));
  1130. req->port = cpu_to_le32(port);
  1131. req->page_num = cpu_to_le32(TR_PAGE_A0);
  1132. status = be_mcc_notify_wait(adapter);
  1133. if (!status) {
  1134. struct be_cmd_resp_port_type *resp = embedded_payload(wrb);
  1135. *connector = resp->data.connector;
  1136. }
  1137. err:
  1138. spin_unlock_bh(&adapter->mcc_lock);
  1139. return status;
  1140. }
  1141. int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1142. u32 flash_type, u32 flash_opcode, u32 buf_size)
  1143. {
  1144. struct be_mcc_wrb *wrb;
  1145. struct be_cmd_write_flashrom *req;
  1146. struct be_sge *sge;
  1147. int status;
  1148. spin_lock_bh(&adapter->mcc_lock);
  1149. adapter->flash_status = 0;
  1150. wrb = wrb_from_mccq(adapter);
  1151. if (!wrb) {
  1152. status = -EBUSY;
  1153. goto err_unlock;
  1154. }
  1155. req = cmd->va;
  1156. sge = nonembedded_sgl(wrb);
  1157. be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
  1158. OPCODE_COMMON_WRITE_FLASHROM);
  1159. wrb->tag1 = CMD_SUBSYSTEM_COMMON;
  1160. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1161. OPCODE_COMMON_WRITE_FLASHROM, cmd->size);
  1162. sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
  1163. sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
  1164. sge->len = cpu_to_le32(cmd->size);
  1165. req->params.op_type = cpu_to_le32(flash_type);
  1166. req->params.op_code = cpu_to_le32(flash_opcode);
  1167. req->params.data_buf_size = cpu_to_le32(buf_size);
  1168. be_mcc_notify(adapter);
  1169. spin_unlock_bh(&adapter->mcc_lock);
  1170. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1171. msecs_to_jiffies(12000)))
  1172. status = -1;
  1173. else
  1174. status = adapter->flash_status;
  1175. return status;
  1176. err_unlock:
  1177. spin_unlock_bh(&adapter->mcc_lock);
  1178. return status;
  1179. }
  1180. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  1181. int offset)
  1182. {
  1183. struct be_mcc_wrb *wrb;
  1184. struct be_cmd_write_flashrom *req;
  1185. int status;
  1186. spin_lock_bh(&adapter->mcc_lock);
  1187. wrb = wrb_from_mccq(adapter);
  1188. if (!wrb) {
  1189. status = -EBUSY;
  1190. goto err;
  1191. }
  1192. req = embedded_payload(wrb);
  1193. be_wrb_hdr_prepare(wrb, sizeof(*req)+4, true, 0,
  1194. OPCODE_COMMON_READ_FLASHROM);
  1195. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1196. OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4);
  1197. req->params.op_type = cpu_to_le32(IMG_TYPE_REDBOOT);
  1198. req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
  1199. req->params.offset = cpu_to_le32(offset);
  1200. req->params.data_buf_size = cpu_to_le32(0x4);
  1201. status = be_mcc_notify_wait(adapter);
  1202. if (!status)
  1203. memcpy(flashed_crc, req->params.data_buf, 4);
  1204. err:
  1205. spin_unlock_bh(&adapter->mcc_lock);
  1206. return status;
  1207. }
  1208. int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  1209. struct be_dma_mem *nonemb_cmd)
  1210. {
  1211. struct be_mcc_wrb *wrb;
  1212. struct be_cmd_req_acpi_wol_magic_config *req;
  1213. struct be_sge *sge;
  1214. int status;
  1215. spin_lock_bh(&adapter->mcc_lock);
  1216. wrb = wrb_from_mccq(adapter);
  1217. if (!wrb) {
  1218. status = -EBUSY;
  1219. goto err;
  1220. }
  1221. req = nonemb_cmd->va;
  1222. sge = nonembedded_sgl(wrb);
  1223. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1224. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG);
  1225. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1226. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req));
  1227. memcpy(req->magic_mac, mac, ETH_ALEN);
  1228. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  1229. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  1230. sge->len = cpu_to_le32(nonemb_cmd->size);
  1231. status = be_mcc_notify_wait(adapter);
  1232. err:
  1233. spin_unlock_bh(&adapter->mcc_lock);
  1234. return status;
  1235. }
  1236. int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  1237. u8 loopback_type, u8 enable)
  1238. {
  1239. struct be_mcc_wrb *wrb;
  1240. struct be_cmd_req_set_lmode *req;
  1241. int status;
  1242. spin_lock_bh(&adapter->mcc_lock);
  1243. wrb = wrb_from_mccq(adapter);
  1244. if (!wrb) {
  1245. status = -EBUSY;
  1246. goto err;
  1247. }
  1248. req = embedded_payload(wrb);
  1249. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1250. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE);
  1251. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1252. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE,
  1253. sizeof(*req));
  1254. req->src_port = port_num;
  1255. req->dest_port = port_num;
  1256. req->loopback_type = loopback_type;
  1257. req->loopback_state = enable;
  1258. status = be_mcc_notify_wait(adapter);
  1259. err:
  1260. spin_unlock_bh(&adapter->mcc_lock);
  1261. return status;
  1262. }
  1263. int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  1264. u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
  1265. {
  1266. struct be_mcc_wrb *wrb;
  1267. struct be_cmd_req_loopback_test *req;
  1268. int status;
  1269. spin_lock_bh(&adapter->mcc_lock);
  1270. wrb = wrb_from_mccq(adapter);
  1271. if (!wrb) {
  1272. status = -EBUSY;
  1273. goto err;
  1274. }
  1275. req = embedded_payload(wrb);
  1276. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1277. OPCODE_LOWLEVEL_LOOPBACK_TEST);
  1278. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1279. OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req));
  1280. req->hdr.timeout = cpu_to_le32(4);
  1281. req->pattern = cpu_to_le64(pattern);
  1282. req->src_port = cpu_to_le32(port_num);
  1283. req->dest_port = cpu_to_le32(port_num);
  1284. req->pkt_size = cpu_to_le32(pkt_size);
  1285. req->num_pkts = cpu_to_le32(num_pkts);
  1286. req->loopback_type = cpu_to_le32(loopback_type);
  1287. status = be_mcc_notify_wait(adapter);
  1288. if (!status) {
  1289. struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
  1290. status = le32_to_cpu(resp->status);
  1291. }
  1292. err:
  1293. spin_unlock_bh(&adapter->mcc_lock);
  1294. return status;
  1295. }
  1296. int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  1297. u32 byte_cnt, struct be_dma_mem *cmd)
  1298. {
  1299. struct be_mcc_wrb *wrb;
  1300. struct be_cmd_req_ddrdma_test *req;
  1301. struct be_sge *sge;
  1302. int status;
  1303. int i, j = 0;
  1304. spin_lock_bh(&adapter->mcc_lock);
  1305. wrb = wrb_from_mccq(adapter);
  1306. if (!wrb) {
  1307. status = -EBUSY;
  1308. goto err;
  1309. }
  1310. req = cmd->va;
  1311. sge = nonembedded_sgl(wrb);
  1312. be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
  1313. OPCODE_LOWLEVEL_HOST_DDR_DMA);
  1314. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1315. OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size);
  1316. sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
  1317. sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
  1318. sge->len = cpu_to_le32(cmd->size);
  1319. req->pattern = cpu_to_le64(pattern);
  1320. req->byte_count = cpu_to_le32(byte_cnt);
  1321. for (i = 0; i < byte_cnt; i++) {
  1322. req->snd_buff[i] = (u8)(pattern >> (j*8));
  1323. j++;
  1324. if (j > 7)
  1325. j = 0;
  1326. }
  1327. status = be_mcc_notify_wait(adapter);
  1328. if (!status) {
  1329. struct be_cmd_resp_ddrdma_test *resp;
  1330. resp = cmd->va;
  1331. if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
  1332. resp->snd_err) {
  1333. status = -1;
  1334. }
  1335. }
  1336. err:
  1337. spin_unlock_bh(&adapter->mcc_lock);
  1338. return status;
  1339. }
  1340. int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  1341. struct be_dma_mem *nonemb_cmd)
  1342. {
  1343. struct be_mcc_wrb *wrb;
  1344. struct be_cmd_req_seeprom_read *req;
  1345. struct be_sge *sge;
  1346. int status;
  1347. spin_lock_bh(&adapter->mcc_lock);
  1348. wrb = wrb_from_mccq(adapter);
  1349. req = nonemb_cmd->va;
  1350. sge = nonembedded_sgl(wrb);
  1351. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1352. OPCODE_COMMON_SEEPROM_READ);
  1353. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1354. OPCODE_COMMON_SEEPROM_READ, sizeof(*req));
  1355. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  1356. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  1357. sge->len = cpu_to_le32(nonemb_cmd->size);
  1358. status = be_mcc_notify_wait(adapter);
  1359. spin_unlock_bh(&adapter->mcc_lock);
  1360. return status;
  1361. }
  1362. int be_cmd_get_phy_info(struct be_adapter *adapter, struct be_dma_mem *cmd)
  1363. {
  1364. struct be_mcc_wrb *wrb;
  1365. struct be_cmd_req_get_phy_info *req;
  1366. struct be_sge *sge;
  1367. int status;
  1368. spin_lock_bh(&adapter->mcc_lock);
  1369. wrb = wrb_from_mccq(adapter);
  1370. if (!wrb) {
  1371. status = -EBUSY;
  1372. goto err;
  1373. }
  1374. req = cmd->va;
  1375. sge = nonembedded_sgl(wrb);
  1376. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1377. OPCODE_COMMON_GET_PHY_DETAILS);
  1378. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1379. OPCODE_COMMON_GET_PHY_DETAILS,
  1380. sizeof(*req));
  1381. sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
  1382. sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
  1383. sge->len = cpu_to_le32(cmd->size);
  1384. status = be_mcc_notify_wait(adapter);
  1385. err:
  1386. spin_unlock_bh(&adapter->mcc_lock);
  1387. return status;
  1388. }
  1389. int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
  1390. {
  1391. struct be_mcc_wrb *wrb;
  1392. struct be_cmd_req_set_qos *req;
  1393. int status;
  1394. spin_lock_bh(&adapter->mcc_lock);
  1395. wrb = wrb_from_mccq(adapter);
  1396. if (!wrb) {
  1397. status = -EBUSY;
  1398. goto err;
  1399. }
  1400. req = embedded_payload(wrb);
  1401. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1402. OPCODE_COMMON_SET_QOS);
  1403. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1404. OPCODE_COMMON_SET_QOS, sizeof(*req));
  1405. req->hdr.domain = domain;
  1406. req->valid_bits = BE_QOS_BITS_NIC;
  1407. req->max_bps_nic = bps;
  1408. status = be_mcc_notify_wait(adapter);
  1409. err:
  1410. spin_unlock_bh(&adapter->mcc_lock);
  1411. return status;
  1412. }