r600.c 104 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/slab.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/firmware.h>
  31. #include <linux/platform_device.h>
  32. #include "drmP.h"
  33. #include "radeon_drm.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "radeon_mode.h"
  37. #include "r600d.h"
  38. #include "atom.h"
  39. #include "avivod.h"
  40. #define PFP_UCODE_SIZE 576
  41. #define PM4_UCODE_SIZE 1792
  42. #define RLC_UCODE_SIZE 768
  43. #define R700_PFP_UCODE_SIZE 848
  44. #define R700_PM4_UCODE_SIZE 1360
  45. #define R700_RLC_UCODE_SIZE 1024
  46. #define EVERGREEN_PFP_UCODE_SIZE 1120
  47. #define EVERGREEN_PM4_UCODE_SIZE 1376
  48. #define EVERGREEN_RLC_UCODE_SIZE 768
  49. /* Firmware Names */
  50. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  51. MODULE_FIRMWARE("radeon/R600_me.bin");
  52. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  53. MODULE_FIRMWARE("radeon/RV610_me.bin");
  54. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  55. MODULE_FIRMWARE("radeon/RV630_me.bin");
  56. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  57. MODULE_FIRMWARE("radeon/RV620_me.bin");
  58. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  59. MODULE_FIRMWARE("radeon/RV635_me.bin");
  60. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  61. MODULE_FIRMWARE("radeon/RV670_me.bin");
  62. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  63. MODULE_FIRMWARE("radeon/RS780_me.bin");
  64. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  65. MODULE_FIRMWARE("radeon/RV770_me.bin");
  66. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  67. MODULE_FIRMWARE("radeon/RV730_me.bin");
  68. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  69. MODULE_FIRMWARE("radeon/RV710_me.bin");
  70. MODULE_FIRMWARE("radeon/R600_rlc.bin");
  71. MODULE_FIRMWARE("radeon/R700_rlc.bin");
  72. MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
  73. MODULE_FIRMWARE("radeon/CEDAR_me.bin");
  74. MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
  75. MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
  76. MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
  77. MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
  78. MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
  79. MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
  80. MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
  81. MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
  82. MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
  83. MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
  84. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  85. /* r600,rv610,rv630,rv620,rv635,rv670 */
  86. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  87. void r600_gpu_init(struct radeon_device *rdev);
  88. void r600_fini(struct radeon_device *rdev);
  89. void r600_irq_disable(struct radeon_device *rdev);
  90. /* get temperature in millidegrees */
  91. u32 rv6xx_get_temp(struct radeon_device *rdev)
  92. {
  93. u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
  94. ASIC_T_SHIFT;
  95. u32 actual_temp = 0;
  96. if ((temp >> 7) & 1)
  97. actual_temp = 0;
  98. else
  99. actual_temp = (temp >> 1) & 0xff;
  100. return actual_temp * 1000;
  101. }
  102. void r600_pm_get_dynpm_state(struct radeon_device *rdev)
  103. {
  104. int i;
  105. rdev->pm.dynpm_can_upclock = true;
  106. rdev->pm.dynpm_can_downclock = true;
  107. /* power state array is low to high, default is first */
  108. if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
  109. int min_power_state_index = 0;
  110. if (rdev->pm.num_power_states > 2)
  111. min_power_state_index = 1;
  112. switch (rdev->pm.dynpm_planned_action) {
  113. case DYNPM_ACTION_MINIMUM:
  114. rdev->pm.requested_power_state_index = min_power_state_index;
  115. rdev->pm.requested_clock_mode_index = 0;
  116. rdev->pm.dynpm_can_downclock = false;
  117. break;
  118. case DYNPM_ACTION_DOWNCLOCK:
  119. if (rdev->pm.current_power_state_index == min_power_state_index) {
  120. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  121. rdev->pm.dynpm_can_downclock = false;
  122. } else {
  123. if (rdev->pm.active_crtc_count > 1) {
  124. for (i = 0; i < rdev->pm.num_power_states; i++) {
  125. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  126. continue;
  127. else if (i >= rdev->pm.current_power_state_index) {
  128. rdev->pm.requested_power_state_index =
  129. rdev->pm.current_power_state_index;
  130. break;
  131. } else {
  132. rdev->pm.requested_power_state_index = i;
  133. break;
  134. }
  135. }
  136. } else {
  137. if (rdev->pm.current_power_state_index == 0)
  138. rdev->pm.requested_power_state_index =
  139. rdev->pm.num_power_states - 1;
  140. else
  141. rdev->pm.requested_power_state_index =
  142. rdev->pm.current_power_state_index - 1;
  143. }
  144. }
  145. rdev->pm.requested_clock_mode_index = 0;
  146. /* don't use the power state if crtcs are active and no display flag is set */
  147. if ((rdev->pm.active_crtc_count > 0) &&
  148. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  149. clock_info[rdev->pm.requested_clock_mode_index].flags &
  150. RADEON_PM_MODE_NO_DISPLAY)) {
  151. rdev->pm.requested_power_state_index++;
  152. }
  153. break;
  154. case DYNPM_ACTION_UPCLOCK:
  155. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  156. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  157. rdev->pm.dynpm_can_upclock = false;
  158. } else {
  159. if (rdev->pm.active_crtc_count > 1) {
  160. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  161. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  162. continue;
  163. else if (i <= rdev->pm.current_power_state_index) {
  164. rdev->pm.requested_power_state_index =
  165. rdev->pm.current_power_state_index;
  166. break;
  167. } else {
  168. rdev->pm.requested_power_state_index = i;
  169. break;
  170. }
  171. }
  172. } else
  173. rdev->pm.requested_power_state_index =
  174. rdev->pm.current_power_state_index + 1;
  175. }
  176. rdev->pm.requested_clock_mode_index = 0;
  177. break;
  178. case DYNPM_ACTION_DEFAULT:
  179. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  180. rdev->pm.requested_clock_mode_index = 0;
  181. rdev->pm.dynpm_can_upclock = false;
  182. break;
  183. case DYNPM_ACTION_NONE:
  184. default:
  185. DRM_ERROR("Requested mode for not defined action\n");
  186. return;
  187. }
  188. } else {
  189. /* XXX select a power state based on AC/DC, single/dualhead, etc. */
  190. /* for now just select the first power state and switch between clock modes */
  191. /* power state array is low to high, default is first (0) */
  192. if (rdev->pm.active_crtc_count > 1) {
  193. rdev->pm.requested_power_state_index = -1;
  194. /* start at 1 as we don't want the default mode */
  195. for (i = 1; i < rdev->pm.num_power_states; i++) {
  196. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  197. continue;
  198. else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
  199. (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
  200. rdev->pm.requested_power_state_index = i;
  201. break;
  202. }
  203. }
  204. /* if nothing selected, grab the default state. */
  205. if (rdev->pm.requested_power_state_index == -1)
  206. rdev->pm.requested_power_state_index = 0;
  207. } else
  208. rdev->pm.requested_power_state_index = 1;
  209. switch (rdev->pm.dynpm_planned_action) {
  210. case DYNPM_ACTION_MINIMUM:
  211. rdev->pm.requested_clock_mode_index = 0;
  212. rdev->pm.dynpm_can_downclock = false;
  213. break;
  214. case DYNPM_ACTION_DOWNCLOCK:
  215. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  216. if (rdev->pm.current_clock_mode_index == 0) {
  217. rdev->pm.requested_clock_mode_index = 0;
  218. rdev->pm.dynpm_can_downclock = false;
  219. } else
  220. rdev->pm.requested_clock_mode_index =
  221. rdev->pm.current_clock_mode_index - 1;
  222. } else {
  223. rdev->pm.requested_clock_mode_index = 0;
  224. rdev->pm.dynpm_can_downclock = false;
  225. }
  226. /* don't use the power state if crtcs are active and no display flag is set */
  227. if ((rdev->pm.active_crtc_count > 0) &&
  228. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  229. clock_info[rdev->pm.requested_clock_mode_index].flags &
  230. RADEON_PM_MODE_NO_DISPLAY)) {
  231. rdev->pm.requested_clock_mode_index++;
  232. }
  233. break;
  234. case DYNPM_ACTION_UPCLOCK:
  235. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  236. if (rdev->pm.current_clock_mode_index ==
  237. (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
  238. rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
  239. rdev->pm.dynpm_can_upclock = false;
  240. } else
  241. rdev->pm.requested_clock_mode_index =
  242. rdev->pm.current_clock_mode_index + 1;
  243. } else {
  244. rdev->pm.requested_clock_mode_index =
  245. rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
  246. rdev->pm.dynpm_can_upclock = false;
  247. }
  248. break;
  249. case DYNPM_ACTION_DEFAULT:
  250. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  251. rdev->pm.requested_clock_mode_index = 0;
  252. rdev->pm.dynpm_can_upclock = false;
  253. break;
  254. case DYNPM_ACTION_NONE:
  255. default:
  256. DRM_ERROR("Requested mode for not defined action\n");
  257. return;
  258. }
  259. }
  260. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  261. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  262. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  263. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  264. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  265. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  266. pcie_lanes);
  267. }
  268. static int r600_pm_get_type_index(struct radeon_device *rdev,
  269. enum radeon_pm_state_type ps_type,
  270. int instance)
  271. {
  272. int i;
  273. int found_instance = -1;
  274. for (i = 0; i < rdev->pm.num_power_states; i++) {
  275. if (rdev->pm.power_state[i].type == ps_type) {
  276. found_instance++;
  277. if (found_instance == instance)
  278. return i;
  279. }
  280. }
  281. /* return default if no match */
  282. return rdev->pm.default_power_state_index;
  283. }
  284. void rs780_pm_init_profile(struct radeon_device *rdev)
  285. {
  286. if (rdev->pm.num_power_states == 2) {
  287. /* default */
  288. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  289. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  290. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  291. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  292. /* low sh */
  293. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  294. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  295. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  296. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  297. /* mid sh */
  298. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  299. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  300. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  301. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  302. /* high sh */
  303. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  304. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  305. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  306. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  307. /* low mh */
  308. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  309. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  310. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  311. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  312. /* mid mh */
  313. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  314. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  315. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  316. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  317. /* high mh */
  318. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  319. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
  320. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  321. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  322. } else if (rdev->pm.num_power_states == 3) {
  323. /* default */
  324. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  325. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  326. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  327. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  328. /* low sh */
  329. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  330. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  331. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  332. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  333. /* mid sh */
  334. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  335. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  336. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  337. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  338. /* high sh */
  339. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  340. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
  341. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  342. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  343. /* low mh */
  344. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
  345. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
  346. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  347. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  348. /* mid mh */
  349. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
  350. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
  351. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  352. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  353. /* high mh */
  354. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
  355. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  356. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  357. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  358. } else {
  359. /* default */
  360. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  361. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  362. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  363. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  364. /* low sh */
  365. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
  366. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
  367. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  368. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  369. /* mid sh */
  370. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
  371. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
  372. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  373. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  374. /* high sh */
  375. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
  376. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
  377. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  378. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  379. /* low mh */
  380. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  381. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  382. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  383. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  384. /* mid mh */
  385. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  386. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  387. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  388. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  389. /* high mh */
  390. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  391. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
  392. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  393. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  394. }
  395. }
  396. void r600_pm_init_profile(struct radeon_device *rdev)
  397. {
  398. if (rdev->family == CHIP_R600) {
  399. /* XXX */
  400. /* default */
  401. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  402. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  403. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  404. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  405. /* low sh */
  406. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  407. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  408. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  409. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  410. /* mid sh */
  411. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  412. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  413. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  414. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  415. /* high sh */
  416. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  417. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  418. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  419. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  420. /* low mh */
  421. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  422. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  423. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  424. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  425. /* mid mh */
  426. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  427. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  428. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  429. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  430. /* high mh */
  431. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  432. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  433. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  434. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  435. } else {
  436. if (rdev->pm.num_power_states < 4) {
  437. /* default */
  438. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  439. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  440. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  441. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  442. /* low sh */
  443. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  444. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  445. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  446. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  447. /* mid sh */
  448. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  449. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  450. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  451. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  452. /* high sh */
  453. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  454. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  455. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  456. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  457. /* low mh */
  458. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  459. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
  460. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  461. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  462. /* low mh */
  463. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  464. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
  465. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  466. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  467. /* high mh */
  468. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  469. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  470. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  471. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  472. } else {
  473. /* default */
  474. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  475. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  476. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  477. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  478. /* low sh */
  479. if (rdev->flags & RADEON_IS_MOBILITY) {
  480. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx =
  481. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  482. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx =
  483. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  484. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  485. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  486. } else {
  487. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx =
  488. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  489. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx =
  490. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  491. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  492. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  493. }
  494. /* mid sh */
  495. if (rdev->flags & RADEON_IS_MOBILITY) {
  496. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx =
  497. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  498. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx =
  499. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  500. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  501. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  502. } else {
  503. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx =
  504. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  505. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx =
  506. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  507. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  508. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  509. }
  510. /* high sh */
  511. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx =
  512. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  513. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx =
  514. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  515. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  516. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  517. /* low mh */
  518. if (rdev->flags & RADEON_IS_MOBILITY) {
  519. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx =
  520. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  521. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx =
  522. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  523. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  524. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  525. } else {
  526. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx =
  527. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  528. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx =
  529. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  530. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  531. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  532. }
  533. /* mid mh */
  534. if (rdev->flags & RADEON_IS_MOBILITY) {
  535. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx =
  536. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  537. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx =
  538. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  539. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  540. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  541. } else {
  542. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx =
  543. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  544. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx =
  545. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  546. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  547. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  548. }
  549. /* high mh */
  550. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx =
  551. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  552. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx =
  553. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  554. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  555. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  556. }
  557. }
  558. }
  559. void r600_pm_misc(struct radeon_device *rdev)
  560. {
  561. int req_ps_idx = rdev->pm.requested_power_state_index;
  562. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  563. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  564. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  565. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  566. if (voltage->voltage != rdev->pm.current_vddc) {
  567. radeon_atom_set_voltage(rdev, voltage->voltage);
  568. rdev->pm.current_vddc = voltage->voltage;
  569. DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
  570. }
  571. }
  572. }
  573. bool r600_gui_idle(struct radeon_device *rdev)
  574. {
  575. if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
  576. return false;
  577. else
  578. return true;
  579. }
  580. /* hpd for digital panel detect/disconnect */
  581. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  582. {
  583. bool connected = false;
  584. if (ASIC_IS_DCE3(rdev)) {
  585. switch (hpd) {
  586. case RADEON_HPD_1:
  587. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  588. connected = true;
  589. break;
  590. case RADEON_HPD_2:
  591. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  592. connected = true;
  593. break;
  594. case RADEON_HPD_3:
  595. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  596. connected = true;
  597. break;
  598. case RADEON_HPD_4:
  599. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  600. connected = true;
  601. break;
  602. /* DCE 3.2 */
  603. case RADEON_HPD_5:
  604. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  605. connected = true;
  606. break;
  607. case RADEON_HPD_6:
  608. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  609. connected = true;
  610. break;
  611. default:
  612. break;
  613. }
  614. } else {
  615. switch (hpd) {
  616. case RADEON_HPD_1:
  617. if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  618. connected = true;
  619. break;
  620. case RADEON_HPD_2:
  621. if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  622. connected = true;
  623. break;
  624. case RADEON_HPD_3:
  625. if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  626. connected = true;
  627. break;
  628. default:
  629. break;
  630. }
  631. }
  632. return connected;
  633. }
  634. void r600_hpd_set_polarity(struct radeon_device *rdev,
  635. enum radeon_hpd_id hpd)
  636. {
  637. u32 tmp;
  638. bool connected = r600_hpd_sense(rdev, hpd);
  639. if (ASIC_IS_DCE3(rdev)) {
  640. switch (hpd) {
  641. case RADEON_HPD_1:
  642. tmp = RREG32(DC_HPD1_INT_CONTROL);
  643. if (connected)
  644. tmp &= ~DC_HPDx_INT_POLARITY;
  645. else
  646. tmp |= DC_HPDx_INT_POLARITY;
  647. WREG32(DC_HPD1_INT_CONTROL, tmp);
  648. break;
  649. case RADEON_HPD_2:
  650. tmp = RREG32(DC_HPD2_INT_CONTROL);
  651. if (connected)
  652. tmp &= ~DC_HPDx_INT_POLARITY;
  653. else
  654. tmp |= DC_HPDx_INT_POLARITY;
  655. WREG32(DC_HPD2_INT_CONTROL, tmp);
  656. break;
  657. case RADEON_HPD_3:
  658. tmp = RREG32(DC_HPD3_INT_CONTROL);
  659. if (connected)
  660. tmp &= ~DC_HPDx_INT_POLARITY;
  661. else
  662. tmp |= DC_HPDx_INT_POLARITY;
  663. WREG32(DC_HPD3_INT_CONTROL, tmp);
  664. break;
  665. case RADEON_HPD_4:
  666. tmp = RREG32(DC_HPD4_INT_CONTROL);
  667. if (connected)
  668. tmp &= ~DC_HPDx_INT_POLARITY;
  669. else
  670. tmp |= DC_HPDx_INT_POLARITY;
  671. WREG32(DC_HPD4_INT_CONTROL, tmp);
  672. break;
  673. case RADEON_HPD_5:
  674. tmp = RREG32(DC_HPD5_INT_CONTROL);
  675. if (connected)
  676. tmp &= ~DC_HPDx_INT_POLARITY;
  677. else
  678. tmp |= DC_HPDx_INT_POLARITY;
  679. WREG32(DC_HPD5_INT_CONTROL, tmp);
  680. break;
  681. /* DCE 3.2 */
  682. case RADEON_HPD_6:
  683. tmp = RREG32(DC_HPD6_INT_CONTROL);
  684. if (connected)
  685. tmp &= ~DC_HPDx_INT_POLARITY;
  686. else
  687. tmp |= DC_HPDx_INT_POLARITY;
  688. WREG32(DC_HPD6_INT_CONTROL, tmp);
  689. break;
  690. default:
  691. break;
  692. }
  693. } else {
  694. switch (hpd) {
  695. case RADEON_HPD_1:
  696. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  697. if (connected)
  698. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  699. else
  700. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  701. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  702. break;
  703. case RADEON_HPD_2:
  704. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  705. if (connected)
  706. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  707. else
  708. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  709. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  710. break;
  711. case RADEON_HPD_3:
  712. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  713. if (connected)
  714. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  715. else
  716. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  717. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  718. break;
  719. default:
  720. break;
  721. }
  722. }
  723. }
  724. void r600_hpd_init(struct radeon_device *rdev)
  725. {
  726. struct drm_device *dev = rdev->ddev;
  727. struct drm_connector *connector;
  728. if (ASIC_IS_DCE3(rdev)) {
  729. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
  730. if (ASIC_IS_DCE32(rdev))
  731. tmp |= DC_HPDx_EN;
  732. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  733. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  734. switch (radeon_connector->hpd.hpd) {
  735. case RADEON_HPD_1:
  736. WREG32(DC_HPD1_CONTROL, tmp);
  737. rdev->irq.hpd[0] = true;
  738. break;
  739. case RADEON_HPD_2:
  740. WREG32(DC_HPD2_CONTROL, tmp);
  741. rdev->irq.hpd[1] = true;
  742. break;
  743. case RADEON_HPD_3:
  744. WREG32(DC_HPD3_CONTROL, tmp);
  745. rdev->irq.hpd[2] = true;
  746. break;
  747. case RADEON_HPD_4:
  748. WREG32(DC_HPD4_CONTROL, tmp);
  749. rdev->irq.hpd[3] = true;
  750. break;
  751. /* DCE 3.2 */
  752. case RADEON_HPD_5:
  753. WREG32(DC_HPD5_CONTROL, tmp);
  754. rdev->irq.hpd[4] = true;
  755. break;
  756. case RADEON_HPD_6:
  757. WREG32(DC_HPD6_CONTROL, tmp);
  758. rdev->irq.hpd[5] = true;
  759. break;
  760. default:
  761. break;
  762. }
  763. }
  764. } else {
  765. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  766. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  767. switch (radeon_connector->hpd.hpd) {
  768. case RADEON_HPD_1:
  769. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  770. rdev->irq.hpd[0] = true;
  771. break;
  772. case RADEON_HPD_2:
  773. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  774. rdev->irq.hpd[1] = true;
  775. break;
  776. case RADEON_HPD_3:
  777. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  778. rdev->irq.hpd[2] = true;
  779. break;
  780. default:
  781. break;
  782. }
  783. }
  784. }
  785. if (rdev->irq.installed)
  786. r600_irq_set(rdev);
  787. }
  788. void r600_hpd_fini(struct radeon_device *rdev)
  789. {
  790. struct drm_device *dev = rdev->ddev;
  791. struct drm_connector *connector;
  792. if (ASIC_IS_DCE3(rdev)) {
  793. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  794. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  795. switch (radeon_connector->hpd.hpd) {
  796. case RADEON_HPD_1:
  797. WREG32(DC_HPD1_CONTROL, 0);
  798. rdev->irq.hpd[0] = false;
  799. break;
  800. case RADEON_HPD_2:
  801. WREG32(DC_HPD2_CONTROL, 0);
  802. rdev->irq.hpd[1] = false;
  803. break;
  804. case RADEON_HPD_3:
  805. WREG32(DC_HPD3_CONTROL, 0);
  806. rdev->irq.hpd[2] = false;
  807. break;
  808. case RADEON_HPD_4:
  809. WREG32(DC_HPD4_CONTROL, 0);
  810. rdev->irq.hpd[3] = false;
  811. break;
  812. /* DCE 3.2 */
  813. case RADEON_HPD_5:
  814. WREG32(DC_HPD5_CONTROL, 0);
  815. rdev->irq.hpd[4] = false;
  816. break;
  817. case RADEON_HPD_6:
  818. WREG32(DC_HPD6_CONTROL, 0);
  819. rdev->irq.hpd[5] = false;
  820. break;
  821. default:
  822. break;
  823. }
  824. }
  825. } else {
  826. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  827. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  828. switch (radeon_connector->hpd.hpd) {
  829. case RADEON_HPD_1:
  830. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
  831. rdev->irq.hpd[0] = false;
  832. break;
  833. case RADEON_HPD_2:
  834. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
  835. rdev->irq.hpd[1] = false;
  836. break;
  837. case RADEON_HPD_3:
  838. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
  839. rdev->irq.hpd[2] = false;
  840. break;
  841. default:
  842. break;
  843. }
  844. }
  845. }
  846. }
  847. /*
  848. * R600 PCIE GART
  849. */
  850. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  851. {
  852. unsigned i;
  853. u32 tmp;
  854. /* flush hdp cache so updates hit vram */
  855. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740)) {
  856. void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
  857. u32 tmp;
  858. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  859. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
  860. */
  861. WREG32(HDP_DEBUG1, 0);
  862. tmp = readl((void __iomem *)ptr);
  863. } else
  864. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  865. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  866. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  867. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  868. for (i = 0; i < rdev->usec_timeout; i++) {
  869. /* read MC_STATUS */
  870. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  871. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  872. if (tmp == 2) {
  873. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  874. return;
  875. }
  876. if (tmp) {
  877. return;
  878. }
  879. udelay(1);
  880. }
  881. }
  882. int r600_pcie_gart_init(struct radeon_device *rdev)
  883. {
  884. int r;
  885. if (rdev->gart.table.vram.robj) {
  886. WARN(1, "R600 PCIE GART already initialized.\n");
  887. return 0;
  888. }
  889. /* Initialize common gart structure */
  890. r = radeon_gart_init(rdev);
  891. if (r)
  892. return r;
  893. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  894. return radeon_gart_table_vram_alloc(rdev);
  895. }
  896. int r600_pcie_gart_enable(struct radeon_device *rdev)
  897. {
  898. u32 tmp;
  899. int r, i;
  900. if (rdev->gart.table.vram.robj == NULL) {
  901. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  902. return -EINVAL;
  903. }
  904. r = radeon_gart_table_vram_pin(rdev);
  905. if (r)
  906. return r;
  907. radeon_gart_restore(rdev);
  908. /* Setup L2 cache */
  909. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  910. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  911. EFFECTIVE_L2_QUEUE_SIZE(7));
  912. WREG32(VM_L2_CNTL2, 0);
  913. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  914. /* Setup TLB control */
  915. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  916. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  917. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  918. ENABLE_WAIT_L2_QUERY;
  919. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  920. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  921. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  922. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  923. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  924. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  925. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  926. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  927. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  928. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  929. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  930. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  931. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  932. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  933. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  934. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  935. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  936. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  937. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  938. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  939. (u32)(rdev->dummy_page.addr >> 12));
  940. for (i = 1; i < 7; i++)
  941. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  942. r600_pcie_gart_tlb_flush(rdev);
  943. rdev->gart.ready = true;
  944. return 0;
  945. }
  946. void r600_pcie_gart_disable(struct radeon_device *rdev)
  947. {
  948. u32 tmp;
  949. int i, r;
  950. /* Disable all tables */
  951. for (i = 0; i < 7; i++)
  952. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  953. /* Disable L2 cache */
  954. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  955. EFFECTIVE_L2_QUEUE_SIZE(7));
  956. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  957. /* Setup L1 TLB control */
  958. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  959. ENABLE_WAIT_L2_QUERY;
  960. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  961. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  962. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  963. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  964. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  965. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  966. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  967. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  968. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  969. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  970. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  971. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  972. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  973. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  974. if (rdev->gart.table.vram.robj) {
  975. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  976. if (likely(r == 0)) {
  977. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  978. radeon_bo_unpin(rdev->gart.table.vram.robj);
  979. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  980. }
  981. }
  982. }
  983. void r600_pcie_gart_fini(struct radeon_device *rdev)
  984. {
  985. radeon_gart_fini(rdev);
  986. r600_pcie_gart_disable(rdev);
  987. radeon_gart_table_vram_free(rdev);
  988. }
  989. void r600_agp_enable(struct radeon_device *rdev)
  990. {
  991. u32 tmp;
  992. int i;
  993. /* Setup L2 cache */
  994. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  995. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  996. EFFECTIVE_L2_QUEUE_SIZE(7));
  997. WREG32(VM_L2_CNTL2, 0);
  998. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  999. /* Setup TLB control */
  1000. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  1001. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  1002. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  1003. ENABLE_WAIT_L2_QUERY;
  1004. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  1005. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  1006. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  1007. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  1008. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  1009. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  1010. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  1011. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  1012. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  1013. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  1014. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  1015. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  1016. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  1017. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  1018. for (i = 0; i < 7; i++)
  1019. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  1020. }
  1021. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  1022. {
  1023. unsigned i;
  1024. u32 tmp;
  1025. for (i = 0; i < rdev->usec_timeout; i++) {
  1026. /* read MC_STATUS */
  1027. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  1028. if (!tmp)
  1029. return 0;
  1030. udelay(1);
  1031. }
  1032. return -1;
  1033. }
  1034. static void r600_mc_program(struct radeon_device *rdev)
  1035. {
  1036. struct rv515_mc_save save;
  1037. u32 tmp;
  1038. int i, j;
  1039. /* Initialize HDP */
  1040. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1041. WREG32((0x2c14 + j), 0x00000000);
  1042. WREG32((0x2c18 + j), 0x00000000);
  1043. WREG32((0x2c1c + j), 0x00000000);
  1044. WREG32((0x2c20 + j), 0x00000000);
  1045. WREG32((0x2c24 + j), 0x00000000);
  1046. }
  1047. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1048. rv515_mc_stop(rdev, &save);
  1049. if (r600_mc_wait_for_idle(rdev)) {
  1050. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1051. }
  1052. /* Lockout access through VGA aperture (doesn't exist before R600) */
  1053. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1054. /* Update configuration */
  1055. if (rdev->flags & RADEON_IS_AGP) {
  1056. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1057. /* VRAM before AGP */
  1058. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1059. rdev->mc.vram_start >> 12);
  1060. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1061. rdev->mc.gtt_end >> 12);
  1062. } else {
  1063. /* VRAM after AGP */
  1064. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1065. rdev->mc.gtt_start >> 12);
  1066. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1067. rdev->mc.vram_end >> 12);
  1068. }
  1069. } else {
  1070. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  1071. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  1072. }
  1073. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  1074. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1075. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1076. WREG32(MC_VM_FB_LOCATION, tmp);
  1077. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1078. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  1079. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1080. if (rdev->flags & RADEON_IS_AGP) {
  1081. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  1082. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  1083. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1084. } else {
  1085. WREG32(MC_VM_AGP_BASE, 0);
  1086. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1087. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1088. }
  1089. if (r600_mc_wait_for_idle(rdev)) {
  1090. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1091. }
  1092. rv515_mc_resume(rdev, &save);
  1093. /* we need to own VRAM, so turn off the VGA renderer here
  1094. * to stop it overwriting our objects */
  1095. rv515_vga_render_disable(rdev);
  1096. }
  1097. /**
  1098. * r600_vram_gtt_location - try to find VRAM & GTT location
  1099. * @rdev: radeon device structure holding all necessary informations
  1100. * @mc: memory controller structure holding memory informations
  1101. *
  1102. * Function will place try to place VRAM at same place as in CPU (PCI)
  1103. * address space as some GPU seems to have issue when we reprogram at
  1104. * different address space.
  1105. *
  1106. * If there is not enough space to fit the unvisible VRAM after the
  1107. * aperture then we limit the VRAM size to the aperture.
  1108. *
  1109. * If we are using AGP then place VRAM adjacent to AGP aperture are we need
  1110. * them to be in one from GPU point of view so that we can program GPU to
  1111. * catch access outside them (weird GPU policy see ??).
  1112. *
  1113. * This function will never fails, worst case are limiting VRAM or GTT.
  1114. *
  1115. * Note: GTT start, end, size should be initialized before calling this
  1116. * function on AGP platform.
  1117. */
  1118. void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  1119. {
  1120. u64 size_bf, size_af;
  1121. if (mc->mc_vram_size > 0xE0000000) {
  1122. /* leave room for at least 512M GTT */
  1123. dev_warn(rdev->dev, "limiting VRAM\n");
  1124. mc->real_vram_size = 0xE0000000;
  1125. mc->mc_vram_size = 0xE0000000;
  1126. }
  1127. if (rdev->flags & RADEON_IS_AGP) {
  1128. size_bf = mc->gtt_start;
  1129. size_af = 0xFFFFFFFF - mc->gtt_end + 1;
  1130. if (size_bf > size_af) {
  1131. if (mc->mc_vram_size > size_bf) {
  1132. dev_warn(rdev->dev, "limiting VRAM\n");
  1133. mc->real_vram_size = size_bf;
  1134. mc->mc_vram_size = size_bf;
  1135. }
  1136. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  1137. } else {
  1138. if (mc->mc_vram_size > size_af) {
  1139. dev_warn(rdev->dev, "limiting VRAM\n");
  1140. mc->real_vram_size = size_af;
  1141. mc->mc_vram_size = size_af;
  1142. }
  1143. mc->vram_start = mc->gtt_end;
  1144. }
  1145. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  1146. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  1147. mc->mc_vram_size >> 20, mc->vram_start,
  1148. mc->vram_end, mc->real_vram_size >> 20);
  1149. } else {
  1150. u64 base = 0;
  1151. if (rdev->flags & RADEON_IS_IGP)
  1152. base = (RREG32(MC_VM_FB_LOCATION) & 0xFFFF) << 24;
  1153. radeon_vram_location(rdev, &rdev->mc, base);
  1154. rdev->mc.gtt_base_align = 0;
  1155. radeon_gtt_location(rdev, mc);
  1156. }
  1157. }
  1158. int r600_mc_init(struct radeon_device *rdev)
  1159. {
  1160. u32 tmp;
  1161. int chansize, numchan;
  1162. /* Get VRAM informations */
  1163. rdev->mc.vram_is_ddr = true;
  1164. tmp = RREG32(RAMCFG);
  1165. if (tmp & CHANSIZE_OVERRIDE) {
  1166. chansize = 16;
  1167. } else if (tmp & CHANSIZE_MASK) {
  1168. chansize = 64;
  1169. } else {
  1170. chansize = 32;
  1171. }
  1172. tmp = RREG32(CHMAP);
  1173. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1174. case 0:
  1175. default:
  1176. numchan = 1;
  1177. break;
  1178. case 1:
  1179. numchan = 2;
  1180. break;
  1181. case 2:
  1182. numchan = 4;
  1183. break;
  1184. case 3:
  1185. numchan = 8;
  1186. break;
  1187. }
  1188. rdev->mc.vram_width = numchan * chansize;
  1189. /* Could aper size report 0 ? */
  1190. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  1191. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  1192. /* Setup GPU memory space */
  1193. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  1194. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1195. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1196. r600_vram_gtt_location(rdev, &rdev->mc);
  1197. if (rdev->flags & RADEON_IS_IGP) {
  1198. rs690_pm_info(rdev);
  1199. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  1200. }
  1201. radeon_update_bandwidth_info(rdev);
  1202. return 0;
  1203. }
  1204. /* We doesn't check that the GPU really needs a reset we simply do the
  1205. * reset, it's up to the caller to determine if the GPU needs one. We
  1206. * might add an helper function to check that.
  1207. */
  1208. int r600_gpu_soft_reset(struct radeon_device *rdev)
  1209. {
  1210. struct rv515_mc_save save;
  1211. u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
  1212. S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
  1213. S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
  1214. S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
  1215. S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
  1216. S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
  1217. S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
  1218. S_008010_GUI_ACTIVE(1);
  1219. u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
  1220. S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
  1221. S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
  1222. S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
  1223. S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
  1224. S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
  1225. S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
  1226. S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
  1227. u32 tmp;
  1228. dev_info(rdev->dev, "GPU softreset \n");
  1229. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  1230. RREG32(R_008010_GRBM_STATUS));
  1231. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  1232. RREG32(R_008014_GRBM_STATUS2));
  1233. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  1234. RREG32(R_000E50_SRBM_STATUS));
  1235. rv515_mc_stop(rdev, &save);
  1236. if (r600_mc_wait_for_idle(rdev)) {
  1237. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1238. }
  1239. /* Disable CP parsing/prefetching */
  1240. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1241. /* Check if any of the rendering block is busy and reset it */
  1242. if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
  1243. (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
  1244. tmp = S_008020_SOFT_RESET_CR(1) |
  1245. S_008020_SOFT_RESET_DB(1) |
  1246. S_008020_SOFT_RESET_CB(1) |
  1247. S_008020_SOFT_RESET_PA(1) |
  1248. S_008020_SOFT_RESET_SC(1) |
  1249. S_008020_SOFT_RESET_SMX(1) |
  1250. S_008020_SOFT_RESET_SPI(1) |
  1251. S_008020_SOFT_RESET_SX(1) |
  1252. S_008020_SOFT_RESET_SH(1) |
  1253. S_008020_SOFT_RESET_TC(1) |
  1254. S_008020_SOFT_RESET_TA(1) |
  1255. S_008020_SOFT_RESET_VC(1) |
  1256. S_008020_SOFT_RESET_VGT(1);
  1257. dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1258. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1259. RREG32(R_008020_GRBM_SOFT_RESET);
  1260. mdelay(15);
  1261. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  1262. }
  1263. /* Reset CP (we always reset CP) */
  1264. tmp = S_008020_SOFT_RESET_CP(1);
  1265. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1266. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1267. RREG32(R_008020_GRBM_SOFT_RESET);
  1268. mdelay(15);
  1269. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  1270. /* Wait a little for things to settle down */
  1271. mdelay(1);
  1272. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  1273. RREG32(R_008010_GRBM_STATUS));
  1274. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  1275. RREG32(R_008014_GRBM_STATUS2));
  1276. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  1277. RREG32(R_000E50_SRBM_STATUS));
  1278. rv515_mc_resume(rdev, &save);
  1279. return 0;
  1280. }
  1281. bool r600_gpu_is_lockup(struct radeon_device *rdev)
  1282. {
  1283. u32 srbm_status;
  1284. u32 grbm_status;
  1285. u32 grbm_status2;
  1286. int r;
  1287. srbm_status = RREG32(R_000E50_SRBM_STATUS);
  1288. grbm_status = RREG32(R_008010_GRBM_STATUS);
  1289. grbm_status2 = RREG32(R_008014_GRBM_STATUS2);
  1290. if (!G_008010_GUI_ACTIVE(grbm_status)) {
  1291. r100_gpu_lockup_update(&rdev->config.r300.lockup, &rdev->cp);
  1292. return false;
  1293. }
  1294. /* force CP activities */
  1295. r = radeon_ring_lock(rdev, 2);
  1296. if (!r) {
  1297. /* PACKET2 NOP */
  1298. radeon_ring_write(rdev, 0x80000000);
  1299. radeon_ring_write(rdev, 0x80000000);
  1300. radeon_ring_unlock_commit(rdev);
  1301. }
  1302. rdev->cp.rptr = RREG32(R600_CP_RB_RPTR);
  1303. return r100_gpu_cp_is_lockup(rdev, &rdev->config.r300.lockup, &rdev->cp);
  1304. }
  1305. int r600_asic_reset(struct radeon_device *rdev)
  1306. {
  1307. return r600_gpu_soft_reset(rdev);
  1308. }
  1309. static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  1310. u32 num_backends,
  1311. u32 backend_disable_mask)
  1312. {
  1313. u32 backend_map = 0;
  1314. u32 enabled_backends_mask;
  1315. u32 enabled_backends_count;
  1316. u32 cur_pipe;
  1317. u32 swizzle_pipe[R6XX_MAX_PIPES];
  1318. u32 cur_backend;
  1319. u32 i;
  1320. if (num_tile_pipes > R6XX_MAX_PIPES)
  1321. num_tile_pipes = R6XX_MAX_PIPES;
  1322. if (num_tile_pipes < 1)
  1323. num_tile_pipes = 1;
  1324. if (num_backends > R6XX_MAX_BACKENDS)
  1325. num_backends = R6XX_MAX_BACKENDS;
  1326. if (num_backends < 1)
  1327. num_backends = 1;
  1328. enabled_backends_mask = 0;
  1329. enabled_backends_count = 0;
  1330. for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
  1331. if (((backend_disable_mask >> i) & 1) == 0) {
  1332. enabled_backends_mask |= (1 << i);
  1333. ++enabled_backends_count;
  1334. }
  1335. if (enabled_backends_count == num_backends)
  1336. break;
  1337. }
  1338. if (enabled_backends_count == 0) {
  1339. enabled_backends_mask = 1;
  1340. enabled_backends_count = 1;
  1341. }
  1342. if (enabled_backends_count != num_backends)
  1343. num_backends = enabled_backends_count;
  1344. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
  1345. switch (num_tile_pipes) {
  1346. case 1:
  1347. swizzle_pipe[0] = 0;
  1348. break;
  1349. case 2:
  1350. swizzle_pipe[0] = 0;
  1351. swizzle_pipe[1] = 1;
  1352. break;
  1353. case 3:
  1354. swizzle_pipe[0] = 0;
  1355. swizzle_pipe[1] = 1;
  1356. swizzle_pipe[2] = 2;
  1357. break;
  1358. case 4:
  1359. swizzle_pipe[0] = 0;
  1360. swizzle_pipe[1] = 1;
  1361. swizzle_pipe[2] = 2;
  1362. swizzle_pipe[3] = 3;
  1363. break;
  1364. case 5:
  1365. swizzle_pipe[0] = 0;
  1366. swizzle_pipe[1] = 1;
  1367. swizzle_pipe[2] = 2;
  1368. swizzle_pipe[3] = 3;
  1369. swizzle_pipe[4] = 4;
  1370. break;
  1371. case 6:
  1372. swizzle_pipe[0] = 0;
  1373. swizzle_pipe[1] = 2;
  1374. swizzle_pipe[2] = 4;
  1375. swizzle_pipe[3] = 5;
  1376. swizzle_pipe[4] = 1;
  1377. swizzle_pipe[5] = 3;
  1378. break;
  1379. case 7:
  1380. swizzle_pipe[0] = 0;
  1381. swizzle_pipe[1] = 2;
  1382. swizzle_pipe[2] = 4;
  1383. swizzle_pipe[3] = 6;
  1384. swizzle_pipe[4] = 1;
  1385. swizzle_pipe[5] = 3;
  1386. swizzle_pipe[6] = 5;
  1387. break;
  1388. case 8:
  1389. swizzle_pipe[0] = 0;
  1390. swizzle_pipe[1] = 2;
  1391. swizzle_pipe[2] = 4;
  1392. swizzle_pipe[3] = 6;
  1393. swizzle_pipe[4] = 1;
  1394. swizzle_pipe[5] = 3;
  1395. swizzle_pipe[6] = 5;
  1396. swizzle_pipe[7] = 7;
  1397. break;
  1398. }
  1399. cur_backend = 0;
  1400. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  1401. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  1402. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  1403. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  1404. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  1405. }
  1406. return backend_map;
  1407. }
  1408. int r600_count_pipe_bits(uint32_t val)
  1409. {
  1410. int i, ret = 0;
  1411. for (i = 0; i < 32; i++) {
  1412. ret += val & 1;
  1413. val >>= 1;
  1414. }
  1415. return ret;
  1416. }
  1417. void r600_gpu_init(struct radeon_device *rdev)
  1418. {
  1419. u32 tiling_config;
  1420. u32 ramcfg;
  1421. u32 backend_map;
  1422. u32 cc_rb_backend_disable;
  1423. u32 cc_gc_shader_pipe_config;
  1424. u32 tmp;
  1425. int i, j;
  1426. u32 sq_config;
  1427. u32 sq_gpr_resource_mgmt_1 = 0;
  1428. u32 sq_gpr_resource_mgmt_2 = 0;
  1429. u32 sq_thread_resource_mgmt = 0;
  1430. u32 sq_stack_resource_mgmt_1 = 0;
  1431. u32 sq_stack_resource_mgmt_2 = 0;
  1432. /* FIXME: implement */
  1433. switch (rdev->family) {
  1434. case CHIP_R600:
  1435. rdev->config.r600.max_pipes = 4;
  1436. rdev->config.r600.max_tile_pipes = 8;
  1437. rdev->config.r600.max_simds = 4;
  1438. rdev->config.r600.max_backends = 4;
  1439. rdev->config.r600.max_gprs = 256;
  1440. rdev->config.r600.max_threads = 192;
  1441. rdev->config.r600.max_stack_entries = 256;
  1442. rdev->config.r600.max_hw_contexts = 8;
  1443. rdev->config.r600.max_gs_threads = 16;
  1444. rdev->config.r600.sx_max_export_size = 128;
  1445. rdev->config.r600.sx_max_export_pos_size = 16;
  1446. rdev->config.r600.sx_max_export_smx_size = 128;
  1447. rdev->config.r600.sq_num_cf_insts = 2;
  1448. break;
  1449. case CHIP_RV630:
  1450. case CHIP_RV635:
  1451. rdev->config.r600.max_pipes = 2;
  1452. rdev->config.r600.max_tile_pipes = 2;
  1453. rdev->config.r600.max_simds = 3;
  1454. rdev->config.r600.max_backends = 1;
  1455. rdev->config.r600.max_gprs = 128;
  1456. rdev->config.r600.max_threads = 192;
  1457. rdev->config.r600.max_stack_entries = 128;
  1458. rdev->config.r600.max_hw_contexts = 8;
  1459. rdev->config.r600.max_gs_threads = 4;
  1460. rdev->config.r600.sx_max_export_size = 128;
  1461. rdev->config.r600.sx_max_export_pos_size = 16;
  1462. rdev->config.r600.sx_max_export_smx_size = 128;
  1463. rdev->config.r600.sq_num_cf_insts = 2;
  1464. break;
  1465. case CHIP_RV610:
  1466. case CHIP_RV620:
  1467. case CHIP_RS780:
  1468. case CHIP_RS880:
  1469. rdev->config.r600.max_pipes = 1;
  1470. rdev->config.r600.max_tile_pipes = 1;
  1471. rdev->config.r600.max_simds = 2;
  1472. rdev->config.r600.max_backends = 1;
  1473. rdev->config.r600.max_gprs = 128;
  1474. rdev->config.r600.max_threads = 192;
  1475. rdev->config.r600.max_stack_entries = 128;
  1476. rdev->config.r600.max_hw_contexts = 4;
  1477. rdev->config.r600.max_gs_threads = 4;
  1478. rdev->config.r600.sx_max_export_size = 128;
  1479. rdev->config.r600.sx_max_export_pos_size = 16;
  1480. rdev->config.r600.sx_max_export_smx_size = 128;
  1481. rdev->config.r600.sq_num_cf_insts = 1;
  1482. break;
  1483. case CHIP_RV670:
  1484. rdev->config.r600.max_pipes = 4;
  1485. rdev->config.r600.max_tile_pipes = 4;
  1486. rdev->config.r600.max_simds = 4;
  1487. rdev->config.r600.max_backends = 4;
  1488. rdev->config.r600.max_gprs = 192;
  1489. rdev->config.r600.max_threads = 192;
  1490. rdev->config.r600.max_stack_entries = 256;
  1491. rdev->config.r600.max_hw_contexts = 8;
  1492. rdev->config.r600.max_gs_threads = 16;
  1493. rdev->config.r600.sx_max_export_size = 128;
  1494. rdev->config.r600.sx_max_export_pos_size = 16;
  1495. rdev->config.r600.sx_max_export_smx_size = 128;
  1496. rdev->config.r600.sq_num_cf_insts = 2;
  1497. break;
  1498. default:
  1499. break;
  1500. }
  1501. /* Initialize HDP */
  1502. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1503. WREG32((0x2c14 + j), 0x00000000);
  1504. WREG32((0x2c18 + j), 0x00000000);
  1505. WREG32((0x2c1c + j), 0x00000000);
  1506. WREG32((0x2c20 + j), 0x00000000);
  1507. WREG32((0x2c24 + j), 0x00000000);
  1508. }
  1509. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1510. /* Setup tiling */
  1511. tiling_config = 0;
  1512. ramcfg = RREG32(RAMCFG);
  1513. switch (rdev->config.r600.max_tile_pipes) {
  1514. case 1:
  1515. tiling_config |= PIPE_TILING(0);
  1516. break;
  1517. case 2:
  1518. tiling_config |= PIPE_TILING(1);
  1519. break;
  1520. case 4:
  1521. tiling_config |= PIPE_TILING(2);
  1522. break;
  1523. case 8:
  1524. tiling_config |= PIPE_TILING(3);
  1525. break;
  1526. default:
  1527. break;
  1528. }
  1529. rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
  1530. rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1531. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1532. tiling_config |= GROUP_SIZE(0);
  1533. rdev->config.r600.tiling_group_size = 256;
  1534. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  1535. if (tmp > 3) {
  1536. tiling_config |= ROW_TILING(3);
  1537. tiling_config |= SAMPLE_SPLIT(3);
  1538. } else {
  1539. tiling_config |= ROW_TILING(tmp);
  1540. tiling_config |= SAMPLE_SPLIT(tmp);
  1541. }
  1542. tiling_config |= BANK_SWAPS(1);
  1543. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  1544. cc_rb_backend_disable |=
  1545. BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << rdev->config.r600.max_backends) & R6XX_MAX_BACKENDS_MASK);
  1546. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  1547. cc_gc_shader_pipe_config |=
  1548. INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << rdev->config.r600.max_pipes) & R6XX_MAX_PIPES_MASK);
  1549. cc_gc_shader_pipe_config |=
  1550. INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << rdev->config.r600.max_simds) & R6XX_MAX_SIMDS_MASK);
  1551. backend_map = r600_get_tile_pipe_to_backend_map(rdev->config.r600.max_tile_pipes,
  1552. (R6XX_MAX_BACKENDS -
  1553. r600_count_pipe_bits((cc_rb_backend_disable &
  1554. R6XX_MAX_BACKENDS_MASK) >> 16)),
  1555. (cc_rb_backend_disable >> 16));
  1556. rdev->config.r600.tile_config = tiling_config;
  1557. tiling_config |= BACKEND_MAP(backend_map);
  1558. WREG32(GB_TILING_CONFIG, tiling_config);
  1559. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  1560. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  1561. /* Setup pipes */
  1562. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  1563. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1564. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1565. tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  1566. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  1567. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  1568. /* Setup some CP states */
  1569. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  1570. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  1571. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  1572. SYNC_WALKER | SYNC_ALIGNER));
  1573. /* Setup various GPU states */
  1574. if (rdev->family == CHIP_RV670)
  1575. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  1576. tmp = RREG32(SX_DEBUG_1);
  1577. tmp |= SMX_EVENT_RELEASE;
  1578. if ((rdev->family > CHIP_R600))
  1579. tmp |= ENABLE_NEW_SMX_ADDRESS;
  1580. WREG32(SX_DEBUG_1, tmp);
  1581. if (((rdev->family) == CHIP_R600) ||
  1582. ((rdev->family) == CHIP_RV630) ||
  1583. ((rdev->family) == CHIP_RV610) ||
  1584. ((rdev->family) == CHIP_RV620) ||
  1585. ((rdev->family) == CHIP_RS780) ||
  1586. ((rdev->family) == CHIP_RS880)) {
  1587. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  1588. } else {
  1589. WREG32(DB_DEBUG, 0);
  1590. }
  1591. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  1592. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  1593. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1594. WREG32(VGT_NUM_INSTANCES, 0);
  1595. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  1596. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  1597. tmp = RREG32(SQ_MS_FIFO_SIZES);
  1598. if (((rdev->family) == CHIP_RV610) ||
  1599. ((rdev->family) == CHIP_RV620) ||
  1600. ((rdev->family) == CHIP_RS780) ||
  1601. ((rdev->family) == CHIP_RS880)) {
  1602. tmp = (CACHE_FIFO_SIZE(0xa) |
  1603. FETCH_FIFO_HIWATER(0xa) |
  1604. DONE_FIFO_HIWATER(0xe0) |
  1605. ALU_UPDATE_FIFO_HIWATER(0x8));
  1606. } else if (((rdev->family) == CHIP_R600) ||
  1607. ((rdev->family) == CHIP_RV630)) {
  1608. tmp &= ~DONE_FIFO_HIWATER(0xff);
  1609. tmp |= DONE_FIFO_HIWATER(0x4);
  1610. }
  1611. WREG32(SQ_MS_FIFO_SIZES, tmp);
  1612. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1613. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1614. */
  1615. sq_config = RREG32(SQ_CONFIG);
  1616. sq_config &= ~(PS_PRIO(3) |
  1617. VS_PRIO(3) |
  1618. GS_PRIO(3) |
  1619. ES_PRIO(3));
  1620. sq_config |= (DX9_CONSTS |
  1621. VC_ENABLE |
  1622. PS_PRIO(0) |
  1623. VS_PRIO(1) |
  1624. GS_PRIO(2) |
  1625. ES_PRIO(3));
  1626. if ((rdev->family) == CHIP_R600) {
  1627. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  1628. NUM_VS_GPRS(124) |
  1629. NUM_CLAUSE_TEMP_GPRS(4));
  1630. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  1631. NUM_ES_GPRS(0));
  1632. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  1633. NUM_VS_THREADS(48) |
  1634. NUM_GS_THREADS(4) |
  1635. NUM_ES_THREADS(4));
  1636. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  1637. NUM_VS_STACK_ENTRIES(128));
  1638. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  1639. NUM_ES_STACK_ENTRIES(0));
  1640. } else if (((rdev->family) == CHIP_RV610) ||
  1641. ((rdev->family) == CHIP_RV620) ||
  1642. ((rdev->family) == CHIP_RS780) ||
  1643. ((rdev->family) == CHIP_RS880)) {
  1644. /* no vertex cache */
  1645. sq_config &= ~VC_ENABLE;
  1646. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1647. NUM_VS_GPRS(44) |
  1648. NUM_CLAUSE_TEMP_GPRS(2));
  1649. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1650. NUM_ES_GPRS(17));
  1651. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1652. NUM_VS_THREADS(78) |
  1653. NUM_GS_THREADS(4) |
  1654. NUM_ES_THREADS(31));
  1655. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1656. NUM_VS_STACK_ENTRIES(40));
  1657. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1658. NUM_ES_STACK_ENTRIES(16));
  1659. } else if (((rdev->family) == CHIP_RV630) ||
  1660. ((rdev->family) == CHIP_RV635)) {
  1661. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1662. NUM_VS_GPRS(44) |
  1663. NUM_CLAUSE_TEMP_GPRS(2));
  1664. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  1665. NUM_ES_GPRS(18));
  1666. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1667. NUM_VS_THREADS(78) |
  1668. NUM_GS_THREADS(4) |
  1669. NUM_ES_THREADS(31));
  1670. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1671. NUM_VS_STACK_ENTRIES(40));
  1672. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1673. NUM_ES_STACK_ENTRIES(16));
  1674. } else if ((rdev->family) == CHIP_RV670) {
  1675. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1676. NUM_VS_GPRS(44) |
  1677. NUM_CLAUSE_TEMP_GPRS(2));
  1678. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1679. NUM_ES_GPRS(17));
  1680. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1681. NUM_VS_THREADS(78) |
  1682. NUM_GS_THREADS(4) |
  1683. NUM_ES_THREADS(31));
  1684. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  1685. NUM_VS_STACK_ENTRIES(64));
  1686. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  1687. NUM_ES_STACK_ENTRIES(64));
  1688. }
  1689. WREG32(SQ_CONFIG, sq_config);
  1690. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1691. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1692. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1693. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1694. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1695. if (((rdev->family) == CHIP_RV610) ||
  1696. ((rdev->family) == CHIP_RV620) ||
  1697. ((rdev->family) == CHIP_RS780) ||
  1698. ((rdev->family) == CHIP_RS880)) {
  1699. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  1700. } else {
  1701. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  1702. }
  1703. /* More default values. 2D/3D driver should adjust as needed */
  1704. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  1705. S1_X(0x4) | S1_Y(0xc)));
  1706. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  1707. S1_X(0x2) | S1_Y(0x2) |
  1708. S2_X(0xa) | S2_Y(0x6) |
  1709. S3_X(0x6) | S3_Y(0xa)));
  1710. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  1711. S1_X(0x4) | S1_Y(0xc) |
  1712. S2_X(0x1) | S2_Y(0x6) |
  1713. S3_X(0xa) | S3_Y(0xe)));
  1714. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  1715. S5_X(0x0) | S5_Y(0x0) |
  1716. S6_X(0xb) | S6_Y(0x4) |
  1717. S7_X(0x7) | S7_Y(0x8)));
  1718. WREG32(VGT_STRMOUT_EN, 0);
  1719. tmp = rdev->config.r600.max_pipes * 16;
  1720. switch (rdev->family) {
  1721. case CHIP_RV610:
  1722. case CHIP_RV620:
  1723. case CHIP_RS780:
  1724. case CHIP_RS880:
  1725. tmp += 32;
  1726. break;
  1727. case CHIP_RV670:
  1728. tmp += 128;
  1729. break;
  1730. default:
  1731. break;
  1732. }
  1733. if (tmp > 256) {
  1734. tmp = 256;
  1735. }
  1736. WREG32(VGT_ES_PER_GS, 128);
  1737. WREG32(VGT_GS_PER_ES, tmp);
  1738. WREG32(VGT_GS_PER_VS, 2);
  1739. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1740. /* more default values. 2D/3D driver should adjust as needed */
  1741. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1742. WREG32(VGT_STRMOUT_EN, 0);
  1743. WREG32(SX_MISC, 0);
  1744. WREG32(PA_SC_MODE_CNTL, 0);
  1745. WREG32(PA_SC_AA_CONFIG, 0);
  1746. WREG32(PA_SC_LINE_STIPPLE, 0);
  1747. WREG32(SPI_INPUT_Z, 0);
  1748. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  1749. WREG32(CB_COLOR7_FRAG, 0);
  1750. /* Clear render buffer base addresses */
  1751. WREG32(CB_COLOR0_BASE, 0);
  1752. WREG32(CB_COLOR1_BASE, 0);
  1753. WREG32(CB_COLOR2_BASE, 0);
  1754. WREG32(CB_COLOR3_BASE, 0);
  1755. WREG32(CB_COLOR4_BASE, 0);
  1756. WREG32(CB_COLOR5_BASE, 0);
  1757. WREG32(CB_COLOR6_BASE, 0);
  1758. WREG32(CB_COLOR7_BASE, 0);
  1759. WREG32(CB_COLOR7_FRAG, 0);
  1760. switch (rdev->family) {
  1761. case CHIP_RV610:
  1762. case CHIP_RV620:
  1763. case CHIP_RS780:
  1764. case CHIP_RS880:
  1765. tmp = TC_L2_SIZE(8);
  1766. break;
  1767. case CHIP_RV630:
  1768. case CHIP_RV635:
  1769. tmp = TC_L2_SIZE(4);
  1770. break;
  1771. case CHIP_R600:
  1772. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  1773. break;
  1774. default:
  1775. tmp = TC_L2_SIZE(0);
  1776. break;
  1777. }
  1778. WREG32(TC_CNTL, tmp);
  1779. tmp = RREG32(HDP_HOST_PATH_CNTL);
  1780. WREG32(HDP_HOST_PATH_CNTL, tmp);
  1781. tmp = RREG32(ARB_POP);
  1782. tmp |= ENABLE_TC128;
  1783. WREG32(ARB_POP, tmp);
  1784. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1785. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  1786. NUM_CLIP_SEQ(3)));
  1787. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  1788. }
  1789. /*
  1790. * Indirect registers accessor
  1791. */
  1792. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  1793. {
  1794. u32 r;
  1795. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1796. (void)RREG32(PCIE_PORT_INDEX);
  1797. r = RREG32(PCIE_PORT_DATA);
  1798. return r;
  1799. }
  1800. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1801. {
  1802. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1803. (void)RREG32(PCIE_PORT_INDEX);
  1804. WREG32(PCIE_PORT_DATA, (v));
  1805. (void)RREG32(PCIE_PORT_DATA);
  1806. }
  1807. /*
  1808. * CP & Ring
  1809. */
  1810. void r600_cp_stop(struct radeon_device *rdev)
  1811. {
  1812. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1813. }
  1814. int r600_init_microcode(struct radeon_device *rdev)
  1815. {
  1816. struct platform_device *pdev;
  1817. const char *chip_name;
  1818. const char *rlc_chip_name;
  1819. size_t pfp_req_size, me_req_size, rlc_req_size;
  1820. char fw_name[30];
  1821. int err;
  1822. DRM_DEBUG("\n");
  1823. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  1824. err = IS_ERR(pdev);
  1825. if (err) {
  1826. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  1827. return -EINVAL;
  1828. }
  1829. switch (rdev->family) {
  1830. case CHIP_R600:
  1831. chip_name = "R600";
  1832. rlc_chip_name = "R600";
  1833. break;
  1834. case CHIP_RV610:
  1835. chip_name = "RV610";
  1836. rlc_chip_name = "R600";
  1837. break;
  1838. case CHIP_RV630:
  1839. chip_name = "RV630";
  1840. rlc_chip_name = "R600";
  1841. break;
  1842. case CHIP_RV620:
  1843. chip_name = "RV620";
  1844. rlc_chip_name = "R600";
  1845. break;
  1846. case CHIP_RV635:
  1847. chip_name = "RV635";
  1848. rlc_chip_name = "R600";
  1849. break;
  1850. case CHIP_RV670:
  1851. chip_name = "RV670";
  1852. rlc_chip_name = "R600";
  1853. break;
  1854. case CHIP_RS780:
  1855. case CHIP_RS880:
  1856. chip_name = "RS780";
  1857. rlc_chip_name = "R600";
  1858. break;
  1859. case CHIP_RV770:
  1860. chip_name = "RV770";
  1861. rlc_chip_name = "R700";
  1862. break;
  1863. case CHIP_RV730:
  1864. case CHIP_RV740:
  1865. chip_name = "RV730";
  1866. rlc_chip_name = "R700";
  1867. break;
  1868. case CHIP_RV710:
  1869. chip_name = "RV710";
  1870. rlc_chip_name = "R700";
  1871. break;
  1872. case CHIP_CEDAR:
  1873. chip_name = "CEDAR";
  1874. rlc_chip_name = "CEDAR";
  1875. break;
  1876. case CHIP_REDWOOD:
  1877. chip_name = "REDWOOD";
  1878. rlc_chip_name = "REDWOOD";
  1879. break;
  1880. case CHIP_JUNIPER:
  1881. chip_name = "JUNIPER";
  1882. rlc_chip_name = "JUNIPER";
  1883. break;
  1884. case CHIP_CYPRESS:
  1885. case CHIP_HEMLOCK:
  1886. chip_name = "CYPRESS";
  1887. rlc_chip_name = "CYPRESS";
  1888. break;
  1889. default: BUG();
  1890. }
  1891. if (rdev->family >= CHIP_CEDAR) {
  1892. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  1893. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  1894. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  1895. } else if (rdev->family >= CHIP_RV770) {
  1896. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  1897. me_req_size = R700_PM4_UCODE_SIZE * 4;
  1898. rlc_req_size = R700_RLC_UCODE_SIZE * 4;
  1899. } else {
  1900. pfp_req_size = PFP_UCODE_SIZE * 4;
  1901. me_req_size = PM4_UCODE_SIZE * 12;
  1902. rlc_req_size = RLC_UCODE_SIZE * 4;
  1903. }
  1904. DRM_INFO("Loading %s Microcode\n", chip_name);
  1905. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1906. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  1907. if (err)
  1908. goto out;
  1909. if (rdev->pfp_fw->size != pfp_req_size) {
  1910. printk(KERN_ERR
  1911. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1912. rdev->pfp_fw->size, fw_name);
  1913. err = -EINVAL;
  1914. goto out;
  1915. }
  1916. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1917. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  1918. if (err)
  1919. goto out;
  1920. if (rdev->me_fw->size != me_req_size) {
  1921. printk(KERN_ERR
  1922. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1923. rdev->me_fw->size, fw_name);
  1924. err = -EINVAL;
  1925. }
  1926. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  1927. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  1928. if (err)
  1929. goto out;
  1930. if (rdev->rlc_fw->size != rlc_req_size) {
  1931. printk(KERN_ERR
  1932. "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
  1933. rdev->rlc_fw->size, fw_name);
  1934. err = -EINVAL;
  1935. }
  1936. out:
  1937. platform_device_unregister(pdev);
  1938. if (err) {
  1939. if (err != -EINVAL)
  1940. printk(KERN_ERR
  1941. "r600_cp: Failed to load firmware \"%s\"\n",
  1942. fw_name);
  1943. release_firmware(rdev->pfp_fw);
  1944. rdev->pfp_fw = NULL;
  1945. release_firmware(rdev->me_fw);
  1946. rdev->me_fw = NULL;
  1947. release_firmware(rdev->rlc_fw);
  1948. rdev->rlc_fw = NULL;
  1949. }
  1950. return err;
  1951. }
  1952. static int r600_cp_load_microcode(struct radeon_device *rdev)
  1953. {
  1954. const __be32 *fw_data;
  1955. int i;
  1956. if (!rdev->me_fw || !rdev->pfp_fw)
  1957. return -EINVAL;
  1958. r600_cp_stop(rdev);
  1959. WREG32(CP_RB_CNTL, RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1960. /* Reset cp */
  1961. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1962. RREG32(GRBM_SOFT_RESET);
  1963. mdelay(15);
  1964. WREG32(GRBM_SOFT_RESET, 0);
  1965. WREG32(CP_ME_RAM_WADDR, 0);
  1966. fw_data = (const __be32 *)rdev->me_fw->data;
  1967. WREG32(CP_ME_RAM_WADDR, 0);
  1968. for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
  1969. WREG32(CP_ME_RAM_DATA,
  1970. be32_to_cpup(fw_data++));
  1971. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1972. WREG32(CP_PFP_UCODE_ADDR, 0);
  1973. for (i = 0; i < PFP_UCODE_SIZE; i++)
  1974. WREG32(CP_PFP_UCODE_DATA,
  1975. be32_to_cpup(fw_data++));
  1976. WREG32(CP_PFP_UCODE_ADDR, 0);
  1977. WREG32(CP_ME_RAM_WADDR, 0);
  1978. WREG32(CP_ME_RAM_RADDR, 0);
  1979. return 0;
  1980. }
  1981. int r600_cp_start(struct radeon_device *rdev)
  1982. {
  1983. int r;
  1984. uint32_t cp_me;
  1985. r = radeon_ring_lock(rdev, 7);
  1986. if (r) {
  1987. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1988. return r;
  1989. }
  1990. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1991. radeon_ring_write(rdev, 0x1);
  1992. if (rdev->family >= CHIP_CEDAR) {
  1993. radeon_ring_write(rdev, 0x0);
  1994. radeon_ring_write(rdev, rdev->config.evergreen.max_hw_contexts - 1);
  1995. } else if (rdev->family >= CHIP_RV770) {
  1996. radeon_ring_write(rdev, 0x0);
  1997. radeon_ring_write(rdev, rdev->config.rv770.max_hw_contexts - 1);
  1998. } else {
  1999. radeon_ring_write(rdev, 0x3);
  2000. radeon_ring_write(rdev, rdev->config.r600.max_hw_contexts - 1);
  2001. }
  2002. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  2003. radeon_ring_write(rdev, 0);
  2004. radeon_ring_write(rdev, 0);
  2005. radeon_ring_unlock_commit(rdev);
  2006. cp_me = 0xff;
  2007. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  2008. return 0;
  2009. }
  2010. int r600_cp_resume(struct radeon_device *rdev)
  2011. {
  2012. u32 tmp;
  2013. u32 rb_bufsz;
  2014. int r;
  2015. /* Reset cp */
  2016. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2017. RREG32(GRBM_SOFT_RESET);
  2018. mdelay(15);
  2019. WREG32(GRBM_SOFT_RESET, 0);
  2020. /* Set ring buffer size */
  2021. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  2022. tmp = RB_NO_UPDATE | (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  2023. #ifdef __BIG_ENDIAN
  2024. tmp |= BUF_SWAP_32BIT;
  2025. #endif
  2026. WREG32(CP_RB_CNTL, tmp);
  2027. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  2028. /* Set the write pointer delay */
  2029. WREG32(CP_RB_WPTR_DELAY, 0);
  2030. /* Initialize the ring buffer's read and write pointers */
  2031. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  2032. WREG32(CP_RB_RPTR_WR, 0);
  2033. WREG32(CP_RB_WPTR, 0);
  2034. WREG32(CP_RB_RPTR_ADDR, rdev->cp.gpu_addr & 0xFFFFFFFF);
  2035. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->cp.gpu_addr));
  2036. mdelay(1);
  2037. WREG32(CP_RB_CNTL, tmp);
  2038. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  2039. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  2040. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  2041. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  2042. r600_cp_start(rdev);
  2043. rdev->cp.ready = true;
  2044. r = radeon_ring_test(rdev);
  2045. if (r) {
  2046. rdev->cp.ready = false;
  2047. return r;
  2048. }
  2049. return 0;
  2050. }
  2051. void r600_cp_commit(struct radeon_device *rdev)
  2052. {
  2053. WREG32(CP_RB_WPTR, rdev->cp.wptr);
  2054. (void)RREG32(CP_RB_WPTR);
  2055. }
  2056. void r600_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2057. {
  2058. u32 rb_bufsz;
  2059. /* Align ring size */
  2060. rb_bufsz = drm_order(ring_size / 8);
  2061. ring_size = (1 << (rb_bufsz + 1)) * 4;
  2062. rdev->cp.ring_size = ring_size;
  2063. rdev->cp.align_mask = 16 - 1;
  2064. }
  2065. void r600_cp_fini(struct radeon_device *rdev)
  2066. {
  2067. r600_cp_stop(rdev);
  2068. radeon_ring_fini(rdev);
  2069. }
  2070. /*
  2071. * GPU scratch registers helpers function.
  2072. */
  2073. void r600_scratch_init(struct radeon_device *rdev)
  2074. {
  2075. int i;
  2076. rdev->scratch.num_reg = 7;
  2077. for (i = 0; i < rdev->scratch.num_reg; i++) {
  2078. rdev->scratch.free[i] = true;
  2079. rdev->scratch.reg[i] = SCRATCH_REG0 + (i * 4);
  2080. }
  2081. }
  2082. int r600_ring_test(struct radeon_device *rdev)
  2083. {
  2084. uint32_t scratch;
  2085. uint32_t tmp = 0;
  2086. unsigned i;
  2087. int r;
  2088. r = radeon_scratch_get(rdev, &scratch);
  2089. if (r) {
  2090. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2091. return r;
  2092. }
  2093. WREG32(scratch, 0xCAFEDEAD);
  2094. r = radeon_ring_lock(rdev, 3);
  2095. if (r) {
  2096. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2097. radeon_scratch_free(rdev, scratch);
  2098. return r;
  2099. }
  2100. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2101. radeon_ring_write(rdev, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2102. radeon_ring_write(rdev, 0xDEADBEEF);
  2103. radeon_ring_unlock_commit(rdev);
  2104. for (i = 0; i < rdev->usec_timeout; i++) {
  2105. tmp = RREG32(scratch);
  2106. if (tmp == 0xDEADBEEF)
  2107. break;
  2108. DRM_UDELAY(1);
  2109. }
  2110. if (i < rdev->usec_timeout) {
  2111. DRM_INFO("ring test succeeded in %d usecs\n", i);
  2112. } else {
  2113. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  2114. scratch, tmp);
  2115. r = -EINVAL;
  2116. }
  2117. radeon_scratch_free(rdev, scratch);
  2118. return r;
  2119. }
  2120. void r600_wb_disable(struct radeon_device *rdev)
  2121. {
  2122. int r;
  2123. WREG32(SCRATCH_UMSK, 0);
  2124. if (rdev->wb.wb_obj) {
  2125. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  2126. if (unlikely(r != 0))
  2127. return;
  2128. radeon_bo_kunmap(rdev->wb.wb_obj);
  2129. radeon_bo_unpin(rdev->wb.wb_obj);
  2130. radeon_bo_unreserve(rdev->wb.wb_obj);
  2131. }
  2132. }
  2133. void r600_wb_fini(struct radeon_device *rdev)
  2134. {
  2135. r600_wb_disable(rdev);
  2136. if (rdev->wb.wb_obj) {
  2137. radeon_bo_unref(&rdev->wb.wb_obj);
  2138. rdev->wb.wb = NULL;
  2139. rdev->wb.wb_obj = NULL;
  2140. }
  2141. }
  2142. int r600_wb_enable(struct radeon_device *rdev)
  2143. {
  2144. int r;
  2145. if (rdev->wb.wb_obj == NULL) {
  2146. r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true,
  2147. RADEON_GEM_DOMAIN_GTT, &rdev->wb.wb_obj);
  2148. if (r) {
  2149. dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
  2150. return r;
  2151. }
  2152. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  2153. if (unlikely(r != 0)) {
  2154. r600_wb_fini(rdev);
  2155. return r;
  2156. }
  2157. r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
  2158. &rdev->wb.gpu_addr);
  2159. if (r) {
  2160. radeon_bo_unreserve(rdev->wb.wb_obj);
  2161. dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
  2162. r600_wb_fini(rdev);
  2163. return r;
  2164. }
  2165. r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  2166. radeon_bo_unreserve(rdev->wb.wb_obj);
  2167. if (r) {
  2168. dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
  2169. r600_wb_fini(rdev);
  2170. return r;
  2171. }
  2172. }
  2173. WREG32(SCRATCH_ADDR, (rdev->wb.gpu_addr >> 8) & 0xFFFFFFFF);
  2174. WREG32(CP_RB_RPTR_ADDR, (rdev->wb.gpu_addr + 1024) & 0xFFFFFFFC);
  2175. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + 1024) & 0xFF);
  2176. WREG32(SCRATCH_UMSK, 0xff);
  2177. return 0;
  2178. }
  2179. void r600_fence_ring_emit(struct radeon_device *rdev,
  2180. struct radeon_fence *fence)
  2181. {
  2182. /* Also consider EVENT_WRITE_EOP. it handles the interrupts + timestamps + events */
  2183. radeon_ring_write(rdev, PACKET3(PACKET3_EVENT_WRITE, 0));
  2184. radeon_ring_write(rdev, CACHE_FLUSH_AND_INV_EVENT);
  2185. /* wait for 3D idle clean */
  2186. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2187. radeon_ring_write(rdev, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2188. radeon_ring_write(rdev, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
  2189. /* Emit fence sequence & fire IRQ */
  2190. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2191. radeon_ring_write(rdev, ((rdev->fence_drv.scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2192. radeon_ring_write(rdev, fence->seq);
  2193. /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
  2194. radeon_ring_write(rdev, PACKET0(CP_INT_STATUS, 0));
  2195. radeon_ring_write(rdev, RB_INT_STAT);
  2196. }
  2197. int r600_copy_blit(struct radeon_device *rdev,
  2198. uint64_t src_offset, uint64_t dst_offset,
  2199. unsigned num_pages, struct radeon_fence *fence)
  2200. {
  2201. int r;
  2202. mutex_lock(&rdev->r600_blit.mutex);
  2203. rdev->r600_blit.vb_ib = NULL;
  2204. r = r600_blit_prepare_copy(rdev, num_pages * RADEON_GPU_PAGE_SIZE);
  2205. if (r) {
  2206. if (rdev->r600_blit.vb_ib)
  2207. radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
  2208. mutex_unlock(&rdev->r600_blit.mutex);
  2209. return r;
  2210. }
  2211. r600_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * RADEON_GPU_PAGE_SIZE);
  2212. r600_blit_done_copy(rdev, fence);
  2213. mutex_unlock(&rdev->r600_blit.mutex);
  2214. return 0;
  2215. }
  2216. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  2217. uint32_t tiling_flags, uint32_t pitch,
  2218. uint32_t offset, uint32_t obj_size)
  2219. {
  2220. /* FIXME: implement */
  2221. return 0;
  2222. }
  2223. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  2224. {
  2225. /* FIXME: implement */
  2226. }
  2227. bool r600_card_posted(struct radeon_device *rdev)
  2228. {
  2229. uint32_t reg;
  2230. /* first check CRTCs */
  2231. reg = RREG32(D1CRTC_CONTROL) |
  2232. RREG32(D2CRTC_CONTROL);
  2233. if (reg & CRTC_EN)
  2234. return true;
  2235. /* then check MEM_SIZE, in case the crtcs are off */
  2236. if (RREG32(CONFIG_MEMSIZE))
  2237. return true;
  2238. return false;
  2239. }
  2240. int r600_startup(struct radeon_device *rdev)
  2241. {
  2242. int r;
  2243. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2244. r = r600_init_microcode(rdev);
  2245. if (r) {
  2246. DRM_ERROR("Failed to load firmware!\n");
  2247. return r;
  2248. }
  2249. }
  2250. r600_mc_program(rdev);
  2251. if (rdev->flags & RADEON_IS_AGP) {
  2252. r600_agp_enable(rdev);
  2253. } else {
  2254. r = r600_pcie_gart_enable(rdev);
  2255. if (r)
  2256. return r;
  2257. }
  2258. r600_gpu_init(rdev);
  2259. r = r600_blit_init(rdev);
  2260. if (r) {
  2261. r600_blit_fini(rdev);
  2262. rdev->asic->copy = NULL;
  2263. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  2264. }
  2265. /* pin copy shader into vram */
  2266. if (rdev->r600_blit.shader_obj) {
  2267. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  2268. if (unlikely(r != 0))
  2269. return r;
  2270. r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  2271. &rdev->r600_blit.shader_gpu_addr);
  2272. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  2273. if (r) {
  2274. dev_err(rdev->dev, "(%d) pin blit object failed\n", r);
  2275. return r;
  2276. }
  2277. }
  2278. /* Enable IRQ */
  2279. r = r600_irq_init(rdev);
  2280. if (r) {
  2281. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2282. radeon_irq_kms_fini(rdev);
  2283. return r;
  2284. }
  2285. r600_irq_set(rdev);
  2286. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  2287. if (r)
  2288. return r;
  2289. r = r600_cp_load_microcode(rdev);
  2290. if (r)
  2291. return r;
  2292. r = r600_cp_resume(rdev);
  2293. if (r)
  2294. return r;
  2295. /* write back buffer are not vital so don't worry about failure */
  2296. r600_wb_enable(rdev);
  2297. return 0;
  2298. }
  2299. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  2300. {
  2301. uint32_t temp;
  2302. temp = RREG32(CONFIG_CNTL);
  2303. if (state == false) {
  2304. temp &= ~(1<<0);
  2305. temp |= (1<<1);
  2306. } else {
  2307. temp &= ~(1<<1);
  2308. }
  2309. WREG32(CONFIG_CNTL, temp);
  2310. }
  2311. int r600_resume(struct radeon_device *rdev)
  2312. {
  2313. int r;
  2314. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  2315. * posting will perform necessary task to bring back GPU into good
  2316. * shape.
  2317. */
  2318. /* post card */
  2319. atom_asic_init(rdev->mode_info.atom_context);
  2320. /* Initialize clocks */
  2321. r = radeon_clocks_init(rdev);
  2322. if (r) {
  2323. return r;
  2324. }
  2325. r = r600_startup(rdev);
  2326. if (r) {
  2327. DRM_ERROR("r600 startup failed on resume\n");
  2328. return r;
  2329. }
  2330. r = r600_ib_test(rdev);
  2331. if (r) {
  2332. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  2333. return r;
  2334. }
  2335. r = r600_audio_init(rdev);
  2336. if (r) {
  2337. DRM_ERROR("radeon: audio resume failed\n");
  2338. return r;
  2339. }
  2340. return r;
  2341. }
  2342. int r600_suspend(struct radeon_device *rdev)
  2343. {
  2344. int r;
  2345. r600_audio_fini(rdev);
  2346. /* FIXME: we should wait for ring to be empty */
  2347. r600_cp_stop(rdev);
  2348. rdev->cp.ready = false;
  2349. r600_irq_suspend(rdev);
  2350. r600_wb_disable(rdev);
  2351. r600_pcie_gart_disable(rdev);
  2352. /* unpin shaders bo */
  2353. if (rdev->r600_blit.shader_obj) {
  2354. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  2355. if (!r) {
  2356. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  2357. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  2358. }
  2359. }
  2360. return 0;
  2361. }
  2362. /* Plan is to move initialization in that function and use
  2363. * helper function so that radeon_device_init pretty much
  2364. * do nothing more than calling asic specific function. This
  2365. * should also allow to remove a bunch of callback function
  2366. * like vram_info.
  2367. */
  2368. int r600_init(struct radeon_device *rdev)
  2369. {
  2370. int r;
  2371. r = radeon_dummy_page_init(rdev);
  2372. if (r)
  2373. return r;
  2374. if (r600_debugfs_mc_info_init(rdev)) {
  2375. DRM_ERROR("Failed to register debugfs file for mc !\n");
  2376. }
  2377. /* This don't do much */
  2378. r = radeon_gem_init(rdev);
  2379. if (r)
  2380. return r;
  2381. /* Read BIOS */
  2382. if (!radeon_get_bios(rdev)) {
  2383. if (ASIC_IS_AVIVO(rdev))
  2384. return -EINVAL;
  2385. }
  2386. /* Must be an ATOMBIOS */
  2387. if (!rdev->is_atom_bios) {
  2388. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  2389. return -EINVAL;
  2390. }
  2391. r = radeon_atombios_init(rdev);
  2392. if (r)
  2393. return r;
  2394. /* Post card if necessary */
  2395. if (!r600_card_posted(rdev)) {
  2396. if (!rdev->bios) {
  2397. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2398. return -EINVAL;
  2399. }
  2400. DRM_INFO("GPU not posted. posting now...\n");
  2401. atom_asic_init(rdev->mode_info.atom_context);
  2402. }
  2403. /* Initialize scratch registers */
  2404. r600_scratch_init(rdev);
  2405. /* Initialize surface registers */
  2406. radeon_surface_init(rdev);
  2407. /* Initialize clocks */
  2408. radeon_get_clock_info(rdev->ddev);
  2409. r = radeon_clocks_init(rdev);
  2410. if (r)
  2411. return r;
  2412. /* Fence driver */
  2413. r = radeon_fence_driver_init(rdev);
  2414. if (r)
  2415. return r;
  2416. if (rdev->flags & RADEON_IS_AGP) {
  2417. r = radeon_agp_init(rdev);
  2418. if (r)
  2419. radeon_agp_disable(rdev);
  2420. }
  2421. r = r600_mc_init(rdev);
  2422. if (r)
  2423. return r;
  2424. /* Memory manager */
  2425. r = radeon_bo_init(rdev);
  2426. if (r)
  2427. return r;
  2428. r = radeon_irq_kms_init(rdev);
  2429. if (r)
  2430. return r;
  2431. rdev->cp.ring_obj = NULL;
  2432. r600_ring_init(rdev, 1024 * 1024);
  2433. rdev->ih.ring_obj = NULL;
  2434. r600_ih_ring_init(rdev, 64 * 1024);
  2435. r = r600_pcie_gart_init(rdev);
  2436. if (r)
  2437. return r;
  2438. rdev->accel_working = true;
  2439. r = r600_startup(rdev);
  2440. if (r) {
  2441. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2442. r600_cp_fini(rdev);
  2443. r600_wb_fini(rdev);
  2444. r600_irq_fini(rdev);
  2445. radeon_irq_kms_fini(rdev);
  2446. r600_pcie_gart_fini(rdev);
  2447. rdev->accel_working = false;
  2448. }
  2449. if (rdev->accel_working) {
  2450. r = radeon_ib_pool_init(rdev);
  2451. if (r) {
  2452. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  2453. rdev->accel_working = false;
  2454. } else {
  2455. r = r600_ib_test(rdev);
  2456. if (r) {
  2457. dev_err(rdev->dev, "IB test failed (%d).\n", r);
  2458. rdev->accel_working = false;
  2459. }
  2460. }
  2461. }
  2462. r = r600_audio_init(rdev);
  2463. if (r)
  2464. return r; /* TODO error handling */
  2465. return 0;
  2466. }
  2467. void r600_fini(struct radeon_device *rdev)
  2468. {
  2469. r600_audio_fini(rdev);
  2470. r600_blit_fini(rdev);
  2471. r600_cp_fini(rdev);
  2472. r600_wb_fini(rdev);
  2473. r600_irq_fini(rdev);
  2474. radeon_irq_kms_fini(rdev);
  2475. r600_pcie_gart_fini(rdev);
  2476. radeon_agp_fini(rdev);
  2477. radeon_gem_fini(rdev);
  2478. radeon_fence_driver_fini(rdev);
  2479. radeon_clocks_fini(rdev);
  2480. radeon_bo_fini(rdev);
  2481. radeon_atombios_fini(rdev);
  2482. kfree(rdev->bios);
  2483. rdev->bios = NULL;
  2484. radeon_dummy_page_fini(rdev);
  2485. }
  2486. /*
  2487. * CS stuff
  2488. */
  2489. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2490. {
  2491. /* FIXME: implement */
  2492. radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  2493. radeon_ring_write(rdev, ib->gpu_addr & 0xFFFFFFFC);
  2494. radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
  2495. radeon_ring_write(rdev, ib->length_dw);
  2496. }
  2497. int r600_ib_test(struct radeon_device *rdev)
  2498. {
  2499. struct radeon_ib *ib;
  2500. uint32_t scratch;
  2501. uint32_t tmp = 0;
  2502. unsigned i;
  2503. int r;
  2504. r = radeon_scratch_get(rdev, &scratch);
  2505. if (r) {
  2506. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2507. return r;
  2508. }
  2509. WREG32(scratch, 0xCAFEDEAD);
  2510. r = radeon_ib_get(rdev, &ib);
  2511. if (r) {
  2512. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  2513. return r;
  2514. }
  2515. ib->ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  2516. ib->ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2517. ib->ptr[2] = 0xDEADBEEF;
  2518. ib->ptr[3] = PACKET2(0);
  2519. ib->ptr[4] = PACKET2(0);
  2520. ib->ptr[5] = PACKET2(0);
  2521. ib->ptr[6] = PACKET2(0);
  2522. ib->ptr[7] = PACKET2(0);
  2523. ib->ptr[8] = PACKET2(0);
  2524. ib->ptr[9] = PACKET2(0);
  2525. ib->ptr[10] = PACKET2(0);
  2526. ib->ptr[11] = PACKET2(0);
  2527. ib->ptr[12] = PACKET2(0);
  2528. ib->ptr[13] = PACKET2(0);
  2529. ib->ptr[14] = PACKET2(0);
  2530. ib->ptr[15] = PACKET2(0);
  2531. ib->length_dw = 16;
  2532. r = radeon_ib_schedule(rdev, ib);
  2533. if (r) {
  2534. radeon_scratch_free(rdev, scratch);
  2535. radeon_ib_free(rdev, &ib);
  2536. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  2537. return r;
  2538. }
  2539. r = radeon_fence_wait(ib->fence, false);
  2540. if (r) {
  2541. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  2542. return r;
  2543. }
  2544. for (i = 0; i < rdev->usec_timeout; i++) {
  2545. tmp = RREG32(scratch);
  2546. if (tmp == 0xDEADBEEF)
  2547. break;
  2548. DRM_UDELAY(1);
  2549. }
  2550. if (i < rdev->usec_timeout) {
  2551. DRM_INFO("ib test succeeded in %u usecs\n", i);
  2552. } else {
  2553. DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
  2554. scratch, tmp);
  2555. r = -EINVAL;
  2556. }
  2557. radeon_scratch_free(rdev, scratch);
  2558. radeon_ib_free(rdev, &ib);
  2559. return r;
  2560. }
  2561. /*
  2562. * Interrupts
  2563. *
  2564. * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
  2565. * the same as the CP ring buffer, but in reverse. Rather than the CPU
  2566. * writing to the ring and the GPU consuming, the GPU writes to the ring
  2567. * and host consumes. As the host irq handler processes interrupts, it
  2568. * increments the rptr. When the rptr catches up with the wptr, all the
  2569. * current interrupts have been processed.
  2570. */
  2571. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2572. {
  2573. u32 rb_bufsz;
  2574. /* Align ring size */
  2575. rb_bufsz = drm_order(ring_size / 4);
  2576. ring_size = (1 << rb_bufsz) * 4;
  2577. rdev->ih.ring_size = ring_size;
  2578. rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
  2579. rdev->ih.rptr = 0;
  2580. }
  2581. static int r600_ih_ring_alloc(struct radeon_device *rdev)
  2582. {
  2583. int r;
  2584. /* Allocate ring buffer */
  2585. if (rdev->ih.ring_obj == NULL) {
  2586. r = radeon_bo_create(rdev, NULL, rdev->ih.ring_size,
  2587. true,
  2588. RADEON_GEM_DOMAIN_GTT,
  2589. &rdev->ih.ring_obj);
  2590. if (r) {
  2591. DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
  2592. return r;
  2593. }
  2594. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2595. if (unlikely(r != 0))
  2596. return r;
  2597. r = radeon_bo_pin(rdev->ih.ring_obj,
  2598. RADEON_GEM_DOMAIN_GTT,
  2599. &rdev->ih.gpu_addr);
  2600. if (r) {
  2601. radeon_bo_unreserve(rdev->ih.ring_obj);
  2602. DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
  2603. return r;
  2604. }
  2605. r = radeon_bo_kmap(rdev->ih.ring_obj,
  2606. (void **)&rdev->ih.ring);
  2607. radeon_bo_unreserve(rdev->ih.ring_obj);
  2608. if (r) {
  2609. DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
  2610. return r;
  2611. }
  2612. }
  2613. return 0;
  2614. }
  2615. static void r600_ih_ring_fini(struct radeon_device *rdev)
  2616. {
  2617. int r;
  2618. if (rdev->ih.ring_obj) {
  2619. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2620. if (likely(r == 0)) {
  2621. radeon_bo_kunmap(rdev->ih.ring_obj);
  2622. radeon_bo_unpin(rdev->ih.ring_obj);
  2623. radeon_bo_unreserve(rdev->ih.ring_obj);
  2624. }
  2625. radeon_bo_unref(&rdev->ih.ring_obj);
  2626. rdev->ih.ring = NULL;
  2627. rdev->ih.ring_obj = NULL;
  2628. }
  2629. }
  2630. void r600_rlc_stop(struct radeon_device *rdev)
  2631. {
  2632. if ((rdev->family >= CHIP_RV770) &&
  2633. (rdev->family <= CHIP_RV740)) {
  2634. /* r7xx asics need to soft reset RLC before halting */
  2635. WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
  2636. RREG32(SRBM_SOFT_RESET);
  2637. udelay(15000);
  2638. WREG32(SRBM_SOFT_RESET, 0);
  2639. RREG32(SRBM_SOFT_RESET);
  2640. }
  2641. WREG32(RLC_CNTL, 0);
  2642. }
  2643. static void r600_rlc_start(struct radeon_device *rdev)
  2644. {
  2645. WREG32(RLC_CNTL, RLC_ENABLE);
  2646. }
  2647. static int r600_rlc_init(struct radeon_device *rdev)
  2648. {
  2649. u32 i;
  2650. const __be32 *fw_data;
  2651. if (!rdev->rlc_fw)
  2652. return -EINVAL;
  2653. r600_rlc_stop(rdev);
  2654. WREG32(RLC_HB_BASE, 0);
  2655. WREG32(RLC_HB_CNTL, 0);
  2656. WREG32(RLC_HB_RPTR, 0);
  2657. WREG32(RLC_HB_WPTR, 0);
  2658. WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
  2659. WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
  2660. WREG32(RLC_MC_CNTL, 0);
  2661. WREG32(RLC_UCODE_CNTL, 0);
  2662. fw_data = (const __be32 *)rdev->rlc_fw->data;
  2663. if (rdev->family >= CHIP_CEDAR) {
  2664. for (i = 0; i < EVERGREEN_RLC_UCODE_SIZE; i++) {
  2665. WREG32(RLC_UCODE_ADDR, i);
  2666. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2667. }
  2668. } else if (rdev->family >= CHIP_RV770) {
  2669. for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
  2670. WREG32(RLC_UCODE_ADDR, i);
  2671. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2672. }
  2673. } else {
  2674. for (i = 0; i < RLC_UCODE_SIZE; i++) {
  2675. WREG32(RLC_UCODE_ADDR, i);
  2676. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2677. }
  2678. }
  2679. WREG32(RLC_UCODE_ADDR, 0);
  2680. r600_rlc_start(rdev);
  2681. return 0;
  2682. }
  2683. static void r600_enable_interrupts(struct radeon_device *rdev)
  2684. {
  2685. u32 ih_cntl = RREG32(IH_CNTL);
  2686. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2687. ih_cntl |= ENABLE_INTR;
  2688. ih_rb_cntl |= IH_RB_ENABLE;
  2689. WREG32(IH_CNTL, ih_cntl);
  2690. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2691. rdev->ih.enabled = true;
  2692. }
  2693. void r600_disable_interrupts(struct radeon_device *rdev)
  2694. {
  2695. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2696. u32 ih_cntl = RREG32(IH_CNTL);
  2697. ih_rb_cntl &= ~IH_RB_ENABLE;
  2698. ih_cntl &= ~ENABLE_INTR;
  2699. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2700. WREG32(IH_CNTL, ih_cntl);
  2701. /* set rptr, wptr to 0 */
  2702. WREG32(IH_RB_RPTR, 0);
  2703. WREG32(IH_RB_WPTR, 0);
  2704. rdev->ih.enabled = false;
  2705. rdev->ih.wptr = 0;
  2706. rdev->ih.rptr = 0;
  2707. }
  2708. static void r600_disable_interrupt_state(struct radeon_device *rdev)
  2709. {
  2710. u32 tmp;
  2711. WREG32(CP_INT_CNTL, 0);
  2712. WREG32(GRBM_INT_CNTL, 0);
  2713. WREG32(DxMODE_INT_MASK, 0);
  2714. if (ASIC_IS_DCE3(rdev)) {
  2715. WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
  2716. WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
  2717. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2718. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2719. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2720. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2721. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2722. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2723. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2724. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2725. if (ASIC_IS_DCE32(rdev)) {
  2726. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2727. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2728. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2729. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2730. }
  2731. } else {
  2732. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2733. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2734. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2735. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2736. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2737. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2738. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2739. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2740. }
  2741. }
  2742. int r600_irq_init(struct radeon_device *rdev)
  2743. {
  2744. int ret = 0;
  2745. int rb_bufsz;
  2746. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  2747. /* allocate ring */
  2748. ret = r600_ih_ring_alloc(rdev);
  2749. if (ret)
  2750. return ret;
  2751. /* disable irqs */
  2752. r600_disable_interrupts(rdev);
  2753. /* init rlc */
  2754. ret = r600_rlc_init(rdev);
  2755. if (ret) {
  2756. r600_ih_ring_fini(rdev);
  2757. return ret;
  2758. }
  2759. /* setup interrupt control */
  2760. /* set dummy read address to ring address */
  2761. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  2762. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  2763. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  2764. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  2765. */
  2766. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  2767. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  2768. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  2769. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  2770. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  2771. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  2772. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  2773. IH_WPTR_OVERFLOW_CLEAR |
  2774. (rb_bufsz << 1));
  2775. /* WPTR writeback, not yet */
  2776. /*ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;*/
  2777. WREG32(IH_RB_WPTR_ADDR_LO, 0);
  2778. WREG32(IH_RB_WPTR_ADDR_HI, 0);
  2779. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2780. /* set rptr, wptr to 0 */
  2781. WREG32(IH_RB_RPTR, 0);
  2782. WREG32(IH_RB_WPTR, 0);
  2783. /* Default settings for IH_CNTL (disabled at first) */
  2784. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
  2785. /* RPTR_REARM only works if msi's are enabled */
  2786. if (rdev->msi_enabled)
  2787. ih_cntl |= RPTR_REARM;
  2788. #ifdef __BIG_ENDIAN
  2789. ih_cntl |= IH_MC_SWAP(IH_MC_SWAP_32BIT);
  2790. #endif
  2791. WREG32(IH_CNTL, ih_cntl);
  2792. /* force the active interrupt state to all disabled */
  2793. if (rdev->family >= CHIP_CEDAR)
  2794. evergreen_disable_interrupt_state(rdev);
  2795. else
  2796. r600_disable_interrupt_state(rdev);
  2797. /* enable irqs */
  2798. r600_enable_interrupts(rdev);
  2799. return ret;
  2800. }
  2801. void r600_irq_suspend(struct radeon_device *rdev)
  2802. {
  2803. r600_irq_disable(rdev);
  2804. r600_rlc_stop(rdev);
  2805. }
  2806. void r600_irq_fini(struct radeon_device *rdev)
  2807. {
  2808. r600_irq_suspend(rdev);
  2809. r600_ih_ring_fini(rdev);
  2810. }
  2811. int r600_irq_set(struct radeon_device *rdev)
  2812. {
  2813. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2814. u32 mode_int = 0;
  2815. u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  2816. u32 grbm_int_cntl = 0;
  2817. u32 hdmi1, hdmi2;
  2818. if (!rdev->irq.installed) {
  2819. WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
  2820. return -EINVAL;
  2821. }
  2822. /* don't enable anything if the ih is disabled */
  2823. if (!rdev->ih.enabled) {
  2824. r600_disable_interrupts(rdev);
  2825. /* force the active interrupt state to all disabled */
  2826. r600_disable_interrupt_state(rdev);
  2827. return 0;
  2828. }
  2829. hdmi1 = RREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2830. if (ASIC_IS_DCE3(rdev)) {
  2831. hdmi2 = RREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2832. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2833. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2834. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2835. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2836. if (ASIC_IS_DCE32(rdev)) {
  2837. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2838. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2839. }
  2840. } else {
  2841. hdmi2 = RREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2842. hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2843. hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2844. hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2845. }
  2846. if (rdev->irq.sw_int) {
  2847. DRM_DEBUG("r600_irq_set: sw int\n");
  2848. cp_int_cntl |= RB_INT_ENABLE;
  2849. }
  2850. if (rdev->irq.crtc_vblank_int[0]) {
  2851. DRM_DEBUG("r600_irq_set: vblank 0\n");
  2852. mode_int |= D1MODE_VBLANK_INT_MASK;
  2853. }
  2854. if (rdev->irq.crtc_vblank_int[1]) {
  2855. DRM_DEBUG("r600_irq_set: vblank 1\n");
  2856. mode_int |= D2MODE_VBLANK_INT_MASK;
  2857. }
  2858. if (rdev->irq.hpd[0]) {
  2859. DRM_DEBUG("r600_irq_set: hpd 1\n");
  2860. hpd1 |= DC_HPDx_INT_EN;
  2861. }
  2862. if (rdev->irq.hpd[1]) {
  2863. DRM_DEBUG("r600_irq_set: hpd 2\n");
  2864. hpd2 |= DC_HPDx_INT_EN;
  2865. }
  2866. if (rdev->irq.hpd[2]) {
  2867. DRM_DEBUG("r600_irq_set: hpd 3\n");
  2868. hpd3 |= DC_HPDx_INT_EN;
  2869. }
  2870. if (rdev->irq.hpd[3]) {
  2871. DRM_DEBUG("r600_irq_set: hpd 4\n");
  2872. hpd4 |= DC_HPDx_INT_EN;
  2873. }
  2874. if (rdev->irq.hpd[4]) {
  2875. DRM_DEBUG("r600_irq_set: hpd 5\n");
  2876. hpd5 |= DC_HPDx_INT_EN;
  2877. }
  2878. if (rdev->irq.hpd[5]) {
  2879. DRM_DEBUG("r600_irq_set: hpd 6\n");
  2880. hpd6 |= DC_HPDx_INT_EN;
  2881. }
  2882. if (rdev->irq.hdmi[0]) {
  2883. DRM_DEBUG("r600_irq_set: hdmi 1\n");
  2884. hdmi1 |= R600_HDMI_INT_EN;
  2885. }
  2886. if (rdev->irq.hdmi[1]) {
  2887. DRM_DEBUG("r600_irq_set: hdmi 2\n");
  2888. hdmi2 |= R600_HDMI_INT_EN;
  2889. }
  2890. if (rdev->irq.gui_idle) {
  2891. DRM_DEBUG("gui idle\n");
  2892. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  2893. }
  2894. WREG32(CP_INT_CNTL, cp_int_cntl);
  2895. WREG32(DxMODE_INT_MASK, mode_int);
  2896. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  2897. WREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, hdmi1);
  2898. if (ASIC_IS_DCE3(rdev)) {
  2899. WREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, hdmi2);
  2900. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2901. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2902. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2903. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2904. if (ASIC_IS_DCE32(rdev)) {
  2905. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2906. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2907. }
  2908. } else {
  2909. WREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, hdmi2);
  2910. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  2911. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  2912. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
  2913. }
  2914. return 0;
  2915. }
  2916. static inline void r600_irq_ack(struct radeon_device *rdev,
  2917. u32 *disp_int,
  2918. u32 *disp_int_cont,
  2919. u32 *disp_int_cont2)
  2920. {
  2921. u32 tmp;
  2922. if (ASIC_IS_DCE3(rdev)) {
  2923. *disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  2924. *disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
  2925. *disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
  2926. } else {
  2927. *disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2928. *disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2929. *disp_int_cont2 = 0;
  2930. }
  2931. if (*disp_int & LB_D1_VBLANK_INTERRUPT)
  2932. WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2933. if (*disp_int & LB_D1_VLINE_INTERRUPT)
  2934. WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2935. if (*disp_int & LB_D2_VBLANK_INTERRUPT)
  2936. WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2937. if (*disp_int & LB_D2_VLINE_INTERRUPT)
  2938. WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2939. if (*disp_int & DC_HPD1_INTERRUPT) {
  2940. if (ASIC_IS_DCE3(rdev)) {
  2941. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2942. tmp |= DC_HPDx_INT_ACK;
  2943. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2944. } else {
  2945. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  2946. tmp |= DC_HPDx_INT_ACK;
  2947. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2948. }
  2949. }
  2950. if (*disp_int & DC_HPD2_INTERRUPT) {
  2951. if (ASIC_IS_DCE3(rdev)) {
  2952. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2953. tmp |= DC_HPDx_INT_ACK;
  2954. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2955. } else {
  2956. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  2957. tmp |= DC_HPDx_INT_ACK;
  2958. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2959. }
  2960. }
  2961. if (*disp_int_cont & DC_HPD3_INTERRUPT) {
  2962. if (ASIC_IS_DCE3(rdev)) {
  2963. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2964. tmp |= DC_HPDx_INT_ACK;
  2965. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2966. } else {
  2967. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  2968. tmp |= DC_HPDx_INT_ACK;
  2969. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2970. }
  2971. }
  2972. if (*disp_int_cont & DC_HPD4_INTERRUPT) {
  2973. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2974. tmp |= DC_HPDx_INT_ACK;
  2975. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2976. }
  2977. if (ASIC_IS_DCE32(rdev)) {
  2978. if (*disp_int_cont2 & DC_HPD5_INTERRUPT) {
  2979. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2980. tmp |= DC_HPDx_INT_ACK;
  2981. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2982. }
  2983. if (*disp_int_cont2 & DC_HPD6_INTERRUPT) {
  2984. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2985. tmp |= DC_HPDx_INT_ACK;
  2986. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2987. }
  2988. }
  2989. if (RREG32(R600_HDMI_BLOCK1 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2990. WREG32_P(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2991. }
  2992. if (ASIC_IS_DCE3(rdev)) {
  2993. if (RREG32(R600_HDMI_BLOCK3 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2994. WREG32_P(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2995. }
  2996. } else {
  2997. if (RREG32(R600_HDMI_BLOCK2 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2998. WREG32_P(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2999. }
  3000. }
  3001. }
  3002. void r600_irq_disable(struct radeon_device *rdev)
  3003. {
  3004. u32 disp_int, disp_int_cont, disp_int_cont2;
  3005. r600_disable_interrupts(rdev);
  3006. /* Wait and acknowledge irq */
  3007. mdelay(1);
  3008. r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
  3009. r600_disable_interrupt_state(rdev);
  3010. }
  3011. static inline u32 r600_get_ih_wptr(struct radeon_device *rdev)
  3012. {
  3013. u32 wptr, tmp;
  3014. /* XXX use writeback */
  3015. wptr = RREG32(IH_RB_WPTR);
  3016. if (wptr & RB_OVERFLOW) {
  3017. /* When a ring buffer overflow happen start parsing interrupt
  3018. * from the last not overwritten vector (wptr + 16). Hopefully
  3019. * this should allow us to catchup.
  3020. */
  3021. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  3022. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  3023. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  3024. tmp = RREG32(IH_RB_CNTL);
  3025. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  3026. WREG32(IH_RB_CNTL, tmp);
  3027. }
  3028. return (wptr & rdev->ih.ptr_mask);
  3029. }
  3030. /* r600 IV Ring
  3031. * Each IV ring entry is 128 bits:
  3032. * [7:0] - interrupt source id
  3033. * [31:8] - reserved
  3034. * [59:32] - interrupt source data
  3035. * [127:60] - reserved
  3036. *
  3037. * The basic interrupt vector entries
  3038. * are decoded as follows:
  3039. * src_id src_data description
  3040. * 1 0 D1 Vblank
  3041. * 1 1 D1 Vline
  3042. * 5 0 D2 Vblank
  3043. * 5 1 D2 Vline
  3044. * 19 0 FP Hot plug detection A
  3045. * 19 1 FP Hot plug detection B
  3046. * 19 2 DAC A auto-detection
  3047. * 19 3 DAC B auto-detection
  3048. * 21 4 HDMI block A
  3049. * 21 5 HDMI block B
  3050. * 176 - CP_INT RB
  3051. * 177 - CP_INT IB1
  3052. * 178 - CP_INT IB2
  3053. * 181 - EOP Interrupt
  3054. * 233 - GUI Idle
  3055. *
  3056. * Note, these are based on r600 and may need to be
  3057. * adjusted or added to on newer asics
  3058. */
  3059. int r600_irq_process(struct radeon_device *rdev)
  3060. {
  3061. u32 wptr = r600_get_ih_wptr(rdev);
  3062. u32 rptr = rdev->ih.rptr;
  3063. u32 src_id, src_data;
  3064. u32 ring_index, disp_int, disp_int_cont, disp_int_cont2;
  3065. unsigned long flags;
  3066. bool queue_hotplug = false;
  3067. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  3068. if (!rdev->ih.enabled)
  3069. return IRQ_NONE;
  3070. spin_lock_irqsave(&rdev->ih.lock, flags);
  3071. if (rptr == wptr) {
  3072. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  3073. return IRQ_NONE;
  3074. }
  3075. if (rdev->shutdown) {
  3076. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  3077. return IRQ_NONE;
  3078. }
  3079. restart_ih:
  3080. /* display interrupts */
  3081. r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
  3082. rdev->ih.wptr = wptr;
  3083. while (rptr != wptr) {
  3084. /* wptr/rptr are in bytes! */
  3085. ring_index = rptr / 4;
  3086. src_id = rdev->ih.ring[ring_index] & 0xff;
  3087. src_data = rdev->ih.ring[ring_index + 1] & 0xfffffff;
  3088. switch (src_id) {
  3089. case 1: /* D1 vblank/vline */
  3090. switch (src_data) {
  3091. case 0: /* D1 vblank */
  3092. if (disp_int & LB_D1_VBLANK_INTERRUPT) {
  3093. drm_handle_vblank(rdev->ddev, 0);
  3094. rdev->pm.vblank_sync = true;
  3095. wake_up(&rdev->irq.vblank_queue);
  3096. disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  3097. DRM_DEBUG("IH: D1 vblank\n");
  3098. }
  3099. break;
  3100. case 1: /* D1 vline */
  3101. if (disp_int & LB_D1_VLINE_INTERRUPT) {
  3102. disp_int &= ~LB_D1_VLINE_INTERRUPT;
  3103. DRM_DEBUG("IH: D1 vline\n");
  3104. }
  3105. break;
  3106. default:
  3107. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3108. break;
  3109. }
  3110. break;
  3111. case 5: /* D2 vblank/vline */
  3112. switch (src_data) {
  3113. case 0: /* D2 vblank */
  3114. if (disp_int & LB_D2_VBLANK_INTERRUPT) {
  3115. drm_handle_vblank(rdev->ddev, 1);
  3116. rdev->pm.vblank_sync = true;
  3117. wake_up(&rdev->irq.vblank_queue);
  3118. disp_int &= ~LB_D2_VBLANK_INTERRUPT;
  3119. DRM_DEBUG("IH: D2 vblank\n");
  3120. }
  3121. break;
  3122. case 1: /* D1 vline */
  3123. if (disp_int & LB_D2_VLINE_INTERRUPT) {
  3124. disp_int &= ~LB_D2_VLINE_INTERRUPT;
  3125. DRM_DEBUG("IH: D2 vline\n");
  3126. }
  3127. break;
  3128. default:
  3129. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3130. break;
  3131. }
  3132. break;
  3133. case 19: /* HPD/DAC hotplug */
  3134. switch (src_data) {
  3135. case 0:
  3136. if (disp_int & DC_HPD1_INTERRUPT) {
  3137. disp_int &= ~DC_HPD1_INTERRUPT;
  3138. queue_hotplug = true;
  3139. DRM_DEBUG("IH: HPD1\n");
  3140. }
  3141. break;
  3142. case 1:
  3143. if (disp_int & DC_HPD2_INTERRUPT) {
  3144. disp_int &= ~DC_HPD2_INTERRUPT;
  3145. queue_hotplug = true;
  3146. DRM_DEBUG("IH: HPD2\n");
  3147. }
  3148. break;
  3149. case 4:
  3150. if (disp_int_cont & DC_HPD3_INTERRUPT) {
  3151. disp_int_cont &= ~DC_HPD3_INTERRUPT;
  3152. queue_hotplug = true;
  3153. DRM_DEBUG("IH: HPD3\n");
  3154. }
  3155. break;
  3156. case 5:
  3157. if (disp_int_cont & DC_HPD4_INTERRUPT) {
  3158. disp_int_cont &= ~DC_HPD4_INTERRUPT;
  3159. queue_hotplug = true;
  3160. DRM_DEBUG("IH: HPD4\n");
  3161. }
  3162. break;
  3163. case 10:
  3164. if (disp_int_cont2 & DC_HPD5_INTERRUPT) {
  3165. disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
  3166. queue_hotplug = true;
  3167. DRM_DEBUG("IH: HPD5\n");
  3168. }
  3169. break;
  3170. case 12:
  3171. if (disp_int_cont2 & DC_HPD6_INTERRUPT) {
  3172. disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
  3173. queue_hotplug = true;
  3174. DRM_DEBUG("IH: HPD6\n");
  3175. }
  3176. break;
  3177. default:
  3178. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3179. break;
  3180. }
  3181. break;
  3182. case 21: /* HDMI */
  3183. DRM_DEBUG("IH: HDMI: 0x%x\n", src_data);
  3184. r600_audio_schedule_polling(rdev);
  3185. break;
  3186. case 176: /* CP_INT in ring buffer */
  3187. case 177: /* CP_INT in IB1 */
  3188. case 178: /* CP_INT in IB2 */
  3189. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  3190. radeon_fence_process(rdev);
  3191. break;
  3192. case 181: /* CP EOP event */
  3193. DRM_DEBUG("IH: CP EOP\n");
  3194. break;
  3195. case 233: /* GUI IDLE */
  3196. DRM_DEBUG("IH: CP EOP\n");
  3197. rdev->pm.gui_idle = true;
  3198. wake_up(&rdev->irq.idle_queue);
  3199. break;
  3200. default:
  3201. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3202. break;
  3203. }
  3204. /* wptr/rptr are in bytes! */
  3205. rptr += 16;
  3206. rptr &= rdev->ih.ptr_mask;
  3207. }
  3208. /* make sure wptr hasn't changed while processing */
  3209. wptr = r600_get_ih_wptr(rdev);
  3210. if (wptr != rdev->ih.wptr)
  3211. goto restart_ih;
  3212. if (queue_hotplug)
  3213. queue_work(rdev->wq, &rdev->hotplug_work);
  3214. rdev->ih.rptr = rptr;
  3215. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  3216. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  3217. return IRQ_HANDLED;
  3218. }
  3219. /*
  3220. * Debugfs info
  3221. */
  3222. #if defined(CONFIG_DEBUG_FS)
  3223. static int r600_debugfs_cp_ring_info(struct seq_file *m, void *data)
  3224. {
  3225. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3226. struct drm_device *dev = node->minor->dev;
  3227. struct radeon_device *rdev = dev->dev_private;
  3228. unsigned count, i, j;
  3229. radeon_ring_free_size(rdev);
  3230. count = (rdev->cp.ring_size / 4) - rdev->cp.ring_free_dw;
  3231. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(CP_STAT));
  3232. seq_printf(m, "CP_RB_WPTR 0x%08x\n", RREG32(CP_RB_WPTR));
  3233. seq_printf(m, "CP_RB_RPTR 0x%08x\n", RREG32(CP_RB_RPTR));
  3234. seq_printf(m, "driver's copy of the CP_RB_WPTR 0x%08x\n", rdev->cp.wptr);
  3235. seq_printf(m, "driver's copy of the CP_RB_RPTR 0x%08x\n", rdev->cp.rptr);
  3236. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  3237. seq_printf(m, "%u dwords in ring\n", count);
  3238. i = rdev->cp.rptr;
  3239. for (j = 0; j <= count; j++) {
  3240. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  3241. i = (i + 1) & rdev->cp.ptr_mask;
  3242. }
  3243. return 0;
  3244. }
  3245. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  3246. {
  3247. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3248. struct drm_device *dev = node->minor->dev;
  3249. struct radeon_device *rdev = dev->dev_private;
  3250. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  3251. DREG32_SYS(m, rdev, VM_L2_STATUS);
  3252. return 0;
  3253. }
  3254. static struct drm_info_list r600_mc_info_list[] = {
  3255. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  3256. {"r600_ring_info", r600_debugfs_cp_ring_info, 0, NULL},
  3257. };
  3258. #endif
  3259. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  3260. {
  3261. #if defined(CONFIG_DEBUG_FS)
  3262. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  3263. #else
  3264. return 0;
  3265. #endif
  3266. }
  3267. /**
  3268. * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
  3269. * rdev: radeon device structure
  3270. * bo: buffer object struct which userspace is waiting for idle
  3271. *
  3272. * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
  3273. * through ring buffer, this leads to corruption in rendering, see
  3274. * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
  3275. * directly perform HDP flush by writing register through MMIO.
  3276. */
  3277. void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
  3278. {
  3279. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  3280. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
  3281. */
  3282. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740)) {
  3283. void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
  3284. u32 tmp;
  3285. WREG32(HDP_DEBUG1, 0);
  3286. tmp = readl((void __iomem *)ptr);
  3287. } else
  3288. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  3289. }