evergreen.c 67 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "radeon_drm.h"
  31. #include "evergreend.h"
  32. #include "atom.h"
  33. #include "avivod.h"
  34. #include "evergreen_reg.h"
  35. #define EVERGREEN_PFP_UCODE_SIZE 1120
  36. #define EVERGREEN_PM4_UCODE_SIZE 1376
  37. static void evergreen_gpu_init(struct radeon_device *rdev);
  38. void evergreen_fini(struct radeon_device *rdev);
  39. /* get temperature in millidegrees */
  40. u32 evergreen_get_temp(struct radeon_device *rdev)
  41. {
  42. u32 temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
  43. ASIC_T_SHIFT;
  44. u32 actual_temp = 0;
  45. if ((temp >> 10) & 1)
  46. actual_temp = 0;
  47. else if ((temp >> 9) & 1)
  48. actual_temp = 255;
  49. else
  50. actual_temp = (temp >> 1) & 0xff;
  51. return actual_temp * 1000;
  52. }
  53. void evergreen_pm_misc(struct radeon_device *rdev)
  54. {
  55. int req_ps_idx = rdev->pm.requested_power_state_index;
  56. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  57. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  58. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  59. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  60. if (voltage->voltage != rdev->pm.current_vddc) {
  61. radeon_atom_set_voltage(rdev, voltage->voltage);
  62. rdev->pm.current_vddc = voltage->voltage;
  63. DRM_DEBUG("Setting: v: %d\n", voltage->voltage);
  64. }
  65. }
  66. }
  67. void evergreen_pm_prepare(struct radeon_device *rdev)
  68. {
  69. struct drm_device *ddev = rdev->ddev;
  70. struct drm_crtc *crtc;
  71. struct radeon_crtc *radeon_crtc;
  72. u32 tmp;
  73. /* disable any active CRTCs */
  74. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  75. radeon_crtc = to_radeon_crtc(crtc);
  76. if (radeon_crtc->enabled) {
  77. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  78. tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  79. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  80. }
  81. }
  82. }
  83. void evergreen_pm_finish(struct radeon_device *rdev)
  84. {
  85. struct drm_device *ddev = rdev->ddev;
  86. struct drm_crtc *crtc;
  87. struct radeon_crtc *radeon_crtc;
  88. u32 tmp;
  89. /* enable any active CRTCs */
  90. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  91. radeon_crtc = to_radeon_crtc(crtc);
  92. if (radeon_crtc->enabled) {
  93. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  94. tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  95. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  96. }
  97. }
  98. }
  99. bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  100. {
  101. bool connected = false;
  102. switch (hpd) {
  103. case RADEON_HPD_1:
  104. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  105. connected = true;
  106. break;
  107. case RADEON_HPD_2:
  108. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  109. connected = true;
  110. break;
  111. case RADEON_HPD_3:
  112. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  113. connected = true;
  114. break;
  115. case RADEON_HPD_4:
  116. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  117. connected = true;
  118. break;
  119. case RADEON_HPD_5:
  120. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  121. connected = true;
  122. break;
  123. case RADEON_HPD_6:
  124. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  125. connected = true;
  126. break;
  127. default:
  128. break;
  129. }
  130. return connected;
  131. }
  132. void evergreen_hpd_set_polarity(struct radeon_device *rdev,
  133. enum radeon_hpd_id hpd)
  134. {
  135. u32 tmp;
  136. bool connected = evergreen_hpd_sense(rdev, hpd);
  137. switch (hpd) {
  138. case RADEON_HPD_1:
  139. tmp = RREG32(DC_HPD1_INT_CONTROL);
  140. if (connected)
  141. tmp &= ~DC_HPDx_INT_POLARITY;
  142. else
  143. tmp |= DC_HPDx_INT_POLARITY;
  144. WREG32(DC_HPD1_INT_CONTROL, tmp);
  145. break;
  146. case RADEON_HPD_2:
  147. tmp = RREG32(DC_HPD2_INT_CONTROL);
  148. if (connected)
  149. tmp &= ~DC_HPDx_INT_POLARITY;
  150. else
  151. tmp |= DC_HPDx_INT_POLARITY;
  152. WREG32(DC_HPD2_INT_CONTROL, tmp);
  153. break;
  154. case RADEON_HPD_3:
  155. tmp = RREG32(DC_HPD3_INT_CONTROL);
  156. if (connected)
  157. tmp &= ~DC_HPDx_INT_POLARITY;
  158. else
  159. tmp |= DC_HPDx_INT_POLARITY;
  160. WREG32(DC_HPD3_INT_CONTROL, tmp);
  161. break;
  162. case RADEON_HPD_4:
  163. tmp = RREG32(DC_HPD4_INT_CONTROL);
  164. if (connected)
  165. tmp &= ~DC_HPDx_INT_POLARITY;
  166. else
  167. tmp |= DC_HPDx_INT_POLARITY;
  168. WREG32(DC_HPD4_INT_CONTROL, tmp);
  169. break;
  170. case RADEON_HPD_5:
  171. tmp = RREG32(DC_HPD5_INT_CONTROL);
  172. if (connected)
  173. tmp &= ~DC_HPDx_INT_POLARITY;
  174. else
  175. tmp |= DC_HPDx_INT_POLARITY;
  176. WREG32(DC_HPD5_INT_CONTROL, tmp);
  177. break;
  178. case RADEON_HPD_6:
  179. tmp = RREG32(DC_HPD6_INT_CONTROL);
  180. if (connected)
  181. tmp &= ~DC_HPDx_INT_POLARITY;
  182. else
  183. tmp |= DC_HPDx_INT_POLARITY;
  184. WREG32(DC_HPD6_INT_CONTROL, tmp);
  185. break;
  186. default:
  187. break;
  188. }
  189. }
  190. void evergreen_hpd_init(struct radeon_device *rdev)
  191. {
  192. struct drm_device *dev = rdev->ddev;
  193. struct drm_connector *connector;
  194. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) |
  195. DC_HPDx_RX_INT_TIMER(0xfa) | DC_HPDx_EN;
  196. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  197. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  198. switch (radeon_connector->hpd.hpd) {
  199. case RADEON_HPD_1:
  200. WREG32(DC_HPD1_CONTROL, tmp);
  201. rdev->irq.hpd[0] = true;
  202. break;
  203. case RADEON_HPD_2:
  204. WREG32(DC_HPD2_CONTROL, tmp);
  205. rdev->irq.hpd[1] = true;
  206. break;
  207. case RADEON_HPD_3:
  208. WREG32(DC_HPD3_CONTROL, tmp);
  209. rdev->irq.hpd[2] = true;
  210. break;
  211. case RADEON_HPD_4:
  212. WREG32(DC_HPD4_CONTROL, tmp);
  213. rdev->irq.hpd[3] = true;
  214. break;
  215. case RADEON_HPD_5:
  216. WREG32(DC_HPD5_CONTROL, tmp);
  217. rdev->irq.hpd[4] = true;
  218. break;
  219. case RADEON_HPD_6:
  220. WREG32(DC_HPD6_CONTROL, tmp);
  221. rdev->irq.hpd[5] = true;
  222. break;
  223. default:
  224. break;
  225. }
  226. }
  227. if (rdev->irq.installed)
  228. evergreen_irq_set(rdev);
  229. }
  230. void evergreen_hpd_fini(struct radeon_device *rdev)
  231. {
  232. struct drm_device *dev = rdev->ddev;
  233. struct drm_connector *connector;
  234. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  235. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  236. switch (radeon_connector->hpd.hpd) {
  237. case RADEON_HPD_1:
  238. WREG32(DC_HPD1_CONTROL, 0);
  239. rdev->irq.hpd[0] = false;
  240. break;
  241. case RADEON_HPD_2:
  242. WREG32(DC_HPD2_CONTROL, 0);
  243. rdev->irq.hpd[1] = false;
  244. break;
  245. case RADEON_HPD_3:
  246. WREG32(DC_HPD3_CONTROL, 0);
  247. rdev->irq.hpd[2] = false;
  248. break;
  249. case RADEON_HPD_4:
  250. WREG32(DC_HPD4_CONTROL, 0);
  251. rdev->irq.hpd[3] = false;
  252. break;
  253. case RADEON_HPD_5:
  254. WREG32(DC_HPD5_CONTROL, 0);
  255. rdev->irq.hpd[4] = false;
  256. break;
  257. case RADEON_HPD_6:
  258. WREG32(DC_HPD6_CONTROL, 0);
  259. rdev->irq.hpd[5] = false;
  260. break;
  261. default:
  262. break;
  263. }
  264. }
  265. }
  266. void evergreen_bandwidth_update(struct radeon_device *rdev)
  267. {
  268. /* XXX */
  269. }
  270. static int evergreen_mc_wait_for_idle(struct radeon_device *rdev)
  271. {
  272. unsigned i;
  273. u32 tmp;
  274. for (i = 0; i < rdev->usec_timeout; i++) {
  275. /* read MC_STATUS */
  276. tmp = RREG32(SRBM_STATUS) & 0x1F00;
  277. if (!tmp)
  278. return 0;
  279. udelay(1);
  280. }
  281. return -1;
  282. }
  283. /*
  284. * GART
  285. */
  286. void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev)
  287. {
  288. unsigned i;
  289. u32 tmp;
  290. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  291. for (i = 0; i < rdev->usec_timeout; i++) {
  292. /* read MC_STATUS */
  293. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  294. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  295. if (tmp == 2) {
  296. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  297. return;
  298. }
  299. if (tmp) {
  300. return;
  301. }
  302. udelay(1);
  303. }
  304. }
  305. int evergreen_pcie_gart_enable(struct radeon_device *rdev)
  306. {
  307. u32 tmp;
  308. int r;
  309. if (rdev->gart.table.vram.robj == NULL) {
  310. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  311. return -EINVAL;
  312. }
  313. r = radeon_gart_table_vram_pin(rdev);
  314. if (r)
  315. return r;
  316. radeon_gart_restore(rdev);
  317. /* Setup L2 cache */
  318. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  319. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  320. EFFECTIVE_L2_QUEUE_SIZE(7));
  321. WREG32(VM_L2_CNTL2, 0);
  322. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  323. /* Setup TLB control */
  324. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  325. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  326. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  327. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  328. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  329. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  330. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  331. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  332. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  333. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  334. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  335. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  336. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  337. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  338. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  339. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  340. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  341. (u32)(rdev->dummy_page.addr >> 12));
  342. WREG32(VM_CONTEXT1_CNTL, 0);
  343. evergreen_pcie_gart_tlb_flush(rdev);
  344. rdev->gart.ready = true;
  345. return 0;
  346. }
  347. void evergreen_pcie_gart_disable(struct radeon_device *rdev)
  348. {
  349. u32 tmp;
  350. int r;
  351. /* Disable all tables */
  352. WREG32(VM_CONTEXT0_CNTL, 0);
  353. WREG32(VM_CONTEXT1_CNTL, 0);
  354. /* Setup L2 cache */
  355. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  356. EFFECTIVE_L2_QUEUE_SIZE(7));
  357. WREG32(VM_L2_CNTL2, 0);
  358. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  359. /* Setup TLB control */
  360. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  361. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  362. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  363. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  364. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  365. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  366. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  367. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  368. if (rdev->gart.table.vram.robj) {
  369. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  370. if (likely(r == 0)) {
  371. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  372. radeon_bo_unpin(rdev->gart.table.vram.robj);
  373. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  374. }
  375. }
  376. }
  377. void evergreen_pcie_gart_fini(struct radeon_device *rdev)
  378. {
  379. evergreen_pcie_gart_disable(rdev);
  380. radeon_gart_table_vram_free(rdev);
  381. radeon_gart_fini(rdev);
  382. }
  383. void evergreen_agp_enable(struct radeon_device *rdev)
  384. {
  385. u32 tmp;
  386. /* Setup L2 cache */
  387. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  388. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  389. EFFECTIVE_L2_QUEUE_SIZE(7));
  390. WREG32(VM_L2_CNTL2, 0);
  391. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  392. /* Setup TLB control */
  393. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  394. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  395. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  396. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  397. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  398. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  399. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  400. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  401. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  402. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  403. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  404. WREG32(VM_CONTEXT0_CNTL, 0);
  405. WREG32(VM_CONTEXT1_CNTL, 0);
  406. }
  407. static void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save)
  408. {
  409. save->vga_control[0] = RREG32(D1VGA_CONTROL);
  410. save->vga_control[1] = RREG32(D2VGA_CONTROL);
  411. save->vga_control[2] = RREG32(EVERGREEN_D3VGA_CONTROL);
  412. save->vga_control[3] = RREG32(EVERGREEN_D4VGA_CONTROL);
  413. save->vga_control[4] = RREG32(EVERGREEN_D5VGA_CONTROL);
  414. save->vga_control[5] = RREG32(EVERGREEN_D6VGA_CONTROL);
  415. save->vga_render_control = RREG32(VGA_RENDER_CONTROL);
  416. save->vga_hdp_control = RREG32(VGA_HDP_CONTROL);
  417. save->crtc_control[0] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET);
  418. save->crtc_control[1] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
  419. save->crtc_control[2] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET);
  420. save->crtc_control[3] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
  421. save->crtc_control[4] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET);
  422. save->crtc_control[5] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  423. /* Stop all video */
  424. WREG32(VGA_RENDER_CONTROL, 0);
  425. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  426. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  427. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  428. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  429. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  430. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  431. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  432. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  433. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  434. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  435. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  436. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  437. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  438. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  439. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  440. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  441. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  442. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  443. WREG32(D1VGA_CONTROL, 0);
  444. WREG32(D2VGA_CONTROL, 0);
  445. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  446. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  447. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  448. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  449. }
  450. static void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save)
  451. {
  452. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  453. upper_32_bits(rdev->mc.vram_start));
  454. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  455. upper_32_bits(rdev->mc.vram_start));
  456. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  457. (u32)rdev->mc.vram_start);
  458. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  459. (u32)rdev->mc.vram_start);
  460. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  461. upper_32_bits(rdev->mc.vram_start));
  462. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  463. upper_32_bits(rdev->mc.vram_start));
  464. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  465. (u32)rdev->mc.vram_start);
  466. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  467. (u32)rdev->mc.vram_start);
  468. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  469. upper_32_bits(rdev->mc.vram_start));
  470. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  471. upper_32_bits(rdev->mc.vram_start));
  472. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  473. (u32)rdev->mc.vram_start);
  474. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  475. (u32)rdev->mc.vram_start);
  476. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  477. upper_32_bits(rdev->mc.vram_start));
  478. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  479. upper_32_bits(rdev->mc.vram_start));
  480. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  481. (u32)rdev->mc.vram_start);
  482. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  483. (u32)rdev->mc.vram_start);
  484. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  485. upper_32_bits(rdev->mc.vram_start));
  486. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  487. upper_32_bits(rdev->mc.vram_start));
  488. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  489. (u32)rdev->mc.vram_start);
  490. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  491. (u32)rdev->mc.vram_start);
  492. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  493. upper_32_bits(rdev->mc.vram_start));
  494. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  495. upper_32_bits(rdev->mc.vram_start));
  496. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  497. (u32)rdev->mc.vram_start);
  498. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  499. (u32)rdev->mc.vram_start);
  500. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(rdev->mc.vram_start));
  501. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start);
  502. /* Unlock host access */
  503. WREG32(VGA_HDP_CONTROL, save->vga_hdp_control);
  504. mdelay(1);
  505. /* Restore video state */
  506. WREG32(D1VGA_CONTROL, save->vga_control[0]);
  507. WREG32(D2VGA_CONTROL, save->vga_control[1]);
  508. WREG32(EVERGREEN_D3VGA_CONTROL, save->vga_control[2]);
  509. WREG32(EVERGREEN_D4VGA_CONTROL, save->vga_control[3]);
  510. WREG32(EVERGREEN_D5VGA_CONTROL, save->vga_control[4]);
  511. WREG32(EVERGREEN_D6VGA_CONTROL, save->vga_control[5]);
  512. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  513. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  514. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  515. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  516. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  517. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  518. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, save->crtc_control[0]);
  519. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, save->crtc_control[1]);
  520. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, save->crtc_control[2]);
  521. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, save->crtc_control[3]);
  522. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, save->crtc_control[4]);
  523. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, save->crtc_control[5]);
  524. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  525. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  526. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  527. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  528. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  529. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  530. WREG32(VGA_RENDER_CONTROL, save->vga_render_control);
  531. }
  532. static void evergreen_mc_program(struct radeon_device *rdev)
  533. {
  534. struct evergreen_mc_save save;
  535. u32 tmp;
  536. int i, j;
  537. /* Initialize HDP */
  538. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  539. WREG32((0x2c14 + j), 0x00000000);
  540. WREG32((0x2c18 + j), 0x00000000);
  541. WREG32((0x2c1c + j), 0x00000000);
  542. WREG32((0x2c20 + j), 0x00000000);
  543. WREG32((0x2c24 + j), 0x00000000);
  544. }
  545. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  546. evergreen_mc_stop(rdev, &save);
  547. if (evergreen_mc_wait_for_idle(rdev)) {
  548. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  549. }
  550. /* Lockout access through VGA aperture*/
  551. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  552. /* Update configuration */
  553. if (rdev->flags & RADEON_IS_AGP) {
  554. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  555. /* VRAM before AGP */
  556. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  557. rdev->mc.vram_start >> 12);
  558. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  559. rdev->mc.gtt_end >> 12);
  560. } else {
  561. /* VRAM after AGP */
  562. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  563. rdev->mc.gtt_start >> 12);
  564. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  565. rdev->mc.vram_end >> 12);
  566. }
  567. } else {
  568. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  569. rdev->mc.vram_start >> 12);
  570. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  571. rdev->mc.vram_end >> 12);
  572. }
  573. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  574. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  575. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  576. WREG32(MC_VM_FB_LOCATION, tmp);
  577. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  578. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  579. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  580. if (rdev->flags & RADEON_IS_AGP) {
  581. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  582. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  583. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  584. } else {
  585. WREG32(MC_VM_AGP_BASE, 0);
  586. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  587. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  588. }
  589. if (evergreen_mc_wait_for_idle(rdev)) {
  590. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  591. }
  592. evergreen_mc_resume(rdev, &save);
  593. /* we need to own VRAM, so turn off the VGA renderer here
  594. * to stop it overwriting our objects */
  595. rv515_vga_render_disable(rdev);
  596. }
  597. /*
  598. * CP.
  599. */
  600. static int evergreen_cp_load_microcode(struct radeon_device *rdev)
  601. {
  602. const __be32 *fw_data;
  603. int i;
  604. if (!rdev->me_fw || !rdev->pfp_fw)
  605. return -EINVAL;
  606. r700_cp_stop(rdev);
  607. WREG32(CP_RB_CNTL, RB_NO_UPDATE | (15 << 8) | (3 << 0));
  608. fw_data = (const __be32 *)rdev->pfp_fw->data;
  609. WREG32(CP_PFP_UCODE_ADDR, 0);
  610. for (i = 0; i < EVERGREEN_PFP_UCODE_SIZE; i++)
  611. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  612. WREG32(CP_PFP_UCODE_ADDR, 0);
  613. fw_data = (const __be32 *)rdev->me_fw->data;
  614. WREG32(CP_ME_RAM_WADDR, 0);
  615. for (i = 0; i < EVERGREEN_PM4_UCODE_SIZE; i++)
  616. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  617. WREG32(CP_PFP_UCODE_ADDR, 0);
  618. WREG32(CP_ME_RAM_WADDR, 0);
  619. WREG32(CP_ME_RAM_RADDR, 0);
  620. return 0;
  621. }
  622. int evergreen_cp_resume(struct radeon_device *rdev)
  623. {
  624. u32 tmp;
  625. u32 rb_bufsz;
  626. int r;
  627. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  628. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  629. SOFT_RESET_PA |
  630. SOFT_RESET_SH |
  631. SOFT_RESET_VGT |
  632. SOFT_RESET_SX));
  633. RREG32(GRBM_SOFT_RESET);
  634. mdelay(15);
  635. WREG32(GRBM_SOFT_RESET, 0);
  636. RREG32(GRBM_SOFT_RESET);
  637. /* Set ring buffer size */
  638. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  639. tmp = RB_NO_UPDATE | (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  640. #ifdef __BIG_ENDIAN
  641. tmp |= BUF_SWAP_32BIT;
  642. #endif
  643. WREG32(CP_RB_CNTL, tmp);
  644. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  645. /* Set the write pointer delay */
  646. WREG32(CP_RB_WPTR_DELAY, 0);
  647. /* Initialize the ring buffer's read and write pointers */
  648. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  649. WREG32(CP_RB_RPTR_WR, 0);
  650. WREG32(CP_RB_WPTR, 0);
  651. WREG32(CP_RB_RPTR_ADDR, rdev->cp.gpu_addr & 0xFFFFFFFF);
  652. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->cp.gpu_addr));
  653. mdelay(1);
  654. WREG32(CP_RB_CNTL, tmp);
  655. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  656. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  657. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  658. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  659. r600_cp_start(rdev);
  660. rdev->cp.ready = true;
  661. r = radeon_ring_test(rdev);
  662. if (r) {
  663. rdev->cp.ready = false;
  664. return r;
  665. }
  666. return 0;
  667. }
  668. /*
  669. * Core functions
  670. */
  671. static u32 evergreen_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  672. u32 num_tile_pipes,
  673. u32 num_backends,
  674. u32 backend_disable_mask)
  675. {
  676. u32 backend_map = 0;
  677. u32 enabled_backends_mask = 0;
  678. u32 enabled_backends_count = 0;
  679. u32 cur_pipe;
  680. u32 swizzle_pipe[EVERGREEN_MAX_PIPES];
  681. u32 cur_backend = 0;
  682. u32 i;
  683. bool force_no_swizzle;
  684. if (num_tile_pipes > EVERGREEN_MAX_PIPES)
  685. num_tile_pipes = EVERGREEN_MAX_PIPES;
  686. if (num_tile_pipes < 1)
  687. num_tile_pipes = 1;
  688. if (num_backends > EVERGREEN_MAX_BACKENDS)
  689. num_backends = EVERGREEN_MAX_BACKENDS;
  690. if (num_backends < 1)
  691. num_backends = 1;
  692. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  693. if (((backend_disable_mask >> i) & 1) == 0) {
  694. enabled_backends_mask |= (1 << i);
  695. ++enabled_backends_count;
  696. }
  697. if (enabled_backends_count == num_backends)
  698. break;
  699. }
  700. if (enabled_backends_count == 0) {
  701. enabled_backends_mask = 1;
  702. enabled_backends_count = 1;
  703. }
  704. if (enabled_backends_count != num_backends)
  705. num_backends = enabled_backends_count;
  706. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * EVERGREEN_MAX_PIPES);
  707. switch (rdev->family) {
  708. case CHIP_CEDAR:
  709. case CHIP_REDWOOD:
  710. force_no_swizzle = false;
  711. break;
  712. case CHIP_CYPRESS:
  713. case CHIP_HEMLOCK:
  714. case CHIP_JUNIPER:
  715. default:
  716. force_no_swizzle = true;
  717. break;
  718. }
  719. if (force_no_swizzle) {
  720. bool last_backend_enabled = false;
  721. force_no_swizzle = false;
  722. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  723. if (((enabled_backends_mask >> i) & 1) == 1) {
  724. if (last_backend_enabled)
  725. force_no_swizzle = true;
  726. last_backend_enabled = true;
  727. } else
  728. last_backend_enabled = false;
  729. }
  730. }
  731. switch (num_tile_pipes) {
  732. case 1:
  733. case 3:
  734. case 5:
  735. case 7:
  736. DRM_ERROR("odd number of pipes!\n");
  737. break;
  738. case 2:
  739. swizzle_pipe[0] = 0;
  740. swizzle_pipe[1] = 1;
  741. break;
  742. case 4:
  743. if (force_no_swizzle) {
  744. swizzle_pipe[0] = 0;
  745. swizzle_pipe[1] = 1;
  746. swizzle_pipe[2] = 2;
  747. swizzle_pipe[3] = 3;
  748. } else {
  749. swizzle_pipe[0] = 0;
  750. swizzle_pipe[1] = 2;
  751. swizzle_pipe[2] = 1;
  752. swizzle_pipe[3] = 3;
  753. }
  754. break;
  755. case 6:
  756. if (force_no_swizzle) {
  757. swizzle_pipe[0] = 0;
  758. swizzle_pipe[1] = 1;
  759. swizzle_pipe[2] = 2;
  760. swizzle_pipe[3] = 3;
  761. swizzle_pipe[4] = 4;
  762. swizzle_pipe[5] = 5;
  763. } else {
  764. swizzle_pipe[0] = 0;
  765. swizzle_pipe[1] = 2;
  766. swizzle_pipe[2] = 4;
  767. swizzle_pipe[3] = 1;
  768. swizzle_pipe[4] = 3;
  769. swizzle_pipe[5] = 5;
  770. }
  771. break;
  772. case 8:
  773. if (force_no_swizzle) {
  774. swizzle_pipe[0] = 0;
  775. swizzle_pipe[1] = 1;
  776. swizzle_pipe[2] = 2;
  777. swizzle_pipe[3] = 3;
  778. swizzle_pipe[4] = 4;
  779. swizzle_pipe[5] = 5;
  780. swizzle_pipe[6] = 6;
  781. swizzle_pipe[7] = 7;
  782. } else {
  783. swizzle_pipe[0] = 0;
  784. swizzle_pipe[1] = 2;
  785. swizzle_pipe[2] = 4;
  786. swizzle_pipe[3] = 6;
  787. swizzle_pipe[4] = 1;
  788. swizzle_pipe[5] = 3;
  789. swizzle_pipe[6] = 5;
  790. swizzle_pipe[7] = 7;
  791. }
  792. break;
  793. }
  794. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  795. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  796. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  797. backend_map |= (((cur_backend & 0xf) << (swizzle_pipe[cur_pipe] * 4)));
  798. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  799. }
  800. return backend_map;
  801. }
  802. static void evergreen_gpu_init(struct radeon_device *rdev)
  803. {
  804. u32 cc_rb_backend_disable = 0;
  805. u32 cc_gc_shader_pipe_config;
  806. u32 gb_addr_config = 0;
  807. u32 mc_shared_chmap, mc_arb_ramcfg;
  808. u32 gb_backend_map;
  809. u32 grbm_gfx_index;
  810. u32 sx_debug_1;
  811. u32 smx_dc_ctl0;
  812. u32 sq_config;
  813. u32 sq_lds_resource_mgmt;
  814. u32 sq_gpr_resource_mgmt_1;
  815. u32 sq_gpr_resource_mgmt_2;
  816. u32 sq_gpr_resource_mgmt_3;
  817. u32 sq_thread_resource_mgmt;
  818. u32 sq_thread_resource_mgmt_2;
  819. u32 sq_stack_resource_mgmt_1;
  820. u32 sq_stack_resource_mgmt_2;
  821. u32 sq_stack_resource_mgmt_3;
  822. u32 vgt_cache_invalidation;
  823. u32 hdp_host_path_cntl;
  824. int i, j, num_shader_engines, ps_thread_count;
  825. switch (rdev->family) {
  826. case CHIP_CYPRESS:
  827. case CHIP_HEMLOCK:
  828. rdev->config.evergreen.num_ses = 2;
  829. rdev->config.evergreen.max_pipes = 4;
  830. rdev->config.evergreen.max_tile_pipes = 8;
  831. rdev->config.evergreen.max_simds = 10;
  832. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  833. rdev->config.evergreen.max_gprs = 256;
  834. rdev->config.evergreen.max_threads = 248;
  835. rdev->config.evergreen.max_gs_threads = 32;
  836. rdev->config.evergreen.max_stack_entries = 512;
  837. rdev->config.evergreen.sx_num_of_sets = 4;
  838. rdev->config.evergreen.sx_max_export_size = 256;
  839. rdev->config.evergreen.sx_max_export_pos_size = 64;
  840. rdev->config.evergreen.sx_max_export_smx_size = 192;
  841. rdev->config.evergreen.max_hw_contexts = 8;
  842. rdev->config.evergreen.sq_num_cf_insts = 2;
  843. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  844. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  845. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  846. break;
  847. case CHIP_JUNIPER:
  848. rdev->config.evergreen.num_ses = 1;
  849. rdev->config.evergreen.max_pipes = 4;
  850. rdev->config.evergreen.max_tile_pipes = 4;
  851. rdev->config.evergreen.max_simds = 10;
  852. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  853. rdev->config.evergreen.max_gprs = 256;
  854. rdev->config.evergreen.max_threads = 248;
  855. rdev->config.evergreen.max_gs_threads = 32;
  856. rdev->config.evergreen.max_stack_entries = 512;
  857. rdev->config.evergreen.sx_num_of_sets = 4;
  858. rdev->config.evergreen.sx_max_export_size = 256;
  859. rdev->config.evergreen.sx_max_export_pos_size = 64;
  860. rdev->config.evergreen.sx_max_export_smx_size = 192;
  861. rdev->config.evergreen.max_hw_contexts = 8;
  862. rdev->config.evergreen.sq_num_cf_insts = 2;
  863. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  864. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  865. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  866. break;
  867. case CHIP_REDWOOD:
  868. rdev->config.evergreen.num_ses = 1;
  869. rdev->config.evergreen.max_pipes = 4;
  870. rdev->config.evergreen.max_tile_pipes = 4;
  871. rdev->config.evergreen.max_simds = 5;
  872. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  873. rdev->config.evergreen.max_gprs = 256;
  874. rdev->config.evergreen.max_threads = 248;
  875. rdev->config.evergreen.max_gs_threads = 32;
  876. rdev->config.evergreen.max_stack_entries = 256;
  877. rdev->config.evergreen.sx_num_of_sets = 4;
  878. rdev->config.evergreen.sx_max_export_size = 256;
  879. rdev->config.evergreen.sx_max_export_pos_size = 64;
  880. rdev->config.evergreen.sx_max_export_smx_size = 192;
  881. rdev->config.evergreen.max_hw_contexts = 8;
  882. rdev->config.evergreen.sq_num_cf_insts = 2;
  883. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  884. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  885. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  886. break;
  887. case CHIP_CEDAR:
  888. default:
  889. rdev->config.evergreen.num_ses = 1;
  890. rdev->config.evergreen.max_pipes = 2;
  891. rdev->config.evergreen.max_tile_pipes = 2;
  892. rdev->config.evergreen.max_simds = 2;
  893. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  894. rdev->config.evergreen.max_gprs = 256;
  895. rdev->config.evergreen.max_threads = 192;
  896. rdev->config.evergreen.max_gs_threads = 16;
  897. rdev->config.evergreen.max_stack_entries = 256;
  898. rdev->config.evergreen.sx_num_of_sets = 4;
  899. rdev->config.evergreen.sx_max_export_size = 128;
  900. rdev->config.evergreen.sx_max_export_pos_size = 32;
  901. rdev->config.evergreen.sx_max_export_smx_size = 96;
  902. rdev->config.evergreen.max_hw_contexts = 4;
  903. rdev->config.evergreen.sq_num_cf_insts = 1;
  904. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  905. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  906. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  907. break;
  908. }
  909. /* Initialize HDP */
  910. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  911. WREG32((0x2c14 + j), 0x00000000);
  912. WREG32((0x2c18 + j), 0x00000000);
  913. WREG32((0x2c1c + j), 0x00000000);
  914. WREG32((0x2c20 + j), 0x00000000);
  915. WREG32((0x2c24 + j), 0x00000000);
  916. }
  917. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  918. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & ~2;
  919. cc_gc_shader_pipe_config |=
  920. INACTIVE_QD_PIPES((EVERGREEN_MAX_PIPES_MASK << rdev->config.evergreen.max_pipes)
  921. & EVERGREEN_MAX_PIPES_MASK);
  922. cc_gc_shader_pipe_config |=
  923. INACTIVE_SIMDS((EVERGREEN_MAX_SIMDS_MASK << rdev->config.evergreen.max_simds)
  924. & EVERGREEN_MAX_SIMDS_MASK);
  925. cc_rb_backend_disable =
  926. BACKEND_DISABLE((EVERGREEN_MAX_BACKENDS_MASK << rdev->config.evergreen.max_backends)
  927. & EVERGREEN_MAX_BACKENDS_MASK);
  928. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  929. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  930. switch (rdev->config.evergreen.max_tile_pipes) {
  931. case 1:
  932. default:
  933. gb_addr_config |= NUM_PIPES(0);
  934. break;
  935. case 2:
  936. gb_addr_config |= NUM_PIPES(1);
  937. break;
  938. case 4:
  939. gb_addr_config |= NUM_PIPES(2);
  940. break;
  941. case 8:
  942. gb_addr_config |= NUM_PIPES(3);
  943. break;
  944. }
  945. gb_addr_config |= PIPE_INTERLEAVE_SIZE((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  946. gb_addr_config |= BANK_INTERLEAVE_SIZE(0);
  947. gb_addr_config |= NUM_SHADER_ENGINES(rdev->config.evergreen.num_ses - 1);
  948. gb_addr_config |= SHADER_ENGINE_TILE_SIZE(1);
  949. gb_addr_config |= NUM_GPUS(0); /* Hemlock? */
  950. gb_addr_config |= MULTI_GPU_TILE_SIZE(2);
  951. if (((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT) > 2)
  952. gb_addr_config |= ROW_SIZE(2);
  953. else
  954. gb_addr_config |= ROW_SIZE((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT);
  955. if (rdev->ddev->pdev->device == 0x689e) {
  956. u32 efuse_straps_4;
  957. u32 efuse_straps_3;
  958. u8 efuse_box_bit_131_124;
  959. WREG32(RCU_IND_INDEX, 0x204);
  960. efuse_straps_4 = RREG32(RCU_IND_DATA);
  961. WREG32(RCU_IND_INDEX, 0x203);
  962. efuse_straps_3 = RREG32(RCU_IND_DATA);
  963. efuse_box_bit_131_124 = (u8)(((efuse_straps_4 & 0xf) << 4) | ((efuse_straps_3 & 0xf0000000) >> 28));
  964. switch(efuse_box_bit_131_124) {
  965. case 0x00:
  966. gb_backend_map = 0x76543210;
  967. break;
  968. case 0x55:
  969. gb_backend_map = 0x77553311;
  970. break;
  971. case 0x56:
  972. gb_backend_map = 0x77553300;
  973. break;
  974. case 0x59:
  975. gb_backend_map = 0x77552211;
  976. break;
  977. case 0x66:
  978. gb_backend_map = 0x77443300;
  979. break;
  980. case 0x99:
  981. gb_backend_map = 0x66552211;
  982. break;
  983. case 0x5a:
  984. gb_backend_map = 0x77552200;
  985. break;
  986. case 0xaa:
  987. gb_backend_map = 0x66442200;
  988. break;
  989. case 0x95:
  990. gb_backend_map = 0x66553311;
  991. break;
  992. default:
  993. DRM_ERROR("bad backend map, using default\n");
  994. gb_backend_map =
  995. evergreen_get_tile_pipe_to_backend_map(rdev,
  996. rdev->config.evergreen.max_tile_pipes,
  997. rdev->config.evergreen.max_backends,
  998. ((EVERGREEN_MAX_BACKENDS_MASK <<
  999. rdev->config.evergreen.max_backends) &
  1000. EVERGREEN_MAX_BACKENDS_MASK));
  1001. break;
  1002. }
  1003. } else if (rdev->ddev->pdev->device == 0x68b9) {
  1004. u32 efuse_straps_3;
  1005. u8 efuse_box_bit_127_124;
  1006. WREG32(RCU_IND_INDEX, 0x203);
  1007. efuse_straps_3 = RREG32(RCU_IND_DATA);
  1008. efuse_box_bit_127_124 = (u8)(efuse_straps_3 & 0xF0000000) >> 28;
  1009. switch(efuse_box_bit_127_124) {
  1010. case 0x0:
  1011. gb_backend_map = 0x00003210;
  1012. break;
  1013. case 0x5:
  1014. case 0x6:
  1015. case 0x9:
  1016. case 0xa:
  1017. gb_backend_map = 0x00003311;
  1018. break;
  1019. default:
  1020. DRM_ERROR("bad backend map, using default\n");
  1021. gb_backend_map =
  1022. evergreen_get_tile_pipe_to_backend_map(rdev,
  1023. rdev->config.evergreen.max_tile_pipes,
  1024. rdev->config.evergreen.max_backends,
  1025. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1026. rdev->config.evergreen.max_backends) &
  1027. EVERGREEN_MAX_BACKENDS_MASK));
  1028. break;
  1029. }
  1030. } else
  1031. gb_backend_map =
  1032. evergreen_get_tile_pipe_to_backend_map(rdev,
  1033. rdev->config.evergreen.max_tile_pipes,
  1034. rdev->config.evergreen.max_backends,
  1035. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1036. rdev->config.evergreen.max_backends) &
  1037. EVERGREEN_MAX_BACKENDS_MASK));
  1038. rdev->config.evergreen.tile_config = gb_addr_config;
  1039. WREG32(GB_BACKEND_MAP, gb_backend_map);
  1040. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  1041. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  1042. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  1043. num_shader_engines = ((RREG32(GB_ADDR_CONFIG) & NUM_SHADER_ENGINES(3)) >> 12) + 1;
  1044. grbm_gfx_index = INSTANCE_BROADCAST_WRITES;
  1045. for (i = 0; i < rdev->config.evergreen.num_ses; i++) {
  1046. u32 rb = cc_rb_backend_disable | (0xf0 << 16);
  1047. u32 sp = cc_gc_shader_pipe_config;
  1048. u32 gfx = grbm_gfx_index | SE_INDEX(i);
  1049. if (i == num_shader_engines) {
  1050. rb |= BACKEND_DISABLE(EVERGREEN_MAX_BACKENDS_MASK);
  1051. sp |= INACTIVE_SIMDS(EVERGREEN_MAX_SIMDS_MASK);
  1052. }
  1053. WREG32(GRBM_GFX_INDEX, gfx);
  1054. WREG32(RLC_GFX_INDEX, gfx);
  1055. WREG32(CC_RB_BACKEND_DISABLE, rb);
  1056. WREG32(CC_SYS_RB_BACKEND_DISABLE, rb);
  1057. WREG32(GC_USER_RB_BACKEND_DISABLE, rb);
  1058. WREG32(CC_GC_SHADER_PIPE_CONFIG, sp);
  1059. }
  1060. grbm_gfx_index |= SE_BROADCAST_WRITES;
  1061. WREG32(GRBM_GFX_INDEX, grbm_gfx_index);
  1062. WREG32(RLC_GFX_INDEX, grbm_gfx_index);
  1063. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  1064. WREG32(CGTS_TCC_DISABLE, 0);
  1065. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  1066. WREG32(CGTS_USER_TCC_DISABLE, 0);
  1067. /* set HW defaults for 3D engine */
  1068. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  1069. ROQ_IB2_START(0x2b)));
  1070. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  1071. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
  1072. SYNC_GRADIENT |
  1073. SYNC_WALKER |
  1074. SYNC_ALIGNER));
  1075. sx_debug_1 = RREG32(SX_DEBUG_1);
  1076. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  1077. WREG32(SX_DEBUG_1, sx_debug_1);
  1078. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  1079. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  1080. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.evergreen.sx_num_of_sets);
  1081. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  1082. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_size / 4) - 1) |
  1083. POSITION_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_pos_size / 4) - 1) |
  1084. SMX_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_smx_size / 4) - 1)));
  1085. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.evergreen.sc_prim_fifo_size) |
  1086. SC_HIZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_hiz_tile_fifo_size) |
  1087. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_earlyz_tile_fifo_size)));
  1088. WREG32(VGT_NUM_INSTANCES, 1);
  1089. WREG32(SPI_CONFIG_CNTL, 0);
  1090. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  1091. WREG32(CP_PERFMON_CNTL, 0);
  1092. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.evergreen.sq_num_cf_insts) |
  1093. FETCH_FIFO_HIWATER(0x4) |
  1094. DONE_FIFO_HIWATER(0xe0) |
  1095. ALU_UPDATE_FIFO_HIWATER(0x8)));
  1096. sq_config = RREG32(SQ_CONFIG);
  1097. sq_config &= ~(PS_PRIO(3) |
  1098. VS_PRIO(3) |
  1099. GS_PRIO(3) |
  1100. ES_PRIO(3));
  1101. sq_config |= (VC_ENABLE |
  1102. EXPORT_SRC_C |
  1103. PS_PRIO(0) |
  1104. VS_PRIO(1) |
  1105. GS_PRIO(2) |
  1106. ES_PRIO(3));
  1107. if (rdev->family == CHIP_CEDAR)
  1108. /* no vertex cache */
  1109. sq_config &= ~VC_ENABLE;
  1110. sq_lds_resource_mgmt = RREG32(SQ_LDS_RESOURCE_MGMT);
  1111. sq_gpr_resource_mgmt_1 = NUM_PS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2))* 12 / 32);
  1112. sq_gpr_resource_mgmt_1 |= NUM_VS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 6 / 32);
  1113. sq_gpr_resource_mgmt_1 |= NUM_CLAUSE_TEMP_GPRS(4);
  1114. sq_gpr_resource_mgmt_2 = NUM_GS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1115. sq_gpr_resource_mgmt_2 |= NUM_ES_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1116. sq_gpr_resource_mgmt_3 = NUM_HS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1117. sq_gpr_resource_mgmt_3 |= NUM_LS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1118. if (rdev->family == CHIP_CEDAR)
  1119. ps_thread_count = 96;
  1120. else
  1121. ps_thread_count = 128;
  1122. sq_thread_resource_mgmt = NUM_PS_THREADS(ps_thread_count);
  1123. sq_thread_resource_mgmt |= NUM_VS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1124. sq_thread_resource_mgmt |= NUM_GS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1125. sq_thread_resource_mgmt |= NUM_ES_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1126. sq_thread_resource_mgmt_2 = NUM_HS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1127. sq_thread_resource_mgmt_2 |= NUM_LS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1128. sq_stack_resource_mgmt_1 = NUM_PS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1129. sq_stack_resource_mgmt_1 |= NUM_VS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1130. sq_stack_resource_mgmt_2 = NUM_GS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1131. sq_stack_resource_mgmt_2 |= NUM_ES_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1132. sq_stack_resource_mgmt_3 = NUM_HS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1133. sq_stack_resource_mgmt_3 |= NUM_LS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1134. WREG32(SQ_CONFIG, sq_config);
  1135. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1136. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1137. WREG32(SQ_GPR_RESOURCE_MGMT_3, sq_gpr_resource_mgmt_3);
  1138. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1139. WREG32(SQ_THREAD_RESOURCE_MGMT_2, sq_thread_resource_mgmt_2);
  1140. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1141. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1142. WREG32(SQ_STACK_RESOURCE_MGMT_3, sq_stack_resource_mgmt_3);
  1143. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, 0);
  1144. WREG32(SQ_LDS_RESOURCE_MGMT, sq_lds_resource_mgmt);
  1145. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  1146. FORCE_EOV_MAX_REZ_CNT(255)));
  1147. if (rdev->family == CHIP_CEDAR)
  1148. vgt_cache_invalidation = CACHE_INVALIDATION(TC_ONLY);
  1149. else
  1150. vgt_cache_invalidation = CACHE_INVALIDATION(VC_AND_TC);
  1151. vgt_cache_invalidation |= AUTO_INVLD_EN(ES_AND_GS_AUTO);
  1152. WREG32(VGT_CACHE_INVALIDATION, vgt_cache_invalidation);
  1153. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1154. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1155. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, 14);
  1156. WREG32(VGT_OUT_DEALLOC_CNTL, 16);
  1157. WREG32(CB_PERF_CTR0_SEL_0, 0);
  1158. WREG32(CB_PERF_CTR0_SEL_1, 0);
  1159. WREG32(CB_PERF_CTR1_SEL_0, 0);
  1160. WREG32(CB_PERF_CTR1_SEL_1, 0);
  1161. WREG32(CB_PERF_CTR2_SEL_0, 0);
  1162. WREG32(CB_PERF_CTR2_SEL_1, 0);
  1163. WREG32(CB_PERF_CTR3_SEL_0, 0);
  1164. WREG32(CB_PERF_CTR3_SEL_1, 0);
  1165. /* clear render buffer base addresses */
  1166. WREG32(CB_COLOR0_BASE, 0);
  1167. WREG32(CB_COLOR1_BASE, 0);
  1168. WREG32(CB_COLOR2_BASE, 0);
  1169. WREG32(CB_COLOR3_BASE, 0);
  1170. WREG32(CB_COLOR4_BASE, 0);
  1171. WREG32(CB_COLOR5_BASE, 0);
  1172. WREG32(CB_COLOR6_BASE, 0);
  1173. WREG32(CB_COLOR7_BASE, 0);
  1174. WREG32(CB_COLOR8_BASE, 0);
  1175. WREG32(CB_COLOR9_BASE, 0);
  1176. WREG32(CB_COLOR10_BASE, 0);
  1177. WREG32(CB_COLOR11_BASE, 0);
  1178. /* set the shader const cache sizes to 0 */
  1179. for (i = SQ_ALU_CONST_BUFFER_SIZE_PS_0; i < 0x28200; i += 4)
  1180. WREG32(i, 0);
  1181. for (i = SQ_ALU_CONST_BUFFER_SIZE_HS_0; i < 0x29000; i += 4)
  1182. WREG32(i, 0);
  1183. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  1184. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1185. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  1186. udelay(50);
  1187. }
  1188. int evergreen_mc_init(struct radeon_device *rdev)
  1189. {
  1190. u32 tmp;
  1191. int chansize, numchan;
  1192. /* Get VRAM informations */
  1193. rdev->mc.vram_is_ddr = true;
  1194. tmp = RREG32(MC_ARB_RAMCFG);
  1195. if (tmp & CHANSIZE_OVERRIDE) {
  1196. chansize = 16;
  1197. } else if (tmp & CHANSIZE_MASK) {
  1198. chansize = 64;
  1199. } else {
  1200. chansize = 32;
  1201. }
  1202. tmp = RREG32(MC_SHARED_CHMAP);
  1203. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1204. case 0:
  1205. default:
  1206. numchan = 1;
  1207. break;
  1208. case 1:
  1209. numchan = 2;
  1210. break;
  1211. case 2:
  1212. numchan = 4;
  1213. break;
  1214. case 3:
  1215. numchan = 8;
  1216. break;
  1217. }
  1218. rdev->mc.vram_width = numchan * chansize;
  1219. /* Could aper size report 0 ? */
  1220. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  1221. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  1222. /* Setup GPU memory space */
  1223. /* size in MB on evergreen */
  1224. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  1225. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  1226. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1227. r600_vram_gtt_location(rdev, &rdev->mc);
  1228. radeon_update_bandwidth_info(rdev);
  1229. return 0;
  1230. }
  1231. bool evergreen_gpu_is_lockup(struct radeon_device *rdev)
  1232. {
  1233. /* FIXME: implement for evergreen */
  1234. return false;
  1235. }
  1236. static int evergreen_gpu_soft_reset(struct radeon_device *rdev)
  1237. {
  1238. struct evergreen_mc_save save;
  1239. u32 srbm_reset = 0;
  1240. u32 grbm_reset = 0;
  1241. dev_info(rdev->dev, "GPU softreset \n");
  1242. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  1243. RREG32(GRBM_STATUS));
  1244. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  1245. RREG32(GRBM_STATUS_SE0));
  1246. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  1247. RREG32(GRBM_STATUS_SE1));
  1248. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  1249. RREG32(SRBM_STATUS));
  1250. evergreen_mc_stop(rdev, &save);
  1251. if (evergreen_mc_wait_for_idle(rdev)) {
  1252. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1253. }
  1254. /* Disable CP parsing/prefetching */
  1255. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  1256. /* reset all the gfx blocks */
  1257. grbm_reset = (SOFT_RESET_CP |
  1258. SOFT_RESET_CB |
  1259. SOFT_RESET_DB |
  1260. SOFT_RESET_PA |
  1261. SOFT_RESET_SC |
  1262. SOFT_RESET_SPI |
  1263. SOFT_RESET_SH |
  1264. SOFT_RESET_SX |
  1265. SOFT_RESET_TC |
  1266. SOFT_RESET_TA |
  1267. SOFT_RESET_VC |
  1268. SOFT_RESET_VGT);
  1269. dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
  1270. WREG32(GRBM_SOFT_RESET, grbm_reset);
  1271. (void)RREG32(GRBM_SOFT_RESET);
  1272. udelay(50);
  1273. WREG32(GRBM_SOFT_RESET, 0);
  1274. (void)RREG32(GRBM_SOFT_RESET);
  1275. /* reset all the system blocks */
  1276. srbm_reset = SRBM_SOFT_RESET_ALL_MASK;
  1277. dev_info(rdev->dev, " SRBM_SOFT_RESET=0x%08X\n", srbm_reset);
  1278. WREG32(SRBM_SOFT_RESET, srbm_reset);
  1279. (void)RREG32(SRBM_SOFT_RESET);
  1280. udelay(50);
  1281. WREG32(SRBM_SOFT_RESET, 0);
  1282. (void)RREG32(SRBM_SOFT_RESET);
  1283. /* Wait a little for things to settle down */
  1284. udelay(50);
  1285. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  1286. RREG32(GRBM_STATUS));
  1287. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  1288. RREG32(GRBM_STATUS_SE0));
  1289. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  1290. RREG32(GRBM_STATUS_SE1));
  1291. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  1292. RREG32(SRBM_STATUS));
  1293. /* After reset we need to reinit the asic as GPU often endup in an
  1294. * incoherent state.
  1295. */
  1296. atom_asic_init(rdev->mode_info.atom_context);
  1297. evergreen_mc_resume(rdev, &save);
  1298. return 0;
  1299. }
  1300. int evergreen_asic_reset(struct radeon_device *rdev)
  1301. {
  1302. return evergreen_gpu_soft_reset(rdev);
  1303. }
  1304. /* Interrupts */
  1305. u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc)
  1306. {
  1307. switch (crtc) {
  1308. case 0:
  1309. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC0_REGISTER_OFFSET);
  1310. case 1:
  1311. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC1_REGISTER_OFFSET);
  1312. case 2:
  1313. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC2_REGISTER_OFFSET);
  1314. case 3:
  1315. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC3_REGISTER_OFFSET);
  1316. case 4:
  1317. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC4_REGISTER_OFFSET);
  1318. case 5:
  1319. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC5_REGISTER_OFFSET);
  1320. default:
  1321. return 0;
  1322. }
  1323. }
  1324. void evergreen_disable_interrupt_state(struct radeon_device *rdev)
  1325. {
  1326. u32 tmp;
  1327. WREG32(CP_INT_CNTL, 0);
  1328. WREG32(GRBM_INT_CNTL, 0);
  1329. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  1330. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  1331. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  1332. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  1333. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  1334. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  1335. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  1336. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  1337. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  1338. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  1339. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  1340. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  1341. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  1342. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  1343. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1344. WREG32(DC_HPD1_INT_CONTROL, tmp);
  1345. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1346. WREG32(DC_HPD2_INT_CONTROL, tmp);
  1347. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1348. WREG32(DC_HPD3_INT_CONTROL, tmp);
  1349. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1350. WREG32(DC_HPD4_INT_CONTROL, tmp);
  1351. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1352. WREG32(DC_HPD5_INT_CONTROL, tmp);
  1353. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1354. WREG32(DC_HPD6_INT_CONTROL, tmp);
  1355. }
  1356. int evergreen_irq_set(struct radeon_device *rdev)
  1357. {
  1358. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  1359. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  1360. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  1361. u32 grbm_int_cntl = 0;
  1362. if (!rdev->irq.installed) {
  1363. WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
  1364. return -EINVAL;
  1365. }
  1366. /* don't enable anything if the ih is disabled */
  1367. if (!rdev->ih.enabled) {
  1368. r600_disable_interrupts(rdev);
  1369. /* force the active interrupt state to all disabled */
  1370. evergreen_disable_interrupt_state(rdev);
  1371. return 0;
  1372. }
  1373. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1374. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1375. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1376. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1377. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1378. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1379. if (rdev->irq.sw_int) {
  1380. DRM_DEBUG("evergreen_irq_set: sw int\n");
  1381. cp_int_cntl |= RB_INT_ENABLE;
  1382. }
  1383. if (rdev->irq.crtc_vblank_int[0]) {
  1384. DRM_DEBUG("evergreen_irq_set: vblank 0\n");
  1385. crtc1 |= VBLANK_INT_MASK;
  1386. }
  1387. if (rdev->irq.crtc_vblank_int[1]) {
  1388. DRM_DEBUG("evergreen_irq_set: vblank 1\n");
  1389. crtc2 |= VBLANK_INT_MASK;
  1390. }
  1391. if (rdev->irq.crtc_vblank_int[2]) {
  1392. DRM_DEBUG("evergreen_irq_set: vblank 2\n");
  1393. crtc3 |= VBLANK_INT_MASK;
  1394. }
  1395. if (rdev->irq.crtc_vblank_int[3]) {
  1396. DRM_DEBUG("evergreen_irq_set: vblank 3\n");
  1397. crtc4 |= VBLANK_INT_MASK;
  1398. }
  1399. if (rdev->irq.crtc_vblank_int[4]) {
  1400. DRM_DEBUG("evergreen_irq_set: vblank 4\n");
  1401. crtc5 |= VBLANK_INT_MASK;
  1402. }
  1403. if (rdev->irq.crtc_vblank_int[5]) {
  1404. DRM_DEBUG("evergreen_irq_set: vblank 5\n");
  1405. crtc6 |= VBLANK_INT_MASK;
  1406. }
  1407. if (rdev->irq.hpd[0]) {
  1408. DRM_DEBUG("evergreen_irq_set: hpd 1\n");
  1409. hpd1 |= DC_HPDx_INT_EN;
  1410. }
  1411. if (rdev->irq.hpd[1]) {
  1412. DRM_DEBUG("evergreen_irq_set: hpd 2\n");
  1413. hpd2 |= DC_HPDx_INT_EN;
  1414. }
  1415. if (rdev->irq.hpd[2]) {
  1416. DRM_DEBUG("evergreen_irq_set: hpd 3\n");
  1417. hpd3 |= DC_HPDx_INT_EN;
  1418. }
  1419. if (rdev->irq.hpd[3]) {
  1420. DRM_DEBUG("evergreen_irq_set: hpd 4\n");
  1421. hpd4 |= DC_HPDx_INT_EN;
  1422. }
  1423. if (rdev->irq.hpd[4]) {
  1424. DRM_DEBUG("evergreen_irq_set: hpd 5\n");
  1425. hpd5 |= DC_HPDx_INT_EN;
  1426. }
  1427. if (rdev->irq.hpd[5]) {
  1428. DRM_DEBUG("evergreen_irq_set: hpd 6\n");
  1429. hpd6 |= DC_HPDx_INT_EN;
  1430. }
  1431. if (rdev->irq.gui_idle) {
  1432. DRM_DEBUG("gui idle\n");
  1433. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  1434. }
  1435. WREG32(CP_INT_CNTL, cp_int_cntl);
  1436. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  1437. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  1438. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  1439. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  1440. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  1441. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  1442. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  1443. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  1444. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  1445. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  1446. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  1447. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  1448. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  1449. return 0;
  1450. }
  1451. static inline void evergreen_irq_ack(struct radeon_device *rdev,
  1452. u32 *disp_int,
  1453. u32 *disp_int_cont,
  1454. u32 *disp_int_cont2,
  1455. u32 *disp_int_cont3,
  1456. u32 *disp_int_cont4,
  1457. u32 *disp_int_cont5)
  1458. {
  1459. u32 tmp;
  1460. *disp_int = RREG32(DISP_INTERRUPT_STATUS);
  1461. *disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  1462. *disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  1463. *disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  1464. *disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  1465. *disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  1466. if (*disp_int & LB_D1_VBLANK_INTERRUPT)
  1467. WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  1468. if (*disp_int & LB_D1_VLINE_INTERRUPT)
  1469. WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  1470. if (*disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  1471. WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  1472. if (*disp_int_cont & LB_D2_VLINE_INTERRUPT)
  1473. WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  1474. if (*disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  1475. WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  1476. if (*disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  1477. WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  1478. if (*disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  1479. WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  1480. if (*disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  1481. WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  1482. if (*disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  1483. WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  1484. if (*disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  1485. WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  1486. if (*disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  1487. WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  1488. if (*disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  1489. WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  1490. if (*disp_int & DC_HPD1_INTERRUPT) {
  1491. tmp = RREG32(DC_HPD1_INT_CONTROL);
  1492. tmp |= DC_HPDx_INT_ACK;
  1493. WREG32(DC_HPD1_INT_CONTROL, tmp);
  1494. }
  1495. if (*disp_int_cont & DC_HPD2_INTERRUPT) {
  1496. tmp = RREG32(DC_HPD2_INT_CONTROL);
  1497. tmp |= DC_HPDx_INT_ACK;
  1498. WREG32(DC_HPD2_INT_CONTROL, tmp);
  1499. }
  1500. if (*disp_int_cont2 & DC_HPD3_INTERRUPT) {
  1501. tmp = RREG32(DC_HPD3_INT_CONTROL);
  1502. tmp |= DC_HPDx_INT_ACK;
  1503. WREG32(DC_HPD3_INT_CONTROL, tmp);
  1504. }
  1505. if (*disp_int_cont3 & DC_HPD4_INTERRUPT) {
  1506. tmp = RREG32(DC_HPD4_INT_CONTROL);
  1507. tmp |= DC_HPDx_INT_ACK;
  1508. WREG32(DC_HPD4_INT_CONTROL, tmp);
  1509. }
  1510. if (*disp_int_cont4 & DC_HPD5_INTERRUPT) {
  1511. tmp = RREG32(DC_HPD5_INT_CONTROL);
  1512. tmp |= DC_HPDx_INT_ACK;
  1513. WREG32(DC_HPD5_INT_CONTROL, tmp);
  1514. }
  1515. if (*disp_int_cont5 & DC_HPD6_INTERRUPT) {
  1516. tmp = RREG32(DC_HPD5_INT_CONTROL);
  1517. tmp |= DC_HPDx_INT_ACK;
  1518. WREG32(DC_HPD6_INT_CONTROL, tmp);
  1519. }
  1520. }
  1521. void evergreen_irq_disable(struct radeon_device *rdev)
  1522. {
  1523. u32 disp_int, disp_int_cont, disp_int_cont2;
  1524. u32 disp_int_cont3, disp_int_cont4, disp_int_cont5;
  1525. r600_disable_interrupts(rdev);
  1526. /* Wait and acknowledge irq */
  1527. mdelay(1);
  1528. evergreen_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2,
  1529. &disp_int_cont3, &disp_int_cont4, &disp_int_cont5);
  1530. evergreen_disable_interrupt_state(rdev);
  1531. }
  1532. static void evergreen_irq_suspend(struct radeon_device *rdev)
  1533. {
  1534. evergreen_irq_disable(rdev);
  1535. r600_rlc_stop(rdev);
  1536. }
  1537. static inline u32 evergreen_get_ih_wptr(struct radeon_device *rdev)
  1538. {
  1539. u32 wptr, tmp;
  1540. /* XXX use writeback */
  1541. wptr = RREG32(IH_RB_WPTR);
  1542. if (wptr & RB_OVERFLOW) {
  1543. /* When a ring buffer overflow happen start parsing interrupt
  1544. * from the last not overwritten vector (wptr + 16). Hopefully
  1545. * this should allow us to catchup.
  1546. */
  1547. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  1548. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  1549. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  1550. tmp = RREG32(IH_RB_CNTL);
  1551. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  1552. WREG32(IH_RB_CNTL, tmp);
  1553. }
  1554. return (wptr & rdev->ih.ptr_mask);
  1555. }
  1556. int evergreen_irq_process(struct radeon_device *rdev)
  1557. {
  1558. u32 wptr = evergreen_get_ih_wptr(rdev);
  1559. u32 rptr = rdev->ih.rptr;
  1560. u32 src_id, src_data;
  1561. u32 ring_index;
  1562. u32 disp_int, disp_int_cont, disp_int_cont2;
  1563. u32 disp_int_cont3, disp_int_cont4, disp_int_cont5;
  1564. unsigned long flags;
  1565. bool queue_hotplug = false;
  1566. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  1567. if (!rdev->ih.enabled)
  1568. return IRQ_NONE;
  1569. spin_lock_irqsave(&rdev->ih.lock, flags);
  1570. if (rptr == wptr) {
  1571. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  1572. return IRQ_NONE;
  1573. }
  1574. if (rdev->shutdown) {
  1575. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  1576. return IRQ_NONE;
  1577. }
  1578. restart_ih:
  1579. /* display interrupts */
  1580. evergreen_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2,
  1581. &disp_int_cont3, &disp_int_cont4, &disp_int_cont5);
  1582. rdev->ih.wptr = wptr;
  1583. while (rptr != wptr) {
  1584. /* wptr/rptr are in bytes! */
  1585. ring_index = rptr / 4;
  1586. src_id = rdev->ih.ring[ring_index] & 0xff;
  1587. src_data = rdev->ih.ring[ring_index + 1] & 0xfffffff;
  1588. switch (src_id) {
  1589. case 1: /* D1 vblank/vline */
  1590. switch (src_data) {
  1591. case 0: /* D1 vblank */
  1592. if (disp_int & LB_D1_VBLANK_INTERRUPT) {
  1593. drm_handle_vblank(rdev->ddev, 0);
  1594. wake_up(&rdev->irq.vblank_queue);
  1595. disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  1596. DRM_DEBUG("IH: D1 vblank\n");
  1597. }
  1598. break;
  1599. case 1: /* D1 vline */
  1600. if (disp_int & LB_D1_VLINE_INTERRUPT) {
  1601. disp_int &= ~LB_D1_VLINE_INTERRUPT;
  1602. DRM_DEBUG("IH: D1 vline\n");
  1603. }
  1604. break;
  1605. default:
  1606. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1607. break;
  1608. }
  1609. break;
  1610. case 2: /* D2 vblank/vline */
  1611. switch (src_data) {
  1612. case 0: /* D2 vblank */
  1613. if (disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  1614. drm_handle_vblank(rdev->ddev, 1);
  1615. wake_up(&rdev->irq.vblank_queue);
  1616. disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  1617. DRM_DEBUG("IH: D2 vblank\n");
  1618. }
  1619. break;
  1620. case 1: /* D2 vline */
  1621. if (disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  1622. disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  1623. DRM_DEBUG("IH: D2 vline\n");
  1624. }
  1625. break;
  1626. default:
  1627. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1628. break;
  1629. }
  1630. break;
  1631. case 3: /* D3 vblank/vline */
  1632. switch (src_data) {
  1633. case 0: /* D3 vblank */
  1634. if (disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  1635. drm_handle_vblank(rdev->ddev, 2);
  1636. wake_up(&rdev->irq.vblank_queue);
  1637. disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  1638. DRM_DEBUG("IH: D3 vblank\n");
  1639. }
  1640. break;
  1641. case 1: /* D3 vline */
  1642. if (disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  1643. disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  1644. DRM_DEBUG("IH: D3 vline\n");
  1645. }
  1646. break;
  1647. default:
  1648. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1649. break;
  1650. }
  1651. break;
  1652. case 4: /* D4 vblank/vline */
  1653. switch (src_data) {
  1654. case 0: /* D4 vblank */
  1655. if (disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  1656. drm_handle_vblank(rdev->ddev, 3);
  1657. wake_up(&rdev->irq.vblank_queue);
  1658. disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  1659. DRM_DEBUG("IH: D4 vblank\n");
  1660. }
  1661. break;
  1662. case 1: /* D4 vline */
  1663. if (disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  1664. disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  1665. DRM_DEBUG("IH: D4 vline\n");
  1666. }
  1667. break;
  1668. default:
  1669. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1670. break;
  1671. }
  1672. break;
  1673. case 5: /* D5 vblank/vline */
  1674. switch (src_data) {
  1675. case 0: /* D5 vblank */
  1676. if (disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  1677. drm_handle_vblank(rdev->ddev, 4);
  1678. wake_up(&rdev->irq.vblank_queue);
  1679. disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  1680. DRM_DEBUG("IH: D5 vblank\n");
  1681. }
  1682. break;
  1683. case 1: /* D5 vline */
  1684. if (disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  1685. disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  1686. DRM_DEBUG("IH: D5 vline\n");
  1687. }
  1688. break;
  1689. default:
  1690. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1691. break;
  1692. }
  1693. break;
  1694. case 6: /* D6 vblank/vline */
  1695. switch (src_data) {
  1696. case 0: /* D6 vblank */
  1697. if (disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  1698. drm_handle_vblank(rdev->ddev, 5);
  1699. wake_up(&rdev->irq.vblank_queue);
  1700. disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  1701. DRM_DEBUG("IH: D6 vblank\n");
  1702. }
  1703. break;
  1704. case 1: /* D6 vline */
  1705. if (disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  1706. disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  1707. DRM_DEBUG("IH: D6 vline\n");
  1708. }
  1709. break;
  1710. default:
  1711. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1712. break;
  1713. }
  1714. break;
  1715. case 42: /* HPD hotplug */
  1716. switch (src_data) {
  1717. case 0:
  1718. if (disp_int & DC_HPD1_INTERRUPT) {
  1719. disp_int &= ~DC_HPD1_INTERRUPT;
  1720. queue_hotplug = true;
  1721. DRM_DEBUG("IH: HPD1\n");
  1722. }
  1723. break;
  1724. case 1:
  1725. if (disp_int_cont & DC_HPD2_INTERRUPT) {
  1726. disp_int_cont &= ~DC_HPD2_INTERRUPT;
  1727. queue_hotplug = true;
  1728. DRM_DEBUG("IH: HPD2\n");
  1729. }
  1730. break;
  1731. case 2:
  1732. if (disp_int_cont2 & DC_HPD3_INTERRUPT) {
  1733. disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  1734. queue_hotplug = true;
  1735. DRM_DEBUG("IH: HPD3\n");
  1736. }
  1737. break;
  1738. case 3:
  1739. if (disp_int_cont3 & DC_HPD4_INTERRUPT) {
  1740. disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  1741. queue_hotplug = true;
  1742. DRM_DEBUG("IH: HPD4\n");
  1743. }
  1744. break;
  1745. case 4:
  1746. if (disp_int_cont4 & DC_HPD5_INTERRUPT) {
  1747. disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  1748. queue_hotplug = true;
  1749. DRM_DEBUG("IH: HPD5\n");
  1750. }
  1751. break;
  1752. case 5:
  1753. if (disp_int_cont5 & DC_HPD6_INTERRUPT) {
  1754. disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  1755. queue_hotplug = true;
  1756. DRM_DEBUG("IH: HPD6\n");
  1757. }
  1758. break;
  1759. default:
  1760. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1761. break;
  1762. }
  1763. break;
  1764. case 176: /* CP_INT in ring buffer */
  1765. case 177: /* CP_INT in IB1 */
  1766. case 178: /* CP_INT in IB2 */
  1767. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  1768. radeon_fence_process(rdev);
  1769. break;
  1770. case 181: /* CP EOP event */
  1771. DRM_DEBUG("IH: CP EOP\n");
  1772. break;
  1773. case 233: /* GUI IDLE */
  1774. DRM_DEBUG("IH: CP EOP\n");
  1775. rdev->pm.gui_idle = true;
  1776. wake_up(&rdev->irq.idle_queue);
  1777. break;
  1778. default:
  1779. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1780. break;
  1781. }
  1782. /* wptr/rptr are in bytes! */
  1783. rptr += 16;
  1784. rptr &= rdev->ih.ptr_mask;
  1785. }
  1786. /* make sure wptr hasn't changed while processing */
  1787. wptr = evergreen_get_ih_wptr(rdev);
  1788. if (wptr != rdev->ih.wptr)
  1789. goto restart_ih;
  1790. if (queue_hotplug)
  1791. queue_work(rdev->wq, &rdev->hotplug_work);
  1792. rdev->ih.rptr = rptr;
  1793. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  1794. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  1795. return IRQ_HANDLED;
  1796. }
  1797. static int evergreen_startup(struct radeon_device *rdev)
  1798. {
  1799. int r;
  1800. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  1801. r = r600_init_microcode(rdev);
  1802. if (r) {
  1803. DRM_ERROR("Failed to load firmware!\n");
  1804. return r;
  1805. }
  1806. }
  1807. evergreen_mc_program(rdev);
  1808. if (rdev->flags & RADEON_IS_AGP) {
  1809. evergreen_agp_enable(rdev);
  1810. } else {
  1811. r = evergreen_pcie_gart_enable(rdev);
  1812. if (r)
  1813. return r;
  1814. }
  1815. evergreen_gpu_init(rdev);
  1816. #if 0
  1817. if (!rdev->r600_blit.shader_obj) {
  1818. r = r600_blit_init(rdev);
  1819. if (r) {
  1820. DRM_ERROR("radeon: failed blitter (%d).\n", r);
  1821. return r;
  1822. }
  1823. }
  1824. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  1825. if (unlikely(r != 0))
  1826. return r;
  1827. r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  1828. &rdev->r600_blit.shader_gpu_addr);
  1829. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  1830. if (r) {
  1831. DRM_ERROR("failed to pin blit object %d\n", r);
  1832. return r;
  1833. }
  1834. #endif
  1835. /* Enable IRQ */
  1836. r = r600_irq_init(rdev);
  1837. if (r) {
  1838. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  1839. radeon_irq_kms_fini(rdev);
  1840. return r;
  1841. }
  1842. evergreen_irq_set(rdev);
  1843. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  1844. if (r)
  1845. return r;
  1846. r = evergreen_cp_load_microcode(rdev);
  1847. if (r)
  1848. return r;
  1849. r = evergreen_cp_resume(rdev);
  1850. if (r)
  1851. return r;
  1852. /* write back buffer are not vital so don't worry about failure */
  1853. r600_wb_enable(rdev);
  1854. return 0;
  1855. }
  1856. int evergreen_resume(struct radeon_device *rdev)
  1857. {
  1858. int r;
  1859. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  1860. * posting will perform necessary task to bring back GPU into good
  1861. * shape.
  1862. */
  1863. /* post card */
  1864. atom_asic_init(rdev->mode_info.atom_context);
  1865. /* Initialize clocks */
  1866. r = radeon_clocks_init(rdev);
  1867. if (r) {
  1868. return r;
  1869. }
  1870. r = evergreen_startup(rdev);
  1871. if (r) {
  1872. DRM_ERROR("r600 startup failed on resume\n");
  1873. return r;
  1874. }
  1875. r = r600_ib_test(rdev);
  1876. if (r) {
  1877. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  1878. return r;
  1879. }
  1880. return r;
  1881. }
  1882. int evergreen_suspend(struct radeon_device *rdev)
  1883. {
  1884. #if 0
  1885. int r;
  1886. #endif
  1887. /* FIXME: we should wait for ring to be empty */
  1888. r700_cp_stop(rdev);
  1889. rdev->cp.ready = false;
  1890. evergreen_irq_suspend(rdev);
  1891. r600_wb_disable(rdev);
  1892. evergreen_pcie_gart_disable(rdev);
  1893. #if 0
  1894. /* unpin shaders bo */
  1895. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  1896. if (likely(r == 0)) {
  1897. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  1898. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  1899. }
  1900. #endif
  1901. return 0;
  1902. }
  1903. static bool evergreen_card_posted(struct radeon_device *rdev)
  1904. {
  1905. u32 reg;
  1906. /* first check CRTCs */
  1907. reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
  1908. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET) |
  1909. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) |
  1910. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET) |
  1911. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) |
  1912. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  1913. if (reg & EVERGREEN_CRTC_MASTER_EN)
  1914. return true;
  1915. /* then check MEM_SIZE, in case the crtcs are off */
  1916. if (RREG32(CONFIG_MEMSIZE))
  1917. return true;
  1918. return false;
  1919. }
  1920. /* Plan is to move initialization in that function and use
  1921. * helper function so that radeon_device_init pretty much
  1922. * do nothing more than calling asic specific function. This
  1923. * should also allow to remove a bunch of callback function
  1924. * like vram_info.
  1925. */
  1926. int evergreen_init(struct radeon_device *rdev)
  1927. {
  1928. int r;
  1929. r = radeon_dummy_page_init(rdev);
  1930. if (r)
  1931. return r;
  1932. /* This don't do much */
  1933. r = radeon_gem_init(rdev);
  1934. if (r)
  1935. return r;
  1936. /* Read BIOS */
  1937. if (!radeon_get_bios(rdev)) {
  1938. if (ASIC_IS_AVIVO(rdev))
  1939. return -EINVAL;
  1940. }
  1941. /* Must be an ATOMBIOS */
  1942. if (!rdev->is_atom_bios) {
  1943. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  1944. return -EINVAL;
  1945. }
  1946. r = radeon_atombios_init(rdev);
  1947. if (r)
  1948. return r;
  1949. /* Post card if necessary */
  1950. if (!evergreen_card_posted(rdev)) {
  1951. if (!rdev->bios) {
  1952. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  1953. return -EINVAL;
  1954. }
  1955. DRM_INFO("GPU not posted. posting now...\n");
  1956. atom_asic_init(rdev->mode_info.atom_context);
  1957. }
  1958. /* Initialize scratch registers */
  1959. r600_scratch_init(rdev);
  1960. /* Initialize surface registers */
  1961. radeon_surface_init(rdev);
  1962. /* Initialize clocks */
  1963. radeon_get_clock_info(rdev->ddev);
  1964. r = radeon_clocks_init(rdev);
  1965. if (r)
  1966. return r;
  1967. /* Fence driver */
  1968. r = radeon_fence_driver_init(rdev);
  1969. if (r)
  1970. return r;
  1971. /* initialize AGP */
  1972. if (rdev->flags & RADEON_IS_AGP) {
  1973. r = radeon_agp_init(rdev);
  1974. if (r)
  1975. radeon_agp_disable(rdev);
  1976. }
  1977. /* initialize memory controller */
  1978. r = evergreen_mc_init(rdev);
  1979. if (r)
  1980. return r;
  1981. /* Memory manager */
  1982. r = radeon_bo_init(rdev);
  1983. if (r)
  1984. return r;
  1985. r = radeon_irq_kms_init(rdev);
  1986. if (r)
  1987. return r;
  1988. rdev->cp.ring_obj = NULL;
  1989. r600_ring_init(rdev, 1024 * 1024);
  1990. rdev->ih.ring_obj = NULL;
  1991. r600_ih_ring_init(rdev, 64 * 1024);
  1992. r = r600_pcie_gart_init(rdev);
  1993. if (r)
  1994. return r;
  1995. rdev->accel_working = true;
  1996. r = evergreen_startup(rdev);
  1997. if (r) {
  1998. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1999. r700_cp_fini(rdev);
  2000. r600_wb_fini(rdev);
  2001. r600_irq_fini(rdev);
  2002. radeon_irq_kms_fini(rdev);
  2003. evergreen_pcie_gart_fini(rdev);
  2004. rdev->accel_working = false;
  2005. }
  2006. if (rdev->accel_working) {
  2007. r = radeon_ib_pool_init(rdev);
  2008. if (r) {
  2009. DRM_ERROR("radeon: failed initializing IB pool (%d).\n", r);
  2010. rdev->accel_working = false;
  2011. }
  2012. r = r600_ib_test(rdev);
  2013. if (r) {
  2014. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  2015. rdev->accel_working = false;
  2016. }
  2017. }
  2018. return 0;
  2019. }
  2020. void evergreen_fini(struct radeon_device *rdev)
  2021. {
  2022. /*r600_blit_fini(rdev);*/
  2023. r700_cp_fini(rdev);
  2024. r600_wb_fini(rdev);
  2025. r600_irq_fini(rdev);
  2026. radeon_irq_kms_fini(rdev);
  2027. evergreen_pcie_gart_fini(rdev);
  2028. radeon_gem_fini(rdev);
  2029. radeon_fence_driver_fini(rdev);
  2030. radeon_clocks_fini(rdev);
  2031. radeon_agp_fini(rdev);
  2032. radeon_bo_fini(rdev);
  2033. radeon_atombios_fini(rdev);
  2034. kfree(rdev->bios);
  2035. rdev->bios = NULL;
  2036. radeon_dummy_page_fini(rdev);
  2037. }