atombios_crtc.c 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_crtc_helper.h>
  28. #include <drm/radeon_drm.h>
  29. #include <drm/drm_fixed.h>
  30. #include "radeon.h"
  31. #include "atom.h"
  32. #include "atom-bits.h"
  33. static void atombios_overscan_setup(struct drm_crtc *crtc,
  34. struct drm_display_mode *mode,
  35. struct drm_display_mode *adjusted_mode)
  36. {
  37. struct drm_device *dev = crtc->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  40. SET_CRTC_OVERSCAN_PS_ALLOCATION args;
  41. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_OverScan);
  42. int a1, a2;
  43. memset(&args, 0, sizeof(args));
  44. args.ucCRTC = radeon_crtc->crtc_id;
  45. switch (radeon_crtc->rmx_type) {
  46. case RMX_CENTER:
  47. args.usOverscanTop = (adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2;
  48. args.usOverscanBottom = (adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2;
  49. args.usOverscanLeft = (adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2;
  50. args.usOverscanRight = (adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2;
  51. break;
  52. case RMX_ASPECT:
  53. a1 = mode->crtc_vdisplay * adjusted_mode->crtc_hdisplay;
  54. a2 = adjusted_mode->crtc_vdisplay * mode->crtc_hdisplay;
  55. if (a1 > a2) {
  56. args.usOverscanLeft = (adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2;
  57. args.usOverscanRight = (adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2;
  58. } else if (a2 > a1) {
  59. args.usOverscanLeft = (adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2;
  60. args.usOverscanRight = (adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2;
  61. }
  62. break;
  63. case RMX_FULL:
  64. default:
  65. args.usOverscanRight = radeon_crtc->h_border;
  66. args.usOverscanLeft = radeon_crtc->h_border;
  67. args.usOverscanBottom = radeon_crtc->v_border;
  68. args.usOverscanTop = radeon_crtc->v_border;
  69. break;
  70. }
  71. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  72. }
  73. static void atombios_scaler_setup(struct drm_crtc *crtc)
  74. {
  75. struct drm_device *dev = crtc->dev;
  76. struct radeon_device *rdev = dev->dev_private;
  77. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  78. ENABLE_SCALER_PS_ALLOCATION args;
  79. int index = GetIndexIntoMasterTable(COMMAND, EnableScaler);
  80. /* fixme - fill in enc_priv for atom dac */
  81. enum radeon_tv_std tv_std = TV_STD_NTSC;
  82. bool is_tv = false, is_cv = false;
  83. struct drm_encoder *encoder;
  84. if (!ASIC_IS_AVIVO(rdev) && radeon_crtc->crtc_id)
  85. return;
  86. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  87. /* find tv std */
  88. if (encoder->crtc == crtc) {
  89. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  90. if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
  91. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  92. tv_std = tv_dac->tv_std;
  93. is_tv = true;
  94. }
  95. }
  96. }
  97. memset(&args, 0, sizeof(args));
  98. args.ucScaler = radeon_crtc->crtc_id;
  99. if (is_tv) {
  100. switch (tv_std) {
  101. case TV_STD_NTSC:
  102. default:
  103. args.ucTVStandard = ATOM_TV_NTSC;
  104. break;
  105. case TV_STD_PAL:
  106. args.ucTVStandard = ATOM_TV_PAL;
  107. break;
  108. case TV_STD_PAL_M:
  109. args.ucTVStandard = ATOM_TV_PALM;
  110. break;
  111. case TV_STD_PAL_60:
  112. args.ucTVStandard = ATOM_TV_PAL60;
  113. break;
  114. case TV_STD_NTSC_J:
  115. args.ucTVStandard = ATOM_TV_NTSCJ;
  116. break;
  117. case TV_STD_SCART_PAL:
  118. args.ucTVStandard = ATOM_TV_PAL; /* ??? */
  119. break;
  120. case TV_STD_SECAM:
  121. args.ucTVStandard = ATOM_TV_SECAM;
  122. break;
  123. case TV_STD_PAL_CN:
  124. args.ucTVStandard = ATOM_TV_PALCN;
  125. break;
  126. }
  127. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  128. } else if (is_cv) {
  129. args.ucTVStandard = ATOM_TV_CV;
  130. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  131. } else {
  132. switch (radeon_crtc->rmx_type) {
  133. case RMX_FULL:
  134. args.ucEnable = ATOM_SCALER_EXPANSION;
  135. break;
  136. case RMX_CENTER:
  137. args.ucEnable = ATOM_SCALER_CENTER;
  138. break;
  139. case RMX_ASPECT:
  140. args.ucEnable = ATOM_SCALER_EXPANSION;
  141. break;
  142. default:
  143. if (ASIC_IS_AVIVO(rdev))
  144. args.ucEnable = ATOM_SCALER_DISABLE;
  145. else
  146. args.ucEnable = ATOM_SCALER_CENTER;
  147. break;
  148. }
  149. }
  150. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  151. if ((is_tv || is_cv)
  152. && rdev->family >= CHIP_RV515 && rdev->family <= CHIP_R580) {
  153. atom_rv515_force_tv_scaler(rdev, radeon_crtc);
  154. }
  155. }
  156. static void atombios_lock_crtc(struct drm_crtc *crtc, int lock)
  157. {
  158. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  159. struct drm_device *dev = crtc->dev;
  160. struct radeon_device *rdev = dev->dev_private;
  161. int index =
  162. GetIndexIntoMasterTable(COMMAND, UpdateCRTC_DoubleBufferRegisters);
  163. ENABLE_CRTC_PS_ALLOCATION args;
  164. memset(&args, 0, sizeof(args));
  165. args.ucCRTC = radeon_crtc->crtc_id;
  166. args.ucEnable = lock;
  167. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  168. }
  169. static void atombios_enable_crtc(struct drm_crtc *crtc, int state)
  170. {
  171. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  172. struct drm_device *dev = crtc->dev;
  173. struct radeon_device *rdev = dev->dev_private;
  174. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTC);
  175. ENABLE_CRTC_PS_ALLOCATION args;
  176. memset(&args, 0, sizeof(args));
  177. args.ucCRTC = radeon_crtc->crtc_id;
  178. args.ucEnable = state;
  179. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  180. }
  181. static void atombios_enable_crtc_memreq(struct drm_crtc *crtc, int state)
  182. {
  183. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  184. struct drm_device *dev = crtc->dev;
  185. struct radeon_device *rdev = dev->dev_private;
  186. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTCMemReq);
  187. ENABLE_CRTC_PS_ALLOCATION args;
  188. memset(&args, 0, sizeof(args));
  189. args.ucCRTC = radeon_crtc->crtc_id;
  190. args.ucEnable = state;
  191. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  192. }
  193. static void atombios_blank_crtc(struct drm_crtc *crtc, int state)
  194. {
  195. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  196. struct drm_device *dev = crtc->dev;
  197. struct radeon_device *rdev = dev->dev_private;
  198. int index = GetIndexIntoMasterTable(COMMAND, BlankCRTC);
  199. BLANK_CRTC_PS_ALLOCATION args;
  200. memset(&args, 0, sizeof(args));
  201. args.ucCRTC = radeon_crtc->crtc_id;
  202. args.ucBlanking = state;
  203. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  204. }
  205. void atombios_crtc_dpms(struct drm_crtc *crtc, int mode)
  206. {
  207. struct drm_device *dev = crtc->dev;
  208. struct radeon_device *rdev = dev->dev_private;
  209. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  210. switch (mode) {
  211. case DRM_MODE_DPMS_ON:
  212. radeon_crtc->enabled = true;
  213. /* adjust pm to dpms changes BEFORE enabling crtcs */
  214. radeon_pm_compute_clocks(rdev);
  215. atombios_enable_crtc(crtc, ATOM_ENABLE);
  216. if (ASIC_IS_DCE3(rdev))
  217. atombios_enable_crtc_memreq(crtc, ATOM_ENABLE);
  218. atombios_blank_crtc(crtc, ATOM_DISABLE);
  219. drm_vblank_post_modeset(dev, radeon_crtc->crtc_id);
  220. radeon_crtc_load_lut(crtc);
  221. break;
  222. case DRM_MODE_DPMS_STANDBY:
  223. case DRM_MODE_DPMS_SUSPEND:
  224. case DRM_MODE_DPMS_OFF:
  225. drm_vblank_pre_modeset(dev, radeon_crtc->crtc_id);
  226. atombios_blank_crtc(crtc, ATOM_ENABLE);
  227. if (ASIC_IS_DCE3(rdev))
  228. atombios_enable_crtc_memreq(crtc, ATOM_DISABLE);
  229. atombios_enable_crtc(crtc, ATOM_DISABLE);
  230. radeon_crtc->enabled = false;
  231. /* adjust pm to dpms changes AFTER disabling crtcs */
  232. radeon_pm_compute_clocks(rdev);
  233. break;
  234. }
  235. }
  236. static void
  237. atombios_set_crtc_dtd_timing(struct drm_crtc *crtc,
  238. struct drm_display_mode *mode)
  239. {
  240. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  241. struct drm_device *dev = crtc->dev;
  242. struct radeon_device *rdev = dev->dev_private;
  243. SET_CRTC_USING_DTD_TIMING_PARAMETERS args;
  244. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_UsingDTDTiming);
  245. u16 misc = 0;
  246. memset(&args, 0, sizeof(args));
  247. args.usH_Size = cpu_to_le16(mode->crtc_hdisplay - (radeon_crtc->h_border * 2));
  248. args.usH_Blanking_Time =
  249. cpu_to_le16(mode->crtc_hblank_end - mode->crtc_hdisplay + (radeon_crtc->h_border * 2));
  250. args.usV_Size = cpu_to_le16(mode->crtc_vdisplay - (radeon_crtc->v_border * 2));
  251. args.usV_Blanking_Time =
  252. cpu_to_le16(mode->crtc_vblank_end - mode->crtc_vdisplay + (radeon_crtc->v_border * 2));
  253. args.usH_SyncOffset =
  254. cpu_to_le16(mode->crtc_hsync_start - mode->crtc_hdisplay + radeon_crtc->h_border);
  255. args.usH_SyncWidth =
  256. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  257. args.usV_SyncOffset =
  258. cpu_to_le16(mode->crtc_vsync_start - mode->crtc_vdisplay + radeon_crtc->v_border);
  259. args.usV_SyncWidth =
  260. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  261. args.ucH_Border = radeon_crtc->h_border;
  262. args.ucV_Border = radeon_crtc->v_border;
  263. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  264. misc |= ATOM_VSYNC_POLARITY;
  265. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  266. misc |= ATOM_HSYNC_POLARITY;
  267. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  268. misc |= ATOM_COMPOSITESYNC;
  269. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  270. misc |= ATOM_INTERLACE;
  271. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  272. misc |= ATOM_DOUBLE_CLOCK_MODE;
  273. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  274. args.ucCRTC = radeon_crtc->crtc_id;
  275. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  276. }
  277. static void atombios_crtc_set_timing(struct drm_crtc *crtc,
  278. struct drm_display_mode *mode)
  279. {
  280. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  281. struct drm_device *dev = crtc->dev;
  282. struct radeon_device *rdev = dev->dev_private;
  283. SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION args;
  284. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_Timing);
  285. u16 misc = 0;
  286. memset(&args, 0, sizeof(args));
  287. args.usH_Total = cpu_to_le16(mode->crtc_htotal);
  288. args.usH_Disp = cpu_to_le16(mode->crtc_hdisplay);
  289. args.usH_SyncStart = cpu_to_le16(mode->crtc_hsync_start);
  290. args.usH_SyncWidth =
  291. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  292. args.usV_Total = cpu_to_le16(mode->crtc_vtotal);
  293. args.usV_Disp = cpu_to_le16(mode->crtc_vdisplay);
  294. args.usV_SyncStart = cpu_to_le16(mode->crtc_vsync_start);
  295. args.usV_SyncWidth =
  296. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  297. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  298. misc |= ATOM_VSYNC_POLARITY;
  299. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  300. misc |= ATOM_HSYNC_POLARITY;
  301. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  302. misc |= ATOM_COMPOSITESYNC;
  303. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  304. misc |= ATOM_INTERLACE;
  305. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  306. misc |= ATOM_DOUBLE_CLOCK_MODE;
  307. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  308. args.ucCRTC = radeon_crtc->crtc_id;
  309. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  310. }
  311. static void atombios_disable_ss(struct drm_crtc *crtc)
  312. {
  313. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  314. struct drm_device *dev = crtc->dev;
  315. struct radeon_device *rdev = dev->dev_private;
  316. u32 ss_cntl;
  317. if (ASIC_IS_DCE4(rdev)) {
  318. switch (radeon_crtc->pll_id) {
  319. case ATOM_PPLL1:
  320. ss_cntl = RREG32(EVERGREEN_P1PLL_SS_CNTL);
  321. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  322. WREG32(EVERGREEN_P1PLL_SS_CNTL, ss_cntl);
  323. break;
  324. case ATOM_PPLL2:
  325. ss_cntl = RREG32(EVERGREEN_P2PLL_SS_CNTL);
  326. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  327. WREG32(EVERGREEN_P2PLL_SS_CNTL, ss_cntl);
  328. break;
  329. case ATOM_DCPLL:
  330. case ATOM_PPLL_INVALID:
  331. return;
  332. }
  333. } else if (ASIC_IS_AVIVO(rdev)) {
  334. switch (radeon_crtc->pll_id) {
  335. case ATOM_PPLL1:
  336. ss_cntl = RREG32(AVIVO_P1PLL_INT_SS_CNTL);
  337. ss_cntl &= ~1;
  338. WREG32(AVIVO_P1PLL_INT_SS_CNTL, ss_cntl);
  339. break;
  340. case ATOM_PPLL2:
  341. ss_cntl = RREG32(AVIVO_P2PLL_INT_SS_CNTL);
  342. ss_cntl &= ~1;
  343. WREG32(AVIVO_P2PLL_INT_SS_CNTL, ss_cntl);
  344. break;
  345. case ATOM_DCPLL:
  346. case ATOM_PPLL_INVALID:
  347. return;
  348. }
  349. }
  350. }
  351. union atom_enable_ss {
  352. ENABLE_LVDS_SS_PARAMETERS legacy;
  353. ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION v1;
  354. };
  355. static void atombios_enable_ss(struct drm_crtc *crtc)
  356. {
  357. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  358. struct drm_device *dev = crtc->dev;
  359. struct radeon_device *rdev = dev->dev_private;
  360. struct drm_encoder *encoder = NULL;
  361. struct radeon_encoder *radeon_encoder = NULL;
  362. struct radeon_encoder_atom_dig *dig = NULL;
  363. int index = GetIndexIntoMasterTable(COMMAND, EnableSpreadSpectrumOnPPLL);
  364. union atom_enable_ss args;
  365. uint16_t percentage = 0;
  366. uint8_t type = 0, step = 0, delay = 0, range = 0;
  367. /* XXX add ss support for DCE4 */
  368. if (ASIC_IS_DCE4(rdev))
  369. return;
  370. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  371. if (encoder->crtc == crtc) {
  372. radeon_encoder = to_radeon_encoder(encoder);
  373. /* only enable spread spectrum on LVDS */
  374. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  375. dig = radeon_encoder->enc_priv;
  376. if (dig && dig->ss) {
  377. percentage = dig->ss->percentage;
  378. type = dig->ss->type;
  379. step = dig->ss->step;
  380. delay = dig->ss->delay;
  381. range = dig->ss->range;
  382. } else
  383. return;
  384. } else
  385. return;
  386. break;
  387. }
  388. }
  389. if (!radeon_encoder)
  390. return;
  391. memset(&args, 0, sizeof(args));
  392. if (ASIC_IS_AVIVO(rdev)) {
  393. args.v1.usSpreadSpectrumPercentage = cpu_to_le16(percentage);
  394. args.v1.ucSpreadSpectrumType = type;
  395. args.v1.ucSpreadSpectrumStep = step;
  396. args.v1.ucSpreadSpectrumDelay = delay;
  397. args.v1.ucSpreadSpectrumRange = range;
  398. args.v1.ucPpll = radeon_crtc->crtc_id ? ATOM_PPLL2 : ATOM_PPLL1;
  399. args.v1.ucEnable = ATOM_ENABLE;
  400. } else {
  401. args.legacy.usSpreadSpectrumPercentage = cpu_to_le16(percentage);
  402. args.legacy.ucSpreadSpectrumType = type;
  403. args.legacy.ucSpreadSpectrumStepSize_Delay = (step & 3) << 2;
  404. args.legacy.ucSpreadSpectrumStepSize_Delay |= (delay & 7) << 4;
  405. args.legacy.ucEnable = ATOM_ENABLE;
  406. }
  407. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  408. }
  409. union adjust_pixel_clock {
  410. ADJUST_DISPLAY_PLL_PS_ALLOCATION v1;
  411. ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3 v3;
  412. };
  413. static u32 atombios_adjust_pll(struct drm_crtc *crtc,
  414. struct drm_display_mode *mode,
  415. struct radeon_pll *pll)
  416. {
  417. struct drm_device *dev = crtc->dev;
  418. struct radeon_device *rdev = dev->dev_private;
  419. struct drm_encoder *encoder = NULL;
  420. struct radeon_encoder *radeon_encoder = NULL;
  421. u32 adjusted_clock = mode->clock;
  422. int encoder_mode = 0;
  423. /* reset the pll flags */
  424. pll->flags = 0;
  425. /* select the PLL algo */
  426. if (ASIC_IS_AVIVO(rdev)) {
  427. if (radeon_new_pll == 0)
  428. pll->algo = PLL_ALGO_LEGACY;
  429. else
  430. pll->algo = PLL_ALGO_NEW;
  431. } else {
  432. if (radeon_new_pll == 1)
  433. pll->algo = PLL_ALGO_NEW;
  434. else
  435. pll->algo = PLL_ALGO_LEGACY;
  436. }
  437. if (ASIC_IS_AVIVO(rdev)) {
  438. if ((rdev->family == CHIP_RS600) ||
  439. (rdev->family == CHIP_RS690) ||
  440. (rdev->family == CHIP_RS740))
  441. pll->flags |= (/*RADEON_PLL_USE_FRAC_FB_DIV |*/
  442. RADEON_PLL_PREFER_CLOSEST_LOWER);
  443. if (ASIC_IS_DCE32(rdev) && mode->clock > 200000) /* range limits??? */
  444. pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  445. else
  446. pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  447. } else {
  448. pll->flags |= RADEON_PLL_LEGACY;
  449. if (mode->clock > 200000) /* range limits??? */
  450. pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  451. else
  452. pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  453. }
  454. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  455. if (encoder->crtc == crtc) {
  456. radeon_encoder = to_radeon_encoder(encoder);
  457. encoder_mode = atombios_get_encoder_mode(encoder);
  458. if (ASIC_IS_AVIVO(rdev)) {
  459. /* DVO wants 2x pixel clock if the DVO chip is in 12 bit mode */
  460. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1)
  461. adjusted_clock = mode->clock * 2;
  462. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
  463. pll->algo = PLL_ALGO_LEGACY;
  464. pll->flags |= RADEON_PLL_PREFER_CLOSEST_LOWER;
  465. }
  466. } else {
  467. if (encoder->encoder_type != DRM_MODE_ENCODER_DAC)
  468. pll->flags |= RADEON_PLL_NO_ODD_POST_DIV;
  469. if (encoder->encoder_type == DRM_MODE_ENCODER_LVDS)
  470. pll->flags |= RADEON_PLL_USE_REF_DIV;
  471. }
  472. break;
  473. }
  474. }
  475. /* DCE3+ has an AdjustDisplayPll that will adjust the pixel clock
  476. * accordingly based on the encoder/transmitter to work around
  477. * special hw requirements.
  478. */
  479. if (ASIC_IS_DCE3(rdev)) {
  480. union adjust_pixel_clock args;
  481. u8 frev, crev;
  482. int index;
  483. index = GetIndexIntoMasterTable(COMMAND, AdjustDisplayPll);
  484. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  485. &crev))
  486. return adjusted_clock;
  487. memset(&args, 0, sizeof(args));
  488. switch (frev) {
  489. case 1:
  490. switch (crev) {
  491. case 1:
  492. case 2:
  493. args.v1.usPixelClock = cpu_to_le16(mode->clock / 10);
  494. args.v1.ucTransmitterID = radeon_encoder->encoder_id;
  495. args.v1.ucEncodeMode = encoder_mode;
  496. atom_execute_table(rdev->mode_info.atom_context,
  497. index, (uint32_t *)&args);
  498. adjusted_clock = le16_to_cpu(args.v1.usPixelClock) * 10;
  499. break;
  500. case 3:
  501. args.v3.sInput.usPixelClock = cpu_to_le16(mode->clock / 10);
  502. args.v3.sInput.ucTransmitterID = radeon_encoder->encoder_id;
  503. args.v3.sInput.ucEncodeMode = encoder_mode;
  504. args.v3.sInput.ucDispPllConfig = 0;
  505. if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  506. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  507. if (encoder_mode == ATOM_ENCODER_MODE_DP)
  508. args.v3.sInput.ucDispPllConfig |=
  509. DISPPLL_CONFIG_COHERENT_MODE;
  510. else {
  511. if (dig->coherent_mode)
  512. args.v3.sInput.ucDispPllConfig |=
  513. DISPPLL_CONFIG_COHERENT_MODE;
  514. if (mode->clock > 165000)
  515. args.v3.sInput.ucDispPllConfig |=
  516. DISPPLL_CONFIG_DUAL_LINK;
  517. }
  518. } else if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  519. /* may want to enable SS on DP/eDP eventually */
  520. /*args.v3.sInput.ucDispPllConfig |=
  521. DISPPLL_CONFIG_SS_ENABLE;*/
  522. if (encoder_mode == ATOM_ENCODER_MODE_DP)
  523. args.v3.sInput.ucDispPllConfig |=
  524. DISPPLL_CONFIG_COHERENT_MODE;
  525. else {
  526. if (mode->clock > 165000)
  527. args.v3.sInput.ucDispPllConfig |=
  528. DISPPLL_CONFIG_DUAL_LINK;
  529. }
  530. }
  531. atom_execute_table(rdev->mode_info.atom_context,
  532. index, (uint32_t *)&args);
  533. adjusted_clock = le32_to_cpu(args.v3.sOutput.ulDispPllFreq) * 10;
  534. if (args.v3.sOutput.ucRefDiv) {
  535. pll->flags |= RADEON_PLL_USE_REF_DIV;
  536. pll->reference_div = args.v3.sOutput.ucRefDiv;
  537. }
  538. if (args.v3.sOutput.ucPostDiv) {
  539. pll->flags |= RADEON_PLL_USE_POST_DIV;
  540. pll->post_div = args.v3.sOutput.ucPostDiv;
  541. }
  542. break;
  543. default:
  544. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  545. return adjusted_clock;
  546. }
  547. break;
  548. default:
  549. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  550. return adjusted_clock;
  551. }
  552. }
  553. return adjusted_clock;
  554. }
  555. union set_pixel_clock {
  556. SET_PIXEL_CLOCK_PS_ALLOCATION base;
  557. PIXEL_CLOCK_PARAMETERS v1;
  558. PIXEL_CLOCK_PARAMETERS_V2 v2;
  559. PIXEL_CLOCK_PARAMETERS_V3 v3;
  560. PIXEL_CLOCK_PARAMETERS_V5 v5;
  561. };
  562. static void atombios_crtc_set_dcpll(struct drm_crtc *crtc)
  563. {
  564. struct drm_device *dev = crtc->dev;
  565. struct radeon_device *rdev = dev->dev_private;
  566. u8 frev, crev;
  567. int index;
  568. union set_pixel_clock args;
  569. memset(&args, 0, sizeof(args));
  570. index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  571. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  572. &crev))
  573. return;
  574. switch (frev) {
  575. case 1:
  576. switch (crev) {
  577. case 5:
  578. /* if the default dcpll clock is specified,
  579. * SetPixelClock provides the dividers
  580. */
  581. args.v5.ucCRTC = ATOM_CRTC_INVALID;
  582. args.v5.usPixelClock = rdev->clock.default_dispclk;
  583. args.v5.ucPpll = ATOM_DCPLL;
  584. break;
  585. default:
  586. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  587. return;
  588. }
  589. break;
  590. default:
  591. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  592. return;
  593. }
  594. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  595. }
  596. static void atombios_crtc_program_pll(struct drm_crtc *crtc,
  597. int crtc_id,
  598. int pll_id,
  599. u32 encoder_mode,
  600. u32 encoder_id,
  601. u32 clock,
  602. u32 ref_div,
  603. u32 fb_div,
  604. u32 frac_fb_div,
  605. u32 post_div)
  606. {
  607. struct drm_device *dev = crtc->dev;
  608. struct radeon_device *rdev = dev->dev_private;
  609. u8 frev, crev;
  610. int index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  611. union set_pixel_clock args;
  612. memset(&args, 0, sizeof(args));
  613. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  614. &crev))
  615. return;
  616. switch (frev) {
  617. case 1:
  618. switch (crev) {
  619. case 1:
  620. if (clock == ATOM_DISABLE)
  621. return;
  622. args.v1.usPixelClock = cpu_to_le16(clock / 10);
  623. args.v1.usRefDiv = cpu_to_le16(ref_div);
  624. args.v1.usFbDiv = cpu_to_le16(fb_div);
  625. args.v1.ucFracFbDiv = frac_fb_div;
  626. args.v1.ucPostDiv = post_div;
  627. args.v1.ucPpll = pll_id;
  628. args.v1.ucCRTC = crtc_id;
  629. args.v1.ucRefDivSrc = 1;
  630. break;
  631. case 2:
  632. args.v2.usPixelClock = cpu_to_le16(clock / 10);
  633. args.v2.usRefDiv = cpu_to_le16(ref_div);
  634. args.v2.usFbDiv = cpu_to_le16(fb_div);
  635. args.v2.ucFracFbDiv = frac_fb_div;
  636. args.v2.ucPostDiv = post_div;
  637. args.v2.ucPpll = pll_id;
  638. args.v2.ucCRTC = crtc_id;
  639. args.v2.ucRefDivSrc = 1;
  640. break;
  641. case 3:
  642. args.v3.usPixelClock = cpu_to_le16(clock / 10);
  643. args.v3.usRefDiv = cpu_to_le16(ref_div);
  644. args.v3.usFbDiv = cpu_to_le16(fb_div);
  645. args.v3.ucFracFbDiv = frac_fb_div;
  646. args.v3.ucPostDiv = post_div;
  647. args.v3.ucPpll = pll_id;
  648. args.v3.ucMiscInfo = (pll_id << 2);
  649. args.v3.ucTransmitterId = encoder_id;
  650. args.v3.ucEncoderMode = encoder_mode;
  651. break;
  652. case 5:
  653. args.v5.ucCRTC = crtc_id;
  654. args.v5.usPixelClock = cpu_to_le16(clock / 10);
  655. args.v5.ucRefDiv = ref_div;
  656. args.v5.usFbDiv = cpu_to_le16(fb_div);
  657. args.v5.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
  658. args.v5.ucPostDiv = post_div;
  659. args.v5.ucMiscInfo = 0; /* HDMI depth, etc. */
  660. args.v5.ucTransmitterID = encoder_id;
  661. args.v5.ucEncoderMode = encoder_mode;
  662. args.v5.ucPpll = pll_id;
  663. break;
  664. default:
  665. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  666. return;
  667. }
  668. break;
  669. default:
  670. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  671. return;
  672. }
  673. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  674. }
  675. static void atombios_crtc_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
  676. {
  677. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  678. struct drm_device *dev = crtc->dev;
  679. struct radeon_device *rdev = dev->dev_private;
  680. struct drm_encoder *encoder = NULL;
  681. struct radeon_encoder *radeon_encoder = NULL;
  682. u32 pll_clock = mode->clock;
  683. u32 ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0;
  684. struct radeon_pll *pll;
  685. u32 adjusted_clock;
  686. int encoder_mode = 0;
  687. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  688. if (encoder->crtc == crtc) {
  689. radeon_encoder = to_radeon_encoder(encoder);
  690. encoder_mode = atombios_get_encoder_mode(encoder);
  691. break;
  692. }
  693. }
  694. if (!radeon_encoder)
  695. return;
  696. switch (radeon_crtc->pll_id) {
  697. case ATOM_PPLL1:
  698. pll = &rdev->clock.p1pll;
  699. break;
  700. case ATOM_PPLL2:
  701. pll = &rdev->clock.p2pll;
  702. break;
  703. case ATOM_DCPLL:
  704. case ATOM_PPLL_INVALID:
  705. default:
  706. pll = &rdev->clock.dcpll;
  707. break;
  708. }
  709. /* adjust pixel clock as needed */
  710. adjusted_clock = atombios_adjust_pll(crtc, mode, pll);
  711. radeon_compute_pll(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
  712. &ref_div, &post_div);
  713. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  714. encoder_mode, radeon_encoder->encoder_id, mode->clock,
  715. ref_div, fb_div, frac_fb_div, post_div);
  716. }
  717. static int evergreen_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  718. struct drm_framebuffer *old_fb)
  719. {
  720. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  721. struct drm_device *dev = crtc->dev;
  722. struct radeon_device *rdev = dev->dev_private;
  723. struct radeon_framebuffer *radeon_fb;
  724. struct drm_gem_object *obj;
  725. struct radeon_bo *rbo;
  726. uint64_t fb_location;
  727. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  728. int r;
  729. /* no fb bound */
  730. if (!crtc->fb) {
  731. DRM_DEBUG_KMS("No FB bound\n");
  732. return 0;
  733. }
  734. radeon_fb = to_radeon_framebuffer(crtc->fb);
  735. /* Pin framebuffer & get tilling informations */
  736. obj = radeon_fb->obj;
  737. rbo = obj->driver_private;
  738. r = radeon_bo_reserve(rbo, false);
  739. if (unlikely(r != 0))
  740. return r;
  741. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  742. if (unlikely(r != 0)) {
  743. radeon_bo_unreserve(rbo);
  744. return -EINVAL;
  745. }
  746. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  747. radeon_bo_unreserve(rbo);
  748. switch (crtc->fb->bits_per_pixel) {
  749. case 8:
  750. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_8BPP) |
  751. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_INDEXED));
  752. break;
  753. case 15:
  754. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  755. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB1555));
  756. break;
  757. case 16:
  758. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  759. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB565));
  760. break;
  761. case 24:
  762. case 32:
  763. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
  764. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB8888));
  765. break;
  766. default:
  767. DRM_ERROR("Unsupported screen depth %d\n",
  768. crtc->fb->bits_per_pixel);
  769. return -EINVAL;
  770. }
  771. if (tiling_flags & RADEON_TILING_MACRO)
  772. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_2D_TILED_THIN1);
  773. else if (tiling_flags & RADEON_TILING_MICRO)
  774. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_1D_TILED_THIN1);
  775. switch (radeon_crtc->crtc_id) {
  776. case 0:
  777. WREG32(AVIVO_D1VGA_CONTROL, 0);
  778. break;
  779. case 1:
  780. WREG32(AVIVO_D2VGA_CONTROL, 0);
  781. break;
  782. case 2:
  783. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  784. break;
  785. case 3:
  786. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  787. break;
  788. case 4:
  789. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  790. break;
  791. case 5:
  792. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  793. break;
  794. default:
  795. break;
  796. }
  797. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  798. upper_32_bits(fb_location));
  799. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  800. upper_32_bits(fb_location));
  801. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  802. (u32)fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  803. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  804. (u32) fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  805. WREG32(EVERGREEN_GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  806. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  807. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  808. WREG32(EVERGREEN_GRPH_X_START + radeon_crtc->crtc_offset, 0);
  809. WREG32(EVERGREEN_GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  810. WREG32(EVERGREEN_GRPH_X_END + radeon_crtc->crtc_offset, crtc->fb->width);
  811. WREG32(EVERGREEN_GRPH_Y_END + radeon_crtc->crtc_offset, crtc->fb->height);
  812. fb_pitch_pixels = crtc->fb->pitch / (crtc->fb->bits_per_pixel / 8);
  813. WREG32(EVERGREEN_GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  814. WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  815. WREG32(EVERGREEN_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  816. crtc->mode.vdisplay);
  817. x &= ~3;
  818. y &= ~1;
  819. WREG32(EVERGREEN_VIEWPORT_START + radeon_crtc->crtc_offset,
  820. (x << 16) | y);
  821. WREG32(EVERGREEN_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  822. (crtc->mode.hdisplay << 16) | crtc->mode.vdisplay);
  823. if (crtc->mode.flags & DRM_MODE_FLAG_INTERLACE)
  824. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset,
  825. EVERGREEN_INTERLEAVE_EN);
  826. else
  827. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  828. if (old_fb && old_fb != crtc->fb) {
  829. radeon_fb = to_radeon_framebuffer(old_fb);
  830. rbo = radeon_fb->obj->driver_private;
  831. r = radeon_bo_reserve(rbo, false);
  832. if (unlikely(r != 0))
  833. return r;
  834. radeon_bo_unpin(rbo);
  835. radeon_bo_unreserve(rbo);
  836. }
  837. /* Bytes per pixel may have changed */
  838. radeon_bandwidth_update(rdev);
  839. return 0;
  840. }
  841. static int avivo_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  842. struct drm_framebuffer *old_fb)
  843. {
  844. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  845. struct drm_device *dev = crtc->dev;
  846. struct radeon_device *rdev = dev->dev_private;
  847. struct radeon_framebuffer *radeon_fb;
  848. struct drm_gem_object *obj;
  849. struct radeon_bo *rbo;
  850. uint64_t fb_location;
  851. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  852. int r;
  853. /* no fb bound */
  854. if (!crtc->fb) {
  855. DRM_DEBUG_KMS("No FB bound\n");
  856. return 0;
  857. }
  858. radeon_fb = to_radeon_framebuffer(crtc->fb);
  859. /* Pin framebuffer & get tilling informations */
  860. obj = radeon_fb->obj;
  861. rbo = obj->driver_private;
  862. r = radeon_bo_reserve(rbo, false);
  863. if (unlikely(r != 0))
  864. return r;
  865. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  866. if (unlikely(r != 0)) {
  867. radeon_bo_unreserve(rbo);
  868. return -EINVAL;
  869. }
  870. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  871. radeon_bo_unreserve(rbo);
  872. switch (crtc->fb->bits_per_pixel) {
  873. case 8:
  874. fb_format =
  875. AVIVO_D1GRPH_CONTROL_DEPTH_8BPP |
  876. AVIVO_D1GRPH_CONTROL_8BPP_INDEXED;
  877. break;
  878. case 15:
  879. fb_format =
  880. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  881. AVIVO_D1GRPH_CONTROL_16BPP_ARGB1555;
  882. break;
  883. case 16:
  884. fb_format =
  885. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  886. AVIVO_D1GRPH_CONTROL_16BPP_RGB565;
  887. break;
  888. case 24:
  889. case 32:
  890. fb_format =
  891. AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
  892. AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888;
  893. break;
  894. default:
  895. DRM_ERROR("Unsupported screen depth %d\n",
  896. crtc->fb->bits_per_pixel);
  897. return -EINVAL;
  898. }
  899. if (rdev->family >= CHIP_R600) {
  900. if (tiling_flags & RADEON_TILING_MACRO)
  901. fb_format |= R600_D1GRPH_ARRAY_MODE_2D_TILED_THIN1;
  902. else if (tiling_flags & RADEON_TILING_MICRO)
  903. fb_format |= R600_D1GRPH_ARRAY_MODE_1D_TILED_THIN1;
  904. } else {
  905. if (tiling_flags & RADEON_TILING_MACRO)
  906. fb_format |= AVIVO_D1GRPH_MACRO_ADDRESS_MODE;
  907. if (tiling_flags & RADEON_TILING_MICRO)
  908. fb_format |= AVIVO_D1GRPH_TILED;
  909. }
  910. if (radeon_crtc->crtc_id == 0)
  911. WREG32(AVIVO_D1VGA_CONTROL, 0);
  912. else
  913. WREG32(AVIVO_D2VGA_CONTROL, 0);
  914. if (rdev->family >= CHIP_RV770) {
  915. if (radeon_crtc->crtc_id) {
  916. WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, 0);
  917. WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, 0);
  918. } else {
  919. WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, 0);
  920. WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, 0);
  921. }
  922. }
  923. WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  924. (u32) fb_location);
  925. WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS +
  926. radeon_crtc->crtc_offset, (u32) fb_location);
  927. WREG32(AVIVO_D1GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  928. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  929. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  930. WREG32(AVIVO_D1GRPH_X_START + radeon_crtc->crtc_offset, 0);
  931. WREG32(AVIVO_D1GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  932. WREG32(AVIVO_D1GRPH_X_END + radeon_crtc->crtc_offset, crtc->fb->width);
  933. WREG32(AVIVO_D1GRPH_Y_END + radeon_crtc->crtc_offset, crtc->fb->height);
  934. fb_pitch_pixels = crtc->fb->pitch / (crtc->fb->bits_per_pixel / 8);
  935. WREG32(AVIVO_D1GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  936. WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  937. WREG32(AVIVO_D1MODE_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  938. crtc->mode.vdisplay);
  939. x &= ~3;
  940. y &= ~1;
  941. WREG32(AVIVO_D1MODE_VIEWPORT_START + radeon_crtc->crtc_offset,
  942. (x << 16) | y);
  943. WREG32(AVIVO_D1MODE_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  944. (crtc->mode.hdisplay << 16) | crtc->mode.vdisplay);
  945. if (crtc->mode.flags & DRM_MODE_FLAG_INTERLACE)
  946. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  947. AVIVO_D1MODE_INTERLEAVE_EN);
  948. else
  949. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  950. if (old_fb && old_fb != crtc->fb) {
  951. radeon_fb = to_radeon_framebuffer(old_fb);
  952. rbo = radeon_fb->obj->driver_private;
  953. r = radeon_bo_reserve(rbo, false);
  954. if (unlikely(r != 0))
  955. return r;
  956. radeon_bo_unpin(rbo);
  957. radeon_bo_unreserve(rbo);
  958. }
  959. /* Bytes per pixel may have changed */
  960. radeon_bandwidth_update(rdev);
  961. return 0;
  962. }
  963. int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  964. struct drm_framebuffer *old_fb)
  965. {
  966. struct drm_device *dev = crtc->dev;
  967. struct radeon_device *rdev = dev->dev_private;
  968. if (ASIC_IS_DCE4(rdev))
  969. return evergreen_crtc_set_base(crtc, x, y, old_fb);
  970. else if (ASIC_IS_AVIVO(rdev))
  971. return avivo_crtc_set_base(crtc, x, y, old_fb);
  972. else
  973. return radeon_crtc_set_base(crtc, x, y, old_fb);
  974. }
  975. /* properly set additional regs when using atombios */
  976. static void radeon_legacy_atom_fixup(struct drm_crtc *crtc)
  977. {
  978. struct drm_device *dev = crtc->dev;
  979. struct radeon_device *rdev = dev->dev_private;
  980. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  981. u32 disp_merge_cntl;
  982. switch (radeon_crtc->crtc_id) {
  983. case 0:
  984. disp_merge_cntl = RREG32(RADEON_DISP_MERGE_CNTL);
  985. disp_merge_cntl &= ~RADEON_DISP_RGB_OFFSET_EN;
  986. WREG32(RADEON_DISP_MERGE_CNTL, disp_merge_cntl);
  987. break;
  988. case 1:
  989. disp_merge_cntl = RREG32(RADEON_DISP2_MERGE_CNTL);
  990. disp_merge_cntl &= ~RADEON_DISP2_RGB_OFFSET_EN;
  991. WREG32(RADEON_DISP2_MERGE_CNTL, disp_merge_cntl);
  992. WREG32(RADEON_FP_H2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_H_SYNC_STRT_WID));
  993. WREG32(RADEON_FP_V2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_V_SYNC_STRT_WID));
  994. break;
  995. }
  996. }
  997. static int radeon_atom_pick_pll(struct drm_crtc *crtc)
  998. {
  999. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1000. struct drm_device *dev = crtc->dev;
  1001. struct radeon_device *rdev = dev->dev_private;
  1002. struct drm_encoder *test_encoder;
  1003. struct drm_crtc *test_crtc;
  1004. uint32_t pll_in_use = 0;
  1005. if (ASIC_IS_DCE4(rdev)) {
  1006. /* if crtc is driving DP and we have an ext clock, use that */
  1007. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1008. if (test_encoder->crtc && (test_encoder->crtc == crtc)) {
  1009. if (atombios_get_encoder_mode(test_encoder) == ATOM_ENCODER_MODE_DP) {
  1010. if (rdev->clock.dp_extclk)
  1011. return ATOM_PPLL_INVALID;
  1012. }
  1013. }
  1014. }
  1015. /* otherwise, pick one of the plls */
  1016. list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
  1017. struct radeon_crtc *radeon_test_crtc;
  1018. if (crtc == test_crtc)
  1019. continue;
  1020. radeon_test_crtc = to_radeon_crtc(test_crtc);
  1021. if ((radeon_test_crtc->pll_id >= ATOM_PPLL1) &&
  1022. (radeon_test_crtc->pll_id <= ATOM_PPLL2))
  1023. pll_in_use |= (1 << radeon_test_crtc->pll_id);
  1024. }
  1025. if (!(pll_in_use & 1))
  1026. return ATOM_PPLL1;
  1027. return ATOM_PPLL2;
  1028. } else
  1029. return radeon_crtc->crtc_id;
  1030. }
  1031. int atombios_crtc_mode_set(struct drm_crtc *crtc,
  1032. struct drm_display_mode *mode,
  1033. struct drm_display_mode *adjusted_mode,
  1034. int x, int y, struct drm_framebuffer *old_fb)
  1035. {
  1036. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1037. struct drm_device *dev = crtc->dev;
  1038. struct radeon_device *rdev = dev->dev_private;
  1039. /* TODO color tiling */
  1040. atombios_disable_ss(crtc);
  1041. /* always set DCPLL */
  1042. if (ASIC_IS_DCE4(rdev))
  1043. atombios_crtc_set_dcpll(crtc);
  1044. atombios_crtc_set_pll(crtc, adjusted_mode);
  1045. atombios_enable_ss(crtc);
  1046. if (ASIC_IS_AVIVO(rdev))
  1047. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1048. else {
  1049. atombios_crtc_set_timing(crtc, adjusted_mode);
  1050. if (radeon_crtc->crtc_id == 0)
  1051. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1052. radeon_legacy_atom_fixup(crtc);
  1053. }
  1054. atombios_crtc_set_base(crtc, x, y, old_fb);
  1055. atombios_overscan_setup(crtc, mode, adjusted_mode);
  1056. atombios_scaler_setup(crtc);
  1057. return 0;
  1058. }
  1059. static bool atombios_crtc_mode_fixup(struct drm_crtc *crtc,
  1060. struct drm_display_mode *mode,
  1061. struct drm_display_mode *adjusted_mode)
  1062. {
  1063. struct drm_device *dev = crtc->dev;
  1064. struct radeon_device *rdev = dev->dev_private;
  1065. /* adjust pm to upcoming mode change */
  1066. radeon_pm_compute_clocks(rdev);
  1067. if (!radeon_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  1068. return false;
  1069. return true;
  1070. }
  1071. static void atombios_crtc_prepare(struct drm_crtc *crtc)
  1072. {
  1073. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1074. /* pick pll */
  1075. radeon_crtc->pll_id = radeon_atom_pick_pll(crtc);
  1076. atombios_lock_crtc(crtc, ATOM_ENABLE);
  1077. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1078. }
  1079. static void atombios_crtc_commit(struct drm_crtc *crtc)
  1080. {
  1081. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  1082. atombios_lock_crtc(crtc, ATOM_DISABLE);
  1083. }
  1084. static void atombios_crtc_disable(struct drm_crtc *crtc)
  1085. {
  1086. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1087. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1088. switch (radeon_crtc->pll_id) {
  1089. case ATOM_PPLL1:
  1090. case ATOM_PPLL2:
  1091. /* disable the ppll */
  1092. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  1093. 0, 0, ATOM_DISABLE, 0, 0, 0, 0);
  1094. break;
  1095. default:
  1096. break;
  1097. }
  1098. radeon_crtc->pll_id = -1;
  1099. }
  1100. static const struct drm_crtc_helper_funcs atombios_helper_funcs = {
  1101. .dpms = atombios_crtc_dpms,
  1102. .mode_fixup = atombios_crtc_mode_fixup,
  1103. .mode_set = atombios_crtc_mode_set,
  1104. .mode_set_base = atombios_crtc_set_base,
  1105. .prepare = atombios_crtc_prepare,
  1106. .commit = atombios_crtc_commit,
  1107. .load_lut = radeon_crtc_load_lut,
  1108. .disable = atombios_crtc_disable,
  1109. };
  1110. void radeon_atombios_init_crtc(struct drm_device *dev,
  1111. struct radeon_crtc *radeon_crtc)
  1112. {
  1113. struct radeon_device *rdev = dev->dev_private;
  1114. if (ASIC_IS_DCE4(rdev)) {
  1115. switch (radeon_crtc->crtc_id) {
  1116. case 0:
  1117. default:
  1118. radeon_crtc->crtc_offset = EVERGREEN_CRTC0_REGISTER_OFFSET;
  1119. break;
  1120. case 1:
  1121. radeon_crtc->crtc_offset = EVERGREEN_CRTC1_REGISTER_OFFSET;
  1122. break;
  1123. case 2:
  1124. radeon_crtc->crtc_offset = EVERGREEN_CRTC2_REGISTER_OFFSET;
  1125. break;
  1126. case 3:
  1127. radeon_crtc->crtc_offset = EVERGREEN_CRTC3_REGISTER_OFFSET;
  1128. break;
  1129. case 4:
  1130. radeon_crtc->crtc_offset = EVERGREEN_CRTC4_REGISTER_OFFSET;
  1131. break;
  1132. case 5:
  1133. radeon_crtc->crtc_offset = EVERGREEN_CRTC5_REGISTER_OFFSET;
  1134. break;
  1135. }
  1136. } else {
  1137. if (radeon_crtc->crtc_id == 1)
  1138. radeon_crtc->crtc_offset =
  1139. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL;
  1140. else
  1141. radeon_crtc->crtc_offset = 0;
  1142. }
  1143. radeon_crtc->pll_id = -1;
  1144. drm_crtc_helper_add(&radeon_crtc->base, &atombios_helper_funcs);
  1145. }