pm34xx.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137
  1. /*
  2. * OMAP3 Power Management Routines
  3. *
  4. * Copyright (C) 2006-2008 Nokia Corporation
  5. * Tony Lindgren <tony@atomide.com>
  6. * Jouni Hogander
  7. *
  8. * Copyright (C) 2007 Texas Instruments, Inc.
  9. * Rajendra Nayak <rnayak@ti.com>
  10. *
  11. * Copyright (C) 2005 Texas Instruments, Inc.
  12. * Richard Woodruff <r-woodruff2@ti.com>
  13. *
  14. * Based on pm.c for omap1
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/pm.h>
  21. #include <linux/suspend.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/module.h>
  24. #include <linux/list.h>
  25. #include <linux/err.h>
  26. #include <linux/gpio.h>
  27. #include <linux/clk.h>
  28. #include <linux/delay.h>
  29. #include <linux/slab.h>
  30. #include <plat/sram.h>
  31. #include <plat/clockdomain.h>
  32. #include <plat/powerdomain.h>
  33. #include <plat/control.h>
  34. #include <plat/serial.h>
  35. #include <plat/sdrc.h>
  36. #include <plat/prcm.h>
  37. #include <plat/gpmc.h>
  38. #include <plat/dma.h>
  39. #include <plat/dmtimer.h>
  40. #include <asm/tlbflush.h>
  41. #include "cm.h"
  42. #include "cm-regbits-34xx.h"
  43. #include "prm-regbits-34xx.h"
  44. #include "prm.h"
  45. #include "pm.h"
  46. #include "sdrc.h"
  47. /* Scratchpad offsets */
  48. #define OMAP343X_TABLE_ADDRESS_OFFSET 0x31
  49. #define OMAP343X_TABLE_VALUE_OFFSET 0x30
  50. #define OMAP343X_CONTROL_REG_VALUE_OFFSET 0x32
  51. u32 enable_off_mode;
  52. u32 sleep_while_idle;
  53. u32 wakeup_timer_seconds;
  54. u32 wakeup_timer_milliseconds;
  55. struct power_state {
  56. struct powerdomain *pwrdm;
  57. u32 next_state;
  58. #ifdef CONFIG_SUSPEND
  59. u32 saved_state;
  60. #endif
  61. struct list_head node;
  62. };
  63. static LIST_HEAD(pwrst_list);
  64. static void (*_omap_sram_idle)(u32 *addr, int save_state);
  65. static int (*_omap_save_secure_sram)(u32 *addr);
  66. static struct powerdomain *mpu_pwrdm, *neon_pwrdm;
  67. static struct powerdomain *core_pwrdm, *per_pwrdm;
  68. static struct powerdomain *cam_pwrdm;
  69. static inline void omap3_per_save_context(void)
  70. {
  71. omap_gpio_save_context();
  72. }
  73. static inline void omap3_per_restore_context(void)
  74. {
  75. omap_gpio_restore_context();
  76. }
  77. static void omap3_enable_io_chain(void)
  78. {
  79. int timeout = 0;
  80. if (omap_rev() >= OMAP3430_REV_ES3_1) {
  81. prm_set_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
  82. PM_WKEN);
  83. /* Do a readback to assure write has been done */
  84. prm_read_mod_reg(WKUP_MOD, PM_WKEN);
  85. while (!(prm_read_mod_reg(WKUP_MOD, PM_WKEN) &
  86. OMAP3430_ST_IO_CHAIN_MASK)) {
  87. timeout++;
  88. if (timeout > 1000) {
  89. printk(KERN_ERR "Wake up daisy chain "
  90. "activation failed.\n");
  91. return;
  92. }
  93. prm_set_mod_reg_bits(OMAP3430_ST_IO_CHAIN_MASK,
  94. WKUP_MOD, PM_WKEN);
  95. }
  96. }
  97. }
  98. static void omap3_disable_io_chain(void)
  99. {
  100. if (omap_rev() >= OMAP3430_REV_ES3_1)
  101. prm_clear_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
  102. PM_WKEN);
  103. }
  104. static void omap3_core_save_context(void)
  105. {
  106. u32 control_padconf_off;
  107. /* Save the padconf registers */
  108. control_padconf_off = omap_ctrl_readl(OMAP343X_CONTROL_PADCONF_OFF);
  109. control_padconf_off |= START_PADCONF_SAVE;
  110. omap_ctrl_writel(control_padconf_off, OMAP343X_CONTROL_PADCONF_OFF);
  111. /* wait for the save to complete */
  112. while (!(omap_ctrl_readl(OMAP343X_CONTROL_GENERAL_PURPOSE_STATUS)
  113. & PADCONF_SAVE_DONE))
  114. udelay(1);
  115. /*
  116. * Force write last pad into memory, as this can fail in some
  117. * cases according to erratas 1.157, 1.185
  118. */
  119. omap_ctrl_writel(omap_ctrl_readl(OMAP343X_PADCONF_ETK_D14),
  120. OMAP343X_CONTROL_MEM_WKUP + 0x2a0);
  121. /* Save the Interrupt controller context */
  122. omap_intc_save_context();
  123. /* Save the GPMC context */
  124. omap3_gpmc_save_context();
  125. /* Save the system control module context, padconf already save above*/
  126. omap3_control_save_context();
  127. omap_dma_global_context_save();
  128. }
  129. static void omap3_core_restore_context(void)
  130. {
  131. /* Restore the control module context, padconf restored by h/w */
  132. omap3_control_restore_context();
  133. /* Restore the GPMC context */
  134. omap3_gpmc_restore_context();
  135. /* Restore the interrupt controller context */
  136. omap_intc_restore_context();
  137. omap_dma_global_context_restore();
  138. }
  139. /*
  140. * FIXME: This function should be called before entering off-mode after
  141. * OMAP3 secure services have been accessed. Currently it is only called
  142. * once during boot sequence, but this works as we are not using secure
  143. * services.
  144. */
  145. static void omap3_save_secure_ram_context(u32 target_mpu_state)
  146. {
  147. u32 ret;
  148. if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
  149. /*
  150. * MPU next state must be set to POWER_ON temporarily,
  151. * otherwise the WFI executed inside the ROM code
  152. * will hang the system.
  153. */
  154. pwrdm_set_next_pwrst(mpu_pwrdm, PWRDM_POWER_ON);
  155. ret = _omap_save_secure_sram((u32 *)
  156. __pa(omap3_secure_ram_storage));
  157. pwrdm_set_next_pwrst(mpu_pwrdm, target_mpu_state);
  158. /* Following is for error tracking, it should not happen */
  159. if (ret) {
  160. printk(KERN_ERR "save_secure_sram() returns %08x\n",
  161. ret);
  162. while (1)
  163. ;
  164. }
  165. }
  166. }
  167. /*
  168. * PRCM Interrupt Handler Helper Function
  169. *
  170. * The purpose of this function is to clear any wake-up events latched
  171. * in the PRCM PM_WKST_x registers. It is possible that a wake-up event
  172. * may occur whilst attempting to clear a PM_WKST_x register and thus
  173. * set another bit in this register. A while loop is used to ensure
  174. * that any peripheral wake-up events occurring while attempting to
  175. * clear the PM_WKST_x are detected and cleared.
  176. */
  177. static int prcm_clear_mod_irqs(s16 module, u8 regs)
  178. {
  179. u32 wkst, fclk, iclk, clken;
  180. u16 wkst_off = (regs == 3) ? OMAP3430ES2_PM_WKST3 : PM_WKST1;
  181. u16 fclk_off = (regs == 3) ? OMAP3430ES2_CM_FCLKEN3 : CM_FCLKEN1;
  182. u16 iclk_off = (regs == 3) ? CM_ICLKEN3 : CM_ICLKEN1;
  183. u16 grpsel_off = (regs == 3) ?
  184. OMAP3430ES2_PM_MPUGRPSEL3 : OMAP3430_PM_MPUGRPSEL;
  185. int c = 0;
  186. wkst = prm_read_mod_reg(module, wkst_off);
  187. wkst &= prm_read_mod_reg(module, grpsel_off);
  188. if (wkst) {
  189. iclk = cm_read_mod_reg(module, iclk_off);
  190. fclk = cm_read_mod_reg(module, fclk_off);
  191. while (wkst) {
  192. clken = wkst;
  193. cm_set_mod_reg_bits(clken, module, iclk_off);
  194. /*
  195. * For USBHOST, we don't know whether HOST1 or
  196. * HOST2 woke us up, so enable both f-clocks
  197. */
  198. if (module == OMAP3430ES2_USBHOST_MOD)
  199. clken |= 1 << OMAP3430ES2_EN_USBHOST2_SHIFT;
  200. cm_set_mod_reg_bits(clken, module, fclk_off);
  201. prm_write_mod_reg(wkst, module, wkst_off);
  202. wkst = prm_read_mod_reg(module, wkst_off);
  203. c++;
  204. }
  205. cm_write_mod_reg(iclk, module, iclk_off);
  206. cm_write_mod_reg(fclk, module, fclk_off);
  207. }
  208. return c;
  209. }
  210. static int _prcm_int_handle_wakeup(void)
  211. {
  212. int c;
  213. c = prcm_clear_mod_irqs(WKUP_MOD, 1);
  214. c += prcm_clear_mod_irqs(CORE_MOD, 1);
  215. c += prcm_clear_mod_irqs(OMAP3430_PER_MOD, 1);
  216. if (omap_rev() > OMAP3430_REV_ES1_0) {
  217. c += prcm_clear_mod_irqs(CORE_MOD, 3);
  218. c += prcm_clear_mod_irqs(OMAP3430ES2_USBHOST_MOD, 1);
  219. }
  220. return c;
  221. }
  222. /*
  223. * PRCM Interrupt Handler
  224. *
  225. * The PRM_IRQSTATUS_MPU register indicates if there are any pending
  226. * interrupts from the PRCM for the MPU. These bits must be cleared in
  227. * order to clear the PRCM interrupt. The PRCM interrupt handler is
  228. * implemented to simply clear the PRM_IRQSTATUS_MPU in order to clear
  229. * the PRCM interrupt. Please note that bit 0 of the PRM_IRQSTATUS_MPU
  230. * register indicates that a wake-up event is pending for the MPU and
  231. * this bit can only be cleared if the all the wake-up events latched
  232. * in the various PM_WKST_x registers have been cleared. The interrupt
  233. * handler is implemented using a do-while loop so that if a wake-up
  234. * event occurred during the processing of the prcm interrupt handler
  235. * (setting a bit in the corresponding PM_WKST_x register and thus
  236. * preventing us from clearing bit 0 of the PRM_IRQSTATUS_MPU register)
  237. * this would be handled.
  238. */
  239. static irqreturn_t prcm_interrupt_handler (int irq, void *dev_id)
  240. {
  241. u32 irqenable_mpu, irqstatus_mpu;
  242. int c = 0;
  243. irqenable_mpu = prm_read_mod_reg(OCP_MOD,
  244. OMAP3_PRM_IRQENABLE_MPU_OFFSET);
  245. irqstatus_mpu = prm_read_mod_reg(OCP_MOD,
  246. OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  247. irqstatus_mpu &= irqenable_mpu;
  248. do {
  249. if (irqstatus_mpu & (OMAP3430_WKUP_ST_MASK |
  250. OMAP3430_IO_ST_MASK)) {
  251. c = _prcm_int_handle_wakeup();
  252. /*
  253. * Is the MPU PRCM interrupt handler racing with the
  254. * IVA2 PRCM interrupt handler ?
  255. */
  256. WARN(c == 0, "prcm: WARNING: PRCM indicated MPU wakeup "
  257. "but no wakeup sources are marked\n");
  258. } else {
  259. /* XXX we need to expand our PRCM interrupt handler */
  260. WARN(1, "prcm: WARNING: PRCM interrupt received, but "
  261. "no code to handle it (%08x)\n", irqstatus_mpu);
  262. }
  263. prm_write_mod_reg(irqstatus_mpu, OCP_MOD,
  264. OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  265. irqstatus_mpu = prm_read_mod_reg(OCP_MOD,
  266. OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  267. irqstatus_mpu &= irqenable_mpu;
  268. } while (irqstatus_mpu);
  269. return IRQ_HANDLED;
  270. }
  271. static void restore_control_register(u32 val)
  272. {
  273. __asm__ __volatile__ ("mcr p15, 0, %0, c1, c0, 0" : : "r" (val));
  274. }
  275. /* Function to restore the table entry that was modified for enabling MMU */
  276. static void restore_table_entry(void)
  277. {
  278. u32 *scratchpad_address;
  279. u32 previous_value, control_reg_value;
  280. u32 *address;
  281. scratchpad_address = OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD);
  282. /* Get address of entry that was modified */
  283. address = (u32 *)__raw_readl(scratchpad_address +
  284. OMAP343X_TABLE_ADDRESS_OFFSET);
  285. /* Get the previous value which needs to be restored */
  286. previous_value = __raw_readl(scratchpad_address +
  287. OMAP343X_TABLE_VALUE_OFFSET);
  288. address = __va(address);
  289. *address = previous_value;
  290. flush_tlb_all();
  291. control_reg_value = __raw_readl(scratchpad_address
  292. + OMAP343X_CONTROL_REG_VALUE_OFFSET);
  293. /* This will enable caches and prediction */
  294. restore_control_register(control_reg_value);
  295. }
  296. void omap_sram_idle(void)
  297. {
  298. /* Variable to tell what needs to be saved and restored
  299. * in omap_sram_idle*/
  300. /* save_state = 0 => Nothing to save and restored */
  301. /* save_state = 1 => Only L1 and logic lost */
  302. /* save_state = 2 => Only L2 lost */
  303. /* save_state = 3 => L1, L2 and logic lost */
  304. int save_state = 0;
  305. int mpu_next_state = PWRDM_POWER_ON;
  306. int per_next_state = PWRDM_POWER_ON;
  307. int core_next_state = PWRDM_POWER_ON;
  308. int core_prev_state, per_prev_state;
  309. u32 sdrc_pwr = 0;
  310. int per_state_modified = 0;
  311. if (!_omap_sram_idle)
  312. return;
  313. pwrdm_clear_all_prev_pwrst(mpu_pwrdm);
  314. pwrdm_clear_all_prev_pwrst(neon_pwrdm);
  315. pwrdm_clear_all_prev_pwrst(core_pwrdm);
  316. pwrdm_clear_all_prev_pwrst(per_pwrdm);
  317. mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
  318. switch (mpu_next_state) {
  319. case PWRDM_POWER_ON:
  320. case PWRDM_POWER_RET:
  321. /* No need to save context */
  322. save_state = 0;
  323. break;
  324. case PWRDM_POWER_OFF:
  325. save_state = 3;
  326. break;
  327. default:
  328. /* Invalid state */
  329. printk(KERN_ERR "Invalid mpu state in sram_idle\n");
  330. return;
  331. }
  332. pwrdm_pre_transition();
  333. /* NEON control */
  334. if (pwrdm_read_pwrst(neon_pwrdm) == PWRDM_POWER_ON)
  335. pwrdm_set_next_pwrst(neon_pwrdm, mpu_next_state);
  336. /* Enable IO-PAD and IO-CHAIN wakeups */
  337. per_next_state = pwrdm_read_next_pwrst(per_pwrdm);
  338. core_next_state = pwrdm_read_next_pwrst(core_pwrdm);
  339. if (omap3_has_io_wakeup() && \
  340. (per_next_state < PWRDM_POWER_ON ||
  341. core_next_state < PWRDM_POWER_ON)) {
  342. prm_set_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD, PM_WKEN);
  343. omap3_enable_io_chain();
  344. }
  345. /* PER */
  346. if (per_next_state < PWRDM_POWER_ON) {
  347. omap_uart_prepare_idle(2);
  348. omap2_gpio_prepare_for_idle(per_next_state);
  349. if (per_next_state == PWRDM_POWER_OFF) {
  350. if (core_next_state == PWRDM_POWER_ON) {
  351. per_next_state = PWRDM_POWER_RET;
  352. pwrdm_set_next_pwrst(per_pwrdm, per_next_state);
  353. per_state_modified = 1;
  354. } else
  355. omap3_per_save_context();
  356. }
  357. }
  358. if (pwrdm_read_pwrst(cam_pwrdm) == PWRDM_POWER_ON)
  359. omap2_clkdm_deny_idle(mpu_pwrdm->pwrdm_clkdms[0]);
  360. /* CORE */
  361. if (core_next_state < PWRDM_POWER_ON) {
  362. omap_uart_prepare_idle(0);
  363. omap_uart_prepare_idle(1);
  364. if (core_next_state == PWRDM_POWER_OFF) {
  365. omap3_core_save_context();
  366. omap3_prcm_save_context();
  367. }
  368. }
  369. omap3_intc_prepare_idle();
  370. /*
  371. * On EMU/HS devices ROM code restores a SRDC value
  372. * from scratchpad which has automatic self refresh on timeout
  373. * of AUTO_CNT = 1 enabled. This takes care of errata 1.142.
  374. * Hence store/restore the SDRC_POWER register here.
  375. */
  376. if (omap_rev() >= OMAP3430_REV_ES3_0 &&
  377. omap_type() != OMAP2_DEVICE_TYPE_GP &&
  378. core_next_state == PWRDM_POWER_OFF)
  379. sdrc_pwr = sdrc_read_reg(SDRC_POWER);
  380. /*
  381. * omap3_arm_context is the location where ARM registers
  382. * get saved. The restore path then reads from this
  383. * location and restores them back.
  384. */
  385. _omap_sram_idle(omap3_arm_context, save_state);
  386. cpu_init();
  387. /* Restore normal SDRC POWER settings */
  388. if (omap_rev() >= OMAP3430_REV_ES3_0 &&
  389. omap_type() != OMAP2_DEVICE_TYPE_GP &&
  390. core_next_state == PWRDM_POWER_OFF)
  391. sdrc_write_reg(sdrc_pwr, SDRC_POWER);
  392. /* Restore table entry modified during MMU restoration */
  393. if (pwrdm_read_prev_pwrst(mpu_pwrdm) == PWRDM_POWER_OFF)
  394. restore_table_entry();
  395. /* CORE */
  396. if (core_next_state < PWRDM_POWER_ON) {
  397. core_prev_state = pwrdm_read_prev_pwrst(core_pwrdm);
  398. if (core_prev_state == PWRDM_POWER_OFF) {
  399. omap3_core_restore_context();
  400. omap3_prcm_restore_context();
  401. omap3_sram_restore_context();
  402. omap2_sms_restore_context();
  403. }
  404. omap_uart_resume_idle(0);
  405. omap_uart_resume_idle(1);
  406. if (core_next_state == PWRDM_POWER_OFF)
  407. prm_clear_mod_reg_bits(OMAP3430_AUTO_OFF_MASK,
  408. OMAP3430_GR_MOD,
  409. OMAP3_PRM_VOLTCTRL_OFFSET);
  410. }
  411. omap3_intc_resume_idle();
  412. /* PER */
  413. if (per_next_state < PWRDM_POWER_ON) {
  414. per_prev_state = pwrdm_read_prev_pwrst(per_pwrdm);
  415. omap2_gpio_resume_after_idle();
  416. if (per_prev_state == PWRDM_POWER_OFF)
  417. omap3_per_restore_context();
  418. omap_uart_resume_idle(2);
  419. if (per_state_modified)
  420. pwrdm_set_next_pwrst(per_pwrdm, PWRDM_POWER_OFF);
  421. }
  422. /* Disable IO-PAD and IO-CHAIN wakeup */
  423. if (omap3_has_io_wakeup() && core_next_state < PWRDM_POWER_ON) {
  424. prm_clear_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD, PM_WKEN);
  425. omap3_disable_io_chain();
  426. }
  427. pwrdm_post_transition();
  428. omap2_clkdm_allow_idle(mpu_pwrdm->pwrdm_clkdms[0]);
  429. }
  430. int omap3_can_sleep(void)
  431. {
  432. if (!sleep_while_idle)
  433. return 0;
  434. if (!omap_uart_can_sleep())
  435. return 0;
  436. return 1;
  437. }
  438. /* This sets pwrdm state (other than mpu & core. Currently only ON &
  439. * RET are supported. Function is assuming that clkdm doesn't have
  440. * hw_sup mode enabled. */
  441. int set_pwrdm_state(struct powerdomain *pwrdm, u32 state)
  442. {
  443. u32 cur_state;
  444. int sleep_switch = 0;
  445. int ret = 0;
  446. if (pwrdm == NULL || IS_ERR(pwrdm))
  447. return -EINVAL;
  448. while (!(pwrdm->pwrsts & (1 << state))) {
  449. if (state == PWRDM_POWER_OFF)
  450. return ret;
  451. state--;
  452. }
  453. cur_state = pwrdm_read_next_pwrst(pwrdm);
  454. if (cur_state == state)
  455. return ret;
  456. if (pwrdm_read_pwrst(pwrdm) < PWRDM_POWER_ON) {
  457. omap2_clkdm_wakeup(pwrdm->pwrdm_clkdms[0]);
  458. sleep_switch = 1;
  459. pwrdm_wait_transition(pwrdm);
  460. }
  461. ret = pwrdm_set_next_pwrst(pwrdm, state);
  462. if (ret) {
  463. printk(KERN_ERR "Unable to set state of powerdomain: %s\n",
  464. pwrdm->name);
  465. goto err;
  466. }
  467. if (sleep_switch) {
  468. omap2_clkdm_allow_idle(pwrdm->pwrdm_clkdms[0]);
  469. pwrdm_wait_transition(pwrdm);
  470. pwrdm_state_switch(pwrdm);
  471. }
  472. err:
  473. return ret;
  474. }
  475. static void omap3_pm_idle(void)
  476. {
  477. local_irq_disable();
  478. local_fiq_disable();
  479. if (!omap3_can_sleep())
  480. goto out;
  481. if (omap_irq_pending() || need_resched())
  482. goto out;
  483. omap_sram_idle();
  484. out:
  485. local_fiq_enable();
  486. local_irq_enable();
  487. }
  488. #ifdef CONFIG_SUSPEND
  489. static suspend_state_t suspend_state;
  490. static void omap2_pm_wakeup_on_timer(u32 seconds, u32 milliseconds)
  491. {
  492. u32 tick_rate, cycles;
  493. if (!seconds && !milliseconds)
  494. return;
  495. tick_rate = clk_get_rate(omap_dm_timer_get_fclk(gptimer_wakeup));
  496. cycles = tick_rate * seconds + tick_rate * milliseconds / 1000;
  497. omap_dm_timer_stop(gptimer_wakeup);
  498. omap_dm_timer_set_load_start(gptimer_wakeup, 0, 0xffffffff - cycles);
  499. pr_info("PM: Resume timer in %u.%03u secs"
  500. " (%d ticks at %d ticks/sec.)\n",
  501. seconds, milliseconds, cycles, tick_rate);
  502. }
  503. static int omap3_pm_prepare(void)
  504. {
  505. disable_hlt();
  506. return 0;
  507. }
  508. static int omap3_pm_suspend(void)
  509. {
  510. struct power_state *pwrst;
  511. int state, ret = 0;
  512. if (wakeup_timer_seconds || wakeup_timer_milliseconds)
  513. omap2_pm_wakeup_on_timer(wakeup_timer_seconds,
  514. wakeup_timer_milliseconds);
  515. /* Read current next_pwrsts */
  516. list_for_each_entry(pwrst, &pwrst_list, node)
  517. pwrst->saved_state = pwrdm_read_next_pwrst(pwrst->pwrdm);
  518. /* Set ones wanted by suspend */
  519. list_for_each_entry(pwrst, &pwrst_list, node) {
  520. if (set_pwrdm_state(pwrst->pwrdm, pwrst->next_state))
  521. goto restore;
  522. if (pwrdm_clear_all_prev_pwrst(pwrst->pwrdm))
  523. goto restore;
  524. }
  525. omap_uart_prepare_suspend();
  526. omap3_intc_suspend();
  527. omap_sram_idle();
  528. restore:
  529. /* Restore next_pwrsts */
  530. list_for_each_entry(pwrst, &pwrst_list, node) {
  531. state = pwrdm_read_prev_pwrst(pwrst->pwrdm);
  532. if (state > pwrst->next_state) {
  533. printk(KERN_INFO "Powerdomain (%s) didn't enter "
  534. "target state %d\n",
  535. pwrst->pwrdm->name, pwrst->next_state);
  536. ret = -1;
  537. }
  538. set_pwrdm_state(pwrst->pwrdm, pwrst->saved_state);
  539. }
  540. if (ret)
  541. printk(KERN_ERR "Could not enter target state in pm_suspend\n");
  542. else
  543. printk(KERN_INFO "Successfully put all powerdomains "
  544. "to target state\n");
  545. return ret;
  546. }
  547. static int omap3_pm_enter(suspend_state_t unused)
  548. {
  549. int ret = 0;
  550. switch (suspend_state) {
  551. case PM_SUSPEND_STANDBY:
  552. case PM_SUSPEND_MEM:
  553. ret = omap3_pm_suspend();
  554. break;
  555. default:
  556. ret = -EINVAL;
  557. }
  558. return ret;
  559. }
  560. static void omap3_pm_finish(void)
  561. {
  562. enable_hlt();
  563. }
  564. /* Hooks to enable / disable UART interrupts during suspend */
  565. static int omap3_pm_begin(suspend_state_t state)
  566. {
  567. suspend_state = state;
  568. omap_uart_enable_irqs(0);
  569. return 0;
  570. }
  571. static void omap3_pm_end(void)
  572. {
  573. suspend_state = PM_SUSPEND_ON;
  574. omap_uart_enable_irqs(1);
  575. return;
  576. }
  577. static struct platform_suspend_ops omap_pm_ops = {
  578. .begin = omap3_pm_begin,
  579. .end = omap3_pm_end,
  580. .prepare = omap3_pm_prepare,
  581. .enter = omap3_pm_enter,
  582. .finish = omap3_pm_finish,
  583. .valid = suspend_valid_only_mem,
  584. };
  585. #endif /* CONFIG_SUSPEND */
  586. /**
  587. * omap3_iva_idle(): ensure IVA is in idle so it can be put into
  588. * retention
  589. *
  590. * In cases where IVA2 is activated by bootcode, it may prevent
  591. * full-chip retention or off-mode because it is not idle. This
  592. * function forces the IVA2 into idle state so it can go
  593. * into retention/off and thus allow full-chip retention/off.
  594. *
  595. **/
  596. static void __init omap3_iva_idle(void)
  597. {
  598. /* ensure IVA2 clock is disabled */
  599. cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
  600. /* if no clock activity, nothing else to do */
  601. if (!(cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSTST) &
  602. OMAP3430_CLKACTIVITY_IVA2_MASK))
  603. return;
  604. /* Reset IVA2 */
  605. prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
  606. OMAP3430_RST2_IVA2_MASK |
  607. OMAP3430_RST3_IVA2_MASK,
  608. OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
  609. /* Enable IVA2 clock */
  610. cm_write_mod_reg(OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_MASK,
  611. OMAP3430_IVA2_MOD, CM_FCLKEN);
  612. /* Set IVA2 boot mode to 'idle' */
  613. omap_ctrl_writel(OMAP3_IVA2_BOOTMOD_IDLE,
  614. OMAP343X_CONTROL_IVA2_BOOTMOD);
  615. /* Un-reset IVA2 */
  616. prm_write_mod_reg(0, OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
  617. /* Disable IVA2 clock */
  618. cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
  619. /* Reset IVA2 */
  620. prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
  621. OMAP3430_RST2_IVA2_MASK |
  622. OMAP3430_RST3_IVA2_MASK,
  623. OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
  624. }
  625. static void __init omap3_d2d_idle(void)
  626. {
  627. u16 mask, padconf;
  628. /* In a stand alone OMAP3430 where there is not a stacked
  629. * modem for the D2D Idle Ack and D2D MStandby must be pulled
  630. * high. S CONTROL_PADCONF_SAD2D_IDLEACK and
  631. * CONTROL_PADCONF_SAD2D_MSTDBY to have a pull up. */
  632. mask = (1 << 4) | (1 << 3); /* pull-up, enabled */
  633. padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_MSTANDBY);
  634. padconf |= mask;
  635. omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_MSTANDBY);
  636. padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_IDLEACK);
  637. padconf |= mask;
  638. omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_IDLEACK);
  639. /* reset modem */
  640. prm_write_mod_reg(OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RSTPWRON_MASK |
  641. OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RST_MASK,
  642. CORE_MOD, OMAP2_RM_RSTCTRL);
  643. prm_write_mod_reg(0, CORE_MOD, OMAP2_RM_RSTCTRL);
  644. }
  645. static void __init prcm_setup_regs(void)
  646. {
  647. /* XXX Reset all wkdeps. This should be done when initializing
  648. * powerdomains */
  649. prm_write_mod_reg(0, OMAP3430_IVA2_MOD, PM_WKDEP);
  650. prm_write_mod_reg(0, MPU_MOD, PM_WKDEP);
  651. prm_write_mod_reg(0, OMAP3430_DSS_MOD, PM_WKDEP);
  652. prm_write_mod_reg(0, OMAP3430_NEON_MOD, PM_WKDEP);
  653. prm_write_mod_reg(0, OMAP3430_CAM_MOD, PM_WKDEP);
  654. prm_write_mod_reg(0, OMAP3430_PER_MOD, PM_WKDEP);
  655. if (omap_rev() > OMAP3430_REV_ES1_0) {
  656. prm_write_mod_reg(0, OMAP3430ES2_SGX_MOD, PM_WKDEP);
  657. prm_write_mod_reg(0, OMAP3430ES2_USBHOST_MOD, PM_WKDEP);
  658. } else
  659. prm_write_mod_reg(0, GFX_MOD, PM_WKDEP);
  660. /*
  661. * Enable interface clock autoidle for all modules.
  662. * Note that in the long run this should be done by clockfw
  663. */
  664. cm_write_mod_reg(
  665. OMAP3430_AUTO_MODEM_MASK |
  666. OMAP3430ES2_AUTO_MMC3_MASK |
  667. OMAP3430ES2_AUTO_ICR_MASK |
  668. OMAP3430_AUTO_AES2_MASK |
  669. OMAP3430_AUTO_SHA12_MASK |
  670. OMAP3430_AUTO_DES2_MASK |
  671. OMAP3430_AUTO_MMC2_MASK |
  672. OMAP3430_AUTO_MMC1_MASK |
  673. OMAP3430_AUTO_MSPRO_MASK |
  674. OMAP3430_AUTO_HDQ_MASK |
  675. OMAP3430_AUTO_MCSPI4_MASK |
  676. OMAP3430_AUTO_MCSPI3_MASK |
  677. OMAP3430_AUTO_MCSPI2_MASK |
  678. OMAP3430_AUTO_MCSPI1_MASK |
  679. OMAP3430_AUTO_I2C3_MASK |
  680. OMAP3430_AUTO_I2C2_MASK |
  681. OMAP3430_AUTO_I2C1_MASK |
  682. OMAP3430_AUTO_UART2_MASK |
  683. OMAP3430_AUTO_UART1_MASK |
  684. OMAP3430_AUTO_GPT11_MASK |
  685. OMAP3430_AUTO_GPT10_MASK |
  686. OMAP3430_AUTO_MCBSP5_MASK |
  687. OMAP3430_AUTO_MCBSP1_MASK |
  688. OMAP3430ES1_AUTO_FAC_MASK | /* This is es1 only */
  689. OMAP3430_AUTO_MAILBOXES_MASK |
  690. OMAP3430_AUTO_OMAPCTRL_MASK |
  691. OMAP3430ES1_AUTO_FSHOSTUSB_MASK |
  692. OMAP3430_AUTO_HSOTGUSB_MASK |
  693. OMAP3430_AUTO_SAD2D_MASK |
  694. OMAP3430_AUTO_SSI_MASK,
  695. CORE_MOD, CM_AUTOIDLE1);
  696. cm_write_mod_reg(
  697. OMAP3430_AUTO_PKA_MASK |
  698. OMAP3430_AUTO_AES1_MASK |
  699. OMAP3430_AUTO_RNG_MASK |
  700. OMAP3430_AUTO_SHA11_MASK |
  701. OMAP3430_AUTO_DES1_MASK,
  702. CORE_MOD, CM_AUTOIDLE2);
  703. if (omap_rev() > OMAP3430_REV_ES1_0) {
  704. cm_write_mod_reg(
  705. OMAP3430_AUTO_MAD2D_MASK |
  706. OMAP3430ES2_AUTO_USBTLL_MASK,
  707. CORE_MOD, CM_AUTOIDLE3);
  708. }
  709. cm_write_mod_reg(
  710. OMAP3430_AUTO_WDT2_MASK |
  711. OMAP3430_AUTO_WDT1_MASK |
  712. OMAP3430_AUTO_GPIO1_MASK |
  713. OMAP3430_AUTO_32KSYNC_MASK |
  714. OMAP3430_AUTO_GPT12_MASK |
  715. OMAP3430_AUTO_GPT1_MASK,
  716. WKUP_MOD, CM_AUTOIDLE);
  717. cm_write_mod_reg(
  718. OMAP3430_AUTO_DSS_MASK,
  719. OMAP3430_DSS_MOD,
  720. CM_AUTOIDLE);
  721. cm_write_mod_reg(
  722. OMAP3430_AUTO_CAM_MASK,
  723. OMAP3430_CAM_MOD,
  724. CM_AUTOIDLE);
  725. cm_write_mod_reg(
  726. OMAP3430_AUTO_GPIO6_MASK |
  727. OMAP3430_AUTO_GPIO5_MASK |
  728. OMAP3430_AUTO_GPIO4_MASK |
  729. OMAP3430_AUTO_GPIO3_MASK |
  730. OMAP3430_AUTO_GPIO2_MASK |
  731. OMAP3430_AUTO_WDT3_MASK |
  732. OMAP3430_AUTO_UART3_MASK |
  733. OMAP3430_AUTO_GPT9_MASK |
  734. OMAP3430_AUTO_GPT8_MASK |
  735. OMAP3430_AUTO_GPT7_MASK |
  736. OMAP3430_AUTO_GPT6_MASK |
  737. OMAP3430_AUTO_GPT5_MASK |
  738. OMAP3430_AUTO_GPT4_MASK |
  739. OMAP3430_AUTO_GPT3_MASK |
  740. OMAP3430_AUTO_GPT2_MASK |
  741. OMAP3430_AUTO_MCBSP4_MASK |
  742. OMAP3430_AUTO_MCBSP3_MASK |
  743. OMAP3430_AUTO_MCBSP2_MASK,
  744. OMAP3430_PER_MOD,
  745. CM_AUTOIDLE);
  746. if (omap_rev() > OMAP3430_REV_ES1_0) {
  747. cm_write_mod_reg(
  748. OMAP3430ES2_AUTO_USBHOST_MASK,
  749. OMAP3430ES2_USBHOST_MOD,
  750. CM_AUTOIDLE);
  751. }
  752. omap_ctrl_writel(OMAP3430_AUTOIDLE_MASK, OMAP2_CONTROL_SYSCONFIG);
  753. /*
  754. * Set all plls to autoidle. This is needed until autoidle is
  755. * enabled by clockfw
  756. */
  757. cm_write_mod_reg(1 << OMAP3430_AUTO_IVA2_DPLL_SHIFT,
  758. OMAP3430_IVA2_MOD, CM_AUTOIDLE2);
  759. cm_write_mod_reg(1 << OMAP3430_AUTO_MPU_DPLL_SHIFT,
  760. MPU_MOD,
  761. CM_AUTOIDLE2);
  762. cm_write_mod_reg((1 << OMAP3430_AUTO_PERIPH_DPLL_SHIFT) |
  763. (1 << OMAP3430_AUTO_CORE_DPLL_SHIFT),
  764. PLL_MOD,
  765. CM_AUTOIDLE);
  766. cm_write_mod_reg(1 << OMAP3430ES2_AUTO_PERIPH2_DPLL_SHIFT,
  767. PLL_MOD,
  768. CM_AUTOIDLE2);
  769. /*
  770. * Enable control of expternal oscillator through
  771. * sys_clkreq. In the long run clock framework should
  772. * take care of this.
  773. */
  774. prm_rmw_mod_reg_bits(OMAP_AUTOEXTCLKMODE_MASK,
  775. 1 << OMAP_AUTOEXTCLKMODE_SHIFT,
  776. OMAP3430_GR_MOD,
  777. OMAP3_PRM_CLKSRC_CTRL_OFFSET);
  778. /* setup wakup source */
  779. prm_write_mod_reg(OMAP3430_EN_IO_MASK | OMAP3430_EN_GPIO1_MASK |
  780. OMAP3430_EN_GPT1_MASK | OMAP3430_EN_GPT12_MASK,
  781. WKUP_MOD, PM_WKEN);
  782. /* No need to write EN_IO, that is always enabled */
  783. prm_write_mod_reg(OMAP3430_GRPSEL_GPIO1_MASK |
  784. OMAP3430_GRPSEL_GPT1_MASK |
  785. OMAP3430_GRPSEL_GPT12_MASK,
  786. WKUP_MOD, OMAP3430_PM_MPUGRPSEL);
  787. /* For some reason IO doesn't generate wakeup event even if
  788. * it is selected to mpu wakeup goup */
  789. prm_write_mod_reg(OMAP3430_IO_EN_MASK | OMAP3430_WKUP_EN_MASK,
  790. OCP_MOD, OMAP3_PRM_IRQENABLE_MPU_OFFSET);
  791. /* Enable PM_WKEN to support DSS LPR */
  792. prm_write_mod_reg(OMAP3430_PM_WKEN_DSS_EN_DSS_MASK,
  793. OMAP3430_DSS_MOD, PM_WKEN);
  794. /* Enable wakeups in PER */
  795. prm_write_mod_reg(OMAP3430_EN_GPIO2_MASK | OMAP3430_EN_GPIO3_MASK |
  796. OMAP3430_EN_GPIO4_MASK | OMAP3430_EN_GPIO5_MASK |
  797. OMAP3430_EN_GPIO6_MASK | OMAP3430_EN_UART3_MASK |
  798. OMAP3430_EN_MCBSP2_MASK | OMAP3430_EN_MCBSP3_MASK |
  799. OMAP3430_EN_MCBSP4_MASK,
  800. OMAP3430_PER_MOD, PM_WKEN);
  801. /* and allow them to wake up MPU */
  802. prm_write_mod_reg(OMAP3430_GRPSEL_GPIO2_MASK |
  803. OMAP3430_GRPSEL_GPIO3_MASK |
  804. OMAP3430_GRPSEL_GPIO4_MASK |
  805. OMAP3430_GRPSEL_GPIO5_MASK |
  806. OMAP3430_GRPSEL_GPIO6_MASK |
  807. OMAP3430_GRPSEL_UART3_MASK |
  808. OMAP3430_GRPSEL_MCBSP2_MASK |
  809. OMAP3430_GRPSEL_MCBSP3_MASK |
  810. OMAP3430_GRPSEL_MCBSP4_MASK,
  811. OMAP3430_PER_MOD, OMAP3430_PM_MPUGRPSEL);
  812. /* Don't attach IVA interrupts */
  813. prm_write_mod_reg(0, WKUP_MOD, OMAP3430_PM_IVAGRPSEL);
  814. prm_write_mod_reg(0, CORE_MOD, OMAP3430_PM_IVAGRPSEL1);
  815. prm_write_mod_reg(0, CORE_MOD, OMAP3430ES2_PM_IVAGRPSEL3);
  816. prm_write_mod_reg(0, OMAP3430_PER_MOD, OMAP3430_PM_IVAGRPSEL);
  817. /* Clear any pending 'reset' flags */
  818. prm_write_mod_reg(0xffffffff, MPU_MOD, OMAP2_RM_RSTST);
  819. prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP2_RM_RSTST);
  820. prm_write_mod_reg(0xffffffff, OMAP3430_PER_MOD, OMAP2_RM_RSTST);
  821. prm_write_mod_reg(0xffffffff, OMAP3430_EMU_MOD, OMAP2_RM_RSTST);
  822. prm_write_mod_reg(0xffffffff, OMAP3430_NEON_MOD, OMAP2_RM_RSTST);
  823. prm_write_mod_reg(0xffffffff, OMAP3430_DSS_MOD, OMAP2_RM_RSTST);
  824. prm_write_mod_reg(0xffffffff, OMAP3430ES2_USBHOST_MOD, OMAP2_RM_RSTST);
  825. /* Clear any pending PRCM interrupts */
  826. prm_write_mod_reg(0, OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  827. omap3_iva_idle();
  828. omap3_d2d_idle();
  829. }
  830. void omap3_pm_off_mode_enable(int enable)
  831. {
  832. struct power_state *pwrst;
  833. u32 state;
  834. if (enable)
  835. state = PWRDM_POWER_OFF;
  836. else
  837. state = PWRDM_POWER_RET;
  838. #ifdef CONFIG_CPU_IDLE
  839. omap3_cpuidle_update_states();
  840. #endif
  841. list_for_each_entry(pwrst, &pwrst_list, node) {
  842. pwrst->next_state = state;
  843. set_pwrdm_state(pwrst->pwrdm, state);
  844. }
  845. }
  846. int omap3_pm_get_suspend_state(struct powerdomain *pwrdm)
  847. {
  848. struct power_state *pwrst;
  849. list_for_each_entry(pwrst, &pwrst_list, node) {
  850. if (pwrst->pwrdm == pwrdm)
  851. return pwrst->next_state;
  852. }
  853. return -EINVAL;
  854. }
  855. int omap3_pm_set_suspend_state(struct powerdomain *pwrdm, int state)
  856. {
  857. struct power_state *pwrst;
  858. list_for_each_entry(pwrst, &pwrst_list, node) {
  859. if (pwrst->pwrdm == pwrdm) {
  860. pwrst->next_state = state;
  861. return 0;
  862. }
  863. }
  864. return -EINVAL;
  865. }
  866. static int __init pwrdms_setup(struct powerdomain *pwrdm, void *unused)
  867. {
  868. struct power_state *pwrst;
  869. if (!pwrdm->pwrsts)
  870. return 0;
  871. pwrst = kmalloc(sizeof(struct power_state), GFP_ATOMIC);
  872. if (!pwrst)
  873. return -ENOMEM;
  874. pwrst->pwrdm = pwrdm;
  875. pwrst->next_state = PWRDM_POWER_RET;
  876. list_add(&pwrst->node, &pwrst_list);
  877. if (pwrdm_has_hdwr_sar(pwrdm))
  878. pwrdm_enable_hdwr_sar(pwrdm);
  879. return set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
  880. }
  881. /*
  882. * Enable hw supervised mode for all clockdomains if it's
  883. * supported. Initiate sleep transition for other clockdomains, if
  884. * they are not used
  885. */
  886. static int __init clkdms_setup(struct clockdomain *clkdm, void *unused)
  887. {
  888. clkdm_clear_all_wkdeps(clkdm);
  889. clkdm_clear_all_sleepdeps(clkdm);
  890. if (clkdm->flags & CLKDM_CAN_ENABLE_AUTO)
  891. omap2_clkdm_allow_idle(clkdm);
  892. else if (clkdm->flags & CLKDM_CAN_FORCE_SLEEP &&
  893. atomic_read(&clkdm->usecount) == 0)
  894. omap2_clkdm_sleep(clkdm);
  895. return 0;
  896. }
  897. void omap_push_sram_idle(void)
  898. {
  899. _omap_sram_idle = omap_sram_push(omap34xx_cpu_suspend,
  900. omap34xx_cpu_suspend_sz);
  901. if (omap_type() != OMAP2_DEVICE_TYPE_GP)
  902. _omap_save_secure_sram = omap_sram_push(save_secure_ram_context,
  903. save_secure_ram_context_sz);
  904. }
  905. static int __init omap3_pm_init(void)
  906. {
  907. struct power_state *pwrst, *tmp;
  908. struct clockdomain *neon_clkdm, *per_clkdm, *mpu_clkdm, *core_clkdm;
  909. int ret;
  910. if (!cpu_is_omap34xx())
  911. return -ENODEV;
  912. printk(KERN_ERR "Power Management for TI OMAP3.\n");
  913. /* XXX prcm_setup_regs needs to be before enabling hw
  914. * supervised mode for powerdomains */
  915. prcm_setup_regs();
  916. ret = request_irq(INT_34XX_PRCM_MPU_IRQ,
  917. (irq_handler_t)prcm_interrupt_handler,
  918. IRQF_DISABLED, "prcm", NULL);
  919. if (ret) {
  920. printk(KERN_ERR "request_irq failed to register for 0x%x\n",
  921. INT_34XX_PRCM_MPU_IRQ);
  922. goto err1;
  923. }
  924. ret = pwrdm_for_each(pwrdms_setup, NULL);
  925. if (ret) {
  926. printk(KERN_ERR "Failed to setup powerdomains\n");
  927. goto err2;
  928. }
  929. (void) clkdm_for_each(clkdms_setup, NULL);
  930. mpu_pwrdm = pwrdm_lookup("mpu_pwrdm");
  931. if (mpu_pwrdm == NULL) {
  932. printk(KERN_ERR "Failed to get mpu_pwrdm\n");
  933. goto err2;
  934. }
  935. neon_pwrdm = pwrdm_lookup("neon_pwrdm");
  936. per_pwrdm = pwrdm_lookup("per_pwrdm");
  937. core_pwrdm = pwrdm_lookup("core_pwrdm");
  938. cam_pwrdm = pwrdm_lookup("cam_pwrdm");
  939. neon_clkdm = clkdm_lookup("neon_clkdm");
  940. mpu_clkdm = clkdm_lookup("mpu_clkdm");
  941. per_clkdm = clkdm_lookup("per_clkdm");
  942. core_clkdm = clkdm_lookup("core_clkdm");
  943. omap_push_sram_idle();
  944. #ifdef CONFIG_SUSPEND
  945. suspend_set_ops(&omap_pm_ops);
  946. #endif /* CONFIG_SUSPEND */
  947. pm_idle = omap3_pm_idle;
  948. omap3_idle_init();
  949. clkdm_add_wkdep(neon_clkdm, mpu_clkdm);
  950. if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
  951. omap3_secure_ram_storage =
  952. kmalloc(0x803F, GFP_KERNEL);
  953. if (!omap3_secure_ram_storage)
  954. printk(KERN_ERR "Memory allocation failed when"
  955. "allocating for secure sram context\n");
  956. local_irq_disable();
  957. local_fiq_disable();
  958. omap_dma_global_context_save();
  959. omap3_save_secure_ram_context(PWRDM_POWER_ON);
  960. omap_dma_global_context_restore();
  961. local_irq_enable();
  962. local_fiq_enable();
  963. }
  964. omap3_save_scratchpad_contents();
  965. err1:
  966. return ret;
  967. err2:
  968. free_irq(INT_34XX_PRCM_MPU_IRQ, NULL);
  969. list_for_each_entry_safe(pwrst, tmp, &pwrst_list, node) {
  970. list_del(&pwrst->node);
  971. kfree(pwrst);
  972. }
  973. return ret;
  974. }
  975. late_initcall(omap3_pm_init);