dma.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362
  1. /*
  2. * Copyright(c) 2004 - 2009 Intel Corporation. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the Free
  6. * Software Foundation; either version 2 of the License, or (at your option)
  7. * any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc., 59
  16. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called COPYING.
  20. */
  21. #ifndef IOATDMA_H
  22. #define IOATDMA_H
  23. #include <linux/dmaengine.h>
  24. #include "hw.h"
  25. #include "registers.h"
  26. #include <linux/init.h>
  27. #include <linux/dmapool.h>
  28. #include <linux/cache.h>
  29. #include <linux/pci_ids.h>
  30. #include <net/tcp.h>
  31. #define IOAT_DMA_VERSION "4.00"
  32. #define IOAT_LOW_COMPLETION_MASK 0xffffffc0
  33. #define IOAT_DMA_DCA_ANY_CPU ~0
  34. #define to_ioatdma_device(dev) container_of(dev, struct ioatdma_device, common)
  35. #define to_ioat_desc(lh) container_of(lh, struct ioat_desc_sw, node)
  36. #define tx_to_ioat_desc(tx) container_of(tx, struct ioat_desc_sw, txd)
  37. #define to_dev(ioat_chan) (&(ioat_chan)->device->pdev->dev)
  38. #define to_pdev(ioat_chan) ((ioat_chan)->device->pdev)
  39. #define chan_num(ch) ((int)((ch)->reg_base - (ch)->device->reg_base) / 0x80)
  40. /*
  41. * workaround for IOAT ver.3.0 null descriptor issue
  42. * (channel returns error when size is 0)
  43. */
  44. #define NULL_DESC_BUFFER_SIZE 1
  45. enum ioat_irq_mode {
  46. IOAT_NOIRQ = 0,
  47. IOAT_MSIX,
  48. IOAT_MSI,
  49. IOAT_INTX
  50. };
  51. /**
  52. * struct ioatdma_device - internal representation of a IOAT device
  53. * @pdev: PCI-Express device
  54. * @reg_base: MMIO register space base address
  55. * @dma_pool: for allocating DMA descriptors
  56. * @common: embedded struct dma_device
  57. * @version: version of ioatdma device
  58. * @msix_entries: irq handlers
  59. * @idx: per channel data
  60. * @dca: direct cache access context
  61. * @intr_quirk: interrupt setup quirk (for ioat_v1 devices)
  62. * @enumerate_channels: hw version specific channel enumeration
  63. * @reset_hw: hw version specific channel (re)initialization
  64. * @cleanup_fn: select between the v2 and v3 cleanup routines
  65. * @timer_fn: select between the v2 and v3 timer watchdog routines
  66. * @self_test: hardware version specific self test for each supported op type
  67. *
  68. * Note: the v3 cleanup routine supports raid operations
  69. */
  70. struct ioatdma_device {
  71. struct pci_dev *pdev;
  72. void __iomem *reg_base;
  73. struct pci_pool *dma_pool;
  74. struct pci_pool *completion_pool;
  75. #define MAX_SED_POOLS 5
  76. struct dma_pool *sed_hw_pool[MAX_SED_POOLS];
  77. struct dma_device common;
  78. u8 version;
  79. struct msix_entry msix_entries[4];
  80. struct ioat_chan_common *idx[4];
  81. struct dca_provider *dca;
  82. enum ioat_irq_mode irq_mode;
  83. u32 cap;
  84. void (*intr_quirk)(struct ioatdma_device *device);
  85. int (*enumerate_channels)(struct ioatdma_device *device);
  86. int (*reset_hw)(struct ioat_chan_common *chan);
  87. void (*cleanup_fn)(unsigned long data);
  88. void (*timer_fn)(unsigned long data);
  89. int (*self_test)(struct ioatdma_device *device);
  90. };
  91. struct ioat_chan_common {
  92. struct dma_chan common;
  93. void __iomem *reg_base;
  94. dma_addr_t last_completion;
  95. spinlock_t cleanup_lock;
  96. unsigned long state;
  97. #define IOAT_COMPLETION_PENDING 0
  98. #define IOAT_COMPLETION_ACK 1
  99. #define IOAT_RESET_PENDING 2
  100. #define IOAT_KOBJ_INIT_FAIL 3
  101. #define IOAT_RESHAPE_PENDING 4
  102. #define IOAT_RUN 5
  103. #define IOAT_CHAN_ACTIVE 6
  104. struct timer_list timer;
  105. #define COMPLETION_TIMEOUT msecs_to_jiffies(100)
  106. #define IDLE_TIMEOUT msecs_to_jiffies(2000)
  107. #define RESET_DELAY msecs_to_jiffies(100)
  108. struct ioatdma_device *device;
  109. dma_addr_t completion_dma;
  110. u64 *completion;
  111. struct tasklet_struct cleanup_task;
  112. struct kobject kobj;
  113. };
  114. struct ioat_sysfs_entry {
  115. struct attribute attr;
  116. ssize_t (*show)(struct dma_chan *, char *);
  117. };
  118. /**
  119. * struct ioat_dma_chan - internal representation of a DMA channel
  120. */
  121. struct ioat_dma_chan {
  122. struct ioat_chan_common base;
  123. size_t xfercap; /* XFERCAP register value expanded out */
  124. spinlock_t desc_lock;
  125. struct list_head free_desc;
  126. struct list_head used_desc;
  127. int pending;
  128. u16 desccount;
  129. u16 active;
  130. };
  131. /**
  132. * struct ioat_sed_ent - wrapper around super extended hardware descriptor
  133. * @hw: hardware SED
  134. * @sed_dma: dma address for the SED
  135. * @list: list member
  136. * @parent: point to the dma descriptor that's the parent
  137. */
  138. struct ioat_sed_ent {
  139. struct ioat_sed_raw_descriptor *hw;
  140. dma_addr_t dma;
  141. struct ioat_ring_ent *parent;
  142. unsigned int hw_pool;
  143. };
  144. static inline struct ioat_chan_common *to_chan_common(struct dma_chan *c)
  145. {
  146. return container_of(c, struct ioat_chan_common, common);
  147. }
  148. static inline struct ioat_dma_chan *to_ioat_chan(struct dma_chan *c)
  149. {
  150. struct ioat_chan_common *chan = to_chan_common(c);
  151. return container_of(chan, struct ioat_dma_chan, base);
  152. }
  153. /* wrapper around hardware descriptor format + additional software fields */
  154. /**
  155. * struct ioat_desc_sw - wrapper around hardware descriptor
  156. * @hw: hardware DMA descriptor (for memcpy)
  157. * @node: this descriptor will either be on the free list,
  158. * or attached to a transaction list (tx_list)
  159. * @txd: the generic software descriptor for all engines
  160. * @id: identifier for debug
  161. */
  162. struct ioat_desc_sw {
  163. struct ioat_dma_descriptor *hw;
  164. struct list_head node;
  165. size_t len;
  166. struct list_head tx_list;
  167. struct dma_async_tx_descriptor txd;
  168. #ifdef DEBUG
  169. int id;
  170. #endif
  171. };
  172. #ifdef DEBUG
  173. #define set_desc_id(desc, i) ((desc)->id = (i))
  174. #define desc_id(desc) ((desc)->id)
  175. #else
  176. #define set_desc_id(desc, i)
  177. #define desc_id(desc) (0)
  178. #endif
  179. static inline void
  180. __dump_desc_dbg(struct ioat_chan_common *chan, struct ioat_dma_descriptor *hw,
  181. struct dma_async_tx_descriptor *tx, int id)
  182. {
  183. struct device *dev = to_dev(chan);
  184. dev_dbg(dev, "desc[%d]: (%#llx->%#llx) cookie: %d flags: %#x"
  185. " ctl: %#10.8x (op: %#x int_en: %d compl: %d)\n", id,
  186. (unsigned long long) tx->phys,
  187. (unsigned long long) hw->next, tx->cookie, tx->flags,
  188. hw->ctl, hw->ctl_f.op, hw->ctl_f.int_en, hw->ctl_f.compl_write);
  189. }
  190. #define dump_desc_dbg(c, d) \
  191. ({ if (d) __dump_desc_dbg(&c->base, d->hw, &d->txd, desc_id(d)); 0; })
  192. static inline void ioat_set_tcp_copy_break(unsigned long copybreak)
  193. {
  194. #ifdef CONFIG_NET_DMA
  195. sysctl_tcp_dma_copybreak = copybreak;
  196. #endif
  197. }
  198. static inline struct ioat_chan_common *
  199. ioat_chan_by_index(struct ioatdma_device *device, int index)
  200. {
  201. return device->idx[index];
  202. }
  203. static inline u64 ioat_chansts_32(struct ioat_chan_common *chan)
  204. {
  205. u8 ver = chan->device->version;
  206. u64 status;
  207. u32 status_lo;
  208. /* We need to read the low address first as this causes the
  209. * chipset to latch the upper bits for the subsequent read
  210. */
  211. status_lo = readl(chan->reg_base + IOAT_CHANSTS_OFFSET_LOW(ver));
  212. status = readl(chan->reg_base + IOAT_CHANSTS_OFFSET_HIGH(ver));
  213. status <<= 32;
  214. status |= status_lo;
  215. return status;
  216. }
  217. #if BITS_PER_LONG == 64
  218. static inline u64 ioat_chansts(struct ioat_chan_common *chan)
  219. {
  220. u8 ver = chan->device->version;
  221. u64 status;
  222. /* With IOAT v3.3 the status register is 64bit. */
  223. if (ver >= IOAT_VER_3_3)
  224. status = readq(chan->reg_base + IOAT_CHANSTS_OFFSET(ver));
  225. else
  226. status = ioat_chansts_32(chan);
  227. return status;
  228. }
  229. #else
  230. #define ioat_chansts ioat_chansts_32
  231. #endif
  232. static inline void ioat_start(struct ioat_chan_common *chan)
  233. {
  234. u8 ver = chan->device->version;
  235. writeb(IOAT_CHANCMD_START, chan->reg_base + IOAT_CHANCMD_OFFSET(ver));
  236. }
  237. static inline u64 ioat_chansts_to_addr(u64 status)
  238. {
  239. return status & IOAT_CHANSTS_COMPLETED_DESCRIPTOR_ADDR;
  240. }
  241. static inline u32 ioat_chanerr(struct ioat_chan_common *chan)
  242. {
  243. return readl(chan->reg_base + IOAT_CHANERR_OFFSET);
  244. }
  245. static inline void ioat_suspend(struct ioat_chan_common *chan)
  246. {
  247. u8 ver = chan->device->version;
  248. writeb(IOAT_CHANCMD_SUSPEND, chan->reg_base + IOAT_CHANCMD_OFFSET(ver));
  249. }
  250. static inline void ioat_reset(struct ioat_chan_common *chan)
  251. {
  252. u8 ver = chan->device->version;
  253. writeb(IOAT_CHANCMD_RESET, chan->reg_base + IOAT_CHANCMD_OFFSET(ver));
  254. }
  255. static inline bool ioat_reset_pending(struct ioat_chan_common *chan)
  256. {
  257. u8 ver = chan->device->version;
  258. u8 cmd;
  259. cmd = readb(chan->reg_base + IOAT_CHANCMD_OFFSET(ver));
  260. return (cmd & IOAT_CHANCMD_RESET) == IOAT_CHANCMD_RESET;
  261. }
  262. static inline void ioat_set_chainaddr(struct ioat_dma_chan *ioat, u64 addr)
  263. {
  264. struct ioat_chan_common *chan = &ioat->base;
  265. writel(addr & 0x00000000FFFFFFFF,
  266. chan->reg_base + IOAT1_CHAINADDR_OFFSET_LOW);
  267. writel(addr >> 32,
  268. chan->reg_base + IOAT1_CHAINADDR_OFFSET_HIGH);
  269. }
  270. static inline bool is_ioat_active(unsigned long status)
  271. {
  272. return ((status & IOAT_CHANSTS_STATUS) == IOAT_CHANSTS_ACTIVE);
  273. }
  274. static inline bool is_ioat_idle(unsigned long status)
  275. {
  276. return ((status & IOAT_CHANSTS_STATUS) == IOAT_CHANSTS_DONE);
  277. }
  278. static inline bool is_ioat_halted(unsigned long status)
  279. {
  280. return ((status & IOAT_CHANSTS_STATUS) == IOAT_CHANSTS_HALTED);
  281. }
  282. static inline bool is_ioat_suspended(unsigned long status)
  283. {
  284. return ((status & IOAT_CHANSTS_STATUS) == IOAT_CHANSTS_SUSPENDED);
  285. }
  286. /* channel was fatally programmed */
  287. static inline bool is_ioat_bug(unsigned long err)
  288. {
  289. return !!err;
  290. }
  291. int ioat_probe(struct ioatdma_device *device);
  292. int ioat_register(struct ioatdma_device *device);
  293. int ioat1_dma_probe(struct ioatdma_device *dev, int dca);
  294. int ioat_dma_self_test(struct ioatdma_device *device);
  295. void ioat_dma_remove(struct ioatdma_device *device);
  296. struct dca_provider *ioat_dca_init(struct pci_dev *pdev, void __iomem *iobase);
  297. dma_addr_t ioat_get_current_completion(struct ioat_chan_common *chan);
  298. void ioat_init_channel(struct ioatdma_device *device,
  299. struct ioat_chan_common *chan, int idx);
  300. enum dma_status ioat_dma_tx_status(struct dma_chan *c, dma_cookie_t cookie,
  301. struct dma_tx_state *txstate);
  302. bool ioat_cleanup_preamble(struct ioat_chan_common *chan,
  303. dma_addr_t *phys_complete);
  304. void ioat_kobject_add(struct ioatdma_device *device, struct kobj_type *type);
  305. void ioat_kobject_del(struct ioatdma_device *device);
  306. int ioat_dma_setup_interrupts(struct ioatdma_device *device);
  307. extern const struct sysfs_ops ioat_sysfs_ops;
  308. extern struct ioat_sysfs_entry ioat_version_attr;
  309. extern struct ioat_sysfs_entry ioat_cap_attr;
  310. #endif /* IOATDMA_H */