i2c-mv64xxx.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705
  1. /*
  2. * Driver for the i2c controller on the Marvell line of host bridges
  3. * (e.g, gt642[46]0, mv643[46]0, mv644[46]0, and Orion SoC family).
  4. *
  5. * Author: Mark A. Greer <mgreer@mvista.com>
  6. *
  7. * 2005 (c) MontaVista, Software, Inc. This file is licensed under
  8. * the terms of the GNU General Public License version 2. This program
  9. * is licensed "as is" without any warranty of any kind, whether express
  10. * or implied.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/slab.h>
  14. #include <linux/module.h>
  15. #include <linux/spinlock.h>
  16. #include <linux/i2c.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/mv643xx_i2c.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/io.h>
  21. #include <linux/of.h>
  22. #include <linux/of_irq.h>
  23. #include <linux/of_i2c.h>
  24. #include <linux/clk.h>
  25. #include <linux/err.h>
  26. /* Register defines */
  27. #define MV64XXX_I2C_REG_SLAVE_ADDR 0x00
  28. #define MV64XXX_I2C_REG_DATA 0x04
  29. #define MV64XXX_I2C_REG_CONTROL 0x08
  30. #define MV64XXX_I2C_REG_STATUS 0x0c
  31. #define MV64XXX_I2C_REG_BAUD 0x0c
  32. #define MV64XXX_I2C_REG_EXT_SLAVE_ADDR 0x10
  33. #define MV64XXX_I2C_REG_SOFT_RESET 0x1c
  34. #define MV64XXX_I2C_REG_CONTROL_ACK 0x00000004
  35. #define MV64XXX_I2C_REG_CONTROL_IFLG 0x00000008
  36. #define MV64XXX_I2C_REG_CONTROL_STOP 0x00000010
  37. #define MV64XXX_I2C_REG_CONTROL_START 0x00000020
  38. #define MV64XXX_I2C_REG_CONTROL_TWSIEN 0x00000040
  39. #define MV64XXX_I2C_REG_CONTROL_INTEN 0x00000080
  40. /* Ctlr status values */
  41. #define MV64XXX_I2C_STATUS_BUS_ERR 0x00
  42. #define MV64XXX_I2C_STATUS_MAST_START 0x08
  43. #define MV64XXX_I2C_STATUS_MAST_REPEAT_START 0x10
  44. #define MV64XXX_I2C_STATUS_MAST_WR_ADDR_ACK 0x18
  45. #define MV64XXX_I2C_STATUS_MAST_WR_ADDR_NO_ACK 0x20
  46. #define MV64XXX_I2C_STATUS_MAST_WR_ACK 0x28
  47. #define MV64XXX_I2C_STATUS_MAST_WR_NO_ACK 0x30
  48. #define MV64XXX_I2C_STATUS_MAST_LOST_ARB 0x38
  49. #define MV64XXX_I2C_STATUS_MAST_RD_ADDR_ACK 0x40
  50. #define MV64XXX_I2C_STATUS_MAST_RD_ADDR_NO_ACK 0x48
  51. #define MV64XXX_I2C_STATUS_MAST_RD_DATA_ACK 0x50
  52. #define MV64XXX_I2C_STATUS_MAST_RD_DATA_NO_ACK 0x58
  53. #define MV64XXX_I2C_STATUS_MAST_WR_ADDR_2_ACK 0xd0
  54. #define MV64XXX_I2C_STATUS_MAST_WR_ADDR_2_NO_ACK 0xd8
  55. #define MV64XXX_I2C_STATUS_MAST_RD_ADDR_2_ACK 0xe0
  56. #define MV64XXX_I2C_STATUS_MAST_RD_ADDR_2_NO_ACK 0xe8
  57. #define MV64XXX_I2C_STATUS_NO_STATUS 0xf8
  58. /* Driver states */
  59. enum {
  60. MV64XXX_I2C_STATE_INVALID,
  61. MV64XXX_I2C_STATE_IDLE,
  62. MV64XXX_I2C_STATE_WAITING_FOR_START_COND,
  63. MV64XXX_I2C_STATE_WAITING_FOR_RESTART,
  64. MV64XXX_I2C_STATE_WAITING_FOR_ADDR_1_ACK,
  65. MV64XXX_I2C_STATE_WAITING_FOR_ADDR_2_ACK,
  66. MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_ACK,
  67. MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_DATA,
  68. };
  69. /* Driver actions */
  70. enum {
  71. MV64XXX_I2C_ACTION_INVALID,
  72. MV64XXX_I2C_ACTION_CONTINUE,
  73. MV64XXX_I2C_ACTION_SEND_START,
  74. MV64XXX_I2C_ACTION_SEND_RESTART,
  75. MV64XXX_I2C_ACTION_SEND_ADDR_1,
  76. MV64XXX_I2C_ACTION_SEND_ADDR_2,
  77. MV64XXX_I2C_ACTION_SEND_DATA,
  78. MV64XXX_I2C_ACTION_RCV_DATA,
  79. MV64XXX_I2C_ACTION_RCV_DATA_STOP,
  80. MV64XXX_I2C_ACTION_SEND_STOP,
  81. };
  82. struct mv64xxx_i2c_data {
  83. int irq;
  84. u32 state;
  85. u32 action;
  86. u32 aborting;
  87. u32 cntl_bits;
  88. void __iomem *reg_base;
  89. u32 addr1;
  90. u32 addr2;
  91. u32 bytes_left;
  92. u32 byte_posn;
  93. u32 send_stop;
  94. u32 block;
  95. int rc;
  96. u32 freq_m;
  97. u32 freq_n;
  98. #if defined(CONFIG_HAVE_CLK)
  99. struct clk *clk;
  100. #endif
  101. wait_queue_head_t waitq;
  102. spinlock_t lock;
  103. struct i2c_msg *msg;
  104. struct i2c_adapter adapter;
  105. };
  106. /*
  107. *****************************************************************************
  108. *
  109. * Finite State Machine & Interrupt Routines
  110. *
  111. *****************************************************************************
  112. */
  113. /* Reset hardware and initialize FSM */
  114. static void
  115. mv64xxx_i2c_hw_init(struct mv64xxx_i2c_data *drv_data)
  116. {
  117. writel(0, drv_data->reg_base + MV64XXX_I2C_REG_SOFT_RESET);
  118. writel((((drv_data->freq_m & 0xf) << 3) | (drv_data->freq_n & 0x7)),
  119. drv_data->reg_base + MV64XXX_I2C_REG_BAUD);
  120. writel(0, drv_data->reg_base + MV64XXX_I2C_REG_SLAVE_ADDR);
  121. writel(0, drv_data->reg_base + MV64XXX_I2C_REG_EXT_SLAVE_ADDR);
  122. writel(MV64XXX_I2C_REG_CONTROL_TWSIEN | MV64XXX_I2C_REG_CONTROL_STOP,
  123. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  124. drv_data->state = MV64XXX_I2C_STATE_IDLE;
  125. }
  126. static void
  127. mv64xxx_i2c_fsm(struct mv64xxx_i2c_data *drv_data, u32 status)
  128. {
  129. /*
  130. * If state is idle, then this is likely the remnants of an old
  131. * operation that driver has given up on or the user has killed.
  132. * If so, issue the stop condition and go to idle.
  133. */
  134. if (drv_data->state == MV64XXX_I2C_STATE_IDLE) {
  135. drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
  136. return;
  137. }
  138. /* The status from the ctlr [mostly] tells us what to do next */
  139. switch (status) {
  140. /* Start condition interrupt */
  141. case MV64XXX_I2C_STATUS_MAST_START: /* 0x08 */
  142. case MV64XXX_I2C_STATUS_MAST_REPEAT_START: /* 0x10 */
  143. drv_data->action = MV64XXX_I2C_ACTION_SEND_ADDR_1;
  144. drv_data->state = MV64XXX_I2C_STATE_WAITING_FOR_ADDR_1_ACK;
  145. break;
  146. /* Performing a write */
  147. case MV64XXX_I2C_STATUS_MAST_WR_ADDR_ACK: /* 0x18 */
  148. if (drv_data->msg->flags & I2C_M_TEN) {
  149. drv_data->action = MV64XXX_I2C_ACTION_SEND_ADDR_2;
  150. drv_data->state =
  151. MV64XXX_I2C_STATE_WAITING_FOR_ADDR_2_ACK;
  152. break;
  153. }
  154. /* FALLTHRU */
  155. case MV64XXX_I2C_STATUS_MAST_WR_ADDR_2_ACK: /* 0xd0 */
  156. case MV64XXX_I2C_STATUS_MAST_WR_ACK: /* 0x28 */
  157. if ((drv_data->bytes_left == 0)
  158. || (drv_data->aborting
  159. && (drv_data->byte_posn != 0))) {
  160. if (drv_data->send_stop) {
  161. drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
  162. drv_data->state = MV64XXX_I2C_STATE_IDLE;
  163. } else {
  164. drv_data->action =
  165. MV64XXX_I2C_ACTION_SEND_RESTART;
  166. drv_data->state =
  167. MV64XXX_I2C_STATE_WAITING_FOR_RESTART;
  168. }
  169. } else {
  170. drv_data->action = MV64XXX_I2C_ACTION_SEND_DATA;
  171. drv_data->state =
  172. MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_ACK;
  173. drv_data->bytes_left--;
  174. }
  175. break;
  176. /* Performing a read */
  177. case MV64XXX_I2C_STATUS_MAST_RD_ADDR_ACK: /* 40 */
  178. if (drv_data->msg->flags & I2C_M_TEN) {
  179. drv_data->action = MV64XXX_I2C_ACTION_SEND_ADDR_2;
  180. drv_data->state =
  181. MV64XXX_I2C_STATE_WAITING_FOR_ADDR_2_ACK;
  182. break;
  183. }
  184. /* FALLTHRU */
  185. case MV64XXX_I2C_STATUS_MAST_RD_ADDR_2_ACK: /* 0xe0 */
  186. if (drv_data->bytes_left == 0) {
  187. drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
  188. drv_data->state = MV64XXX_I2C_STATE_IDLE;
  189. break;
  190. }
  191. /* FALLTHRU */
  192. case MV64XXX_I2C_STATUS_MAST_RD_DATA_ACK: /* 0x50 */
  193. if (status != MV64XXX_I2C_STATUS_MAST_RD_DATA_ACK)
  194. drv_data->action = MV64XXX_I2C_ACTION_CONTINUE;
  195. else {
  196. drv_data->action = MV64XXX_I2C_ACTION_RCV_DATA;
  197. drv_data->bytes_left--;
  198. }
  199. drv_data->state = MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_DATA;
  200. if ((drv_data->bytes_left == 1) || drv_data->aborting)
  201. drv_data->cntl_bits &= ~MV64XXX_I2C_REG_CONTROL_ACK;
  202. break;
  203. case MV64XXX_I2C_STATUS_MAST_RD_DATA_NO_ACK: /* 0x58 */
  204. drv_data->action = MV64XXX_I2C_ACTION_RCV_DATA_STOP;
  205. drv_data->state = MV64XXX_I2C_STATE_IDLE;
  206. break;
  207. case MV64XXX_I2C_STATUS_MAST_WR_ADDR_NO_ACK: /* 0x20 */
  208. case MV64XXX_I2C_STATUS_MAST_WR_NO_ACK: /* 30 */
  209. case MV64XXX_I2C_STATUS_MAST_RD_ADDR_NO_ACK: /* 48 */
  210. /* Doesn't seem to be a device at other end */
  211. drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
  212. drv_data->state = MV64XXX_I2C_STATE_IDLE;
  213. drv_data->rc = -ENODEV;
  214. break;
  215. default:
  216. dev_err(&drv_data->adapter.dev,
  217. "mv64xxx_i2c_fsm: Ctlr Error -- state: 0x%x, "
  218. "status: 0x%x, addr: 0x%x, flags: 0x%x\n",
  219. drv_data->state, status, drv_data->msg->addr,
  220. drv_data->msg->flags);
  221. drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
  222. mv64xxx_i2c_hw_init(drv_data);
  223. drv_data->rc = -EIO;
  224. }
  225. }
  226. static void
  227. mv64xxx_i2c_do_action(struct mv64xxx_i2c_data *drv_data)
  228. {
  229. switch(drv_data->action) {
  230. case MV64XXX_I2C_ACTION_SEND_RESTART:
  231. drv_data->cntl_bits |= MV64XXX_I2C_REG_CONTROL_START;
  232. drv_data->cntl_bits &= ~MV64XXX_I2C_REG_CONTROL_INTEN;
  233. writel(drv_data->cntl_bits,
  234. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  235. drv_data->block = 0;
  236. wake_up(&drv_data->waitq);
  237. break;
  238. case MV64XXX_I2C_ACTION_CONTINUE:
  239. writel(drv_data->cntl_bits,
  240. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  241. break;
  242. case MV64XXX_I2C_ACTION_SEND_START:
  243. writel(drv_data->cntl_bits | MV64XXX_I2C_REG_CONTROL_START,
  244. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  245. break;
  246. case MV64XXX_I2C_ACTION_SEND_ADDR_1:
  247. writel(drv_data->addr1,
  248. drv_data->reg_base + MV64XXX_I2C_REG_DATA);
  249. writel(drv_data->cntl_bits,
  250. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  251. break;
  252. case MV64XXX_I2C_ACTION_SEND_ADDR_2:
  253. writel(drv_data->addr2,
  254. drv_data->reg_base + MV64XXX_I2C_REG_DATA);
  255. writel(drv_data->cntl_bits,
  256. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  257. break;
  258. case MV64XXX_I2C_ACTION_SEND_DATA:
  259. writel(drv_data->msg->buf[drv_data->byte_posn++],
  260. drv_data->reg_base + MV64XXX_I2C_REG_DATA);
  261. writel(drv_data->cntl_bits,
  262. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  263. break;
  264. case MV64XXX_I2C_ACTION_RCV_DATA:
  265. drv_data->msg->buf[drv_data->byte_posn++] =
  266. readl(drv_data->reg_base + MV64XXX_I2C_REG_DATA);
  267. writel(drv_data->cntl_bits,
  268. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  269. break;
  270. case MV64XXX_I2C_ACTION_RCV_DATA_STOP:
  271. drv_data->msg->buf[drv_data->byte_posn++] =
  272. readl(drv_data->reg_base + MV64XXX_I2C_REG_DATA);
  273. drv_data->cntl_bits &= ~MV64XXX_I2C_REG_CONTROL_INTEN;
  274. writel(drv_data->cntl_bits | MV64XXX_I2C_REG_CONTROL_STOP,
  275. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  276. drv_data->block = 0;
  277. wake_up(&drv_data->waitq);
  278. break;
  279. case MV64XXX_I2C_ACTION_INVALID:
  280. default:
  281. dev_err(&drv_data->adapter.dev,
  282. "mv64xxx_i2c_do_action: Invalid action: %d\n",
  283. drv_data->action);
  284. drv_data->rc = -EIO;
  285. /* FALLTHRU */
  286. case MV64XXX_I2C_ACTION_SEND_STOP:
  287. drv_data->cntl_bits &= ~MV64XXX_I2C_REG_CONTROL_INTEN;
  288. writel(drv_data->cntl_bits | MV64XXX_I2C_REG_CONTROL_STOP,
  289. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  290. drv_data->block = 0;
  291. wake_up(&drv_data->waitq);
  292. break;
  293. }
  294. }
  295. static irqreturn_t
  296. mv64xxx_i2c_intr(int irq, void *dev_id)
  297. {
  298. struct mv64xxx_i2c_data *drv_data = dev_id;
  299. unsigned long flags;
  300. u32 status;
  301. irqreturn_t rc = IRQ_NONE;
  302. spin_lock_irqsave(&drv_data->lock, flags);
  303. while (readl(drv_data->reg_base + MV64XXX_I2C_REG_CONTROL) &
  304. MV64XXX_I2C_REG_CONTROL_IFLG) {
  305. status = readl(drv_data->reg_base + MV64XXX_I2C_REG_STATUS);
  306. mv64xxx_i2c_fsm(drv_data, status);
  307. mv64xxx_i2c_do_action(drv_data);
  308. rc = IRQ_HANDLED;
  309. }
  310. spin_unlock_irqrestore(&drv_data->lock, flags);
  311. return rc;
  312. }
  313. /*
  314. *****************************************************************************
  315. *
  316. * I2C Msg Execution Routines
  317. *
  318. *****************************************************************************
  319. */
  320. static void
  321. mv64xxx_i2c_prepare_for_io(struct mv64xxx_i2c_data *drv_data,
  322. struct i2c_msg *msg)
  323. {
  324. u32 dir = 0;
  325. drv_data->msg = msg;
  326. drv_data->byte_posn = 0;
  327. drv_data->bytes_left = msg->len;
  328. drv_data->aborting = 0;
  329. drv_data->rc = 0;
  330. drv_data->cntl_bits = MV64XXX_I2C_REG_CONTROL_ACK |
  331. MV64XXX_I2C_REG_CONTROL_INTEN | MV64XXX_I2C_REG_CONTROL_TWSIEN;
  332. if (msg->flags & I2C_M_RD)
  333. dir = 1;
  334. if (msg->flags & I2C_M_TEN) {
  335. drv_data->addr1 = 0xf0 | (((u32)msg->addr & 0x300) >> 7) | dir;
  336. drv_data->addr2 = (u32)msg->addr & 0xff;
  337. } else {
  338. drv_data->addr1 = ((u32)msg->addr & 0x7f) << 1 | dir;
  339. drv_data->addr2 = 0;
  340. }
  341. }
  342. static void
  343. mv64xxx_i2c_wait_for_completion(struct mv64xxx_i2c_data *drv_data)
  344. {
  345. long time_left;
  346. unsigned long flags;
  347. char abort = 0;
  348. time_left = wait_event_timeout(drv_data->waitq,
  349. !drv_data->block, drv_data->adapter.timeout);
  350. spin_lock_irqsave(&drv_data->lock, flags);
  351. if (!time_left) { /* Timed out */
  352. drv_data->rc = -ETIMEDOUT;
  353. abort = 1;
  354. } else if (time_left < 0) { /* Interrupted/Error */
  355. drv_data->rc = time_left; /* errno value */
  356. abort = 1;
  357. }
  358. if (abort && drv_data->block) {
  359. drv_data->aborting = 1;
  360. spin_unlock_irqrestore(&drv_data->lock, flags);
  361. time_left = wait_event_timeout(drv_data->waitq,
  362. !drv_data->block, drv_data->adapter.timeout);
  363. if ((time_left <= 0) && drv_data->block) {
  364. drv_data->state = MV64XXX_I2C_STATE_IDLE;
  365. dev_err(&drv_data->adapter.dev,
  366. "mv64xxx: I2C bus locked, block: %d, "
  367. "time_left: %d\n", drv_data->block,
  368. (int)time_left);
  369. mv64xxx_i2c_hw_init(drv_data);
  370. }
  371. } else
  372. spin_unlock_irqrestore(&drv_data->lock, flags);
  373. }
  374. static int
  375. mv64xxx_i2c_execute_msg(struct mv64xxx_i2c_data *drv_data, struct i2c_msg *msg,
  376. int is_first, int is_last)
  377. {
  378. unsigned long flags;
  379. spin_lock_irqsave(&drv_data->lock, flags);
  380. mv64xxx_i2c_prepare_for_io(drv_data, msg);
  381. if (unlikely(msg->flags & I2C_M_NOSTART)) { /* Skip start/addr phases */
  382. if (drv_data->msg->flags & I2C_M_RD) {
  383. /* No action to do, wait for slave to send a byte */
  384. drv_data->action = MV64XXX_I2C_ACTION_CONTINUE;
  385. drv_data->state =
  386. MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_DATA;
  387. } else {
  388. drv_data->action = MV64XXX_I2C_ACTION_SEND_DATA;
  389. drv_data->state =
  390. MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_ACK;
  391. drv_data->bytes_left--;
  392. }
  393. } else {
  394. if (is_first) {
  395. drv_data->action = MV64XXX_I2C_ACTION_SEND_START;
  396. drv_data->state =
  397. MV64XXX_I2C_STATE_WAITING_FOR_START_COND;
  398. } else {
  399. drv_data->action = MV64XXX_I2C_ACTION_SEND_ADDR_1;
  400. drv_data->state =
  401. MV64XXX_I2C_STATE_WAITING_FOR_ADDR_1_ACK;
  402. }
  403. }
  404. drv_data->send_stop = is_last;
  405. drv_data->block = 1;
  406. mv64xxx_i2c_do_action(drv_data);
  407. spin_unlock_irqrestore(&drv_data->lock, flags);
  408. mv64xxx_i2c_wait_for_completion(drv_data);
  409. return drv_data->rc;
  410. }
  411. /*
  412. *****************************************************************************
  413. *
  414. * I2C Core Support Routines (Interface to higher level I2C code)
  415. *
  416. *****************************************************************************
  417. */
  418. static u32
  419. mv64xxx_i2c_functionality(struct i2c_adapter *adap)
  420. {
  421. return I2C_FUNC_I2C | I2C_FUNC_10BIT_ADDR | I2C_FUNC_SMBUS_EMUL;
  422. }
  423. static int
  424. mv64xxx_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
  425. {
  426. struct mv64xxx_i2c_data *drv_data = i2c_get_adapdata(adap);
  427. int i, rc;
  428. for (i = 0; i < num; i++) {
  429. rc = mv64xxx_i2c_execute_msg(drv_data, &msgs[i],
  430. i == 0, i + 1 == num);
  431. if (rc < 0)
  432. return rc;
  433. }
  434. return num;
  435. }
  436. static const struct i2c_algorithm mv64xxx_i2c_algo = {
  437. .master_xfer = mv64xxx_i2c_xfer,
  438. .functionality = mv64xxx_i2c_functionality,
  439. };
  440. /*
  441. *****************************************************************************
  442. *
  443. * Driver Interface & Early Init Routines
  444. *
  445. *****************************************************************************
  446. */
  447. #ifdef CONFIG_OF
  448. static int
  449. mv64xxx_calc_freq(const int tclk, const int n, const int m)
  450. {
  451. return tclk / (10 * (m + 1) * (2 << n));
  452. }
  453. static bool
  454. mv64xxx_find_baud_factors(const u32 req_freq, const u32 tclk, u32 *best_n,
  455. u32 *best_m)
  456. {
  457. int freq, delta, best_delta = INT_MAX;
  458. int m, n;
  459. for (n = 0; n <= 7; n++)
  460. for (m = 0; m <= 15; m++) {
  461. freq = mv64xxx_calc_freq(tclk, n, m);
  462. delta = req_freq - freq;
  463. if (delta >= 0 && delta < best_delta) {
  464. *best_m = m;
  465. *best_n = n;
  466. best_delta = delta;
  467. }
  468. if (best_delta == 0)
  469. return true;
  470. }
  471. if (best_delta == INT_MAX)
  472. return false;
  473. return true;
  474. }
  475. static int
  476. mv64xxx_of_config(struct mv64xxx_i2c_data *drv_data,
  477. struct device_node *np)
  478. {
  479. u32 bus_freq, tclk;
  480. int rc = 0;
  481. /* CLK is mandatory when using DT to describe the i2c bus. We
  482. * need to know tclk in order to calculate bus clock
  483. * factors.
  484. */
  485. #if !defined(CONFIG_HAVE_CLK)
  486. /* Have OF but no CLK */
  487. return -ENODEV;
  488. #else
  489. if (IS_ERR(drv_data->clk)) {
  490. rc = -ENODEV;
  491. goto out;
  492. }
  493. tclk = clk_get_rate(drv_data->clk);
  494. of_property_read_u32(np, "clock-frequency", &bus_freq);
  495. if (!mv64xxx_find_baud_factors(bus_freq, tclk,
  496. &drv_data->freq_n, &drv_data->freq_m)) {
  497. rc = -EINVAL;
  498. goto out;
  499. }
  500. drv_data->irq = irq_of_parse_and_map(np, 0);
  501. /* Its not yet defined how timeouts will be specified in device tree.
  502. * So hard code the value to 1 second.
  503. */
  504. drv_data->adapter.timeout = HZ;
  505. out:
  506. return rc;
  507. #endif
  508. }
  509. #else /* CONFIG_OF */
  510. static int
  511. mv64xxx_of_config(struct mv64xxx_i2c_data *drv_data,
  512. struct device_node *np)
  513. {
  514. return -ENODEV;
  515. }
  516. #endif /* CONFIG_OF */
  517. static int
  518. mv64xxx_i2c_probe(struct platform_device *pd)
  519. {
  520. struct mv64xxx_i2c_data *drv_data;
  521. struct mv64xxx_i2c_pdata *pdata = pd->dev.platform_data;
  522. struct resource *r;
  523. int rc;
  524. if ((!pdata && !pd->dev.of_node))
  525. return -ENODEV;
  526. drv_data = kzalloc(sizeof(struct mv64xxx_i2c_data), GFP_KERNEL);
  527. if (!drv_data)
  528. return -ENOMEM;
  529. r = platform_get_resource(pd, IORESOURCE_MEM, 0);
  530. drv_data->reg_base = devm_ioremap_resource(&pd->dev, r);
  531. if (IS_ERR(drv_data->reg_base)) {
  532. rc = PTR_ERR(drv_data->reg_base);
  533. goto exit_kfree;
  534. }
  535. strlcpy(drv_data->adapter.name, MV64XXX_I2C_CTLR_NAME " adapter",
  536. sizeof(drv_data->adapter.name));
  537. init_waitqueue_head(&drv_data->waitq);
  538. spin_lock_init(&drv_data->lock);
  539. #if defined(CONFIG_HAVE_CLK)
  540. /* Not all platforms have a clk */
  541. drv_data->clk = devm_clk_get(&pd->dev, NULL);
  542. if (!IS_ERR(drv_data->clk)) {
  543. clk_prepare(drv_data->clk);
  544. clk_enable(drv_data->clk);
  545. }
  546. #endif
  547. if (pdata) {
  548. drv_data->freq_m = pdata->freq_m;
  549. drv_data->freq_n = pdata->freq_n;
  550. drv_data->irq = platform_get_irq(pd, 0);
  551. drv_data->adapter.timeout = msecs_to_jiffies(pdata->timeout);
  552. } else if (pd->dev.of_node) {
  553. rc = mv64xxx_of_config(drv_data, pd->dev.of_node);
  554. if (rc)
  555. goto exit_unmap_regs;
  556. }
  557. if (drv_data->irq < 0) {
  558. rc = -ENXIO;
  559. goto exit_unmap_regs;
  560. }
  561. drv_data->adapter.dev.parent = &pd->dev;
  562. drv_data->adapter.algo = &mv64xxx_i2c_algo;
  563. drv_data->adapter.owner = THIS_MODULE;
  564. drv_data->adapter.class = I2C_CLASS_HWMON | I2C_CLASS_SPD;
  565. drv_data->adapter.nr = pd->id;
  566. drv_data->adapter.dev.of_node = pd->dev.of_node;
  567. platform_set_drvdata(pd, drv_data);
  568. i2c_set_adapdata(&drv_data->adapter, drv_data);
  569. mv64xxx_i2c_hw_init(drv_data);
  570. if (request_irq(drv_data->irq, mv64xxx_i2c_intr, 0,
  571. MV64XXX_I2C_CTLR_NAME, drv_data)) {
  572. dev_err(&drv_data->adapter.dev,
  573. "mv64xxx: Can't register intr handler irq: %d\n",
  574. drv_data->irq);
  575. rc = -EINVAL;
  576. goto exit_unmap_regs;
  577. } else if ((rc = i2c_add_numbered_adapter(&drv_data->adapter)) != 0) {
  578. dev_err(&drv_data->adapter.dev,
  579. "mv64xxx: Can't add i2c adapter, rc: %d\n", -rc);
  580. goto exit_free_irq;
  581. }
  582. of_i2c_register_devices(&drv_data->adapter);
  583. return 0;
  584. exit_free_irq:
  585. free_irq(drv_data->irq, drv_data);
  586. exit_unmap_regs:
  587. #if defined(CONFIG_HAVE_CLK)
  588. /* Not all platforms have a clk */
  589. if (!IS_ERR(drv_data->clk)) {
  590. clk_disable(drv_data->clk);
  591. clk_unprepare(drv_data->clk);
  592. }
  593. #endif
  594. exit_kfree:
  595. kfree(drv_data);
  596. return rc;
  597. }
  598. static int
  599. mv64xxx_i2c_remove(struct platform_device *dev)
  600. {
  601. struct mv64xxx_i2c_data *drv_data = platform_get_drvdata(dev);
  602. i2c_del_adapter(&drv_data->adapter);
  603. free_irq(drv_data->irq, drv_data);
  604. #if defined(CONFIG_HAVE_CLK)
  605. /* Not all platforms have a clk */
  606. if (!IS_ERR(drv_data->clk)) {
  607. clk_disable(drv_data->clk);
  608. clk_unprepare(drv_data->clk);
  609. }
  610. #endif
  611. kfree(drv_data);
  612. return 0;
  613. }
  614. static const struct of_device_id mv64xxx_i2c_of_match_table[] = {
  615. { .compatible = "marvell,mv64xxx-i2c", },
  616. {}
  617. };
  618. MODULE_DEVICE_TABLE(of, mv64xxx_i2c_of_match_table);
  619. static struct platform_driver mv64xxx_i2c_driver = {
  620. .probe = mv64xxx_i2c_probe,
  621. .remove = mv64xxx_i2c_remove,
  622. .driver = {
  623. .owner = THIS_MODULE,
  624. .name = MV64XXX_I2C_CTLR_NAME,
  625. .of_match_table = of_match_ptr(mv64xxx_i2c_of_match_table),
  626. },
  627. };
  628. module_platform_driver(mv64xxx_i2c_driver);
  629. MODULE_AUTHOR("Mark A. Greer <mgreer@mvista.com>");
  630. MODULE_DESCRIPTION("Marvell mv64xxx host bridge i2c ctlr driver");
  631. MODULE_LICENSE("GPL");