lgdt3302.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599
  1. /*
  2. * Support for LGDT3302 (DViCO FustionHDTV 3 Gold) - VSB/QAM
  3. *
  4. * Copyright (C) 2005 Wilson Michaels <wilsonmichaels@earthlink.net>
  5. *
  6. * Based on code from Kirk Lapray <kirk_lapray@bigfoot.com>
  7. * Copyright (C) 2005
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  22. *
  23. */
  24. /*
  25. * NOTES ABOUT THIS DRIVER
  26. *
  27. * This driver supports DViCO FusionHDTV 3 Gold under Linux.
  28. *
  29. * TODO:
  30. * BER and signal strength always return 0.
  31. *
  32. */
  33. #include <linux/kernel.h>
  34. #include <linux/module.h>
  35. #include <linux/moduleparam.h>
  36. #include <linux/init.h>
  37. #include <linux/delay.h>
  38. #include <asm/byteorder.h>
  39. #include "dvb_frontend.h"
  40. #include "dvb-pll.h"
  41. #include "lgdt3302_priv.h"
  42. #include "lgdt3302.h"
  43. static int debug = 0;
  44. module_param(debug, int, 0644);
  45. MODULE_PARM_DESC(debug,"Turn on/off lgdt3302 frontend debugging (default:off).");
  46. #define dprintk(args...) \
  47. do { \
  48. if (debug) printk(KERN_DEBUG "lgdt3302: " args); \
  49. } while (0)
  50. struct lgdt3302_state
  51. {
  52. struct i2c_adapter* i2c;
  53. struct dvb_frontend_ops ops;
  54. /* Configuration settings */
  55. const struct lgdt3302_config* config;
  56. struct dvb_frontend frontend;
  57. /* Demodulator private data */
  58. fe_modulation_t current_modulation;
  59. /* Tuner private data */
  60. u32 current_frequency;
  61. };
  62. static int i2c_writebytes (struct lgdt3302_state* state,
  63. u8 addr, /* demod_address or pll_address */
  64. u8 *buf, /* data bytes to send */
  65. int len /* number of bytes to send */ )
  66. {
  67. if (addr == state->config->pll_address) {
  68. struct i2c_msg msg =
  69. { .addr = addr, .flags = 0, .buf = buf, .len = len };
  70. int err;
  71. if ((err = i2c_transfer(state->i2c, &msg, 1)) != 1) {
  72. printk(KERN_WARNING "lgdt3302: %s error (addr %02x <- %02x, err == %i)\n", __FUNCTION__, addr, buf[0], err);
  73. if (err < 0)
  74. return err;
  75. else
  76. return -EREMOTEIO;
  77. }
  78. } else {
  79. u8 tmp[] = { buf[0], buf[1] };
  80. struct i2c_msg msg =
  81. { .addr = addr, .flags = 0, .buf = tmp, .len = 2 };
  82. int err;
  83. int i;
  84. for (i=1; i<len; i++) {
  85. tmp[1] = buf[i];
  86. if ((err = i2c_transfer(state->i2c, &msg, 1)) != 1) {
  87. printk(KERN_WARNING "lgdt3302: %s error (addr %02x <- %02x, err == %i)\n", __FUNCTION__, addr, buf[0], err);
  88. if (err < 0)
  89. return err;
  90. else
  91. return -EREMOTEIO;
  92. }
  93. tmp[0]++;
  94. }
  95. }
  96. return 0;
  97. }
  98. static int i2c_readbytes (struct lgdt3302_state* state,
  99. u8 addr, /* demod_address or pll_address */
  100. u8 *buf, /* holds data bytes read */
  101. int len /* number of bytes to read */ )
  102. {
  103. struct i2c_msg msg =
  104. { .addr = addr, .flags = I2C_M_RD, .buf = buf, .len = len };
  105. int err;
  106. if ((err = i2c_transfer(state->i2c, &msg, 1)) != 1) {
  107. printk(KERN_WARNING "lgdt3302: %s error (addr %02x, err == %i)\n", __FUNCTION__, addr, err);
  108. return -EREMOTEIO;
  109. }
  110. return 0;
  111. }
  112. /*
  113. * This routine writes the register (reg) to the demod bus
  114. * then reads the data returned for (len) bytes.
  115. */
  116. static u8 i2c_selectreadbytes (struct lgdt3302_state* state,
  117. enum I2C_REG reg, u8* buf, int len)
  118. {
  119. u8 wr [] = { reg };
  120. struct i2c_msg msg [] = {
  121. { .addr = state->config->demod_address,
  122. .flags = 0, .buf = wr, .len = 1 },
  123. { .addr = state->config->demod_address,
  124. .flags = I2C_M_RD, .buf = buf, .len = len },
  125. };
  126. int ret;
  127. ret = i2c_transfer(state->i2c, msg, 2);
  128. if (ret != 2) {
  129. printk(KERN_WARNING "lgdt3302: %s: addr 0x%02x select 0x%02x error (ret == %i)\n", __FUNCTION__, state->config->demod_address, reg, ret);
  130. } else {
  131. ret = 0;
  132. }
  133. return ret;
  134. }
  135. /* Software reset */
  136. int lgdt3302_SwReset(struct lgdt3302_state* state)
  137. {
  138. u8 ret;
  139. u8 reset[] = {
  140. IRQ_MASK,
  141. 0x00 /* bit 6 is active low software reset
  142. * bits 5-0 are 1 to mask interrupts */
  143. };
  144. ret = i2c_writebytes(state,
  145. state->config->demod_address,
  146. reset, sizeof(reset));
  147. if (ret == 0) {
  148. /* spec says reset takes 100 ns why wait */
  149. /* mdelay(100); */ /* keep low for 100mS */
  150. reset[1] = 0x7f; /* force reset high (inactive)
  151. * and unmask interrupts */
  152. ret = i2c_writebytes(state,
  153. state->config->demod_address,
  154. reset, sizeof(reset));
  155. }
  156. /* Spec does not indicate a need for this either */
  157. /*mdelay(5); */ /* wait 5 msec before doing more */
  158. return ret;
  159. }
  160. static int lgdt3302_init(struct dvb_frontend* fe)
  161. {
  162. /* Hardware reset is done using gpio[0] of cx23880x chip.
  163. * I'd like to do it here, but don't know how to find chip address.
  164. * cx88-cards.c arranges for the reset bit to be inactive (high).
  165. * Maybe there needs to be a callable function in cx88-core or
  166. * the caller of this function needs to do it. */
  167. dprintk("%s entered\n", __FUNCTION__);
  168. return lgdt3302_SwReset((struct lgdt3302_state*) fe->demodulator_priv);
  169. }
  170. static int lgdt3302_read_ber(struct dvb_frontend* fe, u32* ber)
  171. {
  172. *ber = 0; /* Dummy out for now */
  173. return 0;
  174. }
  175. static int lgdt3302_read_ucblocks(struct dvb_frontend* fe, u32* ucblocks)
  176. {
  177. struct lgdt3302_state* state = (struct lgdt3302_state*) fe->demodulator_priv;
  178. u8 buf[2];
  179. i2c_selectreadbytes(state, PACKET_ERR_COUNTER1, buf, sizeof(buf));
  180. *ucblocks = (buf[0] << 8) | buf[1];
  181. return 0;
  182. }
  183. static int lgdt3302_set_parameters(struct dvb_frontend* fe,
  184. struct dvb_frontend_parameters *param)
  185. {
  186. u8 buf[4];
  187. struct lgdt3302_state* state =
  188. (struct lgdt3302_state*) fe->demodulator_priv;
  189. /* Use 50MHz parameter values from spec sheet since xtal is 50 */
  190. static u8 top_ctrl_cfg[] = { TOP_CONTROL, 0x03 };
  191. static u8 vsb_freq_cfg[] = { VSB_CARRIER_FREQ0, 0x00, 0x87, 0x8e, 0x01 };
  192. static u8 demux_ctrl_cfg[] = { DEMUX_CONTROL, 0xfb };
  193. static u8 agc_rf_cfg[] = { AGC_RF_BANDWIDTH0, 0x40, 0x93, 0x00 };
  194. static u8 agc_ctrl_cfg[] = { AGC_FUNC_CTRL2, 0xc6, 0x40 };
  195. static u8 agc_delay_cfg[] = { AGC_DELAY0, 0x07, 0x00, 0xfe };
  196. static u8 agc_loop_cfg[] = { AGC_LOOP_BANDWIDTH0, 0x08, 0x9a };
  197. /* Change only if we are actually changing the modulation */
  198. if (state->current_modulation != param->u.vsb.modulation) {
  199. switch(param->u.vsb.modulation) {
  200. case VSB_8:
  201. dprintk("%s: VSB_8 MODE\n", __FUNCTION__);
  202. /* Select VSB mode and serial MPEG interface */
  203. top_ctrl_cfg[1] = 0x07;
  204. break;
  205. case QAM_64:
  206. dprintk("%s: QAM_64 MODE\n", __FUNCTION__);
  207. /* Select QAM_64 mode and serial MPEG interface */
  208. top_ctrl_cfg[1] = 0x04;
  209. break;
  210. case QAM_256:
  211. dprintk("%s: QAM_256 MODE\n", __FUNCTION__);
  212. /* Select QAM_256 mode and serial MPEG interface */
  213. top_ctrl_cfg[1] = 0x05;
  214. break;
  215. default:
  216. printk(KERN_WARNING "lgdt3302: %s: Modulation type(%d) UNSUPPORTED\n", __FUNCTION__, param->u.vsb.modulation);
  217. return -1;
  218. }
  219. /* Initializations common to all modes */
  220. /* Select the requested mode */
  221. i2c_writebytes(state, state->config->demod_address,
  222. top_ctrl_cfg, sizeof(top_ctrl_cfg));
  223. /* Change the value of IFBW[11:0]
  224. of AGC IF/RF loop filter bandwidth register */
  225. i2c_writebytes(state, state->config->demod_address,
  226. agc_rf_cfg, sizeof(agc_rf_cfg));
  227. /* Change the value of bit 6, 'nINAGCBY' and
  228. 'NSSEL[1:0] of ACG function control register 2 */
  229. /* Change the value of bit 6 'RFFIX'
  230. of AGC function control register 3 */
  231. i2c_writebytes(state, state->config->demod_address,
  232. agc_ctrl_cfg, sizeof(agc_ctrl_cfg));
  233. /* Change the TPCLK pin polarity
  234. data is valid on falling clock */
  235. i2c_writebytes(state, state->config->demod_address,
  236. demux_ctrl_cfg, sizeof(demux_ctrl_cfg));
  237. /* Change the value of NCOCTFV[25:0] of carrier
  238. recovery center frequency register */
  239. i2c_writebytes(state, state->config->demod_address,
  240. vsb_freq_cfg, sizeof(vsb_freq_cfg));
  241. /* Set the value of 'INLVTHD' register 0x2a/0x2c to 0x7fe */
  242. i2c_writebytes(state, state->config->demod_address,
  243. agc_delay_cfg, sizeof(agc_delay_cfg));
  244. /* Change the value of IAGCBW[15:8]
  245. of inner AGC loop filter bandwith */
  246. i2c_writebytes(state, state->config->demod_address,
  247. agc_loop_cfg, sizeof(agc_loop_cfg));
  248. state->config->set_ts_params(fe, 0);
  249. state->current_modulation = param->u.vsb.modulation;
  250. }
  251. /* Change only if we are actually changing the channel */
  252. if (state->current_frequency != param->frequency) {
  253. dvb_pll_configure(state->config->pll_desc, buf,
  254. param->frequency, 0);
  255. dprintk("%s: tuner bytes: 0x%02x 0x%02x "
  256. "0x%02x 0x%02x\n", __FUNCTION__, buf[0],buf[1],buf[2],buf[3]);
  257. i2c_writebytes(state, state->config->pll_address ,buf, 4);
  258. /* Check the status of the tuner pll */
  259. i2c_readbytes(state, state->config->pll_address, buf, 1);
  260. dprintk("%s: tuner status byte = 0x%02x\n", __FUNCTION__, buf[0]);
  261. /* Update current frequency */
  262. state->current_frequency = param->frequency;
  263. }
  264. lgdt3302_SwReset(state);
  265. return 0;
  266. }
  267. static int lgdt3302_get_frontend(struct dvb_frontend* fe,
  268. struct dvb_frontend_parameters* param)
  269. {
  270. struct lgdt3302_state *state = fe->demodulator_priv;
  271. param->frequency = state->current_frequency;
  272. return 0;
  273. }
  274. static int lgdt3302_read_status(struct dvb_frontend* fe, fe_status_t* status)
  275. {
  276. struct lgdt3302_state* state = (struct lgdt3302_state*) fe->demodulator_priv;
  277. u8 buf[3];
  278. *status = 0; /* Reset status result */
  279. /* Check the status of the tuner pll */
  280. i2c_readbytes(state, state->config->pll_address, buf, 1);
  281. dprintk("%s: tuner status byte = 0x%02x\n", __FUNCTION__, buf[0]);
  282. if ((buf[0] & 0xc0) != 0x40)
  283. return 0; /* Tuner PLL not locked or not powered on */
  284. /*
  285. * You must set the Mask bits to 1 in the IRQ_MASK in order
  286. * to see that status bit in the IRQ_STATUS register.
  287. * This is done in SwReset();
  288. */
  289. /* AGC status register */
  290. i2c_selectreadbytes(state, AGC_STATUS, buf, 1);
  291. dprintk("%s: AGC_STATUS = 0x%02x\n", __FUNCTION__, buf[0]);
  292. if ((buf[0] & 0x0c) == 0x8){
  293. /* Test signal does not exist flag */
  294. /* as well as the AGC lock flag. */
  295. *status |= FE_HAS_SIGNAL;
  296. } else {
  297. /* Without a signal all other status bits are meaningless */
  298. return 0;
  299. }
  300. /* signal status */
  301. i2c_selectreadbytes(state, TOP_CONTROL, buf, sizeof(buf));
  302. dprintk("%s: TOP_CONTROL = 0x%02x, IRO_MASK = 0x%02x, IRQ_STATUS = 0x%02x\n", __FUNCTION__, buf[0], buf[1], buf[2]);
  303. #if 0
  304. /* Alternative method to check for a signal */
  305. /* using the SNR good/bad interrupts. */
  306. if ((buf[2] & 0x30) == 0x10)
  307. *status |= FE_HAS_SIGNAL;
  308. #endif
  309. /* sync status */
  310. if ((buf[2] & 0x03) == 0x01) {
  311. *status |= FE_HAS_SYNC;
  312. }
  313. /* FEC error status */
  314. if ((buf[2] & 0x0c) == 0x08) {
  315. *status |= FE_HAS_LOCK;
  316. *status |= FE_HAS_VITERBI;
  317. }
  318. /* Carrier Recovery Lock Status Register */
  319. i2c_selectreadbytes(state, CARRIER_LOCK, buf, 1);
  320. dprintk("%s: CARRIER_LOCK = 0x%02x\n", __FUNCTION__, buf[0]);
  321. switch (state->current_modulation) {
  322. case QAM_256:
  323. case QAM_64:
  324. /* Need to undestand why there are 3 lock levels here */
  325. if ((buf[0] & 0x07) == 0x07)
  326. *status |= FE_HAS_CARRIER;
  327. break;
  328. case VSB_8:
  329. if ((buf[0] & 0x80) == 0x80)
  330. *status |= FE_HAS_CARRIER;
  331. break;
  332. default:
  333. printk("KERN_WARNING lgdt3302: %s: Modulation set to unsupported value\n", __FUNCTION__);
  334. }
  335. return 0;
  336. }
  337. static int lgdt3302_read_signal_strength(struct dvb_frontend* fe, u16* strength)
  338. {
  339. /* not directly available. */
  340. return 0;
  341. }
  342. static int lgdt3302_read_snr(struct dvb_frontend* fe, u16* snr)
  343. {
  344. #ifdef SNR_IN_DB
  345. /*
  346. * Spec sheet shows formula for SNR_EQ = 10 log10(25 * 24**2 / noise)
  347. * and SNR_PH = 10 log10(25 * 32**2 / noise) for equalizer and phase tracker
  348. * respectively. The following tables are built on these formulas.
  349. * The usual definition is SNR = 20 log10(signal/noise)
  350. * If the specification is wrong the value retuned is 1/2 the actual SNR in db.
  351. *
  352. * This table is a an ordered list of noise values computed by the
  353. * formula from the spec sheet such that the index into the table
  354. * starting at 43 or 45 is the SNR value in db. There are duplicate noise
  355. * value entries at the beginning because the SNR varies more than
  356. * 1 db for a change of 1 digit in noise at very small values of noise.
  357. *
  358. * Examples from SNR_EQ table:
  359. * noise SNR
  360. * 0 43
  361. * 1 42
  362. * 2 39
  363. * 3 37
  364. * 4 36
  365. * 5 35
  366. * 6 34
  367. * 7 33
  368. * 8 33
  369. * 9 32
  370. * 10 32
  371. * 11 31
  372. * 12 31
  373. * 13 30
  374. */
  375. static const u32 SNR_EQ[] =
  376. { 1, 2, 2, 2, 3, 3, 4, 4, 5, 7,
  377. 9, 11, 13, 17, 21, 26, 33, 41, 52, 65,
  378. 81, 102, 129, 162, 204, 257, 323, 406, 511, 644,
  379. 810, 1020, 1284, 1616, 2035, 2561, 3224, 4059, 5110, 6433,
  380. 8098, 10195, 12835, 16158, 20341, 25608, 32238, 40585, 51094, 64323,
  381. 80978, 101945, 128341, 161571, 203406, 256073, 0x40000
  382. };
  383. static const u32 SNR_PH[] =
  384. { 1, 2, 2, 2, 3, 3, 4, 5, 6, 8,
  385. 10, 12, 15, 19, 23, 29, 37, 46, 58, 73,
  386. 91, 115, 144, 182, 229, 288, 362, 456, 574, 722,
  387. 909, 1144, 1440, 1813, 2282, 2873, 3617, 4553, 5732, 7216,
  388. 9084, 11436, 14396, 18124, 22817, 28724, 36161, 45524, 57312, 72151,
  389. 90833, 114351, 143960, 181235, 228161, 0x040000
  390. };
  391. static u8 buf[5];/* read data buffer */
  392. static u32 noise; /* noise value */
  393. static u32 snr_db; /* index into SNR_EQ[] */
  394. struct lgdt3302_state* state = (struct lgdt3302_state*) fe->demodulator_priv;
  395. /* read both equalizer and pase tracker noise data */
  396. i2c_selectreadbytes(state, EQPH_ERR0, buf, sizeof(buf));
  397. if (state->current_modulation == VSB_8) {
  398. /* Equalizer Mean-Square Error Register for VSB */
  399. noise = ((buf[0] & 7) << 16) | (buf[1] << 8) | buf[2];
  400. /*
  401. * Look up noise value in table.
  402. * A better search algorithm could be used...
  403. * watch out there are duplicate entries.
  404. */
  405. for (snr_db = 0; snr_db < sizeof(SNR_EQ); snr_db++) {
  406. if (noise < SNR_EQ[snr_db]) {
  407. *snr = 43 - snr_db;
  408. break;
  409. }
  410. }
  411. } else {
  412. /* Phase Tracker Mean-Square Error Register for QAM */
  413. noise = ((buf[0] & 7<<3) << 13) | (buf[3] << 8) | buf[4];
  414. /* Look up noise value in table. */
  415. for (snr_db = 0; snr_db < sizeof(SNR_PH); snr_db++) {
  416. if (noise < SNR_PH[snr_db]) {
  417. *snr = 45 - snr_db;
  418. break;
  419. }
  420. }
  421. }
  422. #else
  423. /* Return the raw noise value */
  424. static u8 buf[5];/* read data buffer */
  425. static u32 noise; /* noise value */
  426. struct lgdt3302_state* state = (struct lgdt3302_state*) fe->demodulator_priv;
  427. /* read both equalizer and pase tracker noise data */
  428. i2c_selectreadbytes(state, EQPH_ERR0, buf, sizeof(buf));
  429. if (state->current_modulation == VSB_8) {
  430. /* Equalizer Mean-Square Error Register for VSB */
  431. noise = ((buf[0] & 7) << 16) | (buf[1] << 8) | buf[2];
  432. } else {
  433. /* Phase Tracker Mean-Square Error Register for QAM */
  434. noise = ((buf[0] & 7<<3) << 13) | (buf[3] << 8) | buf[4];
  435. }
  436. /* Small values for noise mean signal is better so invert noise */
  437. /* Noise is 19 bit value so discard 3 LSB*/
  438. *snr = ~noise>>3;
  439. #endif
  440. dprintk("%s: noise = 0x%05x, snr = %idb\n",__FUNCTION__, noise, *snr);
  441. return 0;
  442. }
  443. static int lgdt3302_get_tune_settings(struct dvb_frontend* fe, struct dvb_frontend_tune_settings* fe_tune_settings)
  444. {
  445. /* I have no idea about this - it may not be needed */
  446. fe_tune_settings->min_delay_ms = 500;
  447. fe_tune_settings->step_size = 0;
  448. fe_tune_settings->max_drift = 0;
  449. return 0;
  450. }
  451. static void lgdt3302_release(struct dvb_frontend* fe)
  452. {
  453. struct lgdt3302_state* state = (struct lgdt3302_state*) fe->demodulator_priv;
  454. kfree(state);
  455. }
  456. static struct dvb_frontend_ops lgdt3302_ops;
  457. struct dvb_frontend* lgdt3302_attach(const struct lgdt3302_config* config,
  458. struct i2c_adapter* i2c)
  459. {
  460. struct lgdt3302_state* state = NULL;
  461. u8 buf[1];
  462. /* Allocate memory for the internal state */
  463. state = (struct lgdt3302_state*) kmalloc(sizeof(struct lgdt3302_state), GFP_KERNEL);
  464. if (state == NULL)
  465. goto error;
  466. memset(state,0,sizeof(*state));
  467. /* Setup the state */
  468. state->config = config;
  469. state->i2c = i2c;
  470. memcpy(&state->ops, &lgdt3302_ops, sizeof(struct dvb_frontend_ops));
  471. /* Verify communication with demod chip */
  472. if (i2c_selectreadbytes(state, 2, buf, 1))
  473. goto error;
  474. state->current_frequency = -1;
  475. state->current_modulation = -1;
  476. /* Create dvb_frontend */
  477. state->frontend.ops = &state->ops;
  478. state->frontend.demodulator_priv = state;
  479. return &state->frontend;
  480. error:
  481. if (state)
  482. kfree(state);
  483. dprintk("%s: ERROR\n",__FUNCTION__);
  484. return NULL;
  485. }
  486. static struct dvb_frontend_ops lgdt3302_ops = {
  487. .info = {
  488. .name= "LG Electronics LGDT3302 VSB/QAM Frontend",
  489. .type = FE_ATSC,
  490. .frequency_min= 54000000,
  491. .frequency_max= 858000000,
  492. .frequency_stepsize= 62500,
  493. /* Symbol rate is for all VSB modes need to check QAM */
  494. .symbol_rate_min = 10762000,
  495. .symbol_rate_max = 10762000,
  496. .caps = FE_CAN_QAM_64 | FE_CAN_QAM_256 | FE_CAN_8VSB
  497. },
  498. .init = lgdt3302_init,
  499. .set_frontend = lgdt3302_set_parameters,
  500. .get_frontend = lgdt3302_get_frontend,
  501. .get_tune_settings = lgdt3302_get_tune_settings,
  502. .read_status = lgdt3302_read_status,
  503. .read_ber = lgdt3302_read_ber,
  504. .read_signal_strength = lgdt3302_read_signal_strength,
  505. .read_snr = lgdt3302_read_snr,
  506. .read_ucblocks = lgdt3302_read_ucblocks,
  507. .release = lgdt3302_release,
  508. };
  509. MODULE_DESCRIPTION("LGDT3302 [DViCO FusionHDTV 3 Gold] (ATSC 8VSB & ITU-T J.83 AnnexB 64/256 QAM) Demodulator Driver");
  510. MODULE_AUTHOR("Wilson Michaels");
  511. MODULE_LICENSE("GPL");
  512. EXPORT_SYMBOL(lgdt3302_attach);
  513. /*
  514. * Local variables:
  515. * c-basic-offset: 8
  516. * compile-command: "make DVB=1"
  517. * End:
  518. */