nouveau_drv.h 51 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592
  1. /*
  2. * Copyright 2005 Stephane Marchesin.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. */
  24. #ifndef __NOUVEAU_DRV_H__
  25. #define __NOUVEAU_DRV_H__
  26. #define DRIVER_AUTHOR "Stephane Marchesin"
  27. #define DRIVER_EMAIL "dri-devel@lists.sourceforge.net"
  28. #define DRIVER_NAME "nouveau"
  29. #define DRIVER_DESC "nVidia Riva/TNT/GeForce"
  30. #define DRIVER_DATE "20090420"
  31. #define DRIVER_MAJOR 0
  32. #define DRIVER_MINOR 0
  33. #define DRIVER_PATCHLEVEL 16
  34. #define NOUVEAU_FAMILY 0x0000FFFF
  35. #define NOUVEAU_FLAGS 0xFFFF0000
  36. #include "ttm/ttm_bo_api.h"
  37. #include "ttm/ttm_bo_driver.h"
  38. #include "ttm/ttm_placement.h"
  39. #include "ttm/ttm_memory.h"
  40. #include "ttm/ttm_module.h"
  41. struct nouveau_fpriv {
  42. struct ttm_object_file *tfile;
  43. };
  44. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  45. #include "nouveau_drm.h"
  46. #include "nouveau_reg.h"
  47. #include "nouveau_bios.h"
  48. #include "nouveau_util.h"
  49. struct nouveau_grctx;
  50. struct nouveau_vram;
  51. #include "nouveau_vm.h"
  52. #define MAX_NUM_DCB_ENTRIES 16
  53. #define NOUVEAU_MAX_CHANNEL_NR 128
  54. #define NOUVEAU_MAX_TILE_NR 15
  55. struct nouveau_vram {
  56. struct drm_device *dev;
  57. struct nouveau_vma bar_vma;
  58. struct list_head regions;
  59. u32 memtype;
  60. u64 offset;
  61. u64 size;
  62. };
  63. struct nouveau_tile_reg {
  64. bool used;
  65. uint32_t addr;
  66. uint32_t limit;
  67. uint32_t pitch;
  68. uint32_t zcomp;
  69. struct drm_mm_node *tag_mem;
  70. struct nouveau_fence *fence;
  71. };
  72. struct nouveau_bo {
  73. struct ttm_buffer_object bo;
  74. struct ttm_placement placement;
  75. u32 placements[3];
  76. u32 busy_placements[3];
  77. struct ttm_bo_kmap_obj kmap;
  78. struct list_head head;
  79. /* protected by ttm_bo_reserve() */
  80. struct drm_file *reserved_by;
  81. struct list_head entry;
  82. int pbbo_index;
  83. bool validate_mapped;
  84. struct nouveau_channel *channel;
  85. struct nouveau_vma vma;
  86. bool mappable;
  87. bool no_vm;
  88. uint32_t tile_mode;
  89. uint32_t tile_flags;
  90. struct nouveau_tile_reg *tile;
  91. struct drm_gem_object *gem;
  92. int pin_refcnt;
  93. };
  94. #define nouveau_bo_tile_layout(nvbo) \
  95. ((nvbo)->tile_flags & NOUVEAU_GEM_TILE_LAYOUT_MASK)
  96. static inline struct nouveau_bo *
  97. nouveau_bo(struct ttm_buffer_object *bo)
  98. {
  99. return container_of(bo, struct nouveau_bo, bo);
  100. }
  101. static inline struct nouveau_bo *
  102. nouveau_gem_object(struct drm_gem_object *gem)
  103. {
  104. return gem ? gem->driver_private : NULL;
  105. }
  106. /* TODO: submit equivalent to TTM generic API upstream? */
  107. static inline void __iomem *
  108. nvbo_kmap_obj_iovirtual(struct nouveau_bo *nvbo)
  109. {
  110. bool is_iomem;
  111. void __iomem *ioptr = (void __force __iomem *)ttm_kmap_obj_virtual(
  112. &nvbo->kmap, &is_iomem);
  113. WARN_ON_ONCE(ioptr && !is_iomem);
  114. return ioptr;
  115. }
  116. enum nouveau_flags {
  117. NV_NFORCE = 0x10000000,
  118. NV_NFORCE2 = 0x20000000
  119. };
  120. #define NVOBJ_ENGINE_SW 0
  121. #define NVOBJ_ENGINE_GR 1
  122. #define NVOBJ_ENGINE_PPP 2
  123. #define NVOBJ_ENGINE_COPY 3
  124. #define NVOBJ_ENGINE_VP 4
  125. #define NVOBJ_ENGINE_CRYPT 5
  126. #define NVOBJ_ENGINE_BSP 6
  127. #define NVOBJ_ENGINE_DISPLAY 0xcafe0001
  128. #define NVOBJ_ENGINE_INT 0xdeadbeef
  129. #define NVOBJ_FLAG_DONT_MAP (1 << 0)
  130. #define NVOBJ_FLAG_ZERO_ALLOC (1 << 1)
  131. #define NVOBJ_FLAG_ZERO_FREE (1 << 2)
  132. #define NVOBJ_CINST_GLOBAL 0xdeadbeef
  133. struct nouveau_gpuobj {
  134. struct drm_device *dev;
  135. struct kref refcount;
  136. struct list_head list;
  137. void *node;
  138. u32 *suspend;
  139. uint32_t flags;
  140. u32 size;
  141. u32 pinst;
  142. u32 cinst;
  143. u64 vinst;
  144. uint32_t engine;
  145. uint32_t class;
  146. void (*dtor)(struct drm_device *, struct nouveau_gpuobj *);
  147. void *priv;
  148. };
  149. struct nouveau_page_flip_state {
  150. struct list_head head;
  151. struct drm_pending_vblank_event *event;
  152. int crtc, bpp, pitch, x, y;
  153. uint64_t offset;
  154. };
  155. enum nouveau_channel_mutex_class {
  156. NOUVEAU_UCHANNEL_MUTEX,
  157. NOUVEAU_KCHANNEL_MUTEX
  158. };
  159. struct nouveau_channel {
  160. struct drm_device *dev;
  161. int id;
  162. /* references to the channel data structure */
  163. struct kref ref;
  164. /* users of the hardware channel resources, the hardware
  165. * context will be kicked off when it reaches zero. */
  166. atomic_t users;
  167. struct mutex mutex;
  168. /* owner of this fifo */
  169. struct drm_file *file_priv;
  170. /* mapping of the fifo itself */
  171. struct drm_local_map *map;
  172. /* mapping of the regs controling the fifo */
  173. void __iomem *user;
  174. uint32_t user_get;
  175. uint32_t user_put;
  176. /* Fencing */
  177. struct {
  178. /* lock protects the pending list only */
  179. spinlock_t lock;
  180. struct list_head pending;
  181. uint32_t sequence;
  182. uint32_t sequence_ack;
  183. atomic_t last_sequence_irq;
  184. } fence;
  185. /* DMA push buffer */
  186. struct nouveau_gpuobj *pushbuf;
  187. struct nouveau_bo *pushbuf_bo;
  188. uint32_t pushbuf_base;
  189. /* Notifier memory */
  190. struct nouveau_bo *notifier_bo;
  191. struct drm_mm notifier_heap;
  192. /* PFIFO context */
  193. struct nouveau_gpuobj *ramfc;
  194. struct nouveau_gpuobj *cache;
  195. /* PGRAPH context */
  196. /* XXX may be merge 2 pointers as private data ??? */
  197. struct nouveau_gpuobj *ramin_grctx;
  198. struct nouveau_gpuobj *crypt_ctx;
  199. void *pgraph_ctx;
  200. /* NV50 VM */
  201. struct nouveau_vm *vm;
  202. struct nouveau_gpuobj *vm_pd;
  203. struct nouveau_gpuobj *vm_gart_pt;
  204. /* Objects */
  205. struct nouveau_gpuobj *ramin; /* Private instmem */
  206. struct drm_mm ramin_heap; /* Private PRAMIN heap */
  207. struct nouveau_ramht *ramht; /* Hash table */
  208. /* GPU object info for stuff used in-kernel (mm_enabled) */
  209. uint32_t m2mf_ntfy;
  210. uint32_t vram_handle;
  211. uint32_t gart_handle;
  212. bool accel_done;
  213. /* Push buffer state (only for drm's channel on !mm_enabled) */
  214. struct {
  215. int max;
  216. int free;
  217. int cur;
  218. int put;
  219. /* access via pushbuf_bo */
  220. int ib_base;
  221. int ib_max;
  222. int ib_free;
  223. int ib_put;
  224. } dma;
  225. uint32_t sw_subchannel[8];
  226. struct {
  227. struct nouveau_gpuobj *vblsem;
  228. uint32_t vblsem_head;
  229. uint32_t vblsem_offset;
  230. uint32_t vblsem_rval;
  231. struct list_head vbl_wait;
  232. struct list_head flip;
  233. } nvsw;
  234. struct {
  235. bool active;
  236. char name[32];
  237. struct drm_info_list info;
  238. } debugfs;
  239. };
  240. struct nouveau_instmem_engine {
  241. void *priv;
  242. int (*init)(struct drm_device *dev);
  243. void (*takedown)(struct drm_device *dev);
  244. int (*suspend)(struct drm_device *dev);
  245. void (*resume)(struct drm_device *dev);
  246. int (*get)(struct nouveau_gpuobj *, u32 size, u32 align);
  247. void (*put)(struct nouveau_gpuobj *);
  248. int (*map)(struct nouveau_gpuobj *);
  249. void (*unmap)(struct nouveau_gpuobj *);
  250. void (*flush)(struct drm_device *);
  251. };
  252. struct nouveau_mc_engine {
  253. int (*init)(struct drm_device *dev);
  254. void (*takedown)(struct drm_device *dev);
  255. };
  256. struct nouveau_timer_engine {
  257. int (*init)(struct drm_device *dev);
  258. void (*takedown)(struct drm_device *dev);
  259. uint64_t (*read)(struct drm_device *dev);
  260. };
  261. struct nouveau_fb_engine {
  262. int num_tiles;
  263. struct drm_mm tag_heap;
  264. void *priv;
  265. int (*init)(struct drm_device *dev);
  266. void (*takedown)(struct drm_device *dev);
  267. void (*init_tile_region)(struct drm_device *dev, int i,
  268. uint32_t addr, uint32_t size,
  269. uint32_t pitch, uint32_t flags);
  270. void (*set_tile_region)(struct drm_device *dev, int i);
  271. void (*free_tile_region)(struct drm_device *dev, int i);
  272. };
  273. struct nouveau_fifo_engine {
  274. int channels;
  275. struct nouveau_gpuobj *playlist[2];
  276. int cur_playlist;
  277. int (*init)(struct drm_device *);
  278. void (*takedown)(struct drm_device *);
  279. void (*disable)(struct drm_device *);
  280. void (*enable)(struct drm_device *);
  281. bool (*reassign)(struct drm_device *, bool enable);
  282. bool (*cache_pull)(struct drm_device *dev, bool enable);
  283. int (*channel_id)(struct drm_device *);
  284. int (*create_context)(struct nouveau_channel *);
  285. void (*destroy_context)(struct nouveau_channel *);
  286. int (*load_context)(struct nouveau_channel *);
  287. int (*unload_context)(struct drm_device *);
  288. void (*tlb_flush)(struct drm_device *dev);
  289. };
  290. struct nouveau_pgraph_engine {
  291. bool accel_blocked;
  292. bool registered;
  293. int grctx_size;
  294. /* NV2x/NV3x context table (0x400780) */
  295. struct nouveau_gpuobj *ctx_table;
  296. int (*init)(struct drm_device *);
  297. void (*takedown)(struct drm_device *);
  298. void (*fifo_access)(struct drm_device *, bool);
  299. struct nouveau_channel *(*channel)(struct drm_device *);
  300. int (*create_context)(struct nouveau_channel *);
  301. void (*destroy_context)(struct nouveau_channel *);
  302. int (*load_context)(struct nouveau_channel *);
  303. int (*unload_context)(struct drm_device *);
  304. void (*tlb_flush)(struct drm_device *dev);
  305. void (*set_tile_region)(struct drm_device *dev, int i);
  306. };
  307. struct nouveau_display_engine {
  308. int (*early_init)(struct drm_device *);
  309. void (*late_takedown)(struct drm_device *);
  310. int (*create)(struct drm_device *);
  311. int (*init)(struct drm_device *);
  312. void (*destroy)(struct drm_device *);
  313. };
  314. struct nouveau_gpio_engine {
  315. void *priv;
  316. int (*init)(struct drm_device *);
  317. void (*takedown)(struct drm_device *);
  318. int (*get)(struct drm_device *, enum dcb_gpio_tag);
  319. int (*set)(struct drm_device *, enum dcb_gpio_tag, int state);
  320. int (*irq_register)(struct drm_device *, enum dcb_gpio_tag,
  321. void (*)(void *, int), void *);
  322. void (*irq_unregister)(struct drm_device *, enum dcb_gpio_tag,
  323. void (*)(void *, int), void *);
  324. bool (*irq_enable)(struct drm_device *, enum dcb_gpio_tag, bool on);
  325. };
  326. struct nouveau_pm_voltage_level {
  327. u8 voltage;
  328. u8 vid;
  329. };
  330. struct nouveau_pm_voltage {
  331. bool supported;
  332. u8 vid_mask;
  333. struct nouveau_pm_voltage_level *level;
  334. int nr_level;
  335. };
  336. #define NOUVEAU_PM_MAX_LEVEL 8
  337. struct nouveau_pm_level {
  338. struct device_attribute dev_attr;
  339. char name[32];
  340. int id;
  341. u32 core;
  342. u32 memory;
  343. u32 shader;
  344. u32 unk05;
  345. u8 voltage;
  346. u8 fanspeed;
  347. u16 memscript;
  348. };
  349. struct nouveau_pm_temp_sensor_constants {
  350. u16 offset_constant;
  351. s16 offset_mult;
  352. u16 offset_div;
  353. u16 slope_mult;
  354. u16 slope_div;
  355. };
  356. struct nouveau_pm_threshold_temp {
  357. s16 critical;
  358. s16 down_clock;
  359. s16 fan_boost;
  360. };
  361. struct nouveau_pm_memtiming {
  362. u32 reg_100220;
  363. u32 reg_100224;
  364. u32 reg_100228;
  365. u32 reg_10022c;
  366. u32 reg_100230;
  367. u32 reg_100234;
  368. u32 reg_100238;
  369. u32 reg_10023c;
  370. };
  371. struct nouveau_pm_memtimings {
  372. bool supported;
  373. struct nouveau_pm_memtiming *timing;
  374. int nr_timing;
  375. };
  376. struct nouveau_pm_engine {
  377. struct nouveau_pm_voltage voltage;
  378. struct nouveau_pm_level perflvl[NOUVEAU_PM_MAX_LEVEL];
  379. int nr_perflvl;
  380. struct nouveau_pm_memtimings memtimings;
  381. struct nouveau_pm_temp_sensor_constants sensor_constants;
  382. struct nouveau_pm_threshold_temp threshold_temp;
  383. struct nouveau_pm_level boot;
  384. struct nouveau_pm_level *cur;
  385. struct device *hwmon;
  386. struct notifier_block acpi_nb;
  387. int (*clock_get)(struct drm_device *, u32 id);
  388. void *(*clock_pre)(struct drm_device *, struct nouveau_pm_level *,
  389. u32 id, int khz);
  390. void (*clock_set)(struct drm_device *, void *);
  391. int (*voltage_get)(struct drm_device *);
  392. int (*voltage_set)(struct drm_device *, int voltage);
  393. int (*fanspeed_get)(struct drm_device *);
  394. int (*fanspeed_set)(struct drm_device *, int fanspeed);
  395. int (*temp_get)(struct drm_device *);
  396. };
  397. struct nouveau_crypt_engine {
  398. bool registered;
  399. int (*init)(struct drm_device *);
  400. void (*takedown)(struct drm_device *);
  401. int (*create_context)(struct nouveau_channel *);
  402. void (*destroy_context)(struct nouveau_channel *);
  403. void (*tlb_flush)(struct drm_device *dev);
  404. };
  405. struct nouveau_engine {
  406. struct nouveau_instmem_engine instmem;
  407. struct nouveau_mc_engine mc;
  408. struct nouveau_timer_engine timer;
  409. struct nouveau_fb_engine fb;
  410. struct nouveau_pgraph_engine graph;
  411. struct nouveau_fifo_engine fifo;
  412. struct nouveau_display_engine display;
  413. struct nouveau_gpio_engine gpio;
  414. struct nouveau_pm_engine pm;
  415. struct nouveau_crypt_engine crypt;
  416. };
  417. struct nouveau_pll_vals {
  418. union {
  419. struct {
  420. #ifdef __BIG_ENDIAN
  421. uint8_t N1, M1, N2, M2;
  422. #else
  423. uint8_t M1, N1, M2, N2;
  424. #endif
  425. };
  426. struct {
  427. uint16_t NM1, NM2;
  428. } __attribute__((packed));
  429. };
  430. int log2P;
  431. int refclk;
  432. };
  433. enum nv04_fp_display_regs {
  434. FP_DISPLAY_END,
  435. FP_TOTAL,
  436. FP_CRTC,
  437. FP_SYNC_START,
  438. FP_SYNC_END,
  439. FP_VALID_START,
  440. FP_VALID_END
  441. };
  442. struct nv04_crtc_reg {
  443. unsigned char MiscOutReg;
  444. uint8_t CRTC[0xa0];
  445. uint8_t CR58[0x10];
  446. uint8_t Sequencer[5];
  447. uint8_t Graphics[9];
  448. uint8_t Attribute[21];
  449. unsigned char DAC[768];
  450. /* PCRTC regs */
  451. uint32_t fb_start;
  452. uint32_t crtc_cfg;
  453. uint32_t cursor_cfg;
  454. uint32_t gpio_ext;
  455. uint32_t crtc_830;
  456. uint32_t crtc_834;
  457. uint32_t crtc_850;
  458. uint32_t crtc_eng_ctrl;
  459. /* PRAMDAC regs */
  460. uint32_t nv10_cursync;
  461. struct nouveau_pll_vals pllvals;
  462. uint32_t ramdac_gen_ctrl;
  463. uint32_t ramdac_630;
  464. uint32_t ramdac_634;
  465. uint32_t tv_setup;
  466. uint32_t tv_vtotal;
  467. uint32_t tv_vskew;
  468. uint32_t tv_vsync_delay;
  469. uint32_t tv_htotal;
  470. uint32_t tv_hskew;
  471. uint32_t tv_hsync_delay;
  472. uint32_t tv_hsync_delay2;
  473. uint32_t fp_horiz_regs[7];
  474. uint32_t fp_vert_regs[7];
  475. uint32_t dither;
  476. uint32_t fp_control;
  477. uint32_t dither_regs[6];
  478. uint32_t fp_debug_0;
  479. uint32_t fp_debug_1;
  480. uint32_t fp_debug_2;
  481. uint32_t fp_margin_color;
  482. uint32_t ramdac_8c0;
  483. uint32_t ramdac_a20;
  484. uint32_t ramdac_a24;
  485. uint32_t ramdac_a34;
  486. uint32_t ctv_regs[38];
  487. };
  488. struct nv04_output_reg {
  489. uint32_t output;
  490. int head;
  491. };
  492. struct nv04_mode_state {
  493. struct nv04_crtc_reg crtc_reg[2];
  494. uint32_t pllsel;
  495. uint32_t sel_clk;
  496. };
  497. enum nouveau_card_type {
  498. NV_04 = 0x00,
  499. NV_10 = 0x10,
  500. NV_20 = 0x20,
  501. NV_30 = 0x30,
  502. NV_40 = 0x40,
  503. NV_50 = 0x50,
  504. NV_C0 = 0xc0,
  505. };
  506. struct drm_nouveau_private {
  507. struct drm_device *dev;
  508. /* the card type, takes NV_* as values */
  509. enum nouveau_card_type card_type;
  510. /* exact chipset, derived from NV_PMC_BOOT_0 */
  511. int chipset;
  512. int flags;
  513. void __iomem *mmio;
  514. spinlock_t ramin_lock;
  515. void __iomem *ramin;
  516. u32 ramin_size;
  517. u32 ramin_base;
  518. bool ramin_available;
  519. struct drm_mm ramin_heap;
  520. struct list_head gpuobj_list;
  521. struct list_head classes;
  522. struct nouveau_bo *vga_ram;
  523. /* interrupt handling */
  524. void (*irq_handler[32])(struct drm_device *);
  525. bool msi_enabled;
  526. struct workqueue_struct *wq;
  527. struct work_struct irq_work;
  528. struct list_head vbl_waiting;
  529. struct {
  530. struct drm_global_reference mem_global_ref;
  531. struct ttm_bo_global_ref bo_global_ref;
  532. struct ttm_bo_device bdev;
  533. atomic_t validate_sequence;
  534. } ttm;
  535. struct {
  536. spinlock_t lock;
  537. struct drm_mm heap;
  538. struct nouveau_bo *bo;
  539. } fence;
  540. struct {
  541. spinlock_t lock;
  542. struct nouveau_channel *ptr[NOUVEAU_MAX_CHANNEL_NR];
  543. } channels;
  544. struct nouveau_engine engine;
  545. struct nouveau_channel *channel;
  546. /* For PFIFO and PGRAPH. */
  547. spinlock_t context_switch_lock;
  548. /* RAMIN configuration, RAMFC, RAMHT and RAMRO offsets */
  549. struct nouveau_ramht *ramht;
  550. struct nouveau_gpuobj *ramfc;
  551. struct nouveau_gpuobj *ramro;
  552. uint32_t ramin_rsvd_vram;
  553. struct {
  554. enum {
  555. NOUVEAU_GART_NONE = 0,
  556. NOUVEAU_GART_AGP,
  557. NOUVEAU_GART_SGDMA
  558. } type;
  559. uint64_t aper_base;
  560. uint64_t aper_size;
  561. uint64_t aper_free;
  562. struct nouveau_gpuobj *sg_ctxdma;
  563. } gart_info;
  564. /* nv10-nv40 tiling regions */
  565. struct {
  566. struct nouveau_tile_reg reg[NOUVEAU_MAX_TILE_NR];
  567. spinlock_t lock;
  568. } tile;
  569. /* VRAM/fb configuration */
  570. uint64_t vram_size;
  571. uint64_t vram_sys_base;
  572. u32 vram_rblock_size;
  573. uint64_t fb_phys;
  574. uint64_t fb_available_size;
  575. uint64_t fb_mappable_pages;
  576. uint64_t fb_aper_free;
  577. int fb_mtrr;
  578. /* BAR control (NV50-) */
  579. struct nouveau_vm *bar1_vm;
  580. struct nouveau_vm *bar3_vm;
  581. /* G8x/G9x virtual address space */
  582. struct nouveau_vm *chan_vm;
  583. uint64_t vm_gart_base;
  584. uint64_t vm_gart_size;
  585. struct nvbios vbios;
  586. struct nv04_mode_state mode_reg;
  587. struct nv04_mode_state saved_reg;
  588. uint32_t saved_vga_font[4][16384];
  589. uint32_t crtc_owner;
  590. uint32_t dac_users[4];
  591. struct nouveau_suspend_resume {
  592. uint32_t *ramin_copy;
  593. } susres;
  594. struct backlight_device *backlight;
  595. struct nouveau_channel *evo;
  596. u32 evo_alloc;
  597. struct {
  598. struct dcb_entry *dcb;
  599. u16 script;
  600. u32 pclk;
  601. } evo_irq;
  602. struct {
  603. struct dentry *channel_root;
  604. } debugfs;
  605. struct nouveau_fbdev *nfbdev;
  606. struct apertures_struct *apertures;
  607. };
  608. static inline struct drm_nouveau_private *
  609. nouveau_private(struct drm_device *dev)
  610. {
  611. return dev->dev_private;
  612. }
  613. static inline struct drm_nouveau_private *
  614. nouveau_bdev(struct ttm_bo_device *bd)
  615. {
  616. return container_of(bd, struct drm_nouveau_private, ttm.bdev);
  617. }
  618. static inline int
  619. nouveau_bo_ref(struct nouveau_bo *ref, struct nouveau_bo **pnvbo)
  620. {
  621. struct nouveau_bo *prev;
  622. if (!pnvbo)
  623. return -EINVAL;
  624. prev = *pnvbo;
  625. *pnvbo = ref ? nouveau_bo(ttm_bo_reference(&ref->bo)) : NULL;
  626. if (prev) {
  627. struct ttm_buffer_object *bo = &prev->bo;
  628. ttm_bo_unref(&bo);
  629. }
  630. return 0;
  631. }
  632. /* nouveau_drv.c */
  633. extern int nouveau_agpmode;
  634. extern int nouveau_duallink;
  635. extern int nouveau_uscript_lvds;
  636. extern int nouveau_uscript_tmds;
  637. extern int nouveau_vram_pushbuf;
  638. extern int nouveau_vram_notify;
  639. extern int nouveau_fbpercrtc;
  640. extern int nouveau_tv_disable;
  641. extern char *nouveau_tv_norm;
  642. extern int nouveau_reg_debug;
  643. extern char *nouveau_vbios;
  644. extern int nouveau_ignorelid;
  645. extern int nouveau_nofbaccel;
  646. extern int nouveau_noaccel;
  647. extern int nouveau_force_post;
  648. extern int nouveau_override_conntype;
  649. extern char *nouveau_perflvl;
  650. extern int nouveau_perflvl_wr;
  651. extern int nouveau_msi;
  652. extern int nouveau_pci_suspend(struct pci_dev *pdev, pm_message_t pm_state);
  653. extern int nouveau_pci_resume(struct pci_dev *pdev);
  654. /* nouveau_state.c */
  655. extern void nouveau_preclose(struct drm_device *dev, struct drm_file *);
  656. extern int nouveau_load(struct drm_device *, unsigned long flags);
  657. extern int nouveau_firstopen(struct drm_device *);
  658. extern void nouveau_lastclose(struct drm_device *);
  659. extern int nouveau_unload(struct drm_device *);
  660. extern int nouveau_ioctl_getparam(struct drm_device *, void *data,
  661. struct drm_file *);
  662. extern int nouveau_ioctl_setparam(struct drm_device *, void *data,
  663. struct drm_file *);
  664. extern bool nouveau_wait_eq(struct drm_device *, uint64_t timeout,
  665. uint32_t reg, uint32_t mask, uint32_t val);
  666. extern bool nouveau_wait_ne(struct drm_device *, uint64_t timeout,
  667. uint32_t reg, uint32_t mask, uint32_t val);
  668. extern bool nouveau_wait_for_idle(struct drm_device *);
  669. extern int nouveau_card_init(struct drm_device *);
  670. /* nouveau_mem.c */
  671. extern int nouveau_mem_vram_init(struct drm_device *);
  672. extern void nouveau_mem_vram_fini(struct drm_device *);
  673. extern int nouveau_mem_gart_init(struct drm_device *);
  674. extern void nouveau_mem_gart_fini(struct drm_device *);
  675. extern int nouveau_mem_init_agp(struct drm_device *);
  676. extern int nouveau_mem_reset_agp(struct drm_device *);
  677. extern void nouveau_mem_close(struct drm_device *);
  678. extern struct nouveau_tile_reg *nv10_mem_set_tiling(
  679. struct drm_device *dev, uint32_t addr, uint32_t size,
  680. uint32_t pitch, uint32_t flags);
  681. extern void nv10_mem_put_tile_region(struct drm_device *dev,
  682. struct nouveau_tile_reg *tile,
  683. struct nouveau_fence *fence);
  684. extern const struct ttm_mem_type_manager_func nouveau_vram_manager;
  685. /* nouveau_notifier.c */
  686. extern int nouveau_notifier_init_channel(struct nouveau_channel *);
  687. extern void nouveau_notifier_takedown_channel(struct nouveau_channel *);
  688. extern int nouveau_notifier_alloc(struct nouveau_channel *, uint32_t handle,
  689. int cout, uint32_t *offset);
  690. extern int nouveau_notifier_offset(struct nouveau_gpuobj *, uint32_t *);
  691. extern int nouveau_ioctl_notifier_alloc(struct drm_device *, void *data,
  692. struct drm_file *);
  693. extern int nouveau_ioctl_notifier_free(struct drm_device *, void *data,
  694. struct drm_file *);
  695. /* nouveau_channel.c */
  696. extern struct drm_ioctl_desc nouveau_ioctls[];
  697. extern int nouveau_max_ioctl;
  698. extern void nouveau_channel_cleanup(struct drm_device *, struct drm_file *);
  699. extern int nouveau_channel_alloc(struct drm_device *dev,
  700. struct nouveau_channel **chan,
  701. struct drm_file *file_priv,
  702. uint32_t fb_ctxdma, uint32_t tt_ctxdma);
  703. extern struct nouveau_channel *
  704. nouveau_channel_get_unlocked(struct nouveau_channel *);
  705. extern struct nouveau_channel *
  706. nouveau_channel_get(struct drm_device *, struct drm_file *, int id);
  707. extern void nouveau_channel_put_unlocked(struct nouveau_channel **);
  708. extern void nouveau_channel_put(struct nouveau_channel **);
  709. extern void nouveau_channel_ref(struct nouveau_channel *chan,
  710. struct nouveau_channel **pchan);
  711. extern void nouveau_channel_idle(struct nouveau_channel *chan);
  712. /* nouveau_object.c */
  713. #define NVOBJ_CLASS(d,c,e) do { \
  714. int ret = nouveau_gpuobj_class_new((d), (c), NVOBJ_ENGINE_##e); \
  715. if (ret) \
  716. return ret; \
  717. } while(0)
  718. #define NVOBJ_MTHD(d,c,m,e) do { \
  719. int ret = nouveau_gpuobj_mthd_new((d), (c), (m), (e)); \
  720. if (ret) \
  721. return ret; \
  722. } while(0)
  723. extern int nouveau_gpuobj_early_init(struct drm_device *);
  724. extern int nouveau_gpuobj_init(struct drm_device *);
  725. extern void nouveau_gpuobj_takedown(struct drm_device *);
  726. extern int nouveau_gpuobj_suspend(struct drm_device *dev);
  727. extern void nouveau_gpuobj_resume(struct drm_device *dev);
  728. extern int nouveau_gpuobj_class_new(struct drm_device *, u32 class, u32 eng);
  729. extern int nouveau_gpuobj_mthd_new(struct drm_device *, u32 class, u32 mthd,
  730. int (*exec)(struct nouveau_channel *,
  731. u32 class, u32 mthd, u32 data));
  732. extern int nouveau_gpuobj_mthd_call(struct nouveau_channel *, u32, u32, u32);
  733. extern int nouveau_gpuobj_mthd_call2(struct drm_device *, int, u32, u32, u32);
  734. extern int nouveau_gpuobj_channel_init(struct nouveau_channel *,
  735. uint32_t vram_h, uint32_t tt_h);
  736. extern void nouveau_gpuobj_channel_takedown(struct nouveau_channel *);
  737. extern int nouveau_gpuobj_new(struct drm_device *, struct nouveau_channel *,
  738. uint32_t size, int align, uint32_t flags,
  739. struct nouveau_gpuobj **);
  740. extern void nouveau_gpuobj_ref(struct nouveau_gpuobj *,
  741. struct nouveau_gpuobj **);
  742. extern int nouveau_gpuobj_new_fake(struct drm_device *, u32 pinst, u64 vinst,
  743. u32 size, u32 flags,
  744. struct nouveau_gpuobj **);
  745. extern int nouveau_gpuobj_dma_new(struct nouveau_channel *, int class,
  746. uint64_t offset, uint64_t size, int access,
  747. int target, struct nouveau_gpuobj **);
  748. extern int nouveau_gpuobj_gr_new(struct nouveau_channel *, u32 handle, int class);
  749. extern int nv50_gpuobj_dma_new(struct nouveau_channel *, int class, u64 base,
  750. u64 size, int target, int access, u32 type,
  751. u32 comp, struct nouveau_gpuobj **pobj);
  752. extern void nv50_gpuobj_dma_init(struct nouveau_gpuobj *, u32 offset,
  753. int class, u64 base, u64 size, int target,
  754. int access, u32 type, u32 comp);
  755. extern int nouveau_ioctl_grobj_alloc(struct drm_device *, void *data,
  756. struct drm_file *);
  757. extern int nouveau_ioctl_gpuobj_free(struct drm_device *, void *data,
  758. struct drm_file *);
  759. /* nouveau_irq.c */
  760. extern int nouveau_irq_init(struct drm_device *);
  761. extern void nouveau_irq_fini(struct drm_device *);
  762. extern irqreturn_t nouveau_irq_handler(DRM_IRQ_ARGS);
  763. extern void nouveau_irq_register(struct drm_device *, int status_bit,
  764. void (*)(struct drm_device *));
  765. extern void nouveau_irq_unregister(struct drm_device *, int status_bit);
  766. extern void nouveau_irq_preinstall(struct drm_device *);
  767. extern int nouveau_irq_postinstall(struct drm_device *);
  768. extern void nouveau_irq_uninstall(struct drm_device *);
  769. /* nouveau_sgdma.c */
  770. extern int nouveau_sgdma_init(struct drm_device *);
  771. extern void nouveau_sgdma_takedown(struct drm_device *);
  772. extern int nouveau_sgdma_get_page(struct drm_device *, uint32_t offset,
  773. uint32_t *page);
  774. extern struct ttm_backend *nouveau_sgdma_init_ttm(struct drm_device *);
  775. /* nouveau_debugfs.c */
  776. #if defined(CONFIG_DRM_NOUVEAU_DEBUG)
  777. extern int nouveau_debugfs_init(struct drm_minor *);
  778. extern void nouveau_debugfs_takedown(struct drm_minor *);
  779. extern int nouveau_debugfs_channel_init(struct nouveau_channel *);
  780. extern void nouveau_debugfs_channel_fini(struct nouveau_channel *);
  781. #else
  782. static inline int
  783. nouveau_debugfs_init(struct drm_minor *minor)
  784. {
  785. return 0;
  786. }
  787. static inline void nouveau_debugfs_takedown(struct drm_minor *minor)
  788. {
  789. }
  790. static inline int
  791. nouveau_debugfs_channel_init(struct nouveau_channel *chan)
  792. {
  793. return 0;
  794. }
  795. static inline void
  796. nouveau_debugfs_channel_fini(struct nouveau_channel *chan)
  797. {
  798. }
  799. #endif
  800. /* nouveau_dma.c */
  801. extern void nouveau_dma_pre_init(struct nouveau_channel *);
  802. extern int nouveau_dma_init(struct nouveau_channel *);
  803. extern int nouveau_dma_wait(struct nouveau_channel *, int slots, int size);
  804. /* nouveau_acpi.c */
  805. #define ROM_BIOS_PAGE 4096
  806. #if defined(CONFIG_ACPI)
  807. void nouveau_register_dsm_handler(void);
  808. void nouveau_unregister_dsm_handler(void);
  809. int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len);
  810. bool nouveau_acpi_rom_supported(struct pci_dev *pdev);
  811. int nouveau_acpi_edid(struct drm_device *, struct drm_connector *);
  812. #else
  813. static inline void nouveau_register_dsm_handler(void) {}
  814. static inline void nouveau_unregister_dsm_handler(void) {}
  815. static inline bool nouveau_acpi_rom_supported(struct pci_dev *pdev) { return false; }
  816. static inline int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len) { return -EINVAL; }
  817. static inline int nouveau_acpi_edid(struct drm_device *dev, struct drm_connector *connector) { return -EINVAL; }
  818. #endif
  819. /* nouveau_backlight.c */
  820. #ifdef CONFIG_DRM_NOUVEAU_BACKLIGHT
  821. extern int nouveau_backlight_init(struct drm_device *);
  822. extern void nouveau_backlight_exit(struct drm_device *);
  823. #else
  824. static inline int nouveau_backlight_init(struct drm_device *dev)
  825. {
  826. return 0;
  827. }
  828. static inline void nouveau_backlight_exit(struct drm_device *dev) { }
  829. #endif
  830. /* nouveau_bios.c */
  831. extern int nouveau_bios_init(struct drm_device *);
  832. extern void nouveau_bios_takedown(struct drm_device *dev);
  833. extern int nouveau_run_vbios_init(struct drm_device *);
  834. extern void nouveau_bios_run_init_table(struct drm_device *, uint16_t table,
  835. struct dcb_entry *);
  836. extern struct dcb_gpio_entry *nouveau_bios_gpio_entry(struct drm_device *,
  837. enum dcb_gpio_tag);
  838. extern struct dcb_connector_table_entry *
  839. nouveau_bios_connector_entry(struct drm_device *, int index);
  840. extern u32 get_pll_register(struct drm_device *, enum pll_types);
  841. extern int get_pll_limits(struct drm_device *, uint32_t limit_match,
  842. struct pll_lims *);
  843. extern int nouveau_bios_run_display_table(struct drm_device *,
  844. struct dcb_entry *,
  845. uint32_t script, int pxclk);
  846. extern void *nouveau_bios_dp_table(struct drm_device *, struct dcb_entry *,
  847. int *length);
  848. extern bool nouveau_bios_fp_mode(struct drm_device *, struct drm_display_mode *);
  849. extern uint8_t *nouveau_bios_embedded_edid(struct drm_device *);
  850. extern int nouveau_bios_parse_lvds_table(struct drm_device *, int pxclk,
  851. bool *dl, bool *if_is_24bit);
  852. extern int run_tmds_table(struct drm_device *, struct dcb_entry *,
  853. int head, int pxclk);
  854. extern int call_lvds_script(struct drm_device *, struct dcb_entry *, int head,
  855. enum LVDS_script, int pxclk);
  856. /* nouveau_ttm.c */
  857. int nouveau_ttm_global_init(struct drm_nouveau_private *);
  858. void nouveau_ttm_global_release(struct drm_nouveau_private *);
  859. int nouveau_ttm_mmap(struct file *, struct vm_area_struct *);
  860. /* nouveau_dp.c */
  861. int nouveau_dp_auxch(struct nouveau_i2c_chan *auxch, int cmd, int addr,
  862. uint8_t *data, int data_nr);
  863. bool nouveau_dp_detect(struct drm_encoder *);
  864. bool nouveau_dp_link_train(struct drm_encoder *);
  865. /* nv04_fb.c */
  866. extern int nv04_fb_init(struct drm_device *);
  867. extern void nv04_fb_takedown(struct drm_device *);
  868. /* nv10_fb.c */
  869. extern int nv10_fb_init(struct drm_device *);
  870. extern void nv10_fb_takedown(struct drm_device *);
  871. extern void nv10_fb_init_tile_region(struct drm_device *dev, int i,
  872. uint32_t addr, uint32_t size,
  873. uint32_t pitch, uint32_t flags);
  874. extern void nv10_fb_set_tile_region(struct drm_device *dev, int i);
  875. extern void nv10_fb_free_tile_region(struct drm_device *dev, int i);
  876. /* nv30_fb.c */
  877. extern int nv30_fb_init(struct drm_device *);
  878. extern void nv30_fb_takedown(struct drm_device *);
  879. extern void nv30_fb_init_tile_region(struct drm_device *dev, int i,
  880. uint32_t addr, uint32_t size,
  881. uint32_t pitch, uint32_t flags);
  882. extern void nv30_fb_free_tile_region(struct drm_device *dev, int i);
  883. /* nv40_fb.c */
  884. extern int nv40_fb_init(struct drm_device *);
  885. extern void nv40_fb_takedown(struct drm_device *);
  886. extern void nv40_fb_set_tile_region(struct drm_device *dev, int i);
  887. /* nv50_fb.c */
  888. extern int nv50_fb_init(struct drm_device *);
  889. extern void nv50_fb_takedown(struct drm_device *);
  890. extern void nv50_fb_vm_trap(struct drm_device *, int display, const char *);
  891. /* nvc0_fb.c */
  892. extern int nvc0_fb_init(struct drm_device *);
  893. extern void nvc0_fb_takedown(struct drm_device *);
  894. /* nv04_fifo.c */
  895. extern int nv04_fifo_init(struct drm_device *);
  896. extern void nv04_fifo_fini(struct drm_device *);
  897. extern void nv04_fifo_disable(struct drm_device *);
  898. extern void nv04_fifo_enable(struct drm_device *);
  899. extern bool nv04_fifo_reassign(struct drm_device *, bool);
  900. extern bool nv04_fifo_cache_pull(struct drm_device *, bool);
  901. extern int nv04_fifo_channel_id(struct drm_device *);
  902. extern int nv04_fifo_create_context(struct nouveau_channel *);
  903. extern void nv04_fifo_destroy_context(struct nouveau_channel *);
  904. extern int nv04_fifo_load_context(struct nouveau_channel *);
  905. extern int nv04_fifo_unload_context(struct drm_device *);
  906. extern void nv04_fifo_isr(struct drm_device *);
  907. /* nv10_fifo.c */
  908. extern int nv10_fifo_init(struct drm_device *);
  909. extern int nv10_fifo_channel_id(struct drm_device *);
  910. extern int nv10_fifo_create_context(struct nouveau_channel *);
  911. extern int nv10_fifo_load_context(struct nouveau_channel *);
  912. extern int nv10_fifo_unload_context(struct drm_device *);
  913. /* nv40_fifo.c */
  914. extern int nv40_fifo_init(struct drm_device *);
  915. extern int nv40_fifo_create_context(struct nouveau_channel *);
  916. extern int nv40_fifo_load_context(struct nouveau_channel *);
  917. extern int nv40_fifo_unload_context(struct drm_device *);
  918. /* nv50_fifo.c */
  919. extern int nv50_fifo_init(struct drm_device *);
  920. extern void nv50_fifo_takedown(struct drm_device *);
  921. extern int nv50_fifo_channel_id(struct drm_device *);
  922. extern int nv50_fifo_create_context(struct nouveau_channel *);
  923. extern void nv50_fifo_destroy_context(struct nouveau_channel *);
  924. extern int nv50_fifo_load_context(struct nouveau_channel *);
  925. extern int nv50_fifo_unload_context(struct drm_device *);
  926. extern void nv50_fifo_tlb_flush(struct drm_device *dev);
  927. /* nvc0_fifo.c */
  928. extern int nvc0_fifo_init(struct drm_device *);
  929. extern void nvc0_fifo_takedown(struct drm_device *);
  930. extern void nvc0_fifo_disable(struct drm_device *);
  931. extern void nvc0_fifo_enable(struct drm_device *);
  932. extern bool nvc0_fifo_reassign(struct drm_device *, bool);
  933. extern bool nvc0_fifo_cache_pull(struct drm_device *, bool);
  934. extern int nvc0_fifo_channel_id(struct drm_device *);
  935. extern int nvc0_fifo_create_context(struct nouveau_channel *);
  936. extern void nvc0_fifo_destroy_context(struct nouveau_channel *);
  937. extern int nvc0_fifo_load_context(struct nouveau_channel *);
  938. extern int nvc0_fifo_unload_context(struct drm_device *);
  939. /* nv04_graph.c */
  940. extern int nv04_graph_init(struct drm_device *);
  941. extern void nv04_graph_takedown(struct drm_device *);
  942. extern void nv04_graph_fifo_access(struct drm_device *, bool);
  943. extern struct nouveau_channel *nv04_graph_channel(struct drm_device *);
  944. extern int nv04_graph_create_context(struct nouveau_channel *);
  945. extern void nv04_graph_destroy_context(struct nouveau_channel *);
  946. extern int nv04_graph_load_context(struct nouveau_channel *);
  947. extern int nv04_graph_unload_context(struct drm_device *);
  948. extern int nv04_graph_mthd_page_flip(struct nouveau_channel *chan,
  949. u32 class, u32 mthd, u32 data);
  950. extern struct nouveau_bitfield nv04_graph_nsource[];
  951. /* nv10_graph.c */
  952. extern int nv10_graph_init(struct drm_device *);
  953. extern void nv10_graph_takedown(struct drm_device *);
  954. extern struct nouveau_channel *nv10_graph_channel(struct drm_device *);
  955. extern int nv10_graph_create_context(struct nouveau_channel *);
  956. extern void nv10_graph_destroy_context(struct nouveau_channel *);
  957. extern int nv10_graph_load_context(struct nouveau_channel *);
  958. extern int nv10_graph_unload_context(struct drm_device *);
  959. extern void nv10_graph_set_tile_region(struct drm_device *dev, int i);
  960. extern struct nouveau_bitfield nv10_graph_intr[];
  961. extern struct nouveau_bitfield nv10_graph_nstatus[];
  962. /* nv20_graph.c */
  963. extern int nv20_graph_create_context(struct nouveau_channel *);
  964. extern void nv20_graph_destroy_context(struct nouveau_channel *);
  965. extern int nv20_graph_load_context(struct nouveau_channel *);
  966. extern int nv20_graph_unload_context(struct drm_device *);
  967. extern int nv20_graph_init(struct drm_device *);
  968. extern void nv20_graph_takedown(struct drm_device *);
  969. extern int nv30_graph_init(struct drm_device *);
  970. extern void nv20_graph_set_tile_region(struct drm_device *dev, int i);
  971. /* nv40_graph.c */
  972. extern int nv40_graph_init(struct drm_device *);
  973. extern void nv40_graph_takedown(struct drm_device *);
  974. extern struct nouveau_channel *nv40_graph_channel(struct drm_device *);
  975. extern int nv40_graph_create_context(struct nouveau_channel *);
  976. extern void nv40_graph_destroy_context(struct nouveau_channel *);
  977. extern int nv40_graph_load_context(struct nouveau_channel *);
  978. extern int nv40_graph_unload_context(struct drm_device *);
  979. extern void nv40_grctx_init(struct nouveau_grctx *);
  980. extern void nv40_graph_set_tile_region(struct drm_device *dev, int i);
  981. /* nv50_graph.c */
  982. extern int nv50_graph_init(struct drm_device *);
  983. extern void nv50_graph_takedown(struct drm_device *);
  984. extern void nv50_graph_fifo_access(struct drm_device *, bool);
  985. extern struct nouveau_channel *nv50_graph_channel(struct drm_device *);
  986. extern int nv50_graph_create_context(struct nouveau_channel *);
  987. extern void nv50_graph_destroy_context(struct nouveau_channel *);
  988. extern int nv50_graph_load_context(struct nouveau_channel *);
  989. extern int nv50_graph_unload_context(struct drm_device *);
  990. extern int nv50_grctx_init(struct nouveau_grctx *);
  991. extern void nv50_graph_tlb_flush(struct drm_device *dev);
  992. extern void nv86_graph_tlb_flush(struct drm_device *dev);
  993. /* nvc0_graph.c */
  994. extern int nvc0_graph_init(struct drm_device *);
  995. extern void nvc0_graph_takedown(struct drm_device *);
  996. extern void nvc0_graph_fifo_access(struct drm_device *, bool);
  997. extern struct nouveau_channel *nvc0_graph_channel(struct drm_device *);
  998. extern int nvc0_graph_create_context(struct nouveau_channel *);
  999. extern void nvc0_graph_destroy_context(struct nouveau_channel *);
  1000. extern int nvc0_graph_load_context(struct nouveau_channel *);
  1001. extern int nvc0_graph_unload_context(struct drm_device *);
  1002. /* nv84_crypt.c */
  1003. extern int nv84_crypt_init(struct drm_device *dev);
  1004. extern void nv84_crypt_fini(struct drm_device *dev);
  1005. extern int nv84_crypt_create_context(struct nouveau_channel *);
  1006. extern void nv84_crypt_destroy_context(struct nouveau_channel *);
  1007. extern void nv84_crypt_tlb_flush(struct drm_device *dev);
  1008. /* nv04_instmem.c */
  1009. extern int nv04_instmem_init(struct drm_device *);
  1010. extern void nv04_instmem_takedown(struct drm_device *);
  1011. extern int nv04_instmem_suspend(struct drm_device *);
  1012. extern void nv04_instmem_resume(struct drm_device *);
  1013. extern int nv04_instmem_get(struct nouveau_gpuobj *, u32 size, u32 align);
  1014. extern void nv04_instmem_put(struct nouveau_gpuobj *);
  1015. extern int nv04_instmem_map(struct nouveau_gpuobj *);
  1016. extern void nv04_instmem_unmap(struct nouveau_gpuobj *);
  1017. extern void nv04_instmem_flush(struct drm_device *);
  1018. /* nv50_instmem.c */
  1019. extern int nv50_instmem_init(struct drm_device *);
  1020. extern void nv50_instmem_takedown(struct drm_device *);
  1021. extern int nv50_instmem_suspend(struct drm_device *);
  1022. extern void nv50_instmem_resume(struct drm_device *);
  1023. extern int nv50_instmem_get(struct nouveau_gpuobj *, u32 size, u32 align);
  1024. extern void nv50_instmem_put(struct nouveau_gpuobj *);
  1025. extern int nv50_instmem_map(struct nouveau_gpuobj *);
  1026. extern void nv50_instmem_unmap(struct nouveau_gpuobj *);
  1027. extern void nv50_instmem_flush(struct drm_device *);
  1028. extern void nv84_instmem_flush(struct drm_device *);
  1029. /* nvc0_instmem.c */
  1030. extern int nvc0_instmem_init(struct drm_device *);
  1031. extern void nvc0_instmem_takedown(struct drm_device *);
  1032. extern int nvc0_instmem_suspend(struct drm_device *);
  1033. extern void nvc0_instmem_resume(struct drm_device *);
  1034. extern int nvc0_instmem_get(struct nouveau_gpuobj *, u32 size, u32 align);
  1035. extern void nvc0_instmem_put(struct nouveau_gpuobj *);
  1036. extern int nvc0_instmem_map(struct nouveau_gpuobj *);
  1037. extern void nvc0_instmem_unmap(struct nouveau_gpuobj *);
  1038. extern void nvc0_instmem_flush(struct drm_device *);
  1039. /* nv04_mc.c */
  1040. extern int nv04_mc_init(struct drm_device *);
  1041. extern void nv04_mc_takedown(struct drm_device *);
  1042. /* nv40_mc.c */
  1043. extern int nv40_mc_init(struct drm_device *);
  1044. extern void nv40_mc_takedown(struct drm_device *);
  1045. /* nv50_mc.c */
  1046. extern int nv50_mc_init(struct drm_device *);
  1047. extern void nv50_mc_takedown(struct drm_device *);
  1048. /* nv04_timer.c */
  1049. extern int nv04_timer_init(struct drm_device *);
  1050. extern uint64_t nv04_timer_read(struct drm_device *);
  1051. extern void nv04_timer_takedown(struct drm_device *);
  1052. extern long nouveau_compat_ioctl(struct file *file, unsigned int cmd,
  1053. unsigned long arg);
  1054. /* nv04_dac.c */
  1055. extern int nv04_dac_create(struct drm_connector *, struct dcb_entry *);
  1056. extern uint32_t nv17_dac_sample_load(struct drm_encoder *encoder);
  1057. extern int nv04_dac_output_offset(struct drm_encoder *encoder);
  1058. extern void nv04_dac_update_dacclk(struct drm_encoder *encoder, bool enable);
  1059. extern bool nv04_dac_in_use(struct drm_encoder *encoder);
  1060. /* nv04_dfp.c */
  1061. extern int nv04_dfp_create(struct drm_connector *, struct dcb_entry *);
  1062. extern int nv04_dfp_get_bound_head(struct drm_device *dev, struct dcb_entry *dcbent);
  1063. extern void nv04_dfp_bind_head(struct drm_device *dev, struct dcb_entry *dcbent,
  1064. int head, bool dl);
  1065. extern void nv04_dfp_disable(struct drm_device *dev, int head);
  1066. extern void nv04_dfp_update_fp_control(struct drm_encoder *encoder, int mode);
  1067. /* nv04_tv.c */
  1068. extern int nv04_tv_identify(struct drm_device *dev, int i2c_index);
  1069. extern int nv04_tv_create(struct drm_connector *, struct dcb_entry *);
  1070. /* nv17_tv.c */
  1071. extern int nv17_tv_create(struct drm_connector *, struct dcb_entry *);
  1072. /* nv04_display.c */
  1073. extern int nv04_display_early_init(struct drm_device *);
  1074. extern void nv04_display_late_takedown(struct drm_device *);
  1075. extern int nv04_display_create(struct drm_device *);
  1076. extern int nv04_display_init(struct drm_device *);
  1077. extern void nv04_display_destroy(struct drm_device *);
  1078. /* nv04_crtc.c */
  1079. extern int nv04_crtc_create(struct drm_device *, int index);
  1080. /* nouveau_bo.c */
  1081. extern struct ttm_bo_driver nouveau_bo_driver;
  1082. extern int nouveau_bo_new(struct drm_device *, struct nouveau_channel *,
  1083. int size, int align, uint32_t flags,
  1084. uint32_t tile_mode, uint32_t tile_flags,
  1085. bool no_vm, bool mappable, struct nouveau_bo **);
  1086. extern int nouveau_bo_pin(struct nouveau_bo *, uint32_t flags);
  1087. extern int nouveau_bo_unpin(struct nouveau_bo *);
  1088. extern int nouveau_bo_map(struct nouveau_bo *);
  1089. extern void nouveau_bo_unmap(struct nouveau_bo *);
  1090. extern void nouveau_bo_placement_set(struct nouveau_bo *, uint32_t type,
  1091. uint32_t busy);
  1092. extern u16 nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index);
  1093. extern void nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val);
  1094. extern u32 nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index);
  1095. extern void nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val);
  1096. extern void nouveau_bo_fence(struct nouveau_bo *, struct nouveau_fence *);
  1097. extern int nouveau_bo_validate(struct nouveau_bo *, bool interruptible,
  1098. bool no_wait_reserve, bool no_wait_gpu);
  1099. /* nouveau_fence.c */
  1100. struct nouveau_fence;
  1101. extern int nouveau_fence_init(struct drm_device *);
  1102. extern void nouveau_fence_fini(struct drm_device *);
  1103. extern int nouveau_fence_channel_init(struct nouveau_channel *);
  1104. extern void nouveau_fence_channel_fini(struct nouveau_channel *);
  1105. extern void nouveau_fence_update(struct nouveau_channel *);
  1106. extern int nouveau_fence_new(struct nouveau_channel *, struct nouveau_fence **,
  1107. bool emit);
  1108. extern int nouveau_fence_emit(struct nouveau_fence *);
  1109. extern void nouveau_fence_work(struct nouveau_fence *fence,
  1110. void (*work)(void *priv, bool signalled),
  1111. void *priv);
  1112. struct nouveau_channel *nouveau_fence_channel(struct nouveau_fence *);
  1113. extern bool __nouveau_fence_signalled(void *obj, void *arg);
  1114. extern int __nouveau_fence_wait(void *obj, void *arg, bool lazy, bool intr);
  1115. extern int __nouveau_fence_flush(void *obj, void *arg);
  1116. extern void __nouveau_fence_unref(void **obj);
  1117. extern void *__nouveau_fence_ref(void *obj);
  1118. static inline bool nouveau_fence_signalled(struct nouveau_fence *obj)
  1119. {
  1120. return __nouveau_fence_signalled(obj, NULL);
  1121. }
  1122. static inline int
  1123. nouveau_fence_wait(struct nouveau_fence *obj, bool lazy, bool intr)
  1124. {
  1125. return __nouveau_fence_wait(obj, NULL, lazy, intr);
  1126. }
  1127. extern int nouveau_fence_sync(struct nouveau_fence *, struct nouveau_channel *);
  1128. static inline int nouveau_fence_flush(struct nouveau_fence *obj)
  1129. {
  1130. return __nouveau_fence_flush(obj, NULL);
  1131. }
  1132. static inline void nouveau_fence_unref(struct nouveau_fence **obj)
  1133. {
  1134. __nouveau_fence_unref((void **)obj);
  1135. }
  1136. static inline struct nouveau_fence *nouveau_fence_ref(struct nouveau_fence *obj)
  1137. {
  1138. return __nouveau_fence_ref(obj);
  1139. }
  1140. /* nouveau_gem.c */
  1141. extern int nouveau_gem_new(struct drm_device *, struct nouveau_channel *,
  1142. int size, int align, uint32_t flags,
  1143. uint32_t tile_mode, uint32_t tile_flags,
  1144. bool no_vm, bool mappable, struct nouveau_bo **);
  1145. extern int nouveau_gem_object_new(struct drm_gem_object *);
  1146. extern void nouveau_gem_object_del(struct drm_gem_object *);
  1147. extern int nouveau_gem_ioctl_new(struct drm_device *, void *,
  1148. struct drm_file *);
  1149. extern int nouveau_gem_ioctl_pushbuf(struct drm_device *, void *,
  1150. struct drm_file *);
  1151. extern int nouveau_gem_ioctl_cpu_prep(struct drm_device *, void *,
  1152. struct drm_file *);
  1153. extern int nouveau_gem_ioctl_cpu_fini(struct drm_device *, void *,
  1154. struct drm_file *);
  1155. extern int nouveau_gem_ioctl_info(struct drm_device *, void *,
  1156. struct drm_file *);
  1157. /* nouveau_display.c */
  1158. int nouveau_vblank_enable(struct drm_device *dev, int crtc);
  1159. void nouveau_vblank_disable(struct drm_device *dev, int crtc);
  1160. int nouveau_crtc_page_flip(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1161. struct drm_pending_vblank_event *event);
  1162. int nouveau_finish_page_flip(struct nouveau_channel *,
  1163. struct nouveau_page_flip_state *);
  1164. /* nv10_gpio.c */
  1165. int nv10_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  1166. int nv10_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  1167. /* nv50_gpio.c */
  1168. int nv50_gpio_init(struct drm_device *dev);
  1169. void nv50_gpio_fini(struct drm_device *dev);
  1170. int nv50_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  1171. int nv50_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  1172. int nv50_gpio_irq_register(struct drm_device *, enum dcb_gpio_tag,
  1173. void (*)(void *, int), void *);
  1174. void nv50_gpio_irq_unregister(struct drm_device *, enum dcb_gpio_tag,
  1175. void (*)(void *, int), void *);
  1176. bool nv50_gpio_irq_enable(struct drm_device *, enum dcb_gpio_tag, bool on);
  1177. /* nv50_calc. */
  1178. int nv50_calc_pll(struct drm_device *, struct pll_lims *, int clk,
  1179. int *N1, int *M1, int *N2, int *M2, int *P);
  1180. int nv50_calc_pll2(struct drm_device *, struct pll_lims *,
  1181. int clk, int *N, int *fN, int *M, int *P);
  1182. #ifndef ioread32_native
  1183. #ifdef __BIG_ENDIAN
  1184. #define ioread16_native ioread16be
  1185. #define iowrite16_native iowrite16be
  1186. #define ioread32_native ioread32be
  1187. #define iowrite32_native iowrite32be
  1188. #else /* def __BIG_ENDIAN */
  1189. #define ioread16_native ioread16
  1190. #define iowrite16_native iowrite16
  1191. #define ioread32_native ioread32
  1192. #define iowrite32_native iowrite32
  1193. #endif /* def __BIG_ENDIAN else */
  1194. #endif /* !ioread32_native */
  1195. /* channel control reg access */
  1196. static inline u32 nvchan_rd32(struct nouveau_channel *chan, unsigned reg)
  1197. {
  1198. return ioread32_native(chan->user + reg);
  1199. }
  1200. static inline void nvchan_wr32(struct nouveau_channel *chan,
  1201. unsigned reg, u32 val)
  1202. {
  1203. iowrite32_native(val, chan->user + reg);
  1204. }
  1205. /* register access */
  1206. static inline u32 nv_rd32(struct drm_device *dev, unsigned reg)
  1207. {
  1208. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1209. return ioread32_native(dev_priv->mmio + reg);
  1210. }
  1211. static inline void nv_wr32(struct drm_device *dev, unsigned reg, u32 val)
  1212. {
  1213. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1214. iowrite32_native(val, dev_priv->mmio + reg);
  1215. }
  1216. static inline u32 nv_mask(struct drm_device *dev, u32 reg, u32 mask, u32 val)
  1217. {
  1218. u32 tmp = nv_rd32(dev, reg);
  1219. nv_wr32(dev, reg, (tmp & ~mask) | val);
  1220. return tmp;
  1221. }
  1222. static inline u8 nv_rd08(struct drm_device *dev, unsigned reg)
  1223. {
  1224. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1225. return ioread8(dev_priv->mmio + reg);
  1226. }
  1227. static inline void nv_wr08(struct drm_device *dev, unsigned reg, u8 val)
  1228. {
  1229. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1230. iowrite8(val, dev_priv->mmio + reg);
  1231. }
  1232. #define nv_wait(dev, reg, mask, val) \
  1233. nouveau_wait_eq(dev, 2000000000ULL, (reg), (mask), (val))
  1234. #define nv_wait_ne(dev, reg, mask, val) \
  1235. nouveau_wait_ne(dev, 2000000000ULL, (reg), (mask), (val))
  1236. /* PRAMIN access */
  1237. static inline u32 nv_ri32(struct drm_device *dev, unsigned offset)
  1238. {
  1239. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1240. return ioread32_native(dev_priv->ramin + offset);
  1241. }
  1242. static inline void nv_wi32(struct drm_device *dev, unsigned offset, u32 val)
  1243. {
  1244. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1245. iowrite32_native(val, dev_priv->ramin + offset);
  1246. }
  1247. /* object access */
  1248. extern u32 nv_ro32(struct nouveau_gpuobj *, u32 offset);
  1249. extern void nv_wo32(struct nouveau_gpuobj *, u32 offset, u32 val);
  1250. /*
  1251. * Logging
  1252. * Argument d is (struct drm_device *).
  1253. */
  1254. #define NV_PRINTK(level, d, fmt, arg...) \
  1255. printk(level "[" DRM_NAME "] " DRIVER_NAME " %s: " fmt, \
  1256. pci_name(d->pdev), ##arg)
  1257. #ifndef NV_DEBUG_NOTRACE
  1258. #define NV_DEBUG(d, fmt, arg...) do { \
  1259. if (drm_debug & DRM_UT_DRIVER) { \
  1260. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1261. __LINE__, ##arg); \
  1262. } \
  1263. } while (0)
  1264. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1265. if (drm_debug & DRM_UT_KMS) { \
  1266. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1267. __LINE__, ##arg); \
  1268. } \
  1269. } while (0)
  1270. #else
  1271. #define NV_DEBUG(d, fmt, arg...) do { \
  1272. if (drm_debug & DRM_UT_DRIVER) \
  1273. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1274. } while (0)
  1275. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1276. if (drm_debug & DRM_UT_KMS) \
  1277. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1278. } while (0)
  1279. #endif
  1280. #define NV_ERROR(d, fmt, arg...) NV_PRINTK(KERN_ERR, d, fmt, ##arg)
  1281. #define NV_INFO(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1282. #define NV_TRACEWARN(d, fmt, arg...) NV_PRINTK(KERN_NOTICE, d, fmt, ##arg)
  1283. #define NV_TRACE(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1284. #define NV_WARN(d, fmt, arg...) NV_PRINTK(KERN_WARNING, d, fmt, ##arg)
  1285. /* nouveau_reg_debug bitmask */
  1286. enum {
  1287. NOUVEAU_REG_DEBUG_MC = 0x1,
  1288. NOUVEAU_REG_DEBUG_VIDEO = 0x2,
  1289. NOUVEAU_REG_DEBUG_FB = 0x4,
  1290. NOUVEAU_REG_DEBUG_EXTDEV = 0x8,
  1291. NOUVEAU_REG_DEBUG_CRTC = 0x10,
  1292. NOUVEAU_REG_DEBUG_RAMDAC = 0x20,
  1293. NOUVEAU_REG_DEBUG_VGACRTC = 0x40,
  1294. NOUVEAU_REG_DEBUG_RMVIO = 0x80,
  1295. NOUVEAU_REG_DEBUG_VGAATTR = 0x100,
  1296. NOUVEAU_REG_DEBUG_EVO = 0x200,
  1297. };
  1298. #define NV_REG_DEBUG(type, dev, fmt, arg...) do { \
  1299. if (nouveau_reg_debug & NOUVEAU_REG_DEBUG_##type) \
  1300. NV_PRINTK(KERN_DEBUG, dev, "%s: " fmt, __func__, ##arg); \
  1301. } while (0)
  1302. static inline bool
  1303. nv_two_heads(struct drm_device *dev)
  1304. {
  1305. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1306. const int impl = dev->pci_device & 0x0ff0;
  1307. if (dev_priv->card_type >= NV_10 && impl != 0x0100 &&
  1308. impl != 0x0150 && impl != 0x01a0 && impl != 0x0200)
  1309. return true;
  1310. return false;
  1311. }
  1312. static inline bool
  1313. nv_gf4_disp_arch(struct drm_device *dev)
  1314. {
  1315. return nv_two_heads(dev) && (dev->pci_device & 0x0ff0) != 0x0110;
  1316. }
  1317. static inline bool
  1318. nv_two_reg_pll(struct drm_device *dev)
  1319. {
  1320. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1321. const int impl = dev->pci_device & 0x0ff0;
  1322. if (impl == 0x0310 || impl == 0x0340 || dev_priv->card_type >= NV_40)
  1323. return true;
  1324. return false;
  1325. }
  1326. static inline bool
  1327. nv_match_device(struct drm_device *dev, unsigned device,
  1328. unsigned sub_vendor, unsigned sub_device)
  1329. {
  1330. return dev->pdev->device == device &&
  1331. dev->pdev->subsystem_vendor == sub_vendor &&
  1332. dev->pdev->subsystem_device == sub_device;
  1333. }
  1334. /* memory type/access flags, do not match hardware values */
  1335. #define NV_MEM_ACCESS_RO 1
  1336. #define NV_MEM_ACCESS_WO 2
  1337. #define NV_MEM_ACCESS_RW (NV_MEM_ACCESS_RO | NV_MEM_ACCESS_WO)
  1338. #define NV_MEM_ACCESS_SYS 4
  1339. #define NV_MEM_ACCESS_VM 8
  1340. #define NV_MEM_TARGET_VRAM 0
  1341. #define NV_MEM_TARGET_PCI 1
  1342. #define NV_MEM_TARGET_PCI_NOSNOOP 2
  1343. #define NV_MEM_TARGET_VM 3
  1344. #define NV_MEM_TARGET_GART 4
  1345. #define NV_MEM_TYPE_VM 0x7f
  1346. #define NV_MEM_COMP_VM 0x03
  1347. /* NV_SW object class */
  1348. #define NV_SW 0x0000506e
  1349. #define NV_SW_DMA_SEMAPHORE 0x00000060
  1350. #define NV_SW_SEMAPHORE_OFFSET 0x00000064
  1351. #define NV_SW_SEMAPHORE_ACQUIRE 0x00000068
  1352. #define NV_SW_SEMAPHORE_RELEASE 0x0000006c
  1353. #define NV_SW_YIELD 0x00000080
  1354. #define NV_SW_DMA_VBLSEM 0x0000018c
  1355. #define NV_SW_VBLSEM_OFFSET 0x00000400
  1356. #define NV_SW_VBLSEM_RELEASE_VALUE 0x00000404
  1357. #define NV_SW_VBLSEM_RELEASE 0x00000408
  1358. #define NV_SW_PAGE_FLIP 0x00000500
  1359. #endif /* __NOUVEAU_DRV_H__ */