ocotea.c 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370
  1. /*
  2. * arch/ppc/platforms/4xx/ocotea.c
  3. *
  4. * Ocotea board specific routines
  5. *
  6. * Matt Porter <mporter@kernel.crashing.org>
  7. *
  8. * Copyright 2003-2005 MontaVista Software Inc.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the
  12. * Free Software Foundation; either version 2 of the License, or (at your
  13. * option) any later version.
  14. */
  15. #include <linux/config.h>
  16. #include <linux/stddef.h>
  17. #include <linux/kernel.h>
  18. #include <linux/init.h>
  19. #include <linux/errno.h>
  20. #include <linux/reboot.h>
  21. #include <linux/pci.h>
  22. #include <linux/kdev_t.h>
  23. #include <linux/types.h>
  24. #include <linux/major.h>
  25. #include <linux/blkdev.h>
  26. #include <linux/console.h>
  27. #include <linux/delay.h>
  28. #include <linux/ide.h>
  29. #include <linux/initrd.h>
  30. #include <linux/irq.h>
  31. #include <linux/seq_file.h>
  32. #include <linux/root_dev.h>
  33. #include <linux/tty.h>
  34. #include <linux/serial.h>
  35. #include <linux/serial_core.h>
  36. #include <asm/system.h>
  37. #include <asm/pgtable.h>
  38. #include <asm/page.h>
  39. #include <asm/dma.h>
  40. #include <asm/io.h>
  41. #include <asm/machdep.h>
  42. #include <asm/ocp.h>
  43. #include <asm/pci-bridge.h>
  44. #include <asm/time.h>
  45. #include <asm/todc.h>
  46. #include <asm/bootinfo.h>
  47. #include <asm/ppc4xx_pic.h>
  48. #include <asm/ppcboot.h>
  49. #include <asm/tlbflush.h>
  50. #include <syslib/gen550.h>
  51. #include <syslib/ibm440gx_common.h>
  52. /*
  53. * This is a horrible kludge, we eventually need to abstract this
  54. * generic PHY stuff, so the standard phy mode defines can be
  55. * easily used from arch code.
  56. */
  57. #include "../../../../drivers/net/ibm_emac/ibm_emac_phy.h"
  58. bd_t __res;
  59. static struct ibm44x_clocks clocks __initdata;
  60. static void __init
  61. ocotea_calibrate_decr(void)
  62. {
  63. unsigned int freq;
  64. if (mfspr(SPRN_CCR1) & CCR1_TCS)
  65. freq = OCOTEA_TMR_CLK;
  66. else
  67. freq = clocks.cpu;
  68. ibm44x_calibrate_decr(freq);
  69. }
  70. static int
  71. ocotea_show_cpuinfo(struct seq_file *m)
  72. {
  73. seq_printf(m, "vendor\t\t: IBM\n");
  74. seq_printf(m, "machine\t\t: PPC440GX EVB (Ocotea)\n");
  75. ibm440gx_show_cpuinfo(m);
  76. return 0;
  77. }
  78. static inline int
  79. ocotea_map_irq(struct pci_dev *dev, unsigned char idsel, unsigned char pin)
  80. {
  81. static char pci_irq_table[][4] =
  82. /*
  83. * PCI IDSEL/INTPIN->INTLINE
  84. * A B C D
  85. */
  86. {
  87. { 23, 23, 23, 23 }, /* IDSEL 1 - PCI Slot 0 */
  88. { 24, 24, 24, 24 }, /* IDSEL 2 - PCI Slot 1 */
  89. { 25, 25, 25, 25 }, /* IDSEL 3 - PCI Slot 2 */
  90. { 26, 26, 26, 26 }, /* IDSEL 4 - PCI Slot 3 */
  91. };
  92. const long min_idsel = 1, max_idsel = 4, irqs_per_slot = 4;
  93. return PCI_IRQ_TABLE_LOOKUP;
  94. }
  95. static void __init ocotea_set_emacdata(void)
  96. {
  97. struct ocp_def *def;
  98. struct ocp_func_emac_data *emacdata;
  99. int i;
  100. /*
  101. * Note: Current rev. board only operates in Group 4a
  102. * mode, so we always set EMAC0-1 for SMII and EMAC2-3
  103. * for RGMII (though these could run in RTBI just the same).
  104. *
  105. * The FPGA reg 3 information isn't even suitable for
  106. * determining the phy_mode, so if the board becomes
  107. * usable in !4a, it will be necessary to parse an environment
  108. * variable from the firmware or similar to properly configure
  109. * the phy_map/phy_mode.
  110. */
  111. /* Set phy_map, phy_mode, and mac_addr for each EMAC */
  112. for (i=0; i<4; i++) {
  113. def = ocp_get_one_device(OCP_VENDOR_IBM, OCP_FUNC_EMAC, i);
  114. emacdata = def->additions;
  115. if (i < 2) {
  116. emacdata->phy_map = 0x00000001; /* Skip 0x00 */
  117. emacdata->phy_mode = PHY_MODE_SMII;
  118. }
  119. else {
  120. emacdata->phy_map = 0x0000ffff; /* Skip 0x00-0x0f */
  121. emacdata->phy_mode = PHY_MODE_RGMII;
  122. }
  123. if (i == 0)
  124. memcpy(emacdata->mac_addr, __res.bi_enetaddr, 6);
  125. else if (i == 1)
  126. memcpy(emacdata->mac_addr, __res.bi_enet1addr, 6);
  127. else if (i == 2)
  128. memcpy(emacdata->mac_addr, __res.bi_enet2addr, 6);
  129. else if (i == 3)
  130. memcpy(emacdata->mac_addr, __res.bi_enet3addr, 6);
  131. }
  132. }
  133. #define PCIX_READW(offset) \
  134. (readw(pcix_reg_base+offset))
  135. #define PCIX_WRITEW(value, offset) \
  136. (writew(value, pcix_reg_base+offset))
  137. #define PCIX_WRITEL(value, offset) \
  138. (writel(value, pcix_reg_base+offset))
  139. /*
  140. * FIXME: This is only here to "make it work". This will move
  141. * to a ibm_pcix.c which will contain a generic IBM PCIX bridge
  142. * configuration library. -Matt
  143. */
  144. static void __init
  145. ocotea_setup_pcix(void)
  146. {
  147. void *pcix_reg_base;
  148. pcix_reg_base = ioremap64(PCIX0_REG_BASE, PCIX_REG_SIZE);
  149. /* Enable PCIX0 I/O, Mem, and Busmaster cycles */
  150. PCIX_WRITEW(PCIX_READW(PCIX0_COMMAND) | PCI_COMMAND_IO | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER, PCIX0_COMMAND);
  151. /* Disable all windows */
  152. PCIX_WRITEL(0, PCIX0_POM0SA);
  153. PCIX_WRITEL(0, PCIX0_POM1SA);
  154. PCIX_WRITEL(0, PCIX0_POM2SA);
  155. PCIX_WRITEL(0, PCIX0_PIM0SA);
  156. PCIX_WRITEL(0, PCIX0_PIM0SAH);
  157. PCIX_WRITEL(0, PCIX0_PIM1SA);
  158. PCIX_WRITEL(0, PCIX0_PIM2SA);
  159. PCIX_WRITEL(0, PCIX0_PIM2SAH);
  160. /* Setup 2GB PLB->PCI outbound mem window (3_8000_0000->0_8000_0000) */
  161. PCIX_WRITEL(0x00000003, PCIX0_POM0LAH);
  162. PCIX_WRITEL(0x80000000, PCIX0_POM0LAL);
  163. PCIX_WRITEL(0x00000000, PCIX0_POM0PCIAH);
  164. PCIX_WRITEL(0x80000000, PCIX0_POM0PCIAL);
  165. PCIX_WRITEL(0x80000001, PCIX0_POM0SA);
  166. /* Setup 2GB PCI->PLB inbound memory window at 0, enable MSIs */
  167. PCIX_WRITEL(0x00000000, PCIX0_PIM0LAH);
  168. PCIX_WRITEL(0x00000000, PCIX0_PIM0LAL);
  169. PCIX_WRITEL(0xe0000007, PCIX0_PIM0SA);
  170. eieio();
  171. }
  172. static void __init
  173. ocotea_setup_hose(void)
  174. {
  175. struct pci_controller *hose;
  176. /* Configure windows on the PCI-X host bridge */
  177. ocotea_setup_pcix();
  178. hose = pcibios_alloc_controller();
  179. if (!hose)
  180. return;
  181. hose->first_busno = 0;
  182. hose->last_busno = 0xff;
  183. hose->pci_mem_offset = OCOTEA_PCI_MEM_OFFSET;
  184. pci_init_resource(&hose->io_resource,
  185. OCOTEA_PCI_LOWER_IO,
  186. OCOTEA_PCI_UPPER_IO,
  187. IORESOURCE_IO,
  188. "PCI host bridge");
  189. pci_init_resource(&hose->mem_resources[0],
  190. OCOTEA_PCI_LOWER_MEM,
  191. OCOTEA_PCI_UPPER_MEM,
  192. IORESOURCE_MEM,
  193. "PCI host bridge");
  194. hose->io_space.start = OCOTEA_PCI_LOWER_IO;
  195. hose->io_space.end = OCOTEA_PCI_UPPER_IO;
  196. hose->mem_space.start = OCOTEA_PCI_LOWER_MEM;
  197. hose->mem_space.end = OCOTEA_PCI_UPPER_MEM;
  198. hose->io_base_virt = ioremap64(OCOTEA_PCI_IO_BASE, OCOTEA_PCI_IO_SIZE);
  199. isa_io_base = (unsigned long) hose->io_base_virt;
  200. setup_indirect_pci(hose,
  201. OCOTEA_PCI_CFGA_PLB32,
  202. OCOTEA_PCI_CFGD_PLB32);
  203. hose->set_cfg_type = 1;
  204. hose->last_busno = pciauto_bus_scan(hose, hose->first_busno);
  205. ppc_md.pci_swizzle = common_swizzle;
  206. ppc_md.pci_map_irq = ocotea_map_irq;
  207. }
  208. TODC_ALLOC();
  209. static void __init
  210. ocotea_early_serial_map(void)
  211. {
  212. struct uart_port port;
  213. /* Setup ioremapped serial port access */
  214. memset(&port, 0, sizeof(port));
  215. port.membase = ioremap64(PPC440GX_UART0_ADDR, 8);
  216. port.irq = UART0_INT;
  217. port.uartclk = clocks.uart0;
  218. port.regshift = 0;
  219. port.iotype = SERIAL_IO_MEM;
  220. port.flags = ASYNC_BOOT_AUTOCONF | ASYNC_SKIP_TEST;
  221. port.line = 0;
  222. if (early_serial_setup(&port) != 0) {
  223. printk("Early serial init of port 0 failed\n");
  224. }
  225. #if defined(CONFIG_SERIAL_TEXT_DEBUG) || defined(CONFIG_KGDB)
  226. /* Configure debug serial access */
  227. gen550_init(0, &port);
  228. /* Purge TLB entry added in head_44x.S for early serial access */
  229. _tlbie(UART0_IO_BASE);
  230. #endif
  231. port.membase = ioremap64(PPC440GX_UART1_ADDR, 8);
  232. port.irq = UART1_INT;
  233. port.uartclk = clocks.uart1;
  234. port.line = 1;
  235. if (early_serial_setup(&port) != 0) {
  236. printk("Early serial init of port 1 failed\n");
  237. }
  238. #if defined(CONFIG_SERIAL_TEXT_DEBUG) || defined(CONFIG_KGDB)
  239. /* Configure debug serial access */
  240. gen550_init(1, &port);
  241. #endif
  242. }
  243. static void __init
  244. ocotea_setup_arch(void)
  245. {
  246. ocotea_set_emacdata();
  247. ibm440gx_tah_enable();
  248. /* Setup TODC access */
  249. TODC_INIT(TODC_TYPE_DS1743,
  250. 0,
  251. 0,
  252. ioremap64(OCOTEA_RTC_ADDR, OCOTEA_RTC_SIZE),
  253. 8);
  254. /* init to some ~sane value until calibrate_delay() runs */
  255. loops_per_jiffy = 50000000/HZ;
  256. /* Setup PCI host bridge */
  257. ocotea_setup_hose();
  258. #ifdef CONFIG_BLK_DEV_INITRD
  259. if (initrd_start)
  260. ROOT_DEV = Root_RAM0;
  261. else
  262. #endif
  263. #ifdef CONFIG_ROOT_NFS
  264. ROOT_DEV = Root_NFS;
  265. #else
  266. ROOT_DEV = Root_HDA1;
  267. #endif
  268. ocotea_early_serial_map();
  269. /* Identify the system */
  270. printk("IBM Ocotea port (MontaVista Software, Inc. <source@mvista.com>)\n");
  271. }
  272. static void __init ocotea_init(void)
  273. {
  274. ibm440gx_l2c_setup(&clocks);
  275. }
  276. void __init platform_init(unsigned long r3, unsigned long r4,
  277. unsigned long r5, unsigned long r6, unsigned long r7)
  278. {
  279. parse_bootinfo(find_bootinfo());
  280. /*
  281. * If we were passed in a board information, copy it into the
  282. * residual data area.
  283. */
  284. if (r3)
  285. __res = *(bd_t *)(r3 + KERNELBASE);
  286. /*
  287. * Determine various clocks.
  288. * To be completely correct we should get SysClk
  289. * from FPGA, because it can be changed by on-board switches
  290. * --ebs
  291. */
  292. ibm440gx_get_clocks(&clocks, 33333333, 6 * 1843200);
  293. ocp_sys_info.opb_bus_freq = clocks.opb;
  294. ibm44x_platform_init();
  295. ppc_md.setup_arch = ocotea_setup_arch;
  296. ppc_md.show_cpuinfo = ocotea_show_cpuinfo;
  297. ppc_md.get_irq = NULL; /* Set in ppc4xx_pic_init() */
  298. ppc_md.calibrate_decr = ocotea_calibrate_decr;
  299. ppc_md.time_init = todc_time_init;
  300. ppc_md.set_rtc_time = todc_set_rtc_time;
  301. ppc_md.get_rtc_time = todc_get_rtc_time;
  302. ppc_md.nvram_read_val = todc_direct_read_val;
  303. ppc_md.nvram_write_val = todc_direct_write_val;
  304. #ifdef CONFIG_KGDB
  305. ppc_md.early_serial_map = ocotea_early_serial_map;
  306. #endif
  307. ppc_md.init = ocotea_init;
  308. }