vpbe_osd.c 43 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622
  1. /*
  2. * Copyright (C) 2007-2010 Texas Instruments Inc
  3. * Copyright (C) 2007 MontaVista Software, Inc.
  4. *
  5. * Andy Lowe (alowe@mvista.com), MontaVista Software
  6. * - Initial version
  7. * Murali Karicheri (mkaricheri@gmail.com), Texas Instruments Ltd.
  8. * - ported to sub device interface
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation version 2.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  22. *
  23. */
  24. #include <linux/module.h>
  25. #include <linux/kernel.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/clk.h>
  29. #include <linux/slab.h>
  30. #include <mach/io.h>
  31. #include <mach/cputype.h>
  32. #include <mach/hardware.h>
  33. #include <media/davinci/vpss.h>
  34. #include <media/v4l2-device.h>
  35. #include <media/davinci/vpbe_types.h>
  36. #include <media/davinci/vpbe_osd.h>
  37. #include <linux/io.h>
  38. #include "vpbe_osd_regs.h"
  39. #define MODULE_NAME VPBE_OSD_SUBDEV_NAME
  40. /* register access routines */
  41. static inline u32 osd_read(struct osd_state *sd, u32 offset)
  42. {
  43. struct osd_state *osd = sd;
  44. return readl(osd->osd_base + offset);
  45. }
  46. static inline u32 osd_write(struct osd_state *sd, u32 val, u32 offset)
  47. {
  48. struct osd_state *osd = sd;
  49. writel(val, osd->osd_base + offset);
  50. return val;
  51. }
  52. static inline u32 osd_set(struct osd_state *sd, u32 mask, u32 offset)
  53. {
  54. struct osd_state *osd = sd;
  55. u32 addr = osd->osd_base + offset;
  56. u32 val = readl(addr) | mask;
  57. writel(val, addr);
  58. return val;
  59. }
  60. static inline u32 osd_clear(struct osd_state *sd, u32 mask, u32 offset)
  61. {
  62. struct osd_state *osd = sd;
  63. u32 addr = osd->osd_base + offset;
  64. u32 val = readl(addr) & ~mask;
  65. writel(val, addr);
  66. return val;
  67. }
  68. static inline u32 osd_modify(struct osd_state *sd, u32 mask, u32 val,
  69. u32 offset)
  70. {
  71. struct osd_state *osd = sd;
  72. u32 addr = osd->osd_base + offset;
  73. u32 new_val = (readl(addr) & ~mask) | (val & mask);
  74. writel(new_val, addr);
  75. return new_val;
  76. }
  77. /* define some macros for layer and pixfmt classification */
  78. #define is_osd_win(layer) (((layer) == WIN_OSD0) || ((layer) == WIN_OSD1))
  79. #define is_vid_win(layer) (((layer) == WIN_VID0) || ((layer) == WIN_VID1))
  80. #define is_rgb_pixfmt(pixfmt) \
  81. (((pixfmt) == PIXFMT_RGB565) || ((pixfmt) == PIXFMT_RGB888))
  82. #define is_yc_pixfmt(pixfmt) \
  83. (((pixfmt) == PIXFMT_YCbCrI) || ((pixfmt) == PIXFMT_YCrCbI) || \
  84. ((pixfmt) == PIXFMT_NV12))
  85. #define MAX_WIN_SIZE OSD_VIDWIN0XP_V0X
  86. #define MAX_LINE_LENGTH (OSD_VIDWIN0OFST_V0LO << 5)
  87. /**
  88. * _osd_dm6446_vid0_pingpong() - field inversion fix for DM6446
  89. * @sd - ptr to struct osd_state
  90. * @field_inversion - inversion flag
  91. * @fb_base_phys - frame buffer address
  92. * @lconfig - ptr to layer config
  93. *
  94. * This routine implements a workaround for the field signal inversion silicon
  95. * erratum described in Advisory 1.3.8 for the DM6446. The fb_base_phys and
  96. * lconfig parameters apply to the vid0 window. This routine should be called
  97. * whenever the vid0 layer configuration or start address is modified, or when
  98. * the OSD field inversion setting is modified.
  99. * Returns: 1 if the ping-pong buffers need to be toggled in the vsync isr, or
  100. * 0 otherwise
  101. */
  102. static int _osd_dm6446_vid0_pingpong(struct osd_state *sd,
  103. int field_inversion,
  104. unsigned long fb_base_phys,
  105. const struct osd_layer_config *lconfig)
  106. {
  107. struct osd_platform_data *pdata;
  108. pdata = (struct osd_platform_data *)sd->dev->platform_data;
  109. if (pdata->field_inv_wa_enable) {
  110. if (!field_inversion || !lconfig->interlaced) {
  111. osd_write(sd, fb_base_phys & ~0x1F, OSD_VIDWIN0ADR);
  112. osd_write(sd, fb_base_phys & ~0x1F, OSD_PPVWIN0ADR);
  113. osd_modify(sd, OSD_MISCCTL_PPSW | OSD_MISCCTL_PPRV, 0,
  114. OSD_MISCCTL);
  115. return 0;
  116. } else {
  117. unsigned miscctl = OSD_MISCCTL_PPRV;
  118. osd_write(sd,
  119. (fb_base_phys & ~0x1F) - lconfig->line_length,
  120. OSD_VIDWIN0ADR);
  121. osd_write(sd,
  122. (fb_base_phys & ~0x1F) + lconfig->line_length,
  123. OSD_PPVWIN0ADR);
  124. osd_modify(sd,
  125. OSD_MISCCTL_PPSW | OSD_MISCCTL_PPRV, miscctl,
  126. OSD_MISCCTL);
  127. return 1;
  128. }
  129. }
  130. return 0;
  131. }
  132. static void _osd_set_field_inversion(struct osd_state *sd, int enable)
  133. {
  134. unsigned fsinv = 0;
  135. if (enable)
  136. fsinv = OSD_MODE_FSINV;
  137. osd_modify(sd, OSD_MODE_FSINV, fsinv, OSD_MODE);
  138. }
  139. static void _osd_set_blink_attribute(struct osd_state *sd, int enable,
  140. enum osd_blink_interval blink)
  141. {
  142. u32 osdatrmd = 0;
  143. if (enable) {
  144. osdatrmd |= OSD_OSDATRMD_BLNK;
  145. osdatrmd |= blink << OSD_OSDATRMD_BLNKINT_SHIFT;
  146. }
  147. /* caller must ensure that OSD1 is configured in attribute mode */
  148. osd_modify(sd, OSD_OSDATRMD_BLNKINT | OSD_OSDATRMD_BLNK, osdatrmd,
  149. OSD_OSDATRMD);
  150. }
  151. static void _osd_set_rom_clut(struct osd_state *sd,
  152. enum osd_rom_clut rom_clut)
  153. {
  154. if (rom_clut == ROM_CLUT0)
  155. osd_clear(sd, OSD_MISCCTL_RSEL, OSD_MISCCTL);
  156. else
  157. osd_set(sd, OSD_MISCCTL_RSEL, OSD_MISCCTL);
  158. }
  159. static void _osd_set_palette_map(struct osd_state *sd,
  160. enum osd_win_layer osdwin,
  161. unsigned char pixel_value,
  162. unsigned char clut_index,
  163. enum osd_pix_format pixfmt)
  164. {
  165. static const int map_2bpp[] = { 0, 5, 10, 15 };
  166. static const int map_1bpp[] = { 0, 15 };
  167. int bmp_offset;
  168. int bmp_shift;
  169. int bmp_mask;
  170. int bmp_reg;
  171. switch (pixfmt) {
  172. case PIXFMT_1BPP:
  173. bmp_reg = map_1bpp[pixel_value & 0x1];
  174. break;
  175. case PIXFMT_2BPP:
  176. bmp_reg = map_2bpp[pixel_value & 0x3];
  177. break;
  178. case PIXFMT_4BPP:
  179. bmp_reg = pixel_value & 0xf;
  180. break;
  181. default:
  182. return;
  183. }
  184. switch (osdwin) {
  185. case OSDWIN_OSD0:
  186. bmp_offset = OSD_W0BMP01 + (bmp_reg >> 1) * sizeof(u32);
  187. break;
  188. case OSDWIN_OSD1:
  189. bmp_offset = OSD_W1BMP01 + (bmp_reg >> 1) * sizeof(u32);
  190. break;
  191. default:
  192. return;
  193. }
  194. if (bmp_reg & 1) {
  195. bmp_shift = 8;
  196. bmp_mask = 0xff << 8;
  197. } else {
  198. bmp_shift = 0;
  199. bmp_mask = 0xff;
  200. }
  201. osd_modify(sd, bmp_mask, clut_index << bmp_shift, bmp_offset);
  202. }
  203. static void _osd_set_rec601_attenuation(struct osd_state *sd,
  204. enum osd_win_layer osdwin, int enable)
  205. {
  206. switch (osdwin) {
  207. case OSDWIN_OSD0:
  208. osd_modify(sd, OSD_OSDWIN0MD_ATN0E,
  209. enable ? OSD_OSDWIN0MD_ATN0E : 0,
  210. OSD_OSDWIN0MD);
  211. if (sd->vpbe_type == VPBE_VERSION_1)
  212. osd_modify(sd, OSD_OSDWIN0MD_ATN0E,
  213. enable ? OSD_OSDWIN0MD_ATN0E : 0,
  214. OSD_OSDWIN0MD);
  215. else if ((sd->vpbe_type == VPBE_VERSION_3) ||
  216. (sd->vpbe_type == VPBE_VERSION_2))
  217. osd_modify(sd, OSD_EXTMODE_ATNOSD0EN,
  218. enable ? OSD_EXTMODE_ATNOSD0EN : 0,
  219. OSD_EXTMODE);
  220. break;
  221. case OSDWIN_OSD1:
  222. osd_modify(sd, OSD_OSDWIN1MD_ATN1E,
  223. enable ? OSD_OSDWIN1MD_ATN1E : 0,
  224. OSD_OSDWIN1MD);
  225. if (sd->vpbe_type == VPBE_VERSION_1)
  226. osd_modify(sd, OSD_OSDWIN1MD_ATN1E,
  227. enable ? OSD_OSDWIN1MD_ATN1E : 0,
  228. OSD_OSDWIN1MD);
  229. else if ((sd->vpbe_type == VPBE_VERSION_3) ||
  230. (sd->vpbe_type == VPBE_VERSION_2))
  231. osd_modify(sd, OSD_EXTMODE_ATNOSD1EN,
  232. enable ? OSD_EXTMODE_ATNOSD1EN : 0,
  233. OSD_EXTMODE);
  234. break;
  235. }
  236. }
  237. static void _osd_set_blending_factor(struct osd_state *sd,
  238. enum osd_win_layer osdwin,
  239. enum osd_blending_factor blend)
  240. {
  241. switch (osdwin) {
  242. case OSDWIN_OSD0:
  243. osd_modify(sd, OSD_OSDWIN0MD_BLND0,
  244. blend << OSD_OSDWIN0MD_BLND0_SHIFT, OSD_OSDWIN0MD);
  245. break;
  246. case OSDWIN_OSD1:
  247. osd_modify(sd, OSD_OSDWIN1MD_BLND1,
  248. blend << OSD_OSDWIN1MD_BLND1_SHIFT, OSD_OSDWIN1MD);
  249. break;
  250. }
  251. }
  252. static void _osd_enable_rgb888_pixblend(struct osd_state *sd,
  253. enum osd_win_layer osdwin)
  254. {
  255. osd_modify(sd, OSD_MISCCTL_BLDSEL, 0, OSD_MISCCTL);
  256. switch (osdwin) {
  257. case OSDWIN_OSD0:
  258. osd_modify(sd, OSD_EXTMODE_OSD0BLDCHR,
  259. OSD_EXTMODE_OSD0BLDCHR, OSD_EXTMODE);
  260. break;
  261. case OSDWIN_OSD1:
  262. osd_modify(sd, OSD_EXTMODE_OSD1BLDCHR,
  263. OSD_EXTMODE_OSD1BLDCHR, OSD_EXTMODE);
  264. break;
  265. }
  266. }
  267. static void _osd_enable_color_key(struct osd_state *sd,
  268. enum osd_win_layer osdwin,
  269. unsigned colorkey,
  270. enum osd_pix_format pixfmt)
  271. {
  272. switch (pixfmt) {
  273. case PIXFMT_1BPP:
  274. case PIXFMT_2BPP:
  275. case PIXFMT_4BPP:
  276. case PIXFMT_8BPP:
  277. if (sd->vpbe_type == VPBE_VERSION_3) {
  278. switch (osdwin) {
  279. case OSDWIN_OSD0:
  280. osd_modify(sd, OSD_TRANSPBMPIDX_BMP0,
  281. colorkey <<
  282. OSD_TRANSPBMPIDX_BMP0_SHIFT,
  283. OSD_TRANSPBMPIDX);
  284. break;
  285. case OSDWIN_OSD1:
  286. osd_modify(sd, OSD_TRANSPBMPIDX_BMP1,
  287. colorkey <<
  288. OSD_TRANSPBMPIDX_BMP1_SHIFT,
  289. OSD_TRANSPBMPIDX);
  290. break;
  291. }
  292. }
  293. break;
  294. case PIXFMT_RGB565:
  295. if (sd->vpbe_type == VPBE_VERSION_1)
  296. osd_write(sd, colorkey & OSD_TRANSPVAL_RGBTRANS,
  297. OSD_TRANSPVAL);
  298. else if (sd->vpbe_type == VPBE_VERSION_3)
  299. osd_write(sd, colorkey & OSD_TRANSPVALL_RGBL,
  300. OSD_TRANSPVALL);
  301. break;
  302. case PIXFMT_YCbCrI:
  303. case PIXFMT_YCrCbI:
  304. if (sd->vpbe_type == VPBE_VERSION_3)
  305. osd_modify(sd, OSD_TRANSPVALU_Y, colorkey,
  306. OSD_TRANSPVALU);
  307. break;
  308. case PIXFMT_RGB888:
  309. if (sd->vpbe_type == VPBE_VERSION_3) {
  310. osd_write(sd, colorkey & OSD_TRANSPVALL_RGBL,
  311. OSD_TRANSPVALL);
  312. osd_modify(sd, OSD_TRANSPVALU_RGBU, colorkey >> 16,
  313. OSD_TRANSPVALU);
  314. }
  315. break;
  316. default:
  317. break;
  318. }
  319. switch (osdwin) {
  320. case OSDWIN_OSD0:
  321. osd_set(sd, OSD_OSDWIN0MD_TE0, OSD_OSDWIN0MD);
  322. break;
  323. case OSDWIN_OSD1:
  324. osd_set(sd, OSD_OSDWIN1MD_TE1, OSD_OSDWIN1MD);
  325. break;
  326. }
  327. }
  328. static void _osd_disable_color_key(struct osd_state *sd,
  329. enum osd_win_layer osdwin)
  330. {
  331. switch (osdwin) {
  332. case OSDWIN_OSD0:
  333. osd_clear(sd, OSD_OSDWIN0MD_TE0, OSD_OSDWIN0MD);
  334. break;
  335. case OSDWIN_OSD1:
  336. osd_clear(sd, OSD_OSDWIN1MD_TE1, OSD_OSDWIN1MD);
  337. break;
  338. }
  339. }
  340. static void _osd_set_osd_clut(struct osd_state *sd,
  341. enum osd_win_layer osdwin,
  342. enum osd_clut clut)
  343. {
  344. u32 winmd = 0;
  345. switch (osdwin) {
  346. case OSDWIN_OSD0:
  347. if (clut == RAM_CLUT)
  348. winmd |= OSD_OSDWIN0MD_CLUTS0;
  349. osd_modify(sd, OSD_OSDWIN0MD_CLUTS0, winmd, OSD_OSDWIN0MD);
  350. break;
  351. case OSDWIN_OSD1:
  352. if (clut == RAM_CLUT)
  353. winmd |= OSD_OSDWIN1MD_CLUTS1;
  354. osd_modify(sd, OSD_OSDWIN1MD_CLUTS1, winmd, OSD_OSDWIN1MD);
  355. break;
  356. }
  357. }
  358. static void _osd_set_zoom(struct osd_state *sd, enum osd_layer layer,
  359. enum osd_zoom_factor h_zoom,
  360. enum osd_zoom_factor v_zoom)
  361. {
  362. u32 winmd = 0;
  363. switch (layer) {
  364. case WIN_OSD0:
  365. winmd |= (h_zoom << OSD_OSDWIN0MD_OHZ0_SHIFT);
  366. winmd |= (v_zoom << OSD_OSDWIN0MD_OVZ0_SHIFT);
  367. osd_modify(sd, OSD_OSDWIN0MD_OHZ0 | OSD_OSDWIN0MD_OVZ0, winmd,
  368. OSD_OSDWIN0MD);
  369. break;
  370. case WIN_VID0:
  371. winmd |= (h_zoom << OSD_VIDWINMD_VHZ0_SHIFT);
  372. winmd |= (v_zoom << OSD_VIDWINMD_VVZ0_SHIFT);
  373. osd_modify(sd, OSD_VIDWINMD_VHZ0 | OSD_VIDWINMD_VVZ0, winmd,
  374. OSD_VIDWINMD);
  375. break;
  376. case WIN_OSD1:
  377. winmd |= (h_zoom << OSD_OSDWIN1MD_OHZ1_SHIFT);
  378. winmd |= (v_zoom << OSD_OSDWIN1MD_OVZ1_SHIFT);
  379. osd_modify(sd, OSD_OSDWIN1MD_OHZ1 | OSD_OSDWIN1MD_OVZ1, winmd,
  380. OSD_OSDWIN1MD);
  381. break;
  382. case WIN_VID1:
  383. winmd |= (h_zoom << OSD_VIDWINMD_VHZ1_SHIFT);
  384. winmd |= (v_zoom << OSD_VIDWINMD_VVZ1_SHIFT);
  385. osd_modify(sd, OSD_VIDWINMD_VHZ1 | OSD_VIDWINMD_VVZ1, winmd,
  386. OSD_VIDWINMD);
  387. break;
  388. }
  389. }
  390. static void _osd_disable_layer(struct osd_state *sd, enum osd_layer layer)
  391. {
  392. switch (layer) {
  393. case WIN_OSD0:
  394. osd_clear(sd, OSD_OSDWIN0MD_OACT0, OSD_OSDWIN0MD);
  395. break;
  396. case WIN_VID0:
  397. osd_clear(sd, OSD_VIDWINMD_ACT0, OSD_VIDWINMD);
  398. break;
  399. case WIN_OSD1:
  400. /* disable attribute mode as well as disabling the window */
  401. osd_clear(sd, OSD_OSDWIN1MD_OASW | OSD_OSDWIN1MD_OACT1,
  402. OSD_OSDWIN1MD);
  403. break;
  404. case WIN_VID1:
  405. osd_clear(sd, OSD_VIDWINMD_ACT1, OSD_VIDWINMD);
  406. break;
  407. }
  408. }
  409. static void osd_disable_layer(struct osd_state *sd, enum osd_layer layer)
  410. {
  411. struct osd_state *osd = sd;
  412. struct osd_window_state *win = &osd->win[layer];
  413. unsigned long flags;
  414. spin_lock_irqsave(&osd->lock, flags);
  415. if (!win->is_enabled) {
  416. spin_unlock_irqrestore(&osd->lock, flags);
  417. return;
  418. }
  419. win->is_enabled = 0;
  420. _osd_disable_layer(sd, layer);
  421. spin_unlock_irqrestore(&osd->lock, flags);
  422. }
  423. static void _osd_enable_attribute_mode(struct osd_state *sd)
  424. {
  425. /* enable attribute mode for OSD1 */
  426. osd_set(sd, OSD_OSDWIN1MD_OASW, OSD_OSDWIN1MD);
  427. }
  428. static void _osd_enable_layer(struct osd_state *sd, enum osd_layer layer)
  429. {
  430. switch (layer) {
  431. case WIN_OSD0:
  432. osd_set(sd, OSD_OSDWIN0MD_OACT0, OSD_OSDWIN0MD);
  433. break;
  434. case WIN_VID0:
  435. osd_set(sd, OSD_VIDWINMD_ACT0, OSD_VIDWINMD);
  436. break;
  437. case WIN_OSD1:
  438. /* enable OSD1 and disable attribute mode */
  439. osd_modify(sd, OSD_OSDWIN1MD_OASW | OSD_OSDWIN1MD_OACT1,
  440. OSD_OSDWIN1MD_OACT1, OSD_OSDWIN1MD);
  441. break;
  442. case WIN_VID1:
  443. osd_set(sd, OSD_VIDWINMD_ACT1, OSD_VIDWINMD);
  444. break;
  445. }
  446. }
  447. static int osd_enable_layer(struct osd_state *sd, enum osd_layer layer,
  448. int otherwin)
  449. {
  450. struct osd_state *osd = sd;
  451. struct osd_window_state *win = &osd->win[layer];
  452. struct osd_layer_config *cfg = &win->lconfig;
  453. unsigned long flags;
  454. spin_lock_irqsave(&osd->lock, flags);
  455. /*
  456. * use otherwin flag to know this is the other vid window
  457. * in YUV420 mode, if is, skip this check
  458. */
  459. if (!otherwin && (!win->is_allocated ||
  460. !win->fb_base_phys ||
  461. !cfg->line_length ||
  462. !cfg->xsize ||
  463. !cfg->ysize)) {
  464. spin_unlock_irqrestore(&osd->lock, flags);
  465. return -1;
  466. }
  467. if (win->is_enabled) {
  468. spin_unlock_irqrestore(&osd->lock, flags);
  469. return 0;
  470. }
  471. win->is_enabled = 1;
  472. if (cfg->pixfmt != PIXFMT_OSD_ATTR)
  473. _osd_enable_layer(sd, layer);
  474. else {
  475. _osd_enable_attribute_mode(sd);
  476. _osd_set_blink_attribute(sd, osd->is_blinking, osd->blink);
  477. }
  478. spin_unlock_irqrestore(&osd->lock, flags);
  479. return 0;
  480. }
  481. #define OSD_SRC_ADDR_HIGH4 0x7800000
  482. #define OSD_SRC_ADDR_HIGH7 0x7F0000
  483. #define OSD_SRCADD_OFSET_SFT 23
  484. #define OSD_SRCADD_ADD_SFT 16
  485. #define OSD_WINADL_MASK 0xFFFF
  486. #define OSD_WINOFST_MASK 0x1000
  487. #define VPBE_REG_BASE 0x80000000
  488. static void _osd_start_layer(struct osd_state *sd, enum osd_layer layer,
  489. unsigned long fb_base_phys,
  490. unsigned long cbcr_ofst)
  491. {
  492. if (sd->vpbe_type == VPBE_VERSION_1) {
  493. switch (layer) {
  494. case WIN_OSD0:
  495. osd_write(sd, fb_base_phys & ~0x1F, OSD_OSDWIN0ADR);
  496. break;
  497. case WIN_VID0:
  498. osd_write(sd, fb_base_phys & ~0x1F, OSD_VIDWIN0ADR);
  499. break;
  500. case WIN_OSD1:
  501. osd_write(sd, fb_base_phys & ~0x1F, OSD_OSDWIN1ADR);
  502. break;
  503. case WIN_VID1:
  504. osd_write(sd, fb_base_phys & ~0x1F, OSD_VIDWIN1ADR);
  505. break;
  506. }
  507. } else if (sd->vpbe_type == VPBE_VERSION_3) {
  508. unsigned long fb_offset_32 =
  509. (fb_base_phys - VPBE_REG_BASE) >> 5;
  510. switch (layer) {
  511. case WIN_OSD0:
  512. osd_modify(sd, OSD_OSDWINADH_O0AH,
  513. fb_offset_32 >> (OSD_SRCADD_ADD_SFT -
  514. OSD_OSDWINADH_O0AH_SHIFT),
  515. OSD_OSDWINADH);
  516. osd_write(sd, fb_offset_32 & OSD_OSDWIN0ADL_O0AL,
  517. OSD_OSDWIN0ADL);
  518. break;
  519. case WIN_VID0:
  520. osd_modify(sd, OSD_VIDWINADH_V0AH,
  521. fb_offset_32 >> (OSD_SRCADD_ADD_SFT -
  522. OSD_VIDWINADH_V0AH_SHIFT),
  523. OSD_VIDWINADH);
  524. osd_write(sd, fb_offset_32 & OSD_VIDWIN0ADL_V0AL,
  525. OSD_VIDWIN0ADL);
  526. break;
  527. case WIN_OSD1:
  528. osd_modify(sd, OSD_OSDWINADH_O1AH,
  529. fb_offset_32 >> (OSD_SRCADD_ADD_SFT -
  530. OSD_OSDWINADH_O1AH_SHIFT),
  531. OSD_OSDWINADH);
  532. osd_write(sd, fb_offset_32 & OSD_OSDWIN1ADL_O1AL,
  533. OSD_OSDWIN1ADL);
  534. break;
  535. case WIN_VID1:
  536. osd_modify(sd, OSD_VIDWINADH_V1AH,
  537. fb_offset_32 >> (OSD_SRCADD_ADD_SFT -
  538. OSD_VIDWINADH_V1AH_SHIFT),
  539. OSD_VIDWINADH);
  540. osd_write(sd, fb_offset_32 & OSD_VIDWIN1ADL_V1AL,
  541. OSD_VIDWIN1ADL);
  542. break;
  543. }
  544. } else if (sd->vpbe_type == VPBE_VERSION_2) {
  545. struct osd_window_state *win = &sd->win[layer];
  546. unsigned long fb_offset_32, cbcr_offset_32;
  547. fb_offset_32 = fb_base_phys - VPBE_REG_BASE;
  548. if (cbcr_ofst)
  549. cbcr_offset_32 = cbcr_ofst;
  550. else
  551. cbcr_offset_32 = win->lconfig.line_length *
  552. win->lconfig.ysize;
  553. cbcr_offset_32 += fb_offset_32;
  554. fb_offset_32 = fb_offset_32 >> 5;
  555. cbcr_offset_32 = cbcr_offset_32 >> 5;
  556. /*
  557. * DM365: start address is 27-bit long address b26 - b23 are
  558. * in offset register b12 - b9, and * bit 26 has to be '1'
  559. */
  560. if (win->lconfig.pixfmt == PIXFMT_NV12) {
  561. switch (layer) {
  562. case WIN_VID0:
  563. case WIN_VID1:
  564. /* Y is in VID0 */
  565. osd_modify(sd, OSD_VIDWIN0OFST_V0AH,
  566. ((fb_offset_32 & OSD_SRC_ADDR_HIGH4) >>
  567. (OSD_SRCADD_OFSET_SFT -
  568. OSD_WINOFST_AH_SHIFT)) |
  569. OSD_WINOFST_MASK, OSD_VIDWIN0OFST);
  570. osd_modify(sd, OSD_VIDWINADH_V0AH,
  571. (fb_offset_32 & OSD_SRC_ADDR_HIGH7) >>
  572. (OSD_SRCADD_ADD_SFT -
  573. OSD_VIDWINADH_V0AH_SHIFT),
  574. OSD_VIDWINADH);
  575. osd_write(sd, fb_offset_32 & OSD_WINADL_MASK,
  576. OSD_VIDWIN0ADL);
  577. /* CbCr is in VID1 */
  578. osd_modify(sd, OSD_VIDWIN1OFST_V1AH,
  579. ((cbcr_offset_32 &
  580. OSD_SRC_ADDR_HIGH4) >>
  581. (OSD_SRCADD_OFSET_SFT -
  582. OSD_WINOFST_AH_SHIFT)) |
  583. OSD_WINOFST_MASK, OSD_VIDWIN1OFST);
  584. osd_modify(sd, OSD_VIDWINADH_V1AH,
  585. (cbcr_offset_32 &
  586. OSD_SRC_ADDR_HIGH7) >>
  587. (OSD_SRCADD_ADD_SFT -
  588. OSD_VIDWINADH_V1AH_SHIFT),
  589. OSD_VIDWINADH);
  590. osd_write(sd, cbcr_offset_32 & OSD_WINADL_MASK,
  591. OSD_VIDWIN1ADL);
  592. break;
  593. default:
  594. break;
  595. }
  596. }
  597. switch (layer) {
  598. case WIN_OSD0:
  599. osd_modify(sd, OSD_OSDWIN0OFST_O0AH,
  600. ((fb_offset_32 & OSD_SRC_ADDR_HIGH4) >>
  601. (OSD_SRCADD_OFSET_SFT -
  602. OSD_WINOFST_AH_SHIFT)) | OSD_WINOFST_MASK,
  603. OSD_OSDWIN0OFST);
  604. osd_modify(sd, OSD_OSDWINADH_O0AH,
  605. (fb_offset_32 & OSD_SRC_ADDR_HIGH7) >>
  606. (OSD_SRCADD_ADD_SFT -
  607. OSD_OSDWINADH_O0AH_SHIFT), OSD_OSDWINADH);
  608. osd_write(sd, fb_offset_32 & OSD_WINADL_MASK,
  609. OSD_OSDWIN0ADL);
  610. break;
  611. case WIN_VID0:
  612. if (win->lconfig.pixfmt != PIXFMT_NV12) {
  613. osd_modify(sd, OSD_VIDWIN0OFST_V0AH,
  614. ((fb_offset_32 & OSD_SRC_ADDR_HIGH4) >>
  615. (OSD_SRCADD_OFSET_SFT -
  616. OSD_WINOFST_AH_SHIFT)) |
  617. OSD_WINOFST_MASK, OSD_VIDWIN0OFST);
  618. osd_modify(sd, OSD_VIDWINADH_V0AH,
  619. (fb_offset_32 & OSD_SRC_ADDR_HIGH7) >>
  620. (OSD_SRCADD_ADD_SFT -
  621. OSD_VIDWINADH_V0AH_SHIFT),
  622. OSD_VIDWINADH);
  623. osd_write(sd, fb_offset_32 & OSD_WINADL_MASK,
  624. OSD_VIDWIN0ADL);
  625. }
  626. break;
  627. case WIN_OSD1:
  628. osd_modify(sd, OSD_OSDWIN1OFST_O1AH,
  629. ((fb_offset_32 & OSD_SRC_ADDR_HIGH4) >>
  630. (OSD_SRCADD_OFSET_SFT -
  631. OSD_WINOFST_AH_SHIFT)) | OSD_WINOFST_MASK,
  632. OSD_OSDWIN1OFST);
  633. osd_modify(sd, OSD_OSDWINADH_O1AH,
  634. (fb_offset_32 & OSD_SRC_ADDR_HIGH7) >>
  635. (OSD_SRCADD_ADD_SFT -
  636. OSD_OSDWINADH_O1AH_SHIFT),
  637. OSD_OSDWINADH);
  638. osd_write(sd, fb_offset_32 & OSD_WINADL_MASK,
  639. OSD_OSDWIN1ADL);
  640. break;
  641. case WIN_VID1:
  642. if (win->lconfig.pixfmt != PIXFMT_NV12) {
  643. osd_modify(sd, OSD_VIDWIN1OFST_V1AH,
  644. ((fb_offset_32 & OSD_SRC_ADDR_HIGH4) >>
  645. (OSD_SRCADD_OFSET_SFT -
  646. OSD_WINOFST_AH_SHIFT)) |
  647. OSD_WINOFST_MASK, OSD_VIDWIN1OFST);
  648. osd_modify(sd, OSD_VIDWINADH_V1AH,
  649. (fb_offset_32 & OSD_SRC_ADDR_HIGH7) >>
  650. (OSD_SRCADD_ADD_SFT -
  651. OSD_VIDWINADH_V1AH_SHIFT),
  652. OSD_VIDWINADH);
  653. osd_write(sd, fb_offset_32 & OSD_WINADL_MASK,
  654. OSD_VIDWIN1ADL);
  655. }
  656. break;
  657. }
  658. }
  659. }
  660. static void osd_start_layer(struct osd_state *sd, enum osd_layer layer,
  661. unsigned long fb_base_phys,
  662. unsigned long cbcr_ofst)
  663. {
  664. struct osd_state *osd = sd;
  665. struct osd_window_state *win = &osd->win[layer];
  666. struct osd_layer_config *cfg = &win->lconfig;
  667. unsigned long flags;
  668. spin_lock_irqsave(&osd->lock, flags);
  669. win->fb_base_phys = fb_base_phys & ~0x1F;
  670. _osd_start_layer(sd, layer, fb_base_phys, cbcr_ofst);
  671. if (layer == WIN_VID0) {
  672. osd->pingpong =
  673. _osd_dm6446_vid0_pingpong(sd, osd->field_inversion,
  674. win->fb_base_phys,
  675. cfg);
  676. }
  677. spin_unlock_irqrestore(&osd->lock, flags);
  678. }
  679. static void osd_get_layer_config(struct osd_state *sd, enum osd_layer layer,
  680. struct osd_layer_config *lconfig)
  681. {
  682. struct osd_state *osd = sd;
  683. struct osd_window_state *win = &osd->win[layer];
  684. unsigned long flags;
  685. spin_lock_irqsave(&osd->lock, flags);
  686. *lconfig = win->lconfig;
  687. spin_unlock_irqrestore(&osd->lock, flags);
  688. }
  689. /**
  690. * try_layer_config() - Try a specific configuration for the layer
  691. * @sd - ptr to struct osd_state
  692. * @layer - layer to configure
  693. * @lconfig - layer configuration to try
  694. *
  695. * If the requested lconfig is completely rejected and the value of lconfig on
  696. * exit is the current lconfig, then try_layer_config() returns 1. Otherwise,
  697. * try_layer_config() returns 0. A return value of 0 does not necessarily mean
  698. * that the value of lconfig on exit is identical to the value of lconfig on
  699. * entry, but merely that it represents a change from the current lconfig.
  700. */
  701. static int try_layer_config(struct osd_state *sd, enum osd_layer layer,
  702. struct osd_layer_config *lconfig)
  703. {
  704. struct osd_state *osd = sd;
  705. struct osd_window_state *win = &osd->win[layer];
  706. int bad_config = 0;
  707. /* verify that the pixel format is compatible with the layer */
  708. switch (lconfig->pixfmt) {
  709. case PIXFMT_1BPP:
  710. case PIXFMT_2BPP:
  711. case PIXFMT_4BPP:
  712. case PIXFMT_8BPP:
  713. case PIXFMT_RGB565:
  714. if (osd->vpbe_type == VPBE_VERSION_1)
  715. bad_config = !is_vid_win(layer);
  716. break;
  717. case PIXFMT_YCbCrI:
  718. case PIXFMT_YCrCbI:
  719. bad_config = !is_vid_win(layer);
  720. break;
  721. case PIXFMT_RGB888:
  722. if (osd->vpbe_type == VPBE_VERSION_1)
  723. bad_config = !is_vid_win(layer);
  724. else if ((osd->vpbe_type == VPBE_VERSION_3) ||
  725. (osd->vpbe_type == VPBE_VERSION_2))
  726. bad_config = !is_osd_win(layer);
  727. break;
  728. case PIXFMT_NV12:
  729. if (osd->vpbe_type != VPBE_VERSION_2)
  730. bad_config = 1;
  731. else
  732. bad_config = is_osd_win(layer);
  733. break;
  734. case PIXFMT_OSD_ATTR:
  735. bad_config = (layer != WIN_OSD1);
  736. break;
  737. default:
  738. bad_config = 1;
  739. break;
  740. }
  741. if (bad_config) {
  742. /*
  743. * The requested pixel format is incompatible with the layer,
  744. * so keep the current layer configuration.
  745. */
  746. *lconfig = win->lconfig;
  747. return bad_config;
  748. }
  749. /* DM6446: */
  750. /* only one OSD window at a time can use RGB pixel formats */
  751. if ((osd->vpbe_type == VPBE_VERSION_1) &&
  752. is_osd_win(layer) && is_rgb_pixfmt(lconfig->pixfmt)) {
  753. enum osd_pix_format pixfmt;
  754. if (layer == WIN_OSD0)
  755. pixfmt = osd->win[WIN_OSD1].lconfig.pixfmt;
  756. else
  757. pixfmt = osd->win[WIN_OSD0].lconfig.pixfmt;
  758. if (is_rgb_pixfmt(pixfmt)) {
  759. /*
  760. * The other OSD window is already configured for an
  761. * RGB, so keep the current layer configuration.
  762. */
  763. *lconfig = win->lconfig;
  764. return 1;
  765. }
  766. }
  767. /* DM6446: only one video window at a time can use RGB888 */
  768. if ((osd->vpbe_type == VPBE_VERSION_1) && is_vid_win(layer) &&
  769. lconfig->pixfmt == PIXFMT_RGB888) {
  770. enum osd_pix_format pixfmt;
  771. if (layer == WIN_VID0)
  772. pixfmt = osd->win[WIN_VID1].lconfig.pixfmt;
  773. else
  774. pixfmt = osd->win[WIN_VID0].lconfig.pixfmt;
  775. if (pixfmt == PIXFMT_RGB888) {
  776. /*
  777. * The other video window is already configured for
  778. * RGB888, so keep the current layer configuration.
  779. */
  780. *lconfig = win->lconfig;
  781. return 1;
  782. }
  783. }
  784. /* window dimensions must be non-zero */
  785. if (!lconfig->line_length || !lconfig->xsize || !lconfig->ysize) {
  786. *lconfig = win->lconfig;
  787. return 1;
  788. }
  789. /* round line_length up to a multiple of 32 */
  790. lconfig->line_length = ((lconfig->line_length + 31) / 32) * 32;
  791. lconfig->line_length =
  792. min(lconfig->line_length, (unsigned)MAX_LINE_LENGTH);
  793. lconfig->xsize = min(lconfig->xsize, (unsigned)MAX_WIN_SIZE);
  794. lconfig->ysize = min(lconfig->ysize, (unsigned)MAX_WIN_SIZE);
  795. lconfig->xpos = min(lconfig->xpos, (unsigned)MAX_WIN_SIZE);
  796. lconfig->ypos = min(lconfig->ypos, (unsigned)MAX_WIN_SIZE);
  797. lconfig->interlaced = (lconfig->interlaced != 0);
  798. if (lconfig->interlaced) {
  799. /* ysize and ypos must be even for interlaced displays */
  800. lconfig->ysize &= ~1;
  801. lconfig->ypos &= ~1;
  802. }
  803. return 0;
  804. }
  805. static void _osd_disable_vid_rgb888(struct osd_state *sd)
  806. {
  807. /*
  808. * The DM6446 supports RGB888 pixel format in a single video window.
  809. * This routine disables RGB888 pixel format for both video windows.
  810. * The caller must ensure that neither video window is currently
  811. * configured for RGB888 pixel format.
  812. */
  813. if (sd->vpbe_type == VPBE_VERSION_1)
  814. osd_clear(sd, OSD_MISCCTL_RGBEN, OSD_MISCCTL);
  815. }
  816. static void _osd_enable_vid_rgb888(struct osd_state *sd,
  817. enum osd_layer layer)
  818. {
  819. /*
  820. * The DM6446 supports RGB888 pixel format in a single video window.
  821. * This routine enables RGB888 pixel format for the specified video
  822. * window. The caller must ensure that the other video window is not
  823. * currently configured for RGB888 pixel format, as this routine will
  824. * disable RGB888 pixel format for the other window.
  825. */
  826. if (sd->vpbe_type == VPBE_VERSION_1) {
  827. if (layer == WIN_VID0)
  828. osd_modify(sd, OSD_MISCCTL_RGBEN | OSD_MISCCTL_RGBWIN,
  829. OSD_MISCCTL_RGBEN, OSD_MISCCTL);
  830. else if (layer == WIN_VID1)
  831. osd_modify(sd, OSD_MISCCTL_RGBEN | OSD_MISCCTL_RGBWIN,
  832. OSD_MISCCTL_RGBEN | OSD_MISCCTL_RGBWIN,
  833. OSD_MISCCTL);
  834. }
  835. }
  836. static void _osd_set_cbcr_order(struct osd_state *sd,
  837. enum osd_pix_format pixfmt)
  838. {
  839. /*
  840. * The caller must ensure that all windows using YC pixfmt use the same
  841. * Cb/Cr order.
  842. */
  843. if (pixfmt == PIXFMT_YCbCrI)
  844. osd_clear(sd, OSD_MODE_CS, OSD_MODE);
  845. else if (pixfmt == PIXFMT_YCrCbI)
  846. osd_set(sd, OSD_MODE_CS, OSD_MODE);
  847. }
  848. static void _osd_set_layer_config(struct osd_state *sd, enum osd_layer layer,
  849. const struct osd_layer_config *lconfig)
  850. {
  851. u32 winmd = 0, winmd_mask = 0, bmw = 0;
  852. _osd_set_cbcr_order(sd, lconfig->pixfmt);
  853. switch (layer) {
  854. case WIN_OSD0:
  855. if (sd->vpbe_type == VPBE_VERSION_1) {
  856. winmd_mask |= OSD_OSDWIN0MD_RGB0E;
  857. if (lconfig->pixfmt == PIXFMT_RGB565)
  858. winmd |= OSD_OSDWIN0MD_RGB0E;
  859. } else if ((sd->vpbe_type == VPBE_VERSION_3) ||
  860. (sd->vpbe_type == VPBE_VERSION_2)) {
  861. winmd_mask |= OSD_OSDWIN0MD_BMP0MD;
  862. switch (lconfig->pixfmt) {
  863. case PIXFMT_RGB565:
  864. winmd |= (1 <<
  865. OSD_OSDWIN0MD_BMP0MD_SHIFT);
  866. break;
  867. case PIXFMT_RGB888:
  868. winmd |= (2 << OSD_OSDWIN0MD_BMP0MD_SHIFT);
  869. _osd_enable_rgb888_pixblend(sd, OSDWIN_OSD0);
  870. break;
  871. case PIXFMT_YCbCrI:
  872. case PIXFMT_YCrCbI:
  873. winmd |= (3 << OSD_OSDWIN0MD_BMP0MD_SHIFT);
  874. break;
  875. default:
  876. break;
  877. }
  878. }
  879. winmd_mask |= OSD_OSDWIN0MD_BMW0 | OSD_OSDWIN0MD_OFF0;
  880. switch (lconfig->pixfmt) {
  881. case PIXFMT_1BPP:
  882. bmw = 0;
  883. break;
  884. case PIXFMT_2BPP:
  885. bmw = 1;
  886. break;
  887. case PIXFMT_4BPP:
  888. bmw = 2;
  889. break;
  890. case PIXFMT_8BPP:
  891. bmw = 3;
  892. break;
  893. default:
  894. break;
  895. }
  896. winmd |= (bmw << OSD_OSDWIN0MD_BMW0_SHIFT);
  897. if (lconfig->interlaced)
  898. winmd |= OSD_OSDWIN0MD_OFF0;
  899. osd_modify(sd, winmd_mask, winmd, OSD_OSDWIN0MD);
  900. osd_write(sd, lconfig->line_length >> 5, OSD_OSDWIN0OFST);
  901. osd_write(sd, lconfig->xpos, OSD_OSDWIN0XP);
  902. osd_write(sd, lconfig->xsize, OSD_OSDWIN0XL);
  903. if (lconfig->interlaced) {
  904. osd_write(sd, lconfig->ypos >> 1, OSD_OSDWIN0YP);
  905. osd_write(sd, lconfig->ysize >> 1, OSD_OSDWIN0YL);
  906. } else {
  907. osd_write(sd, lconfig->ypos, OSD_OSDWIN0YP);
  908. osd_write(sd, lconfig->ysize, OSD_OSDWIN0YL);
  909. }
  910. break;
  911. case WIN_VID0:
  912. winmd_mask |= OSD_VIDWINMD_VFF0;
  913. if (lconfig->interlaced)
  914. winmd |= OSD_VIDWINMD_VFF0;
  915. osd_modify(sd, winmd_mask, winmd, OSD_VIDWINMD);
  916. osd_write(sd, lconfig->line_length >> 5, OSD_VIDWIN0OFST);
  917. osd_write(sd, lconfig->xpos, OSD_VIDWIN0XP);
  918. osd_write(sd, lconfig->xsize, OSD_VIDWIN0XL);
  919. /*
  920. * For YUV420P format the register contents are
  921. * duplicated in both VID registers
  922. */
  923. if ((sd->vpbe_type == VPBE_VERSION_2) &&
  924. (lconfig->pixfmt == PIXFMT_NV12)) {
  925. /* other window also */
  926. if (lconfig->interlaced) {
  927. winmd_mask |= OSD_VIDWINMD_VFF1;
  928. winmd |= OSD_VIDWINMD_VFF1;
  929. osd_modify(sd, winmd_mask, winmd,
  930. OSD_VIDWINMD);
  931. }
  932. osd_modify(sd, OSD_MISCCTL_S420D,
  933. OSD_MISCCTL_S420D, OSD_MISCCTL);
  934. osd_write(sd, lconfig->line_length >> 5,
  935. OSD_VIDWIN1OFST);
  936. osd_write(sd, lconfig->xpos, OSD_VIDWIN1XP);
  937. osd_write(sd, lconfig->xsize, OSD_VIDWIN1XL);
  938. /*
  939. * if NV21 pixfmt and line length not 32B
  940. * aligned (e.g. NTSC), Need to set window
  941. * X pixel size to be 32B aligned as well
  942. */
  943. if (lconfig->xsize % 32) {
  944. osd_write(sd,
  945. ((lconfig->xsize + 31) & ~31),
  946. OSD_VIDWIN1XL);
  947. osd_write(sd,
  948. ((lconfig->xsize + 31) & ~31),
  949. OSD_VIDWIN0XL);
  950. }
  951. } else if ((sd->vpbe_type == VPBE_VERSION_2) &&
  952. (lconfig->pixfmt != PIXFMT_NV12)) {
  953. osd_modify(sd, OSD_MISCCTL_S420D, ~OSD_MISCCTL_S420D,
  954. OSD_MISCCTL);
  955. }
  956. if (lconfig->interlaced) {
  957. osd_write(sd, lconfig->ypos >> 1, OSD_VIDWIN0YP);
  958. osd_write(sd, lconfig->ysize >> 1, OSD_VIDWIN0YL);
  959. if ((sd->vpbe_type == VPBE_VERSION_2) &&
  960. lconfig->pixfmt == PIXFMT_NV12) {
  961. osd_write(sd, lconfig->ypos >> 1,
  962. OSD_VIDWIN1YP);
  963. osd_write(sd, lconfig->ysize >> 1,
  964. OSD_VIDWIN1YL);
  965. }
  966. } else {
  967. osd_write(sd, lconfig->ypos, OSD_VIDWIN0YP);
  968. osd_write(sd, lconfig->ysize, OSD_VIDWIN0YL);
  969. if ((sd->vpbe_type == VPBE_VERSION_2) &&
  970. lconfig->pixfmt == PIXFMT_NV12) {
  971. osd_write(sd, lconfig->ypos, OSD_VIDWIN1YP);
  972. osd_write(sd, lconfig->ysize, OSD_VIDWIN1YL);
  973. }
  974. }
  975. break;
  976. case WIN_OSD1:
  977. /*
  978. * The caller must ensure that OSD1 is disabled prior to
  979. * switching from a normal mode to attribute mode or from
  980. * attribute mode to a normal mode.
  981. */
  982. if (lconfig->pixfmt == PIXFMT_OSD_ATTR) {
  983. if (sd->vpbe_type == VPBE_VERSION_1) {
  984. winmd_mask |= OSD_OSDWIN1MD_ATN1E |
  985. OSD_OSDWIN1MD_RGB1E | OSD_OSDWIN1MD_CLUTS1 |
  986. OSD_OSDWIN1MD_BLND1 | OSD_OSDWIN1MD_TE1;
  987. } else {
  988. winmd_mask |= OSD_OSDWIN1MD_BMP1MD |
  989. OSD_OSDWIN1MD_CLUTS1 | OSD_OSDWIN1MD_BLND1 |
  990. OSD_OSDWIN1MD_TE1;
  991. }
  992. } else {
  993. if (sd->vpbe_type == VPBE_VERSION_1) {
  994. winmd_mask |= OSD_OSDWIN1MD_RGB1E;
  995. if (lconfig->pixfmt == PIXFMT_RGB565)
  996. winmd |= OSD_OSDWIN1MD_RGB1E;
  997. } else if ((sd->vpbe_type == VPBE_VERSION_3)
  998. || (sd->vpbe_type == VPBE_VERSION_2)) {
  999. winmd_mask |= OSD_OSDWIN1MD_BMP1MD;
  1000. switch (lconfig->pixfmt) {
  1001. case PIXFMT_RGB565:
  1002. winmd |=
  1003. (1 << OSD_OSDWIN1MD_BMP1MD_SHIFT);
  1004. break;
  1005. case PIXFMT_RGB888:
  1006. winmd |=
  1007. (2 << OSD_OSDWIN1MD_BMP1MD_SHIFT);
  1008. _osd_enable_rgb888_pixblend(sd,
  1009. OSDWIN_OSD1);
  1010. break;
  1011. case PIXFMT_YCbCrI:
  1012. case PIXFMT_YCrCbI:
  1013. winmd |=
  1014. (3 << OSD_OSDWIN1MD_BMP1MD_SHIFT);
  1015. break;
  1016. default:
  1017. break;
  1018. }
  1019. }
  1020. winmd_mask |= OSD_OSDWIN1MD_BMW1;
  1021. switch (lconfig->pixfmt) {
  1022. case PIXFMT_1BPP:
  1023. bmw = 0;
  1024. break;
  1025. case PIXFMT_2BPP:
  1026. bmw = 1;
  1027. break;
  1028. case PIXFMT_4BPP:
  1029. bmw = 2;
  1030. break;
  1031. case PIXFMT_8BPP:
  1032. bmw = 3;
  1033. break;
  1034. default:
  1035. break;
  1036. }
  1037. winmd |= (bmw << OSD_OSDWIN1MD_BMW1_SHIFT);
  1038. }
  1039. winmd_mask |= OSD_OSDWIN1MD_OFF1;
  1040. if (lconfig->interlaced)
  1041. winmd |= OSD_OSDWIN1MD_OFF1;
  1042. osd_modify(sd, winmd_mask, winmd, OSD_OSDWIN1MD);
  1043. osd_write(sd, lconfig->line_length >> 5, OSD_OSDWIN1OFST);
  1044. osd_write(sd, lconfig->xpos, OSD_OSDWIN1XP);
  1045. osd_write(sd, lconfig->xsize, OSD_OSDWIN1XL);
  1046. if (lconfig->interlaced) {
  1047. osd_write(sd, lconfig->ypos >> 1, OSD_OSDWIN1YP);
  1048. osd_write(sd, lconfig->ysize >> 1, OSD_OSDWIN1YL);
  1049. } else {
  1050. osd_write(sd, lconfig->ypos, OSD_OSDWIN1YP);
  1051. osd_write(sd, lconfig->ysize, OSD_OSDWIN1YL);
  1052. }
  1053. break;
  1054. case WIN_VID1:
  1055. winmd_mask |= OSD_VIDWINMD_VFF1;
  1056. if (lconfig->interlaced)
  1057. winmd |= OSD_VIDWINMD_VFF1;
  1058. osd_modify(sd, winmd_mask, winmd, OSD_VIDWINMD);
  1059. osd_write(sd, lconfig->line_length >> 5, OSD_VIDWIN1OFST);
  1060. osd_write(sd, lconfig->xpos, OSD_VIDWIN1XP);
  1061. osd_write(sd, lconfig->xsize, OSD_VIDWIN1XL);
  1062. /*
  1063. * For YUV420P format the register contents are
  1064. * duplicated in both VID registers
  1065. */
  1066. if (sd->vpbe_type == VPBE_VERSION_2) {
  1067. if (lconfig->pixfmt == PIXFMT_NV12) {
  1068. /* other window also */
  1069. if (lconfig->interlaced) {
  1070. winmd_mask |= OSD_VIDWINMD_VFF0;
  1071. winmd |= OSD_VIDWINMD_VFF0;
  1072. osd_modify(sd, winmd_mask, winmd,
  1073. OSD_VIDWINMD);
  1074. }
  1075. osd_modify(sd, OSD_MISCCTL_S420D,
  1076. OSD_MISCCTL_S420D, OSD_MISCCTL);
  1077. osd_write(sd, lconfig->line_length >> 5,
  1078. OSD_VIDWIN0OFST);
  1079. osd_write(sd, lconfig->xpos, OSD_VIDWIN0XP);
  1080. osd_write(sd, lconfig->xsize, OSD_VIDWIN0XL);
  1081. } else {
  1082. osd_modify(sd, OSD_MISCCTL_S420D,
  1083. ~OSD_MISCCTL_S420D, OSD_MISCCTL);
  1084. }
  1085. }
  1086. if (lconfig->interlaced) {
  1087. osd_write(sd, lconfig->ypos >> 1, OSD_VIDWIN1YP);
  1088. osd_write(sd, lconfig->ysize >> 1, OSD_VIDWIN1YL);
  1089. if ((sd->vpbe_type == VPBE_VERSION_2) &&
  1090. lconfig->pixfmt == PIXFMT_NV12) {
  1091. osd_write(sd, lconfig->ypos >> 1,
  1092. OSD_VIDWIN0YP);
  1093. osd_write(sd, lconfig->ysize >> 1,
  1094. OSD_VIDWIN0YL);
  1095. }
  1096. } else {
  1097. osd_write(sd, lconfig->ypos, OSD_VIDWIN1YP);
  1098. osd_write(sd, lconfig->ysize, OSD_VIDWIN1YL);
  1099. if ((sd->vpbe_type == VPBE_VERSION_2) &&
  1100. lconfig->pixfmt == PIXFMT_NV12) {
  1101. osd_write(sd, lconfig->ypos, OSD_VIDWIN0YP);
  1102. osd_write(sd, lconfig->ysize, OSD_VIDWIN0YL);
  1103. }
  1104. }
  1105. break;
  1106. }
  1107. }
  1108. static int osd_set_layer_config(struct osd_state *sd, enum osd_layer layer,
  1109. struct osd_layer_config *lconfig)
  1110. {
  1111. struct osd_state *osd = sd;
  1112. struct osd_window_state *win = &osd->win[layer];
  1113. struct osd_layer_config *cfg = &win->lconfig;
  1114. unsigned long flags;
  1115. int reject_config;
  1116. spin_lock_irqsave(&osd->lock, flags);
  1117. reject_config = try_layer_config(sd, layer, lconfig);
  1118. if (reject_config) {
  1119. spin_unlock_irqrestore(&osd->lock, flags);
  1120. return reject_config;
  1121. }
  1122. /* update the current Cb/Cr order */
  1123. if (is_yc_pixfmt(lconfig->pixfmt))
  1124. osd->yc_pixfmt = lconfig->pixfmt;
  1125. /*
  1126. * If we are switching OSD1 from normal mode to attribute mode or from
  1127. * attribute mode to normal mode, then we must disable the window.
  1128. */
  1129. if (layer == WIN_OSD1) {
  1130. if (((lconfig->pixfmt == PIXFMT_OSD_ATTR) &&
  1131. (cfg->pixfmt != PIXFMT_OSD_ATTR)) ||
  1132. ((lconfig->pixfmt != PIXFMT_OSD_ATTR) &&
  1133. (cfg->pixfmt == PIXFMT_OSD_ATTR))) {
  1134. win->is_enabled = 0;
  1135. _osd_disable_layer(sd, layer);
  1136. }
  1137. }
  1138. _osd_set_layer_config(sd, layer, lconfig);
  1139. if (layer == WIN_OSD1) {
  1140. struct osd_osdwin_state *osdwin_state =
  1141. &osd->osdwin[OSDWIN_OSD1];
  1142. if ((lconfig->pixfmt != PIXFMT_OSD_ATTR) &&
  1143. (cfg->pixfmt == PIXFMT_OSD_ATTR)) {
  1144. /*
  1145. * We just switched OSD1 from attribute mode to normal
  1146. * mode, so we must initialize the CLUT select, the
  1147. * blend factor, transparency colorkey enable, and
  1148. * attenuation enable (DM6446 only) bits in the
  1149. * OSDWIN1MD register.
  1150. */
  1151. _osd_set_osd_clut(sd, OSDWIN_OSD1,
  1152. osdwin_state->clut);
  1153. _osd_set_blending_factor(sd, OSDWIN_OSD1,
  1154. osdwin_state->blend);
  1155. if (osdwin_state->colorkey_blending) {
  1156. _osd_enable_color_key(sd, OSDWIN_OSD1,
  1157. osdwin_state->
  1158. colorkey,
  1159. lconfig->pixfmt);
  1160. } else
  1161. _osd_disable_color_key(sd, OSDWIN_OSD1);
  1162. _osd_set_rec601_attenuation(sd, OSDWIN_OSD1,
  1163. osdwin_state->
  1164. rec601_attenuation);
  1165. } else if ((lconfig->pixfmt == PIXFMT_OSD_ATTR) &&
  1166. (cfg->pixfmt != PIXFMT_OSD_ATTR)) {
  1167. /*
  1168. * We just switched OSD1 from normal mode to attribute
  1169. * mode, so we must initialize the blink enable and
  1170. * blink interval bits in the OSDATRMD register.
  1171. */
  1172. _osd_set_blink_attribute(sd, osd->is_blinking,
  1173. osd->blink);
  1174. }
  1175. }
  1176. /*
  1177. * If we just switched to a 1-, 2-, or 4-bits-per-pixel bitmap format
  1178. * then configure a default palette map.
  1179. */
  1180. if ((lconfig->pixfmt != cfg->pixfmt) &&
  1181. ((lconfig->pixfmt == PIXFMT_1BPP) ||
  1182. (lconfig->pixfmt == PIXFMT_2BPP) ||
  1183. (lconfig->pixfmt == PIXFMT_4BPP))) {
  1184. enum osd_win_layer osdwin =
  1185. ((layer == WIN_OSD0) ? OSDWIN_OSD0 : OSDWIN_OSD1);
  1186. struct osd_osdwin_state *osdwin_state =
  1187. &osd->osdwin[osdwin];
  1188. unsigned char clut_index;
  1189. unsigned char clut_entries = 0;
  1190. switch (lconfig->pixfmt) {
  1191. case PIXFMT_1BPP:
  1192. clut_entries = 2;
  1193. break;
  1194. case PIXFMT_2BPP:
  1195. clut_entries = 4;
  1196. break;
  1197. case PIXFMT_4BPP:
  1198. clut_entries = 16;
  1199. break;
  1200. default:
  1201. break;
  1202. }
  1203. /*
  1204. * The default palette map maps the pixel value to the clut
  1205. * index, i.e. pixel value 0 maps to clut entry 0, pixel value
  1206. * 1 maps to clut entry 1, etc.
  1207. */
  1208. for (clut_index = 0; clut_index < 16; clut_index++) {
  1209. osdwin_state->palette_map[clut_index] = clut_index;
  1210. if (clut_index < clut_entries) {
  1211. _osd_set_palette_map(sd, osdwin, clut_index,
  1212. clut_index,
  1213. lconfig->pixfmt);
  1214. }
  1215. }
  1216. }
  1217. *cfg = *lconfig;
  1218. /* DM6446: configure the RGB888 enable and window selection */
  1219. if (osd->win[WIN_VID0].lconfig.pixfmt == PIXFMT_RGB888)
  1220. _osd_enable_vid_rgb888(sd, WIN_VID0);
  1221. else if (osd->win[WIN_VID1].lconfig.pixfmt == PIXFMT_RGB888)
  1222. _osd_enable_vid_rgb888(sd, WIN_VID1);
  1223. else
  1224. _osd_disable_vid_rgb888(sd);
  1225. if (layer == WIN_VID0) {
  1226. osd->pingpong =
  1227. _osd_dm6446_vid0_pingpong(sd, osd->field_inversion,
  1228. win->fb_base_phys,
  1229. cfg);
  1230. }
  1231. spin_unlock_irqrestore(&osd->lock, flags);
  1232. return 0;
  1233. }
  1234. static void osd_init_layer(struct osd_state *sd, enum osd_layer layer)
  1235. {
  1236. struct osd_state *osd = sd;
  1237. struct osd_window_state *win = &osd->win[layer];
  1238. enum osd_win_layer osdwin;
  1239. struct osd_osdwin_state *osdwin_state;
  1240. struct osd_layer_config *cfg = &win->lconfig;
  1241. unsigned long flags;
  1242. spin_lock_irqsave(&osd->lock, flags);
  1243. win->is_enabled = 0;
  1244. _osd_disable_layer(sd, layer);
  1245. win->h_zoom = ZOOM_X1;
  1246. win->v_zoom = ZOOM_X1;
  1247. _osd_set_zoom(sd, layer, win->h_zoom, win->v_zoom);
  1248. win->fb_base_phys = 0;
  1249. _osd_start_layer(sd, layer, win->fb_base_phys, 0);
  1250. cfg->line_length = 0;
  1251. cfg->xsize = 0;
  1252. cfg->ysize = 0;
  1253. cfg->xpos = 0;
  1254. cfg->ypos = 0;
  1255. cfg->interlaced = 0;
  1256. switch (layer) {
  1257. case WIN_OSD0:
  1258. case WIN_OSD1:
  1259. osdwin = (layer == WIN_OSD0) ? OSDWIN_OSD0 : OSDWIN_OSD1;
  1260. osdwin_state = &osd->osdwin[osdwin];
  1261. /*
  1262. * Other code relies on the fact that OSD windows default to a
  1263. * bitmap pixel format when they are deallocated, so don't
  1264. * change this default pixel format.
  1265. */
  1266. cfg->pixfmt = PIXFMT_8BPP;
  1267. _osd_set_layer_config(sd, layer, cfg);
  1268. osdwin_state->clut = RAM_CLUT;
  1269. _osd_set_osd_clut(sd, osdwin, osdwin_state->clut);
  1270. osdwin_state->colorkey_blending = 0;
  1271. _osd_disable_color_key(sd, osdwin);
  1272. osdwin_state->blend = OSD_8_VID_0;
  1273. _osd_set_blending_factor(sd, osdwin, osdwin_state->blend);
  1274. osdwin_state->rec601_attenuation = 0;
  1275. _osd_set_rec601_attenuation(sd, osdwin,
  1276. osdwin_state->
  1277. rec601_attenuation);
  1278. if (osdwin == OSDWIN_OSD1) {
  1279. osd->is_blinking = 0;
  1280. osd->blink = BLINK_X1;
  1281. }
  1282. break;
  1283. case WIN_VID0:
  1284. case WIN_VID1:
  1285. cfg->pixfmt = osd->yc_pixfmt;
  1286. _osd_set_layer_config(sd, layer, cfg);
  1287. break;
  1288. }
  1289. spin_unlock_irqrestore(&osd->lock, flags);
  1290. }
  1291. static void osd_release_layer(struct osd_state *sd, enum osd_layer layer)
  1292. {
  1293. struct osd_state *osd = sd;
  1294. struct osd_window_state *win = &osd->win[layer];
  1295. unsigned long flags;
  1296. spin_lock_irqsave(&osd->lock, flags);
  1297. if (!win->is_allocated) {
  1298. spin_unlock_irqrestore(&osd->lock, flags);
  1299. return;
  1300. }
  1301. spin_unlock_irqrestore(&osd->lock, flags);
  1302. osd_init_layer(sd, layer);
  1303. spin_lock_irqsave(&osd->lock, flags);
  1304. win->is_allocated = 0;
  1305. spin_unlock_irqrestore(&osd->lock, flags);
  1306. }
  1307. static int osd_request_layer(struct osd_state *sd, enum osd_layer layer)
  1308. {
  1309. struct osd_state *osd = sd;
  1310. struct osd_window_state *win = &osd->win[layer];
  1311. unsigned long flags;
  1312. spin_lock_irqsave(&osd->lock, flags);
  1313. if (win->is_allocated) {
  1314. spin_unlock_irqrestore(&osd->lock, flags);
  1315. return -1;
  1316. }
  1317. win->is_allocated = 1;
  1318. spin_unlock_irqrestore(&osd->lock, flags);
  1319. return 0;
  1320. }
  1321. static void _osd_init(struct osd_state *sd)
  1322. {
  1323. osd_write(sd, 0, OSD_MODE);
  1324. osd_write(sd, 0, OSD_VIDWINMD);
  1325. osd_write(sd, 0, OSD_OSDWIN0MD);
  1326. osd_write(sd, 0, OSD_OSDWIN1MD);
  1327. osd_write(sd, 0, OSD_RECTCUR);
  1328. osd_write(sd, 0, OSD_MISCCTL);
  1329. if (sd->vpbe_type == VPBE_VERSION_3) {
  1330. osd_write(sd, 0, OSD_VBNDRY);
  1331. osd_write(sd, 0, OSD_EXTMODE);
  1332. osd_write(sd, OSD_MISCCTL_DMANG, OSD_MISCCTL);
  1333. }
  1334. }
  1335. static void osd_set_left_margin(struct osd_state *sd, u32 val)
  1336. {
  1337. osd_write(sd, val, OSD_BASEPX);
  1338. }
  1339. static void osd_set_top_margin(struct osd_state *sd, u32 val)
  1340. {
  1341. osd_write(sd, val, OSD_BASEPY);
  1342. }
  1343. static int osd_initialize(struct osd_state *osd)
  1344. {
  1345. if (osd == NULL)
  1346. return -ENODEV;
  1347. _osd_init(osd);
  1348. /* set default Cb/Cr order */
  1349. osd->yc_pixfmt = PIXFMT_YCbCrI;
  1350. if (osd->vpbe_type == VPBE_VERSION_3) {
  1351. /*
  1352. * ROM CLUT1 on the DM355 is similar (identical?) to ROM CLUT0
  1353. * on the DM6446, so make ROM_CLUT1 the default on the DM355.
  1354. */
  1355. osd->rom_clut = ROM_CLUT1;
  1356. }
  1357. _osd_set_field_inversion(osd, osd->field_inversion);
  1358. _osd_set_rom_clut(osd, osd->rom_clut);
  1359. osd_init_layer(osd, WIN_OSD0);
  1360. osd_init_layer(osd, WIN_VID0);
  1361. osd_init_layer(osd, WIN_OSD1);
  1362. osd_init_layer(osd, WIN_VID1);
  1363. return 0;
  1364. }
  1365. static const struct vpbe_osd_ops osd_ops = {
  1366. .initialize = osd_initialize,
  1367. .request_layer = osd_request_layer,
  1368. .release_layer = osd_release_layer,
  1369. .enable_layer = osd_enable_layer,
  1370. .disable_layer = osd_disable_layer,
  1371. .set_layer_config = osd_set_layer_config,
  1372. .get_layer_config = osd_get_layer_config,
  1373. .start_layer = osd_start_layer,
  1374. .set_left_margin = osd_set_left_margin,
  1375. .set_top_margin = osd_set_top_margin,
  1376. };
  1377. static int osd_probe(struct platform_device *pdev)
  1378. {
  1379. struct osd_platform_data *pdata;
  1380. struct osd_state *osd;
  1381. struct resource *res;
  1382. int ret = 0;
  1383. osd = kzalloc(sizeof(struct osd_state), GFP_KERNEL);
  1384. if (osd == NULL)
  1385. return -ENOMEM;
  1386. osd->dev = &pdev->dev;
  1387. pdata = (struct osd_platform_data *)pdev->dev.platform_data;
  1388. osd->vpbe_type = (enum vpbe_version)pdata->vpbe_type;
  1389. if (NULL == pdev->dev.platform_data) {
  1390. dev_err(osd->dev, "No platform data defined for OSD"
  1391. " sub device\n");
  1392. ret = -ENOENT;
  1393. goto free_mem;
  1394. }
  1395. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1396. if (!res) {
  1397. dev_err(osd->dev, "Unable to get OSD register address map\n");
  1398. ret = -ENODEV;
  1399. goto free_mem;
  1400. }
  1401. osd->osd_base_phys = res->start;
  1402. osd->osd_size = resource_size(res);
  1403. if (!request_mem_region(osd->osd_base_phys, osd->osd_size,
  1404. MODULE_NAME)) {
  1405. dev_err(osd->dev, "Unable to reserve OSD MMIO region\n");
  1406. ret = -ENODEV;
  1407. goto free_mem;
  1408. }
  1409. osd->osd_base = (unsigned long)ioremap_nocache(res->start,
  1410. osd->osd_size);
  1411. if (!osd->osd_base) {
  1412. dev_err(osd->dev, "Unable to map the OSD region\n");
  1413. ret = -ENODEV;
  1414. goto release_mem_region;
  1415. }
  1416. spin_lock_init(&osd->lock);
  1417. osd->ops = osd_ops;
  1418. platform_set_drvdata(pdev, osd);
  1419. dev_notice(osd->dev, "OSD sub device probe success\n");
  1420. return ret;
  1421. release_mem_region:
  1422. release_mem_region(osd->osd_base_phys, osd->osd_size);
  1423. free_mem:
  1424. kfree(osd);
  1425. return ret;
  1426. }
  1427. static int osd_remove(struct platform_device *pdev)
  1428. {
  1429. struct osd_state *osd = platform_get_drvdata(pdev);
  1430. iounmap((void *)osd->osd_base);
  1431. release_mem_region(osd->osd_base_phys, osd->osd_size);
  1432. kfree(osd);
  1433. return 0;
  1434. }
  1435. static struct platform_driver osd_driver = {
  1436. .probe = osd_probe,
  1437. .remove = osd_remove,
  1438. .driver = {
  1439. .name = MODULE_NAME,
  1440. .owner = THIS_MODULE,
  1441. },
  1442. };
  1443. static int osd_init(void)
  1444. {
  1445. if (platform_driver_register(&osd_driver)) {
  1446. printk(KERN_ERR "Unable to register davinci osd driver\n");
  1447. return -ENODEV;
  1448. }
  1449. return 0;
  1450. }
  1451. static void osd_exit(void)
  1452. {
  1453. platform_driver_unregister(&osd_driver);
  1454. }
  1455. module_init(osd_init);
  1456. module_exit(osd_exit);
  1457. MODULE_LICENSE("GPL");
  1458. MODULE_DESCRIPTION("DaVinci OSD Manager Driver");
  1459. MODULE_AUTHOR("Texas Instruments");