qlcnic_ctx.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2010 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic.h"
  8. static const struct qlcnic_mailbox_metadata qlcnic_mbx_tbl[] = {
  9. {QLCNIC_CMD_CREATE_RX_CTX, 4, 1},
  10. {QLCNIC_CMD_DESTROY_RX_CTX, 2, 1},
  11. {QLCNIC_CMD_CREATE_TX_CTX, 4, 1},
  12. {QLCNIC_CMD_DESTROY_TX_CTX, 2, 1},
  13. {QLCNIC_CMD_INTRPT_TEST, 4, 1},
  14. {QLCNIC_CMD_SET_MTU, 4, 1},
  15. {QLCNIC_CMD_READ_PHY, 4, 2},
  16. {QLCNIC_CMD_WRITE_PHY, 5, 1},
  17. {QLCNIC_CMD_READ_HW_REG, 4, 1},
  18. {QLCNIC_CMD_GET_FLOW_CTL, 4, 2},
  19. {QLCNIC_CMD_SET_FLOW_CTL, 4, 1},
  20. {QLCNIC_CMD_READ_MAX_MTU, 4, 2},
  21. {QLCNIC_CMD_READ_MAX_LRO, 4, 2},
  22. {QLCNIC_CMD_MAC_ADDRESS, 4, 3},
  23. {QLCNIC_CMD_GET_PCI_INFO, 4, 1},
  24. {QLCNIC_CMD_GET_NIC_INFO, 4, 1},
  25. {QLCNIC_CMD_SET_NIC_INFO, 4, 1},
  26. {QLCNIC_CMD_GET_ESWITCH_CAPABILITY, 4, 3},
  27. {QLCNIC_CMD_TOGGLE_ESWITCH, 4, 1},
  28. {QLCNIC_CMD_GET_ESWITCH_STATUS, 4, 3},
  29. {QLCNIC_CMD_SET_PORTMIRRORING, 4, 1},
  30. {QLCNIC_CMD_CONFIGURE_ESWITCH, 4, 1},
  31. {QLCNIC_CMD_GET_MAC_STATS, 4, 1},
  32. {QLCNIC_CMD_GET_ESWITCH_PORT_CONFIG, 4, 3},
  33. {QLCNIC_CMD_GET_ESWITCH_STATS, 5, 1},
  34. {QLCNIC_CMD_CONFIG_PORT, 4, 1},
  35. {QLCNIC_CMD_TEMP_SIZE, 4, 4},
  36. {QLCNIC_CMD_GET_TEMP_HDR, 4, 1},
  37. {QLCNIC_CMD_SET_DRV_VER, 4, 1},
  38. };
  39. static inline u32 qlcnic_get_cmd_signature(struct qlcnic_hardware_context *ahw)
  40. {
  41. return (ahw->pci_func & 0xff) | ((ahw->fw_hal_version & 0xff) << 8) |
  42. (0xcafe << 16);
  43. }
  44. /* Allocate mailbox registers */
  45. int qlcnic_82xx_alloc_mbx_args(struct qlcnic_cmd_args *mbx,
  46. struct qlcnic_adapter *adapter, u32 type)
  47. {
  48. int i, size;
  49. const struct qlcnic_mailbox_metadata *mbx_tbl;
  50. mbx_tbl = qlcnic_mbx_tbl;
  51. size = ARRAY_SIZE(qlcnic_mbx_tbl);
  52. for (i = 0; i < size; i++) {
  53. if (type == mbx_tbl[i].cmd) {
  54. mbx->req.num = mbx_tbl[i].in_args;
  55. mbx->rsp.num = mbx_tbl[i].out_args;
  56. mbx->req.arg = kcalloc(mbx->req.num,
  57. sizeof(u32), GFP_ATOMIC);
  58. if (!mbx->req.arg)
  59. return -ENOMEM;
  60. mbx->rsp.arg = kcalloc(mbx->rsp.num,
  61. sizeof(u32), GFP_ATOMIC);
  62. if (!mbx->rsp.arg) {
  63. kfree(mbx->req.arg);
  64. mbx->req.arg = NULL;
  65. return -ENOMEM;
  66. }
  67. memset(mbx->req.arg, 0, sizeof(u32) * mbx->req.num);
  68. memset(mbx->rsp.arg, 0, sizeof(u32) * mbx->rsp.num);
  69. mbx->req.arg[0] = type;
  70. break;
  71. }
  72. }
  73. return 0;
  74. }
  75. /* Free up mailbox registers */
  76. void qlcnic_free_mbx_args(struct qlcnic_cmd_args *cmd)
  77. {
  78. kfree(cmd->req.arg);
  79. cmd->req.arg = NULL;
  80. kfree(cmd->rsp.arg);
  81. cmd->rsp.arg = NULL;
  82. }
  83. static int qlcnic_is_valid_nic_func(struct qlcnic_adapter *adapter, u8 pci_func)
  84. {
  85. int i;
  86. for (i = 0; i < adapter->ahw->act_pci_func; i++) {
  87. if (adapter->npars[i].pci_func == pci_func)
  88. return i;
  89. }
  90. return -1;
  91. }
  92. static u32
  93. qlcnic_poll_rsp(struct qlcnic_adapter *adapter)
  94. {
  95. u32 rsp;
  96. int timeout = 0;
  97. do {
  98. /* give atleast 1ms for firmware to respond */
  99. mdelay(1);
  100. if (++timeout > QLCNIC_OS_CRB_RETRY_COUNT)
  101. return QLCNIC_CDRP_RSP_TIMEOUT;
  102. rsp = QLCRD32(adapter, QLCNIC_CDRP_CRB_OFFSET);
  103. } while (!QLCNIC_CDRP_IS_RSP(rsp));
  104. return rsp;
  105. }
  106. int qlcnic_82xx_issue_cmd(struct qlcnic_adapter *adapter,
  107. struct qlcnic_cmd_args *cmd)
  108. {
  109. int i;
  110. u32 rsp;
  111. u32 signature;
  112. struct pci_dev *pdev = adapter->pdev;
  113. struct qlcnic_hardware_context *ahw = adapter->ahw;
  114. signature = qlcnic_get_cmd_signature(ahw);
  115. /* Acquire semaphore before accessing CRB */
  116. if (qlcnic_api_lock(adapter)) {
  117. cmd->rsp.arg[0] = QLCNIC_RCODE_TIMEOUT;
  118. return cmd->rsp.arg[0];
  119. }
  120. QLCWR32(adapter, QLCNIC_SIGN_CRB_OFFSET, signature);
  121. for (i = 1; i < QLCNIC_CDRP_MAX_ARGS; i++)
  122. QLCWR32(adapter, QLCNIC_CDRP_ARG(i), cmd->req.arg[i]);
  123. QLCWR32(adapter, QLCNIC_CDRP_CRB_OFFSET,
  124. QLCNIC_CDRP_FORM_CMD(cmd->req.arg[0]));
  125. rsp = qlcnic_poll_rsp(adapter);
  126. if (rsp == QLCNIC_CDRP_RSP_TIMEOUT) {
  127. dev_err(&pdev->dev, "card response timeout.\n");
  128. cmd->rsp.arg[0] = QLCNIC_RCODE_TIMEOUT;
  129. } else if (rsp == QLCNIC_CDRP_RSP_FAIL) {
  130. cmd->rsp.arg[0] = QLCRD32(adapter, QLCNIC_CDRP_ARG(1));
  131. dev_err(&pdev->dev, "failed card response code:0x%x\n",
  132. cmd->rsp.arg[0]);
  133. } else if (rsp == QLCNIC_CDRP_RSP_OK)
  134. cmd->rsp.arg[0] = QLCNIC_RCODE_SUCCESS;
  135. for (i = 1; i < cmd->rsp.num; i++)
  136. cmd->rsp.arg[i] = QLCRD32(adapter, QLCNIC_CDRP_ARG(i));
  137. /* Release semaphore */
  138. qlcnic_api_unlock(adapter);
  139. return cmd->rsp.arg[0];
  140. }
  141. int qlcnic_fw_cmd_get_minidump_temp(struct qlcnic_adapter *adapter)
  142. {
  143. int err = 0;
  144. void *tmp_addr;
  145. struct qlcnic_cmd_args cmd;
  146. dma_addr_t tmp_addr_t = 0;
  147. tmp_addr = dma_alloc_coherent(&adapter->pdev->dev, 0x1000,
  148. &tmp_addr_t, GFP_KERNEL);
  149. if (!tmp_addr) {
  150. dev_err(&adapter->pdev->dev,
  151. "Can't get memory for FW dump template\n");
  152. return -ENOMEM;
  153. }
  154. if (qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_TEMP_HDR)) {
  155. err = -ENOMEM;
  156. goto free_mem;
  157. }
  158. cmd.req.arg[1] = LSD(tmp_addr_t);
  159. cmd.req.arg[2] = MSD(tmp_addr_t);
  160. cmd.req.arg[3] = 0x1000;
  161. err = qlcnic_issue_cmd(adapter, &cmd);
  162. qlcnic_free_mbx_args(&cmd);
  163. free_mem:
  164. dma_free_coherent(&adapter->pdev->dev, 0x1000, tmp_addr, tmp_addr_t);
  165. return err;
  166. }
  167. int
  168. qlcnic_fw_cmd_set_mtu(struct qlcnic_adapter *adapter, int mtu)
  169. {
  170. int err = 0;
  171. struct qlcnic_cmd_args cmd;
  172. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  173. if (recv_ctx->state != QLCNIC_HOST_CTX_STATE_ACTIVE)
  174. return err;
  175. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_MTU);
  176. cmd.req.arg[1] = recv_ctx->context_id;
  177. cmd.req.arg[2] = mtu;
  178. err = qlcnic_issue_cmd(adapter, &cmd);
  179. if (err) {
  180. dev_err(&adapter->pdev->dev, "Failed to set mtu\n");
  181. err = -EIO;
  182. }
  183. qlcnic_free_mbx_args(&cmd);
  184. return err;
  185. }
  186. int qlcnic_82xx_fw_cmd_create_rx_ctx(struct qlcnic_adapter *adapter)
  187. {
  188. void *addr;
  189. struct qlcnic_hostrq_rx_ctx *prq;
  190. struct qlcnic_cardrsp_rx_ctx *prsp;
  191. struct qlcnic_hostrq_rds_ring *prq_rds;
  192. struct qlcnic_hostrq_sds_ring *prq_sds;
  193. struct qlcnic_cardrsp_rds_ring *prsp_rds;
  194. struct qlcnic_cardrsp_sds_ring *prsp_sds;
  195. struct qlcnic_host_rds_ring *rds_ring;
  196. struct qlcnic_host_sds_ring *sds_ring;
  197. struct qlcnic_cmd_args cmd;
  198. dma_addr_t hostrq_phys_addr, cardrsp_phys_addr;
  199. u64 phys_addr;
  200. u8 i, nrds_rings, nsds_rings;
  201. u16 temp_u16;
  202. size_t rq_size, rsp_size;
  203. u32 cap, reg, val, reg2;
  204. int err;
  205. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  206. nrds_rings = adapter->max_rds_rings;
  207. nsds_rings = adapter->max_sds_rings;
  208. rq_size =
  209. SIZEOF_HOSTRQ_RX(struct qlcnic_hostrq_rx_ctx, nrds_rings,
  210. nsds_rings);
  211. rsp_size =
  212. SIZEOF_CARDRSP_RX(struct qlcnic_cardrsp_rx_ctx, nrds_rings,
  213. nsds_rings);
  214. addr = dma_alloc_coherent(&adapter->pdev->dev, rq_size,
  215. &hostrq_phys_addr, GFP_KERNEL);
  216. if (addr == NULL)
  217. return -ENOMEM;
  218. prq = addr;
  219. addr = dma_alloc_coherent(&adapter->pdev->dev, rsp_size,
  220. &cardrsp_phys_addr, GFP_KERNEL);
  221. if (addr == NULL) {
  222. err = -ENOMEM;
  223. goto out_free_rq;
  224. }
  225. prsp = addr;
  226. prq->host_rsp_dma_addr = cpu_to_le64(cardrsp_phys_addr);
  227. cap = (QLCNIC_CAP0_LEGACY_CONTEXT | QLCNIC_CAP0_LEGACY_MN
  228. | QLCNIC_CAP0_VALIDOFF);
  229. cap |= (QLCNIC_CAP0_JUMBO_CONTIGUOUS | QLCNIC_CAP0_LRO_CONTIGUOUS);
  230. temp_u16 = offsetof(struct qlcnic_hostrq_rx_ctx, msix_handler);
  231. prq->valid_field_offset = cpu_to_le16(temp_u16);
  232. prq->txrx_sds_binding = nsds_rings - 1;
  233. prq->capabilities[0] = cpu_to_le32(cap);
  234. prq->host_int_crb_mode =
  235. cpu_to_le32(QLCNIC_HOST_INT_CRB_MODE_SHARED);
  236. prq->host_rds_crb_mode =
  237. cpu_to_le32(QLCNIC_HOST_RDS_CRB_MODE_UNIQUE);
  238. prq->num_rds_rings = cpu_to_le16(nrds_rings);
  239. prq->num_sds_rings = cpu_to_le16(nsds_rings);
  240. prq->rds_ring_offset = 0;
  241. val = le32_to_cpu(prq->rds_ring_offset) +
  242. (sizeof(struct qlcnic_hostrq_rds_ring) * nrds_rings);
  243. prq->sds_ring_offset = cpu_to_le32(val);
  244. prq_rds = (struct qlcnic_hostrq_rds_ring *)(prq->data +
  245. le32_to_cpu(prq->rds_ring_offset));
  246. for (i = 0; i < nrds_rings; i++) {
  247. rds_ring = &recv_ctx->rds_rings[i];
  248. rds_ring->producer = 0;
  249. prq_rds[i].host_phys_addr = cpu_to_le64(rds_ring->phys_addr);
  250. prq_rds[i].ring_size = cpu_to_le32(rds_ring->num_desc);
  251. prq_rds[i].ring_kind = cpu_to_le32(i);
  252. prq_rds[i].buff_size = cpu_to_le64(rds_ring->dma_size);
  253. }
  254. prq_sds = (struct qlcnic_hostrq_sds_ring *)(prq->data +
  255. le32_to_cpu(prq->sds_ring_offset));
  256. for (i = 0; i < nsds_rings; i++) {
  257. sds_ring = &recv_ctx->sds_rings[i];
  258. sds_ring->consumer = 0;
  259. memset(sds_ring->desc_head, 0, STATUS_DESC_RINGSIZE(sds_ring));
  260. prq_sds[i].host_phys_addr = cpu_to_le64(sds_ring->phys_addr);
  261. prq_sds[i].ring_size = cpu_to_le32(sds_ring->num_desc);
  262. prq_sds[i].msi_index = cpu_to_le16(i);
  263. }
  264. phys_addr = hostrq_phys_addr;
  265. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CREATE_RX_CTX);
  266. cmd.req.arg[1] = MSD(phys_addr);
  267. cmd.req.arg[2] = LSD(phys_addr);
  268. cmd.req.arg[3] = rq_size;
  269. err = qlcnic_issue_cmd(adapter, &cmd);
  270. if (err) {
  271. dev_err(&adapter->pdev->dev,
  272. "Failed to create rx ctx in firmware%d\n", err);
  273. goto out_free_rsp;
  274. }
  275. prsp_rds = ((struct qlcnic_cardrsp_rds_ring *)
  276. &prsp->data[le32_to_cpu(prsp->rds_ring_offset)]);
  277. for (i = 0; i < le16_to_cpu(prsp->num_rds_rings); i++) {
  278. rds_ring = &recv_ctx->rds_rings[i];
  279. reg = le32_to_cpu(prsp_rds[i].host_producer_crb);
  280. rds_ring->crb_rcv_producer = adapter->ahw->pci_base0 + reg;
  281. }
  282. prsp_sds = ((struct qlcnic_cardrsp_sds_ring *)
  283. &prsp->data[le32_to_cpu(prsp->sds_ring_offset)]);
  284. for (i = 0; i < le16_to_cpu(prsp->num_sds_rings); i++) {
  285. sds_ring = &recv_ctx->sds_rings[i];
  286. reg = le32_to_cpu(prsp_sds[i].host_consumer_crb);
  287. reg2 = le32_to_cpu(prsp_sds[i].interrupt_crb);
  288. sds_ring->crb_sts_consumer = adapter->ahw->pci_base0 + reg;
  289. sds_ring->crb_intr_mask = adapter->ahw->pci_base0 + reg2;
  290. }
  291. recv_ctx->state = le32_to_cpu(prsp->host_ctx_state);
  292. recv_ctx->context_id = le16_to_cpu(prsp->context_id);
  293. recv_ctx->virt_port = prsp->virt_port;
  294. out_free_rsp:
  295. dma_free_coherent(&adapter->pdev->dev, rsp_size, prsp,
  296. cardrsp_phys_addr);
  297. qlcnic_free_mbx_args(&cmd);
  298. out_free_rq:
  299. dma_free_coherent(&adapter->pdev->dev, rq_size, prq, hostrq_phys_addr);
  300. return err;
  301. }
  302. static void
  303. qlcnic_fw_cmd_destroy_rx_ctx(struct qlcnic_adapter *adapter)
  304. {
  305. int err;
  306. struct qlcnic_cmd_args cmd;
  307. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  308. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_DESTROY_RX_CTX);
  309. cmd.req.arg[1] = recv_ctx->context_id;
  310. err = qlcnic_issue_cmd(adapter, &cmd);
  311. if (err)
  312. dev_err(&adapter->pdev->dev,
  313. "Failed to destroy rx ctx in firmware\n");
  314. recv_ctx->state = QLCNIC_HOST_CTX_STATE_FREED;
  315. qlcnic_free_mbx_args(&cmd);
  316. }
  317. int qlcnic_82xx_fw_cmd_create_tx_ctx(struct qlcnic_adapter *adapter,
  318. struct qlcnic_host_tx_ring *tx_ring,
  319. int ring)
  320. {
  321. struct qlcnic_hostrq_tx_ctx *prq;
  322. struct qlcnic_hostrq_cds_ring *prq_cds;
  323. struct qlcnic_cardrsp_tx_ctx *prsp;
  324. void *rq_addr, *rsp_addr;
  325. size_t rq_size, rsp_size;
  326. u32 temp;
  327. struct qlcnic_cmd_args cmd;
  328. int err;
  329. u64 phys_addr;
  330. dma_addr_t rq_phys_addr, rsp_phys_addr;
  331. /* reset host resources */
  332. tx_ring->producer = 0;
  333. tx_ring->sw_consumer = 0;
  334. *(tx_ring->hw_consumer) = 0;
  335. rq_size = SIZEOF_HOSTRQ_TX(struct qlcnic_hostrq_tx_ctx);
  336. rq_addr = dma_alloc_coherent(&adapter->pdev->dev, rq_size,
  337. &rq_phys_addr, GFP_KERNEL);
  338. if (!rq_addr)
  339. return -ENOMEM;
  340. rsp_size = SIZEOF_CARDRSP_TX(struct qlcnic_cardrsp_tx_ctx);
  341. rsp_addr = dma_alloc_coherent(&adapter->pdev->dev, rsp_size,
  342. &rsp_phys_addr, GFP_KERNEL);
  343. if (!rsp_addr) {
  344. err = -ENOMEM;
  345. goto out_free_rq;
  346. }
  347. memset(rq_addr, 0, rq_size);
  348. prq = rq_addr;
  349. memset(rsp_addr, 0, rsp_size);
  350. prsp = rsp_addr;
  351. prq->host_rsp_dma_addr = cpu_to_le64(rsp_phys_addr);
  352. temp = (QLCNIC_CAP0_LEGACY_CONTEXT | QLCNIC_CAP0_LEGACY_MN |
  353. QLCNIC_CAP0_LSO);
  354. prq->capabilities[0] = cpu_to_le32(temp);
  355. prq->host_int_crb_mode =
  356. cpu_to_le32(QLCNIC_HOST_INT_CRB_MODE_SHARED);
  357. prq->msi_index = 0;
  358. prq->interrupt_ctl = 0;
  359. prq->cmd_cons_dma_addr = cpu_to_le64(tx_ring->hw_cons_phys_addr);
  360. prq_cds = &prq->cds_ring;
  361. prq_cds->host_phys_addr = cpu_to_le64(tx_ring->phys_addr);
  362. prq_cds->ring_size = cpu_to_le32(tx_ring->num_desc);
  363. phys_addr = rq_phys_addr;
  364. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CREATE_TX_CTX);
  365. cmd.req.arg[1] = MSD(phys_addr);
  366. cmd.req.arg[2] = LSD(phys_addr);
  367. cmd.req.arg[3] = rq_size;
  368. err = qlcnic_issue_cmd(adapter, &cmd);
  369. if (err == QLCNIC_RCODE_SUCCESS) {
  370. temp = le32_to_cpu(prsp->cds_ring.host_producer_crb);
  371. tx_ring->crb_cmd_producer = adapter->ahw->pci_base0 + temp;
  372. tx_ring->ctx_id = le16_to_cpu(prsp->context_id);
  373. } else {
  374. dev_err(&adapter->pdev->dev,
  375. "Failed to create tx ctx in firmware%d\n", err);
  376. err = -EIO;
  377. }
  378. dma_free_coherent(&adapter->pdev->dev, rsp_size, rsp_addr,
  379. rsp_phys_addr);
  380. out_free_rq:
  381. dma_free_coherent(&adapter->pdev->dev, rq_size, rq_addr, rq_phys_addr);
  382. qlcnic_free_mbx_args(&cmd);
  383. return err;
  384. }
  385. static void
  386. qlcnic_fw_cmd_destroy_tx_ctx(struct qlcnic_adapter *adapter,
  387. struct qlcnic_host_tx_ring *tx_ring)
  388. {
  389. struct qlcnic_cmd_args cmd;
  390. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_DESTROY_TX_CTX);
  391. cmd.req.arg[1] = tx_ring->ctx_id;
  392. if (qlcnic_issue_cmd(adapter, &cmd))
  393. dev_err(&adapter->pdev->dev,
  394. "Failed to destroy tx ctx in firmware\n");
  395. qlcnic_free_mbx_args(&cmd);
  396. }
  397. int
  398. qlcnic_fw_cmd_set_port(struct qlcnic_adapter *adapter, u32 config)
  399. {
  400. int err;
  401. struct qlcnic_cmd_args cmd;
  402. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_PORT);
  403. cmd.req.arg[1] = config;
  404. err = qlcnic_issue_cmd(adapter, &cmd);
  405. qlcnic_free_mbx_args(&cmd);
  406. return err;
  407. }
  408. int qlcnic_alloc_hw_resources(struct qlcnic_adapter *adapter)
  409. {
  410. void *addr;
  411. int err, ring;
  412. struct qlcnic_recv_context *recv_ctx;
  413. struct qlcnic_host_rds_ring *rds_ring;
  414. struct qlcnic_host_sds_ring *sds_ring;
  415. struct qlcnic_host_tx_ring *tx_ring;
  416. __le32 *ptr;
  417. struct pci_dev *pdev = adapter->pdev;
  418. recv_ctx = adapter->recv_ctx;
  419. for (ring = 0; ring < adapter->max_drv_tx_rings; ring++) {
  420. tx_ring = &adapter->tx_ring[ring];
  421. ptr = (__le32 *)dma_alloc_coherent(&pdev->dev, sizeof(u32),
  422. &tx_ring->hw_cons_phys_addr,
  423. GFP_KERNEL);
  424. if (ptr == NULL) {
  425. dev_err(&pdev->dev, "failed to allocate tx consumer\n");
  426. return -ENOMEM;
  427. }
  428. tx_ring->hw_consumer = ptr;
  429. /* cmd desc ring */
  430. addr = dma_alloc_coherent(&pdev->dev, TX_DESC_RINGSIZE(tx_ring),
  431. &tx_ring->phys_addr,
  432. GFP_KERNEL);
  433. if (addr == NULL) {
  434. dev_err(&pdev->dev,
  435. "failed to allocate tx desc ring\n");
  436. err = -ENOMEM;
  437. goto err_out_free;
  438. }
  439. tx_ring->desc_head = addr;
  440. }
  441. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  442. rds_ring = &recv_ctx->rds_rings[ring];
  443. addr = dma_alloc_coherent(&adapter->pdev->dev,
  444. RCV_DESC_RINGSIZE(rds_ring),
  445. &rds_ring->phys_addr, GFP_KERNEL);
  446. if (addr == NULL) {
  447. dev_err(&pdev->dev,
  448. "failed to allocate rds ring [%d]\n", ring);
  449. err = -ENOMEM;
  450. goto err_out_free;
  451. }
  452. rds_ring->desc_head = addr;
  453. }
  454. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  455. sds_ring = &recv_ctx->sds_rings[ring];
  456. addr = dma_alloc_coherent(&adapter->pdev->dev,
  457. STATUS_DESC_RINGSIZE(sds_ring),
  458. &sds_ring->phys_addr, GFP_KERNEL);
  459. if (addr == NULL) {
  460. dev_err(&pdev->dev,
  461. "failed to allocate sds ring [%d]\n", ring);
  462. err = -ENOMEM;
  463. goto err_out_free;
  464. }
  465. sds_ring->desc_head = addr;
  466. }
  467. return 0;
  468. err_out_free:
  469. qlcnic_free_hw_resources(adapter);
  470. return err;
  471. }
  472. int qlcnic_fw_create_ctx(struct qlcnic_adapter *dev)
  473. {
  474. int i, err, ring;
  475. if (dev->flags & QLCNIC_NEED_FLR) {
  476. pci_reset_function(dev->pdev);
  477. dev->flags &= ~QLCNIC_NEED_FLR;
  478. }
  479. err = qlcnic_fw_cmd_create_rx_ctx(dev);
  480. if (err)
  481. return err;
  482. for (ring = 0; ring < dev->max_drv_tx_rings; ring++) {
  483. err = qlcnic_fw_cmd_create_tx_ctx(dev,
  484. &dev->tx_ring[ring],
  485. ring);
  486. if (err) {
  487. qlcnic_fw_cmd_destroy_rx_ctx(dev);
  488. if (ring == 0)
  489. return err;
  490. for (i = 0; i < ring; i++)
  491. qlcnic_fw_cmd_destroy_tx_ctx(dev,
  492. &dev->tx_ring[i]);
  493. return err;
  494. }
  495. }
  496. set_bit(__QLCNIC_FW_ATTACHED, &dev->state);
  497. return 0;
  498. }
  499. void qlcnic_fw_destroy_ctx(struct qlcnic_adapter *adapter)
  500. {
  501. int ring;
  502. if (test_and_clear_bit(__QLCNIC_FW_ATTACHED, &adapter->state)) {
  503. qlcnic_fw_cmd_destroy_rx_ctx(adapter);
  504. for (ring = 0; ring < adapter->max_drv_tx_rings; ring++)
  505. qlcnic_fw_cmd_destroy_tx_ctx(adapter,
  506. &adapter->tx_ring[ring]);
  507. /* Allow dma queues to drain after context reset */
  508. mdelay(20);
  509. }
  510. }
  511. void qlcnic_free_hw_resources(struct qlcnic_adapter *adapter)
  512. {
  513. struct qlcnic_recv_context *recv_ctx;
  514. struct qlcnic_host_rds_ring *rds_ring;
  515. struct qlcnic_host_sds_ring *sds_ring;
  516. struct qlcnic_host_tx_ring *tx_ring;
  517. int ring;
  518. recv_ctx = adapter->recv_ctx;
  519. for (ring = 0; ring < adapter->max_drv_tx_rings; ring++) {
  520. tx_ring = &adapter->tx_ring[ring];
  521. if (tx_ring->hw_consumer != NULL) {
  522. dma_free_coherent(&adapter->pdev->dev, sizeof(u32),
  523. tx_ring->hw_consumer,
  524. tx_ring->hw_cons_phys_addr);
  525. tx_ring->hw_consumer = NULL;
  526. }
  527. if (tx_ring->desc_head != NULL) {
  528. dma_free_coherent(&adapter->pdev->dev,
  529. TX_DESC_RINGSIZE(tx_ring),
  530. tx_ring->desc_head,
  531. tx_ring->phys_addr);
  532. tx_ring->desc_head = NULL;
  533. }
  534. }
  535. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  536. rds_ring = &recv_ctx->rds_rings[ring];
  537. if (rds_ring->desc_head != NULL) {
  538. dma_free_coherent(&adapter->pdev->dev,
  539. RCV_DESC_RINGSIZE(rds_ring),
  540. rds_ring->desc_head,
  541. rds_ring->phys_addr);
  542. rds_ring->desc_head = NULL;
  543. }
  544. }
  545. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  546. sds_ring = &recv_ctx->sds_rings[ring];
  547. if (sds_ring->desc_head != NULL) {
  548. dma_free_coherent(&adapter->pdev->dev,
  549. STATUS_DESC_RINGSIZE(sds_ring),
  550. sds_ring->desc_head,
  551. sds_ring->phys_addr);
  552. sds_ring->desc_head = NULL;
  553. }
  554. }
  555. }
  556. int qlcnic_82xx_get_mac_address(struct qlcnic_adapter *adapter, u8 *mac)
  557. {
  558. int err, i;
  559. struct qlcnic_cmd_args cmd;
  560. u32 mac_low, mac_high;
  561. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_MAC_ADDRESS);
  562. cmd.req.arg[1] = adapter->ahw->pci_func | BIT_8;
  563. err = qlcnic_issue_cmd(adapter, &cmd);
  564. if (err == QLCNIC_RCODE_SUCCESS) {
  565. mac_low = cmd.rsp.arg[1];
  566. mac_high = cmd.rsp.arg[2];
  567. for (i = 0; i < 2; i++)
  568. mac[i] = (u8) (mac_high >> ((1 - i) * 8));
  569. for (i = 2; i < 6; i++)
  570. mac[i] = (u8) (mac_low >> ((5 - i) * 8));
  571. } else {
  572. dev_err(&adapter->pdev->dev,
  573. "Failed to get mac address%d\n", err);
  574. err = -EIO;
  575. }
  576. qlcnic_free_mbx_args(&cmd);
  577. return err;
  578. }
  579. /* Get info of a NIC partition */
  580. int qlcnic_82xx_get_nic_info(struct qlcnic_adapter *adapter,
  581. struct qlcnic_info *npar_info, u8 func_id)
  582. {
  583. int err;
  584. dma_addr_t nic_dma_t;
  585. const struct qlcnic_info_le *nic_info;
  586. void *nic_info_addr;
  587. struct qlcnic_cmd_args cmd;
  588. size_t nic_size = sizeof(struct qlcnic_info_le);
  589. nic_info_addr = dma_alloc_coherent(&adapter->pdev->dev, nic_size,
  590. &nic_dma_t, GFP_KERNEL);
  591. if (!nic_info_addr)
  592. return -ENOMEM;
  593. memset(nic_info_addr, 0, nic_size);
  594. nic_info = nic_info_addr;
  595. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_NIC_INFO);
  596. cmd.req.arg[1] = MSD(nic_dma_t);
  597. cmd.req.arg[2] = LSD(nic_dma_t);
  598. cmd.req.arg[3] = (func_id << 16 | nic_size);
  599. err = qlcnic_issue_cmd(adapter, &cmd);
  600. if (err != QLCNIC_RCODE_SUCCESS) {
  601. dev_err(&adapter->pdev->dev,
  602. "Failed to get nic info%d\n", err);
  603. err = -EIO;
  604. } else {
  605. npar_info->pci_func = le16_to_cpu(nic_info->pci_func);
  606. npar_info->op_mode = le16_to_cpu(nic_info->op_mode);
  607. npar_info->min_tx_bw = le16_to_cpu(nic_info->min_tx_bw);
  608. npar_info->max_tx_bw = le16_to_cpu(nic_info->max_tx_bw);
  609. npar_info->phys_port = le16_to_cpu(nic_info->phys_port);
  610. npar_info->switch_mode = le16_to_cpu(nic_info->switch_mode);
  611. npar_info->max_tx_ques = le16_to_cpu(nic_info->max_tx_ques);
  612. npar_info->max_rx_ques = le16_to_cpu(nic_info->max_rx_ques);
  613. npar_info->capabilities = le32_to_cpu(nic_info->capabilities);
  614. npar_info->max_mtu = le16_to_cpu(nic_info->max_mtu);
  615. }
  616. dma_free_coherent(&adapter->pdev->dev, nic_size, nic_info_addr,
  617. nic_dma_t);
  618. qlcnic_free_mbx_args(&cmd);
  619. return err;
  620. }
  621. /* Configure a NIC partition */
  622. int qlcnic_82xx_set_nic_info(struct qlcnic_adapter *adapter,
  623. struct qlcnic_info *nic)
  624. {
  625. int err = -EIO;
  626. dma_addr_t nic_dma_t;
  627. void *nic_info_addr;
  628. struct qlcnic_cmd_args cmd;
  629. struct qlcnic_info_le *nic_info;
  630. size_t nic_size = sizeof(struct qlcnic_info_le);
  631. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC)
  632. return err;
  633. nic_info_addr = dma_alloc_coherent(&adapter->pdev->dev, nic_size,
  634. &nic_dma_t, GFP_KERNEL);
  635. if (!nic_info_addr)
  636. return -ENOMEM;
  637. memset(nic_info_addr, 0, nic_size);
  638. nic_info = nic_info_addr;
  639. nic_info->pci_func = cpu_to_le16(nic->pci_func);
  640. nic_info->op_mode = cpu_to_le16(nic->op_mode);
  641. nic_info->phys_port = cpu_to_le16(nic->phys_port);
  642. nic_info->switch_mode = cpu_to_le16(nic->switch_mode);
  643. nic_info->capabilities = cpu_to_le32(nic->capabilities);
  644. nic_info->max_mac_filters = nic->max_mac_filters;
  645. nic_info->max_tx_ques = cpu_to_le16(nic->max_tx_ques);
  646. nic_info->max_rx_ques = cpu_to_le16(nic->max_rx_ques);
  647. nic_info->min_tx_bw = cpu_to_le16(nic->min_tx_bw);
  648. nic_info->max_tx_bw = cpu_to_le16(nic->max_tx_bw);
  649. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_NIC_INFO);
  650. cmd.req.arg[1] = MSD(nic_dma_t);
  651. cmd.req.arg[2] = LSD(nic_dma_t);
  652. cmd.req.arg[3] = ((nic->pci_func << 16) | nic_size);
  653. err = qlcnic_issue_cmd(adapter, &cmd);
  654. if (err != QLCNIC_RCODE_SUCCESS) {
  655. dev_err(&adapter->pdev->dev,
  656. "Failed to set nic info%d\n", err);
  657. err = -EIO;
  658. }
  659. dma_free_coherent(&adapter->pdev->dev, nic_size, nic_info_addr,
  660. nic_dma_t);
  661. qlcnic_free_mbx_args(&cmd);
  662. return err;
  663. }
  664. /* Get PCI Info of a partition */
  665. int qlcnic_82xx_get_pci_info(struct qlcnic_adapter *adapter,
  666. struct qlcnic_pci_info *pci_info)
  667. {
  668. int err = 0, i;
  669. struct qlcnic_cmd_args cmd;
  670. dma_addr_t pci_info_dma_t;
  671. struct qlcnic_pci_info_le *npar;
  672. void *pci_info_addr;
  673. size_t npar_size = sizeof(struct qlcnic_pci_info_le);
  674. size_t pci_size = npar_size * QLCNIC_MAX_PCI_FUNC;
  675. pci_info_addr = dma_alloc_coherent(&adapter->pdev->dev, pci_size,
  676. &pci_info_dma_t, GFP_KERNEL);
  677. if (!pci_info_addr)
  678. return -ENOMEM;
  679. memset(pci_info_addr, 0, pci_size);
  680. npar = pci_info_addr;
  681. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_PCI_INFO);
  682. cmd.req.arg[1] = MSD(pci_info_dma_t);
  683. cmd.req.arg[2] = LSD(pci_info_dma_t);
  684. cmd.req.arg[3] = pci_size;
  685. err = qlcnic_issue_cmd(adapter, &cmd);
  686. adapter->ahw->act_pci_func = 0;
  687. if (err == QLCNIC_RCODE_SUCCESS) {
  688. for (i = 0; i < QLCNIC_MAX_PCI_FUNC; i++, npar++, pci_info++) {
  689. pci_info->id = le16_to_cpu(npar->id);
  690. pci_info->active = le16_to_cpu(npar->active);
  691. pci_info->type = le16_to_cpu(npar->type);
  692. if (pci_info->type == QLCNIC_TYPE_NIC)
  693. adapter->ahw->act_pci_func++;
  694. pci_info->default_port =
  695. le16_to_cpu(npar->default_port);
  696. pci_info->tx_min_bw =
  697. le16_to_cpu(npar->tx_min_bw);
  698. pci_info->tx_max_bw =
  699. le16_to_cpu(npar->tx_max_bw);
  700. memcpy(pci_info->mac, npar->mac, ETH_ALEN);
  701. }
  702. } else {
  703. dev_err(&adapter->pdev->dev,
  704. "Failed to get PCI Info%d\n", err);
  705. err = -EIO;
  706. }
  707. dma_free_coherent(&adapter->pdev->dev, pci_size, pci_info_addr,
  708. pci_info_dma_t);
  709. qlcnic_free_mbx_args(&cmd);
  710. return err;
  711. }
  712. /* Configure eSwitch for port mirroring */
  713. int qlcnic_config_port_mirroring(struct qlcnic_adapter *adapter, u8 id,
  714. u8 enable_mirroring, u8 pci_func)
  715. {
  716. int err = -EIO;
  717. u32 arg1;
  718. struct qlcnic_cmd_args cmd;
  719. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC ||
  720. !(adapter->eswitch[id].flags & QLCNIC_SWITCH_ENABLE))
  721. return err;
  722. arg1 = id | (enable_mirroring ? BIT_4 : 0);
  723. arg1 |= pci_func << 8;
  724. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_PORTMIRRORING);
  725. cmd.req.arg[1] = arg1;
  726. err = qlcnic_issue_cmd(adapter, &cmd);
  727. if (err != QLCNIC_RCODE_SUCCESS)
  728. dev_err(&adapter->pdev->dev,
  729. "Failed to configure port mirroring%d on eswitch:%d\n",
  730. pci_func, id);
  731. else
  732. dev_info(&adapter->pdev->dev,
  733. "Configured eSwitch %d for port mirroring:%d\n",
  734. id, pci_func);
  735. qlcnic_free_mbx_args(&cmd);
  736. return err;
  737. }
  738. int qlcnic_get_port_stats(struct qlcnic_adapter *adapter, const u8 func,
  739. const u8 rx_tx, struct __qlcnic_esw_statistics *esw_stats) {
  740. size_t stats_size = sizeof(struct qlcnic_esw_stats_le);
  741. struct qlcnic_esw_stats_le *stats;
  742. dma_addr_t stats_dma_t;
  743. void *stats_addr;
  744. u32 arg1;
  745. struct qlcnic_cmd_args cmd;
  746. int err;
  747. if (esw_stats == NULL)
  748. return -ENOMEM;
  749. if ((adapter->ahw->op_mode != QLCNIC_MGMT_FUNC) &&
  750. (func != adapter->ahw->pci_func)) {
  751. dev_err(&adapter->pdev->dev,
  752. "Not privilege to query stats for func=%d", func);
  753. return -EIO;
  754. }
  755. stats_addr = dma_alloc_coherent(&adapter->pdev->dev, stats_size,
  756. &stats_dma_t, GFP_KERNEL);
  757. if (!stats_addr) {
  758. dev_err(&adapter->pdev->dev, "Unable to allocate memory\n");
  759. return -ENOMEM;
  760. }
  761. memset(stats_addr, 0, stats_size);
  762. arg1 = func | QLCNIC_STATS_VERSION << 8 | QLCNIC_STATS_PORT << 12;
  763. arg1 |= rx_tx << 15 | stats_size << 16;
  764. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_ESWITCH_STATS);
  765. cmd.req.arg[1] = arg1;
  766. cmd.req.arg[2] = MSD(stats_dma_t);
  767. cmd.req.arg[3] = LSD(stats_dma_t);
  768. err = qlcnic_issue_cmd(adapter, &cmd);
  769. if (!err) {
  770. stats = stats_addr;
  771. esw_stats->context_id = le16_to_cpu(stats->context_id);
  772. esw_stats->version = le16_to_cpu(stats->version);
  773. esw_stats->size = le16_to_cpu(stats->size);
  774. esw_stats->multicast_frames =
  775. le64_to_cpu(stats->multicast_frames);
  776. esw_stats->broadcast_frames =
  777. le64_to_cpu(stats->broadcast_frames);
  778. esw_stats->unicast_frames = le64_to_cpu(stats->unicast_frames);
  779. esw_stats->dropped_frames = le64_to_cpu(stats->dropped_frames);
  780. esw_stats->local_frames = le64_to_cpu(stats->local_frames);
  781. esw_stats->errors = le64_to_cpu(stats->errors);
  782. esw_stats->numbytes = le64_to_cpu(stats->numbytes);
  783. }
  784. dma_free_coherent(&adapter->pdev->dev, stats_size, stats_addr,
  785. stats_dma_t);
  786. qlcnic_free_mbx_args(&cmd);
  787. return err;
  788. }
  789. /* This routine will retrieve the MAC statistics from firmware */
  790. int qlcnic_get_mac_stats(struct qlcnic_adapter *adapter,
  791. struct qlcnic_mac_statistics *mac_stats)
  792. {
  793. struct qlcnic_mac_statistics_le *stats;
  794. struct qlcnic_cmd_args cmd;
  795. size_t stats_size = sizeof(struct qlcnic_mac_statistics_le);
  796. dma_addr_t stats_dma_t;
  797. void *stats_addr;
  798. int err;
  799. if (mac_stats == NULL)
  800. return -ENOMEM;
  801. stats_addr = dma_alloc_coherent(&adapter->pdev->dev, stats_size,
  802. &stats_dma_t, GFP_KERNEL);
  803. if (!stats_addr) {
  804. dev_err(&adapter->pdev->dev,
  805. "%s: Unable to allocate memory.\n", __func__);
  806. return -ENOMEM;
  807. }
  808. memset(stats_addr, 0, stats_size);
  809. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_MAC_STATS);
  810. cmd.req.arg[1] = stats_size << 16;
  811. cmd.req.arg[2] = MSD(stats_dma_t);
  812. cmd.req.arg[3] = LSD(stats_dma_t);
  813. err = qlcnic_issue_cmd(adapter, &cmd);
  814. if (!err) {
  815. stats = stats_addr;
  816. mac_stats->mac_tx_frames = le64_to_cpu(stats->mac_tx_frames);
  817. mac_stats->mac_tx_bytes = le64_to_cpu(stats->mac_tx_bytes);
  818. mac_stats->mac_tx_mcast_pkts =
  819. le64_to_cpu(stats->mac_tx_mcast_pkts);
  820. mac_stats->mac_tx_bcast_pkts =
  821. le64_to_cpu(stats->mac_tx_bcast_pkts);
  822. mac_stats->mac_rx_frames = le64_to_cpu(stats->mac_rx_frames);
  823. mac_stats->mac_rx_bytes = le64_to_cpu(stats->mac_rx_bytes);
  824. mac_stats->mac_rx_mcast_pkts =
  825. le64_to_cpu(stats->mac_rx_mcast_pkts);
  826. mac_stats->mac_rx_length_error =
  827. le64_to_cpu(stats->mac_rx_length_error);
  828. mac_stats->mac_rx_length_small =
  829. le64_to_cpu(stats->mac_rx_length_small);
  830. mac_stats->mac_rx_length_large =
  831. le64_to_cpu(stats->mac_rx_length_large);
  832. mac_stats->mac_rx_jabber = le64_to_cpu(stats->mac_rx_jabber);
  833. mac_stats->mac_rx_dropped = le64_to_cpu(stats->mac_rx_dropped);
  834. mac_stats->mac_rx_crc_error = le64_to_cpu(stats->mac_rx_crc_error);
  835. } else {
  836. dev_err(&adapter->pdev->dev,
  837. "%s: Get mac stats failed, err=%d.\n", __func__, err);
  838. }
  839. dma_free_coherent(&adapter->pdev->dev, stats_size, stats_addr,
  840. stats_dma_t);
  841. qlcnic_free_mbx_args(&cmd);
  842. return err;
  843. }
  844. int qlcnic_get_eswitch_stats(struct qlcnic_adapter *adapter, const u8 eswitch,
  845. const u8 rx_tx, struct __qlcnic_esw_statistics *esw_stats) {
  846. struct __qlcnic_esw_statistics port_stats;
  847. u8 i;
  848. int ret = -EIO;
  849. if (esw_stats == NULL)
  850. return -ENOMEM;
  851. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC)
  852. return -EIO;
  853. if (adapter->npars == NULL)
  854. return -EIO;
  855. memset(esw_stats, 0, sizeof(u64));
  856. esw_stats->unicast_frames = QLCNIC_STATS_NOT_AVAIL;
  857. esw_stats->multicast_frames = QLCNIC_STATS_NOT_AVAIL;
  858. esw_stats->broadcast_frames = QLCNIC_STATS_NOT_AVAIL;
  859. esw_stats->dropped_frames = QLCNIC_STATS_NOT_AVAIL;
  860. esw_stats->errors = QLCNIC_STATS_NOT_AVAIL;
  861. esw_stats->local_frames = QLCNIC_STATS_NOT_AVAIL;
  862. esw_stats->numbytes = QLCNIC_STATS_NOT_AVAIL;
  863. esw_stats->context_id = eswitch;
  864. for (i = 0; i < adapter->ahw->act_pci_func; i++) {
  865. if (adapter->npars[i].phy_port != eswitch)
  866. continue;
  867. memset(&port_stats, 0, sizeof(struct __qlcnic_esw_statistics));
  868. if (qlcnic_get_port_stats(adapter, adapter->npars[i].pci_func,
  869. rx_tx, &port_stats))
  870. continue;
  871. esw_stats->size = port_stats.size;
  872. esw_stats->version = port_stats.version;
  873. QLCNIC_ADD_ESW_STATS(esw_stats->unicast_frames,
  874. port_stats.unicast_frames);
  875. QLCNIC_ADD_ESW_STATS(esw_stats->multicast_frames,
  876. port_stats.multicast_frames);
  877. QLCNIC_ADD_ESW_STATS(esw_stats->broadcast_frames,
  878. port_stats.broadcast_frames);
  879. QLCNIC_ADD_ESW_STATS(esw_stats->dropped_frames,
  880. port_stats.dropped_frames);
  881. QLCNIC_ADD_ESW_STATS(esw_stats->errors,
  882. port_stats.errors);
  883. QLCNIC_ADD_ESW_STATS(esw_stats->local_frames,
  884. port_stats.local_frames);
  885. QLCNIC_ADD_ESW_STATS(esw_stats->numbytes,
  886. port_stats.numbytes);
  887. ret = 0;
  888. }
  889. return ret;
  890. }
  891. int qlcnic_clear_esw_stats(struct qlcnic_adapter *adapter, const u8 func_esw,
  892. const u8 port, const u8 rx_tx)
  893. {
  894. int err;
  895. u32 arg1;
  896. struct qlcnic_cmd_args cmd;
  897. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC)
  898. return -EIO;
  899. if (func_esw == QLCNIC_STATS_PORT) {
  900. if (port >= QLCNIC_MAX_PCI_FUNC)
  901. goto err_ret;
  902. } else if (func_esw == QLCNIC_STATS_ESWITCH) {
  903. if (port >= QLCNIC_NIU_MAX_XG_PORTS)
  904. goto err_ret;
  905. } else {
  906. goto err_ret;
  907. }
  908. if (rx_tx > QLCNIC_QUERY_TX_COUNTER)
  909. goto err_ret;
  910. arg1 = port | QLCNIC_STATS_VERSION << 8 | func_esw << 12;
  911. arg1 |= BIT_14 | rx_tx << 15;
  912. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_ESWITCH_STATS);
  913. cmd.req.arg[1] = arg1;
  914. err = qlcnic_issue_cmd(adapter, &cmd);
  915. qlcnic_free_mbx_args(&cmd);
  916. return err;
  917. err_ret:
  918. dev_err(&adapter->pdev->dev,
  919. "Invalid args func_esw %d port %d rx_ctx %d\n",
  920. func_esw, port, rx_tx);
  921. return -EIO;
  922. }
  923. static int
  924. __qlcnic_get_eswitch_port_config(struct qlcnic_adapter *adapter,
  925. u32 *arg1, u32 *arg2)
  926. {
  927. int err = -EIO;
  928. struct qlcnic_cmd_args cmd;
  929. u8 pci_func;
  930. pci_func = (*arg1 >> 8);
  931. qlcnic_alloc_mbx_args(&cmd, adapter,
  932. QLCNIC_CMD_GET_ESWITCH_PORT_CONFIG);
  933. cmd.req.arg[1] = *arg1;
  934. err = qlcnic_issue_cmd(adapter, &cmd);
  935. *arg1 = cmd.rsp.arg[1];
  936. *arg2 = cmd.rsp.arg[2];
  937. qlcnic_free_mbx_args(&cmd);
  938. if (err == QLCNIC_RCODE_SUCCESS)
  939. dev_info(&adapter->pdev->dev,
  940. "eSwitch port config for pci func %d\n", pci_func);
  941. else
  942. dev_err(&adapter->pdev->dev,
  943. "Failed to get eswitch port config for pci func %d\n",
  944. pci_func);
  945. return err;
  946. }
  947. /* Configure eSwitch port
  948. op_mode = 0 for setting default port behavior
  949. op_mode = 1 for setting vlan id
  950. op_mode = 2 for deleting vlan id
  951. op_type = 0 for vlan_id
  952. op_type = 1 for port vlan_id
  953. */
  954. int qlcnic_config_switch_port(struct qlcnic_adapter *adapter,
  955. struct qlcnic_esw_func_cfg *esw_cfg)
  956. {
  957. int err = -EIO, index;
  958. u32 arg1, arg2 = 0;
  959. struct qlcnic_cmd_args cmd;
  960. u8 pci_func;
  961. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC)
  962. return err;
  963. pci_func = esw_cfg->pci_func;
  964. index = qlcnic_is_valid_nic_func(adapter, pci_func);
  965. if (index < 0)
  966. return err;
  967. arg1 = (adapter->npars[index].phy_port & BIT_0);
  968. arg1 |= (pci_func << 8);
  969. if (__qlcnic_get_eswitch_port_config(adapter, &arg1, &arg2))
  970. return err;
  971. arg1 &= ~(0x0ff << 8);
  972. arg1 |= (pci_func << 8);
  973. arg1 &= ~(BIT_2 | BIT_3);
  974. switch (esw_cfg->op_mode) {
  975. case QLCNIC_PORT_DEFAULTS:
  976. arg1 |= (BIT_4 | BIT_6 | BIT_7);
  977. arg2 |= (BIT_0 | BIT_1);
  978. if (adapter->ahw->capabilities & QLCNIC_FW_CAPABILITY_TSO)
  979. arg2 |= (BIT_2 | BIT_3);
  980. if (!(esw_cfg->discard_tagged))
  981. arg1 &= ~BIT_4;
  982. if (!(esw_cfg->promisc_mode))
  983. arg1 &= ~BIT_6;
  984. if (!(esw_cfg->mac_override))
  985. arg1 &= ~BIT_7;
  986. if (!(esw_cfg->mac_anti_spoof))
  987. arg2 &= ~BIT_0;
  988. if (!(esw_cfg->offload_flags & BIT_0))
  989. arg2 &= ~(BIT_1 | BIT_2 | BIT_3);
  990. if (!(esw_cfg->offload_flags & BIT_1))
  991. arg2 &= ~BIT_2;
  992. if (!(esw_cfg->offload_flags & BIT_2))
  993. arg2 &= ~BIT_3;
  994. break;
  995. case QLCNIC_ADD_VLAN:
  996. arg1 |= (BIT_2 | BIT_5);
  997. arg1 |= (esw_cfg->vlan_id << 16);
  998. break;
  999. case QLCNIC_DEL_VLAN:
  1000. arg1 |= (BIT_3 | BIT_5);
  1001. arg1 &= ~(0x0ffff << 16);
  1002. break;
  1003. default:
  1004. return err;
  1005. }
  1006. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_ESWITCH);
  1007. cmd.req.arg[1] = arg1;
  1008. cmd.req.arg[2] = arg2;
  1009. err = qlcnic_issue_cmd(adapter, &cmd);
  1010. qlcnic_free_mbx_args(&cmd);
  1011. if (err != QLCNIC_RCODE_SUCCESS)
  1012. dev_err(&adapter->pdev->dev,
  1013. "Failed to configure eswitch pci func %d\n", pci_func);
  1014. else
  1015. dev_info(&adapter->pdev->dev,
  1016. "Configured eSwitch for pci func %d\n", pci_func);
  1017. return err;
  1018. }
  1019. int
  1020. qlcnic_get_eswitch_port_config(struct qlcnic_adapter *adapter,
  1021. struct qlcnic_esw_func_cfg *esw_cfg)
  1022. {
  1023. u32 arg1, arg2;
  1024. int index;
  1025. u8 phy_port;
  1026. if (adapter->ahw->op_mode == QLCNIC_MGMT_FUNC) {
  1027. index = qlcnic_is_valid_nic_func(adapter, esw_cfg->pci_func);
  1028. if (index < 0)
  1029. return -EIO;
  1030. phy_port = adapter->npars[index].phy_port;
  1031. } else {
  1032. phy_port = adapter->ahw->physical_port;
  1033. }
  1034. arg1 = phy_port;
  1035. arg1 |= (esw_cfg->pci_func << 8);
  1036. if (__qlcnic_get_eswitch_port_config(adapter, &arg1, &arg2))
  1037. return -EIO;
  1038. esw_cfg->discard_tagged = !!(arg1 & BIT_4);
  1039. esw_cfg->host_vlan_tag = !!(arg1 & BIT_5);
  1040. esw_cfg->promisc_mode = !!(arg1 & BIT_6);
  1041. esw_cfg->mac_override = !!(arg1 & BIT_7);
  1042. esw_cfg->vlan_id = LSW(arg1 >> 16);
  1043. esw_cfg->mac_anti_spoof = (arg2 & 0x1);
  1044. esw_cfg->offload_flags = ((arg2 >> 1) & 0x7);
  1045. return 0;
  1046. }