qlcnic_83xx_hw.c 47 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724
  1. #include "qlcnic.h"
  2. #include <linux/if_vlan.h>
  3. #include <linux/ipv6.h>
  4. #include <linux/ethtool.h>
  5. #include <linux/interrupt.h>
  6. #define QLCNIC_MAX_TX_QUEUES 1
  7. #define QLCNIC_MBX_RSP(reg) LSW(reg)
  8. #define QLCNIC_MBX_NUM_REGS(reg) (MSW(reg) & 0x1FF)
  9. #define QLCNIC_MBX_STATUS(reg) (((reg) >> 25) & 0x7F)
  10. #define QLCNIC_MBX_HOST(ahw, i) ((ahw)->pci_base0 + ((i) * 4))
  11. #define QLCNIC_MBX_FW(ahw, i) ((ahw)->pci_base0 + 0x800 + ((i) * 4))
  12. #define RSS_HASHTYPE_IP_TCP 0x3
  13. /* status descriptor mailbox data
  14. * @phy_addr: physical address of buffer
  15. * @sds_ring_size: buffer size
  16. * @intrpt_id: interrupt id
  17. * @intrpt_val: source of interrupt
  18. */
  19. struct qlcnic_sds_mbx {
  20. u64 phy_addr;
  21. u8 rsvd1[16];
  22. u16 sds_ring_size;
  23. u16 rsvd2[3];
  24. u16 intrpt_id;
  25. u8 intrpt_val;
  26. u8 rsvd3[5];
  27. } __packed;
  28. /* receive descriptor buffer data
  29. * phy_addr_reg: physical address of regular buffer
  30. * phy_addr_jmb: physical address of jumbo buffer
  31. * reg_ring_sz: size of regular buffer
  32. * reg_ring_len: no. of entries in regular buffer
  33. * jmb_ring_len: no. of entries in jumbo buffer
  34. * jmb_ring_sz: size of jumbo buffer
  35. */
  36. struct qlcnic_rds_mbx {
  37. u64 phy_addr_reg;
  38. u64 phy_addr_jmb;
  39. u16 reg_ring_sz;
  40. u16 reg_ring_len;
  41. u16 jmb_ring_sz;
  42. u16 jmb_ring_len;
  43. } __packed;
  44. /* host producers for regular and jumbo rings */
  45. struct __host_producer_mbx {
  46. u32 reg_buf;
  47. u32 jmb_buf;
  48. } __packed;
  49. /* Receive context mailbox data outbox registers
  50. * @state: state of the context
  51. * @vport_id: virtual port id
  52. * @context_id: receive context id
  53. * @num_pci_func: number of pci functions of the port
  54. * @phy_port: physical port id
  55. */
  56. struct qlcnic_rcv_mbx_out {
  57. u8 rcv_num;
  58. u8 sts_num;
  59. u16 ctx_id;
  60. u8 state;
  61. u8 num_pci_func;
  62. u8 phy_port;
  63. u8 vport_id;
  64. u32 host_csmr[QLCNIC_MAX_RING_SETS];
  65. struct __host_producer_mbx host_prod[QLCNIC_MAX_RING_SETS];
  66. } __packed;
  67. struct qlcnic_add_rings_mbx_out {
  68. u8 rcv_num;
  69. u8 sts_num;
  70. u16 ctx_id;
  71. u32 host_csmr[QLCNIC_MAX_RING_SETS];
  72. struct __host_producer_mbx host_prod[QLCNIC_MAX_RING_SETS];
  73. } __packed;
  74. /* Transmit context mailbox inbox registers
  75. * @phys_addr: DMA address of the transmit buffer
  76. * @cnsmr_index: host consumer index
  77. * @size: legth of transmit buffer ring
  78. * @intr_id: interrput id
  79. * @src: src of interrupt
  80. */
  81. struct qlcnic_tx_mbx {
  82. u64 phys_addr;
  83. u64 cnsmr_index;
  84. u16 size;
  85. u16 intr_id;
  86. u8 src;
  87. u8 rsvd[3];
  88. } __packed;
  89. /* Transmit context mailbox outbox registers
  90. * @host_prod: host producer index
  91. * @ctx_id: transmit context id
  92. * @state: state of the transmit context
  93. */
  94. struct qlcnic_tx_mbx_out {
  95. u32 host_prod;
  96. u16 ctx_id;
  97. u8 state;
  98. u8 rsvd;
  99. } __packed;
  100. static const struct qlcnic_mailbox_metadata qlcnic_83xx_mbx_tbl[] = {
  101. {QLCNIC_CMD_CONFIGURE_IP_ADDR, 6, 1},
  102. {QLCNIC_CMD_CONFIG_INTRPT, 18, 34},
  103. {QLCNIC_CMD_CREATE_RX_CTX, 136, 27},
  104. {QLCNIC_CMD_DESTROY_RX_CTX, 2, 1},
  105. {QLCNIC_CMD_CREATE_TX_CTX, 54, 18},
  106. {QLCNIC_CMD_DESTROY_TX_CTX, 2, 1},
  107. {QLCNIC_CMD_CONFIGURE_MAC_LEARNING, 2, 1},
  108. {QLCNIC_CMD_INTRPT_TEST, 22, 12},
  109. {QLCNIC_CMD_SET_MTU, 3, 1},
  110. {QLCNIC_CMD_READ_PHY, 4, 2},
  111. {QLCNIC_CMD_WRITE_PHY, 5, 1},
  112. {QLCNIC_CMD_READ_HW_REG, 4, 1},
  113. {QLCNIC_CMD_GET_FLOW_CTL, 4, 2},
  114. {QLCNIC_CMD_SET_FLOW_CTL, 4, 1},
  115. {QLCNIC_CMD_READ_MAX_MTU, 4, 2},
  116. {QLCNIC_CMD_READ_MAX_LRO, 4, 2},
  117. {QLCNIC_CMD_MAC_ADDRESS, 4, 3},
  118. {QLCNIC_CMD_GET_PCI_INFO, 1, 66},
  119. {QLCNIC_CMD_GET_NIC_INFO, 2, 19},
  120. {QLCNIC_CMD_SET_NIC_INFO, 32, 1},
  121. {QLCNIC_CMD_GET_ESWITCH_CAPABILITY, 4, 3},
  122. {QLCNIC_CMD_TOGGLE_ESWITCH, 4, 1},
  123. {QLCNIC_CMD_GET_ESWITCH_STATUS, 4, 3},
  124. {QLCNIC_CMD_SET_PORTMIRRORING, 4, 1},
  125. {QLCNIC_CMD_CONFIGURE_ESWITCH, 4, 1},
  126. {QLCNIC_CMD_GET_ESWITCH_PORT_CONFIG, 4, 3},
  127. {QLCNIC_CMD_GET_ESWITCH_STATS, 5, 1},
  128. {QLCNIC_CMD_CONFIG_PORT, 4, 1},
  129. {QLCNIC_CMD_TEMP_SIZE, 1, 4},
  130. {QLCNIC_CMD_GET_TEMP_HDR, 5, 5},
  131. {QLCNIC_CMD_GET_LINK_EVENT, 2, 1},
  132. {QLCNIC_CMD_CONFIG_MAC_VLAN, 4, 3},
  133. {QLCNIC_CMD_CONFIG_INTR_COAL, 6, 1},
  134. {QLCNIC_CMD_CONFIGURE_RSS, 14, 1},
  135. {QLCNIC_CMD_CONFIGURE_LED, 2, 1},
  136. {QLCNIC_CMD_CONFIGURE_MAC_RX_MODE, 2, 1},
  137. {QLCNIC_CMD_CONFIGURE_HW_LRO, 2, 1},
  138. {QLCNIC_CMD_GET_STATISTICS, 2, 80},
  139. {QLCNIC_CMD_SET_PORT_CONFIG, 2, 1},
  140. {QLCNIC_CMD_GET_PORT_CONFIG, 2, 2},
  141. {QLCNIC_CMD_GET_LINK_STATUS, 2, 4},
  142. {QLCNIC_CMD_IDC_ACK, 5, 1},
  143. {QLCNIC_CMD_INIT_NIC_FUNC, 2, 1},
  144. {QLCNIC_CMD_STOP_NIC_FUNC, 2, 1},
  145. {QLCNIC_CMD_SET_LED_CONFIG, 5, 1},
  146. {QLCNIC_CMD_GET_LED_CONFIG, 1, 5},
  147. {QLCNIC_CMD_ADD_RCV_RINGS, 130, 26},
  148. };
  149. static const u32 qlcnic_83xx_ext_reg_tbl[] = {
  150. 0x38CC, /* Global Reset */
  151. 0x38F0, /* Wildcard */
  152. 0x38FC, /* Informant */
  153. 0x3038, /* Host MBX ctrl */
  154. 0x303C, /* FW MBX ctrl */
  155. 0x355C, /* BOOT LOADER ADDRESS REG */
  156. 0x3560, /* BOOT LOADER SIZE REG */
  157. 0x3564, /* FW IMAGE ADDR REG */
  158. 0x1000, /* MBX intr enable */
  159. 0x1200, /* Default Intr mask */
  160. 0x1204, /* Default Interrupt ID */
  161. 0x3780, /* QLC_83XX_IDC_MAJ_VERSION */
  162. 0x3784, /* QLC_83XX_IDC_DEV_STATE */
  163. 0x3788, /* QLC_83XX_IDC_DRV_PRESENCE */
  164. 0x378C, /* QLC_83XX_IDC_DRV_ACK */
  165. 0x3790, /* QLC_83XX_IDC_CTRL */
  166. 0x3794, /* QLC_83XX_IDC_DRV_AUDIT */
  167. 0x3798, /* QLC_83XX_IDC_MIN_VERSION */
  168. 0x379C, /* QLC_83XX_RECOVER_DRV_LOCK */
  169. 0x37A0, /* QLC_83XX_IDC_PF_0 */
  170. 0x37A4, /* QLC_83XX_IDC_PF_1 */
  171. 0x37A8, /* QLC_83XX_IDC_PF_2 */
  172. 0x37AC, /* QLC_83XX_IDC_PF_3 */
  173. 0x37B0, /* QLC_83XX_IDC_PF_4 */
  174. 0x37B4, /* QLC_83XX_IDC_PF_5 */
  175. 0x37B8, /* QLC_83XX_IDC_PF_6 */
  176. 0x37BC, /* QLC_83XX_IDC_PF_7 */
  177. 0x37C0, /* QLC_83XX_IDC_PF_8 */
  178. 0x37C4, /* QLC_83XX_IDC_PF_9 */
  179. 0x37C8, /* QLC_83XX_IDC_PF_10 */
  180. 0x37CC, /* QLC_83XX_IDC_PF_11 */
  181. 0x37D0, /* QLC_83XX_IDC_PF_12 */
  182. 0x37D4, /* QLC_83XX_IDC_PF_13 */
  183. 0x37D8, /* QLC_83XX_IDC_PF_14 */
  184. 0x37DC, /* QLC_83XX_IDC_PF_15 */
  185. 0x37E0, /* QLC_83XX_IDC_DEV_PARTITION_INFO_1 */
  186. 0x37E4, /* QLC_83XX_IDC_DEV_PARTITION_INFO_2 */
  187. 0x37F0, /* QLC_83XX_DRV_OP_MODE */
  188. 0x37F4, /* QLC_83XX_VNIC_STATE */
  189. 0x3868, /* QLC_83XX_DRV_LOCK */
  190. 0x386C, /* QLC_83XX_DRV_UNLOCK */
  191. 0x3504, /* QLC_83XX_DRV_LOCK_ID */
  192. 0x34A4, /* QLC_83XX_ASIC_TEMP */
  193. };
  194. static const u32 qlcnic_83xx_reg_tbl[] = {
  195. 0x34A8, /* PEG_HALT_STAT1 */
  196. 0x34AC, /* PEG_HALT_STAT2 */
  197. 0x34B0, /* FW_HEARTBEAT */
  198. 0x3500, /* FLASH LOCK_ID */
  199. 0x3528, /* FW_CAPABILITIES */
  200. 0x3538, /* Driver active, DRV_REG0 */
  201. 0x3540, /* Device state, DRV_REG1 */
  202. 0x3544, /* Driver state, DRV_REG2 */
  203. 0x3548, /* Driver scratch, DRV_REG3 */
  204. 0x354C, /* Device partiton info, DRV_REG4 */
  205. 0x3524, /* Driver IDC ver, DRV_REG5 */
  206. 0x3550, /* FW_VER_MAJOR */
  207. 0x3554, /* FW_VER_MINOR */
  208. 0x3558, /* FW_VER_SUB */
  209. 0x359C, /* NPAR STATE */
  210. 0x35FC, /* FW_IMG_VALID */
  211. 0x3650, /* CMD_PEG_STATE */
  212. 0x373C, /* RCV_PEG_STATE */
  213. 0x37B4, /* ASIC TEMP */
  214. 0x356C, /* FW API */
  215. 0x3570, /* DRV OP MODE */
  216. 0x3850, /* FLASH LOCK */
  217. 0x3854, /* FLASH UNLOCK */
  218. };
  219. static struct qlcnic_hardware_ops qlcnic_83xx_hw_ops = {
  220. .read_crb = qlcnic_83xx_read_crb,
  221. .write_crb = qlcnic_83xx_write_crb,
  222. .read_reg = qlcnic_83xx_rd_reg_indirect,
  223. .write_reg = qlcnic_83xx_wrt_reg_indirect,
  224. .get_mac_address = qlcnic_83xx_get_mac_address,
  225. .setup_intr = qlcnic_83xx_setup_intr,
  226. .alloc_mbx_args = qlcnic_83xx_alloc_mbx_args,
  227. .mbx_cmd = qlcnic_83xx_mbx_op,
  228. .get_func_no = qlcnic_83xx_get_func_no,
  229. .api_lock = qlcnic_83xx_cam_lock,
  230. .api_unlock = qlcnic_83xx_cam_unlock,
  231. .process_lb_rcv_ring_diag = qlcnic_83xx_process_rcv_ring_diag,
  232. .create_rx_ctx = qlcnic_83xx_create_rx_ctx,
  233. .create_tx_ctx = qlcnic_83xx_create_tx_ctx,
  234. .setup_link_event = qlcnic_83xx_setup_link_event,
  235. .get_nic_info = qlcnic_83xx_get_nic_info,
  236. .get_pci_info = qlcnic_83xx_get_pci_info,
  237. .set_nic_info = qlcnic_83xx_set_nic_info,
  238. .change_macvlan = qlcnic_83xx_sre_macaddr_change,
  239. .napi_enable = qlcnic_83xx_napi_enable,
  240. .napi_disable = qlcnic_83xx_napi_disable,
  241. .config_intr_coal = qlcnic_83xx_config_intr_coal,
  242. .config_rss = qlcnic_83xx_config_rss,
  243. .config_hw_lro = qlcnic_83xx_config_hw_lro,
  244. .config_loopback = qlcnic_83xx_set_lb_mode,
  245. .clear_loopback = qlcnic_83xx_clear_lb_mode,
  246. .config_promisc_mode = qlcnic_83xx_nic_set_promisc,
  247. .change_l2_filter = qlcnic_83xx_change_l2_filter,
  248. .get_board_info = qlcnic_83xx_get_port_info,
  249. };
  250. static struct qlcnic_nic_template qlcnic_83xx_ops = {
  251. .config_bridged_mode = qlcnic_config_bridged_mode,
  252. .config_led = qlcnic_config_led,
  253. .napi_add = qlcnic_83xx_napi_add,
  254. .napi_del = qlcnic_83xx_napi_del,
  255. .config_ipaddr = qlcnic_83xx_config_ipaddr,
  256. .clear_legacy_intr = qlcnic_83xx_clear_legacy_intr,
  257. };
  258. void qlcnic_83xx_register_map(struct qlcnic_hardware_context *ahw)
  259. {
  260. ahw->hw_ops = &qlcnic_83xx_hw_ops;
  261. ahw->reg_tbl = (u32 *)qlcnic_83xx_reg_tbl;
  262. ahw->ext_reg_tbl = (u32 *)qlcnic_83xx_ext_reg_tbl;
  263. }
  264. int qlcnic_83xx_get_fw_version(struct qlcnic_adapter *adapter)
  265. {
  266. u32 fw_major, fw_minor, fw_build;
  267. struct pci_dev *pdev = adapter->pdev;
  268. fw_major = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MAJOR);
  269. fw_minor = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MINOR);
  270. fw_build = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_SUB);
  271. adapter->fw_version = QLCNIC_VERSION_CODE(fw_major, fw_minor, fw_build);
  272. dev_info(&pdev->dev, "Driver v%s, firmware version %d.%d.%d\n",
  273. QLCNIC_LINUX_VERSIONID, fw_major, fw_minor, fw_build);
  274. return adapter->fw_version;
  275. }
  276. static int __qlcnic_set_win_base(struct qlcnic_adapter *adapter, u32 addr)
  277. {
  278. void __iomem *base;
  279. u32 val;
  280. base = adapter->ahw->pci_base0 +
  281. QLC_83XX_CRB_WIN_FUNC(adapter->ahw->pci_func);
  282. writel(addr, base);
  283. val = readl(base);
  284. if (val != addr)
  285. return -EIO;
  286. return 0;
  287. }
  288. int qlcnic_83xx_rd_reg_indirect(struct qlcnic_adapter *adapter, ulong addr)
  289. {
  290. int ret;
  291. struct qlcnic_hardware_context *ahw = adapter->ahw;
  292. ret = __qlcnic_set_win_base(adapter, (u32) addr);
  293. if (!ret) {
  294. return QLCRDX(ahw, QLCNIC_WILDCARD);
  295. } else {
  296. dev_err(&adapter->pdev->dev,
  297. "%s failed, addr = 0x%x\n", __func__, (int)addr);
  298. return -EIO;
  299. }
  300. }
  301. int qlcnic_83xx_wrt_reg_indirect(struct qlcnic_adapter *adapter, ulong addr,
  302. u32 data)
  303. {
  304. int err;
  305. struct qlcnic_hardware_context *ahw = adapter->ahw;
  306. err = __qlcnic_set_win_base(adapter, (u32) addr);
  307. if (!err) {
  308. QLCWRX(ahw, QLCNIC_WILDCARD, data);
  309. return 0;
  310. } else {
  311. dev_err(&adapter->pdev->dev,
  312. "%s failed, addr = 0x%x data = 0x%x\n",
  313. __func__, (int)addr, data);
  314. return err;
  315. }
  316. }
  317. int qlcnic_83xx_setup_intr(struct qlcnic_adapter *adapter, u8 num_intr)
  318. {
  319. int err, i, num_msix;
  320. struct qlcnic_hardware_context *ahw = adapter->ahw;
  321. if (!num_intr)
  322. num_intr = QLCNIC_DEF_NUM_STS_DESC_RINGS;
  323. num_msix = rounddown_pow_of_two(min_t(int, num_online_cpus(),
  324. num_intr));
  325. /* account for AEN interrupt MSI-X based interrupts */
  326. num_msix += 1;
  327. num_msix += adapter->max_drv_tx_rings;
  328. err = qlcnic_enable_msix(adapter, num_msix);
  329. if (err == -ENOMEM)
  330. return err;
  331. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  332. num_msix = adapter->ahw->num_msix;
  333. else
  334. num_msix = 1;
  335. /* setup interrupt mapping table for fw */
  336. ahw->intr_tbl = vzalloc(num_msix *
  337. sizeof(struct qlcnic_intrpt_config));
  338. if (!ahw->intr_tbl)
  339. return -ENOMEM;
  340. if (!(adapter->flags & QLCNIC_MSIX_ENABLED)) {
  341. /* MSI-X enablement failed, use legacy interrupt */
  342. adapter->tgt_status_reg = ahw->pci_base0 + QLC_83XX_INTX_PTR;
  343. adapter->tgt_mask_reg = ahw->pci_base0 + QLC_83XX_INTX_MASK;
  344. adapter->isr_int_vec = ahw->pci_base0 + QLC_83XX_INTX_TRGR;
  345. adapter->msix_entries[0].vector = adapter->pdev->irq;
  346. dev_info(&adapter->pdev->dev, "using legacy interrupt\n");
  347. }
  348. for (i = 0; i < num_msix; i++) {
  349. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  350. ahw->intr_tbl[i].type = QLCNIC_INTRPT_MSIX;
  351. else
  352. ahw->intr_tbl[i].type = QLCNIC_INTRPT_INTX;
  353. ahw->intr_tbl[i].id = i;
  354. ahw->intr_tbl[i].src = 0;
  355. }
  356. return 0;
  357. }
  358. inline void qlcnic_83xx_enable_intr(struct qlcnic_adapter *adapter,
  359. struct qlcnic_host_sds_ring *sds_ring)
  360. {
  361. writel(0, sds_ring->crb_intr_mask);
  362. if (!QLCNIC_IS_MSI_FAMILY(adapter))
  363. writel(0, adapter->tgt_mask_reg);
  364. }
  365. static inline void qlcnic_83xx_get_mbx_data(struct qlcnic_adapter *adapter,
  366. struct qlcnic_cmd_args *cmd)
  367. {
  368. int i;
  369. for (i = 0; i < cmd->rsp.num; i++)
  370. cmd->rsp.arg[i] = readl(QLCNIC_MBX_FW(adapter->ahw, i));
  371. }
  372. irqreturn_t qlcnic_83xx_clear_legacy_intr(struct qlcnic_adapter *adapter)
  373. {
  374. u32 intr_val;
  375. struct qlcnic_hardware_context *ahw = adapter->ahw;
  376. int retries = 0;
  377. intr_val = readl(adapter->tgt_status_reg);
  378. if (!QLC_83XX_VALID_INTX_BIT31(intr_val))
  379. return IRQ_NONE;
  380. if (QLC_83XX_INTX_FUNC(intr_val) != adapter->ahw->pci_func) {
  381. adapter->stats.spurious_intr++;
  382. return IRQ_NONE;
  383. }
  384. /* clear the interrupt trigger control register */
  385. writel(0, adapter->isr_int_vec);
  386. do {
  387. intr_val = readl(adapter->tgt_status_reg);
  388. if (QLC_83XX_INTX_FUNC(intr_val) != ahw->pci_func)
  389. break;
  390. retries++;
  391. } while (QLC_83XX_VALID_INTX_BIT30(intr_val) &&
  392. (retries < QLC_83XX_LEGACY_INTX_MAX_RETRY));
  393. if (retries == QLC_83XX_LEGACY_INTX_MAX_RETRY) {
  394. dev_info(&adapter->pdev->dev,
  395. "Reached maximum retries to clear legacy interrupt\n");
  396. return IRQ_NONE;
  397. }
  398. mdelay(QLC_83XX_LEGACY_INTX_DELAY);
  399. return IRQ_HANDLED;
  400. }
  401. irqreturn_t qlcnic_83xx_tmp_intr(int irq, void *data)
  402. {
  403. struct qlcnic_host_sds_ring *sds_ring = data;
  404. struct qlcnic_adapter *adapter = sds_ring->adapter;
  405. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  406. goto done;
  407. if (adapter->nic_ops->clear_legacy_intr(adapter) == IRQ_NONE)
  408. return IRQ_NONE;
  409. done:
  410. adapter->ahw->diag_cnt++;
  411. qlcnic_83xx_enable_intr(adapter, sds_ring);
  412. return IRQ_HANDLED;
  413. }
  414. void qlcnic_83xx_free_mbx_intr(struct qlcnic_adapter *adapter)
  415. {
  416. u32 val = 0;
  417. u32 num_msix = adapter->ahw->num_msix - 1;
  418. val = (num_msix << 8);
  419. QLCWRX(adapter->ahw, QLCNIC_MBX_INTR_ENBL, val);
  420. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  421. free_irq(adapter->msix_entries[num_msix].vector, adapter);
  422. }
  423. int qlcnic_83xx_setup_mbx_intr(struct qlcnic_adapter *adapter)
  424. {
  425. irq_handler_t handler;
  426. u32 val;
  427. char name[32];
  428. int err = 0;
  429. unsigned long flags = 0;
  430. if (!(adapter->flags & QLCNIC_MSI_ENABLED) &&
  431. !(adapter->flags & QLCNIC_MSIX_ENABLED))
  432. flags |= IRQF_SHARED;
  433. if (adapter->flags & QLCNIC_MSIX_ENABLED) {
  434. handler = qlcnic_83xx_handle_aen;
  435. val = adapter->msix_entries[adapter->ahw->num_msix - 1].vector;
  436. snprintf(name, (IFNAMSIZ + 4),
  437. "%s[%s]", adapter->netdev->name, "aen");
  438. err = request_irq(val, handler, flags, name, adapter);
  439. if (err) {
  440. dev_err(&adapter->pdev->dev,
  441. "failed to register MBX interrupt\n");
  442. return err;
  443. }
  444. }
  445. /* Enable mailbox interrupt */
  446. qlcnic_83xx_enable_mbx_intrpt(adapter);
  447. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  448. err = qlcnic_83xx_config_intrpt(adapter, 1);
  449. return err;
  450. }
  451. void qlcnic_83xx_get_func_no(struct qlcnic_adapter *adapter)
  452. {
  453. u32 val = QLCRDX(adapter->ahw, QLCNIC_INFORMANT);
  454. adapter->ahw->pci_func = val & 0xf;
  455. }
  456. int qlcnic_83xx_cam_lock(struct qlcnic_adapter *adapter)
  457. {
  458. void __iomem *addr;
  459. u32 val, limit = 0;
  460. struct qlcnic_hardware_context *ahw = adapter->ahw;
  461. addr = ahw->pci_base0 + QLC_83XX_SEM_LOCK_FUNC(ahw->pci_func);
  462. do {
  463. val = readl(addr);
  464. if (val) {
  465. /* write the function number to register */
  466. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER,
  467. ahw->pci_func);
  468. return 0;
  469. }
  470. usleep_range(1000, 2000);
  471. } while (++limit <= QLCNIC_PCIE_SEM_TIMEOUT);
  472. return -EIO;
  473. }
  474. void qlcnic_83xx_cam_unlock(struct qlcnic_adapter *adapter)
  475. {
  476. void __iomem *addr;
  477. u32 val;
  478. struct qlcnic_hardware_context *ahw = adapter->ahw;
  479. addr = ahw->pci_base0 + QLC_83XX_SEM_UNLOCK_FUNC(ahw->pci_func);
  480. val = readl(addr);
  481. }
  482. void qlcnic_83xx_read_crb(struct qlcnic_adapter *adapter, char *buf,
  483. loff_t offset, size_t size)
  484. {
  485. int ret;
  486. u32 data;
  487. if (qlcnic_api_lock(adapter)) {
  488. dev_err(&adapter->pdev->dev,
  489. "%s: failed to acquire lock. addr offset 0x%x\n",
  490. __func__, (u32)offset);
  491. return;
  492. }
  493. ret = qlcnic_83xx_rd_reg_indirect(adapter, (u32) offset);
  494. qlcnic_api_unlock(adapter);
  495. if (ret == -EIO) {
  496. dev_err(&adapter->pdev->dev,
  497. "%s: failed. addr offset 0x%x\n",
  498. __func__, (u32)offset);
  499. return;
  500. }
  501. data = ret;
  502. memcpy(buf, &data, size);
  503. }
  504. void qlcnic_83xx_write_crb(struct qlcnic_adapter *adapter, char *buf,
  505. loff_t offset, size_t size)
  506. {
  507. u32 data;
  508. memcpy(&data, buf, size);
  509. qlcnic_83xx_wrt_reg_indirect(adapter, (u32) offset, data);
  510. }
  511. int qlcnic_83xx_get_port_info(struct qlcnic_adapter *adapter)
  512. {
  513. int status;
  514. status = qlcnic_83xx_get_port_config(adapter);
  515. if (status) {
  516. dev_err(&adapter->pdev->dev,
  517. "Get Port Info failed\n");
  518. } else {
  519. if (QLC_83XX_SFP_10G_CAPABLE(adapter->ahw->port_config))
  520. adapter->ahw->port_type = QLCNIC_XGBE;
  521. else
  522. adapter->ahw->port_type = QLCNIC_GBE;
  523. if (QLC_83XX_AUTONEG(adapter->ahw->port_config))
  524. adapter->ahw->link_autoneg = AUTONEG_ENABLE;
  525. }
  526. return status;
  527. }
  528. void qlcnic_83xx_enable_mbx_intrpt(struct qlcnic_adapter *adapter)
  529. {
  530. u32 val;
  531. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  532. val = BIT_2 | ((adapter->ahw->num_msix - 1) << 8);
  533. else
  534. val = BIT_2;
  535. QLCWRX(adapter->ahw, QLCNIC_MBX_INTR_ENBL, val);
  536. }
  537. void qlcnic_83xx_check_vf(struct qlcnic_adapter *adapter,
  538. const struct pci_device_id *ent)
  539. {
  540. u32 op_mode, priv_level;
  541. struct qlcnic_hardware_context *ahw = adapter->ahw;
  542. /* Determine FW API version */
  543. ahw->fw_hal_version = 2;
  544. /* Find PCI function number */
  545. qlcnic_get_func_no(adapter);
  546. /* Determine function privilege level */
  547. op_mode = QLCRDX(adapter->ahw, QLC_83XX_DRV_OP_MODE);
  548. if (op_mode == QLC_83XX_DEFAULT_OPMODE)
  549. priv_level = QLCNIC_MGMT_FUNC;
  550. else
  551. priv_level = QLC_83XX_GET_FUNC_PRIVILEGE(op_mode,
  552. ahw->pci_func);
  553. if (priv_level == QLCNIC_NON_PRIV_FUNC) {
  554. ahw->op_mode = QLCNIC_NON_PRIV_FUNC;
  555. dev_info(&adapter->pdev->dev,
  556. "HAL Version: %d Non Privileged function\n",
  557. ahw->fw_hal_version);
  558. adapter->nic_ops = &qlcnic_vf_ops;
  559. } else {
  560. adapter->nic_ops = &qlcnic_83xx_ops;
  561. }
  562. }
  563. static void qlcnic_83xx_handle_link_aen(struct qlcnic_adapter *adapter,
  564. u32 data[]);
  565. static void qlcnic_83xx_handle_idc_comp_aen(struct qlcnic_adapter *adapter,
  566. u32 data[]);
  567. static void qlcnic_dump_mbx(struct qlcnic_adapter *adapter,
  568. struct qlcnic_cmd_args *cmd)
  569. {
  570. int i;
  571. dev_info(&adapter->pdev->dev,
  572. "Host MBX regs(%d)\n", cmd->req.num);
  573. for (i = 0; i < cmd->req.num; i++) {
  574. if (i && !(i % 8))
  575. pr_info("\n");
  576. pr_info("%08x ", cmd->req.arg[i]);
  577. }
  578. pr_info("\n");
  579. dev_info(&adapter->pdev->dev,
  580. "FW MBX regs(%d)\n", cmd->rsp.num);
  581. for (i = 0; i < cmd->rsp.num; i++) {
  582. if (i && !(i % 8))
  583. pr_info("\n");
  584. pr_info("%08x ", cmd->rsp.arg[i]);
  585. }
  586. pr_info("\n");
  587. }
  588. static u32 qlcnic_83xx_mbx_poll(struct qlcnic_adapter *adapter)
  589. {
  590. u32 data;
  591. unsigned long wait_time = 0;
  592. struct qlcnic_hardware_context *ahw = adapter->ahw;
  593. /* wait for mailbox completion */
  594. do {
  595. data = QLCRDX(ahw, QLCNIC_FW_MBX_CTRL);
  596. if (++wait_time > QLCNIC_MBX_TIMEOUT) {
  597. data = QLCNIC_RCODE_TIMEOUT;
  598. break;
  599. }
  600. mdelay(1);
  601. } while (!data);
  602. return data;
  603. }
  604. int qlcnic_83xx_mbx_op(struct qlcnic_adapter *adapter,
  605. struct qlcnic_cmd_args *cmd)
  606. {
  607. int i;
  608. u16 opcode;
  609. u8 mbx_err_code, mac_cmd_rcode;
  610. u32 rsp, mbx_val, fw_data, rsp_num, mbx_cmd, temp, fw[8];
  611. struct qlcnic_hardware_context *ahw = adapter->ahw;
  612. opcode = LSW(cmd->req.arg[0]);
  613. spin_lock(&ahw->mbx_lock);
  614. mbx_val = QLCRDX(ahw, QLCNIC_HOST_MBX_CTRL);
  615. if (mbx_val) {
  616. QLCDB(adapter, DRV,
  617. "Mailbox cmd attempted, 0x%x\n", opcode);
  618. QLCDB(adapter, DRV,
  619. "Mailbox not available, 0x%x, collect FW dump\n",
  620. mbx_val);
  621. cmd->rsp.arg[0] = QLCNIC_RCODE_TIMEOUT;
  622. spin_unlock(&ahw->mbx_lock);
  623. return cmd->rsp.arg[0];
  624. }
  625. /* Fill in mailbox registers */
  626. mbx_cmd = cmd->req.arg[0];
  627. writel(mbx_cmd, QLCNIC_MBX_HOST(ahw, 0));
  628. for (i = 1; i < cmd->req.num; i++)
  629. writel(cmd->req.arg[i], QLCNIC_MBX_HOST(ahw, i));
  630. /* Signal FW about the impending command */
  631. QLCWRX(ahw, QLCNIC_HOST_MBX_CTRL, QLCNIC_SET_OWNER);
  632. poll:
  633. rsp = qlcnic_83xx_mbx_poll(adapter);
  634. /* Get the FW response data */
  635. fw_data = readl(QLCNIC_MBX_FW(ahw, 0));
  636. mbx_err_code = QLCNIC_MBX_STATUS(fw_data);
  637. rsp_num = QLCNIC_MBX_NUM_REGS(fw_data);
  638. opcode = QLCNIC_MBX_RSP(fw_data);
  639. if (rsp != QLCNIC_RCODE_TIMEOUT) {
  640. if (opcode == QLCNIC_MBX_LINK_EVENT) {
  641. for (i = 0; i < rsp_num; i++) {
  642. temp = readl(QLCNIC_MBX_FW(ahw, i));
  643. fw[i] = temp;
  644. }
  645. qlcnic_83xx_handle_link_aen(adapter, fw);
  646. /* clear fw mbx control register */
  647. QLCWRX(ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  648. mbx_val = QLCRDX(ahw, QLCNIC_HOST_MBX_CTRL);
  649. if (mbx_val)
  650. goto poll;
  651. } else if (opcode == QLCNIC_MBX_COMP_EVENT) {
  652. for (i = 0; i < rsp_num; i++) {
  653. temp = readl(QLCNIC_MBX_FW(ahw, i));
  654. fw[i] = temp;
  655. }
  656. qlcnic_83xx_handle_idc_comp_aen(adapter, fw);
  657. /* clear fw mbx control register */
  658. QLCWRX(ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  659. mbx_val = QLCRDX(ahw, QLCNIC_HOST_MBX_CTRL);
  660. if (mbx_val)
  661. goto poll;
  662. } else if (opcode == QLCNIC_MBX_REQUEST_EVENT) {
  663. /* IDC Request Notification */
  664. for (i = 0; i < rsp_num; i++) {
  665. temp = readl(QLCNIC_MBX_FW(ahw, i));
  666. fw[i] = temp;
  667. }
  668. for (i = 0; i < QLC_83XX_MBX_AEN_CNT; i++) {
  669. temp = QLCNIC_MBX_RSP(fw[i]);
  670. adapter->ahw->mbox_aen[i] = temp;
  671. }
  672. queue_delayed_work(adapter->qlcnic_wq,
  673. &adapter->idc_aen_work, 0);
  674. /* clear fw mbx control register */
  675. QLCWRX(ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  676. mbx_val = QLCRDX(ahw, QLCNIC_HOST_MBX_CTRL);
  677. if (mbx_val)
  678. goto poll;
  679. } else if ((mbx_err_code == QLCNIC_MBX_RSP_OK) ||
  680. (mbx_err_code == QLCNIC_MBX_PORT_RSP_OK)) {
  681. qlcnic_83xx_get_mbx_data(adapter, cmd);
  682. rsp = QLCNIC_RCODE_SUCCESS;
  683. } else {
  684. qlcnic_83xx_get_mbx_data(adapter, cmd);
  685. if (opcode == QLCNIC_CMD_CONFIG_MAC_VLAN) {
  686. fw_data = readl(QLCNIC_MBX_FW(ahw, 2));
  687. mac_cmd_rcode = (u8)fw_data;
  688. if (mac_cmd_rcode == QLC_83XX_NO_NIC_RESOURCE ||
  689. mac_cmd_rcode == QLC_83XX_MAC_PRESENT ||
  690. mac_cmd_rcode == QLC_83XX_MAC_ABSENT) {
  691. rsp = QLCNIC_RCODE_SUCCESS;
  692. goto out;
  693. }
  694. }
  695. dev_info(&adapter->pdev->dev,
  696. "MBX command 0x%x failed with err:0x%x\n",
  697. opcode, mbx_err_code);
  698. rsp = mbx_err_code;
  699. qlcnic_dump_mbx(adapter, cmd);
  700. }
  701. } else {
  702. dev_info(&adapter->pdev->dev,
  703. "MBX command 0x%x timed out\n", opcode);
  704. qlcnic_dump_mbx(adapter, cmd);
  705. }
  706. out:
  707. /* clear fw mbx control register */
  708. QLCWRX(ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  709. spin_unlock(&ahw->mbx_lock);
  710. return rsp;
  711. }
  712. int qlcnic_83xx_alloc_mbx_args(struct qlcnic_cmd_args *mbx,
  713. struct qlcnic_adapter *adapter, u32 type)
  714. {
  715. int i, size;
  716. u32 temp;
  717. const struct qlcnic_mailbox_metadata *mbx_tbl;
  718. mbx_tbl = qlcnic_83xx_mbx_tbl;
  719. size = ARRAY_SIZE(qlcnic_83xx_mbx_tbl);
  720. for (i = 0; i < size; i++) {
  721. if (type == mbx_tbl[i].cmd) {
  722. mbx->req.num = mbx_tbl[i].in_args;
  723. mbx->rsp.num = mbx_tbl[i].out_args;
  724. mbx->req.arg = kcalloc(mbx->req.num, sizeof(u32),
  725. GFP_ATOMIC);
  726. if (!mbx->req.arg)
  727. return -ENOMEM;
  728. mbx->rsp.arg = kcalloc(mbx->rsp.num, sizeof(u32),
  729. GFP_ATOMIC);
  730. if (!mbx->rsp.arg) {
  731. kfree(mbx->req.arg);
  732. mbx->req.arg = NULL;
  733. return -ENOMEM;
  734. }
  735. memset(mbx->req.arg, 0, sizeof(u32) * mbx->req.num);
  736. memset(mbx->rsp.arg, 0, sizeof(u32) * mbx->rsp.num);
  737. temp = adapter->ahw->fw_hal_version << 29;
  738. mbx->req.arg[0] = (type | (mbx->req.num << 16) | temp);
  739. break;
  740. }
  741. }
  742. return 0;
  743. }
  744. void qlcnic_83xx_idc_aen_work(struct work_struct *work)
  745. {
  746. struct qlcnic_adapter *adapter;
  747. struct qlcnic_cmd_args cmd;
  748. int i, err = 0;
  749. adapter = container_of(work, struct qlcnic_adapter, idc_aen_work.work);
  750. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_IDC_ACK);
  751. for (i = 1; i < QLC_83XX_MBX_AEN_CNT; i++)
  752. cmd.req.arg[i] = adapter->ahw->mbox_aen[i];
  753. err = qlcnic_issue_cmd(adapter, &cmd);
  754. if (err)
  755. dev_info(&adapter->pdev->dev,
  756. "%s: Mailbox IDC ACK failed.\n", __func__);
  757. qlcnic_free_mbx_args(&cmd);
  758. }
  759. static void qlcnic_83xx_handle_idc_comp_aen(struct qlcnic_adapter *adapter,
  760. u32 data[])
  761. {
  762. dev_dbg(&adapter->pdev->dev, "Completion AEN:0x%x.\n",
  763. QLCNIC_MBX_RSP(data[0]));
  764. return;
  765. }
  766. void qlcnic_83xx_process_aen(struct qlcnic_adapter *adapter)
  767. {
  768. u32 mask, resp, event[QLC_83XX_MBX_AEN_CNT];
  769. int i;
  770. struct qlcnic_hardware_context *ahw = adapter->ahw;
  771. if (!spin_trylock(&ahw->mbx_lock)) {
  772. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  773. writel(0, adapter->ahw->pci_base0 + mask);
  774. return;
  775. }
  776. resp = QLCRDX(ahw, QLCNIC_FW_MBX_CTRL);
  777. if (!(resp & QLCNIC_SET_OWNER))
  778. goto out;
  779. for (i = 0; i < QLC_83XX_MBX_AEN_CNT; i++)
  780. event[i] = readl(QLCNIC_MBX_FW(ahw, i));
  781. switch (QLCNIC_MBX_RSP(event[0])) {
  782. case QLCNIC_MBX_LINK_EVENT:
  783. qlcnic_83xx_handle_link_aen(adapter, event);
  784. break;
  785. case QLCNIC_MBX_COMP_EVENT:
  786. qlcnic_83xx_handle_idc_comp_aen(adapter, event);
  787. break;
  788. case QLCNIC_MBX_REQUEST_EVENT:
  789. for (i = 0; i < QLC_83XX_MBX_AEN_CNT; i++)
  790. adapter->ahw->mbox_aen[i] = QLCNIC_MBX_RSP(event[i]);
  791. queue_delayed_work(adapter->qlcnic_wq,
  792. &adapter->idc_aen_work, 0);
  793. break;
  794. case QLCNIC_MBX_TIME_EXTEND_EVENT:
  795. break;
  796. case QLCNIC_MBX_SFP_INSERT_EVENT:
  797. dev_info(&adapter->pdev->dev, "SFP+ Insert AEN:0x%x.\n",
  798. QLCNIC_MBX_RSP(event[0]));
  799. break;
  800. case QLCNIC_MBX_SFP_REMOVE_EVENT:
  801. dev_info(&adapter->pdev->dev, "SFP Removed AEN:0x%x.\n",
  802. QLCNIC_MBX_RSP(event[0]));
  803. break;
  804. default:
  805. dev_dbg(&adapter->pdev->dev, "Unsupported AEN:0x%x.\n",
  806. QLCNIC_MBX_RSP(event[0]));
  807. break;
  808. }
  809. QLCWRX(ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  810. out:
  811. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  812. writel(0, adapter->ahw->pci_base0 + mask);
  813. spin_unlock(&ahw->mbx_lock);
  814. }
  815. static int qlcnic_83xx_add_rings(struct qlcnic_adapter *adapter)
  816. {
  817. int index, i, err, sds_mbx_size;
  818. u32 *buf, intrpt_id, intr_mask;
  819. u16 context_id;
  820. u8 num_sds;
  821. struct qlcnic_cmd_args cmd;
  822. struct qlcnic_host_sds_ring *sds;
  823. struct qlcnic_sds_mbx sds_mbx;
  824. struct qlcnic_add_rings_mbx_out *mbx_out;
  825. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  826. struct qlcnic_hardware_context *ahw = adapter->ahw;
  827. sds_mbx_size = sizeof(struct qlcnic_sds_mbx);
  828. context_id = recv_ctx->context_id;
  829. num_sds = (adapter->max_sds_rings - QLCNIC_MAX_RING_SETS);
  830. ahw->hw_ops->alloc_mbx_args(&cmd, adapter,
  831. QLCNIC_CMD_ADD_RCV_RINGS);
  832. cmd.req.arg[1] = 0 | (num_sds << 8) | (context_id << 16);
  833. /* set up status rings, mbx 2-81 */
  834. index = 2;
  835. for (i = 8; i < adapter->max_sds_rings; i++) {
  836. memset(&sds_mbx, 0, sds_mbx_size);
  837. sds = &recv_ctx->sds_rings[i];
  838. sds->consumer = 0;
  839. memset(sds->desc_head, 0, STATUS_DESC_RINGSIZE(sds));
  840. sds_mbx.phy_addr = sds->phys_addr;
  841. sds_mbx.sds_ring_size = sds->num_desc;
  842. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  843. intrpt_id = ahw->intr_tbl[i].id;
  844. else
  845. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  846. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  847. sds_mbx.intrpt_id = intrpt_id;
  848. else
  849. sds_mbx.intrpt_id = 0xffff;
  850. sds_mbx.intrpt_val = 0;
  851. buf = &cmd.req.arg[index];
  852. memcpy(buf, &sds_mbx, sds_mbx_size);
  853. index += sds_mbx_size / sizeof(u32);
  854. }
  855. /* send the mailbox command */
  856. err = ahw->hw_ops->mbx_cmd(adapter, &cmd);
  857. if (err) {
  858. dev_err(&adapter->pdev->dev,
  859. "Failed to add rings %d\n", err);
  860. goto out;
  861. }
  862. mbx_out = (struct qlcnic_add_rings_mbx_out *)&cmd.rsp.arg[1];
  863. index = 0;
  864. /* status descriptor ring */
  865. for (i = 8; i < adapter->max_sds_rings; i++) {
  866. sds = &recv_ctx->sds_rings[i];
  867. sds->crb_sts_consumer = ahw->pci_base0 +
  868. mbx_out->host_csmr[index];
  869. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  870. intr_mask = ahw->intr_tbl[i].src;
  871. else
  872. intr_mask = QLCRDX(ahw, QLCNIC_DEF_INT_MASK);
  873. sds->crb_intr_mask = ahw->pci_base0 + intr_mask;
  874. index++;
  875. }
  876. out:
  877. qlcnic_free_mbx_args(&cmd);
  878. return err;
  879. }
  880. int qlcnic_83xx_create_rx_ctx(struct qlcnic_adapter *adapter)
  881. {
  882. int i, err, index, sds_mbx_size, rds_mbx_size;
  883. u8 num_sds, num_rds;
  884. u32 *buf, intrpt_id, intr_mask, cap = 0;
  885. struct qlcnic_host_sds_ring *sds;
  886. struct qlcnic_host_rds_ring *rds;
  887. struct qlcnic_sds_mbx sds_mbx;
  888. struct qlcnic_rds_mbx rds_mbx;
  889. struct qlcnic_cmd_args cmd;
  890. struct qlcnic_rcv_mbx_out *mbx_out;
  891. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  892. struct qlcnic_hardware_context *ahw = adapter->ahw;
  893. num_rds = adapter->max_rds_rings;
  894. if (adapter->max_sds_rings <= QLCNIC_MAX_RING_SETS)
  895. num_sds = adapter->max_sds_rings;
  896. else
  897. num_sds = QLCNIC_MAX_RING_SETS;
  898. sds_mbx_size = sizeof(struct qlcnic_sds_mbx);
  899. rds_mbx_size = sizeof(struct qlcnic_rds_mbx);
  900. cap = QLCNIC_CAP0_LEGACY_CONTEXT;
  901. if (adapter->flags & QLCNIC_FW_LRO_MSS_CAP)
  902. cap |= QLC_83XX_FW_CAP_LRO_MSS;
  903. /* set mailbox hdr and capabilities */
  904. qlcnic_alloc_mbx_args(&cmd, adapter,
  905. QLCNIC_CMD_CREATE_RX_CTX);
  906. cmd.req.arg[1] = cap;
  907. cmd.req.arg[5] = 1 | (num_rds << 5) | (num_sds << 8) |
  908. (QLC_83XX_HOST_RDS_MODE_UNIQUE << 16);
  909. /* set up status rings, mbx 8-57/87 */
  910. index = QLC_83XX_HOST_SDS_MBX_IDX;
  911. for (i = 0; i < num_sds; i++) {
  912. memset(&sds_mbx, 0, sds_mbx_size);
  913. sds = &recv_ctx->sds_rings[i];
  914. sds->consumer = 0;
  915. memset(sds->desc_head, 0, STATUS_DESC_RINGSIZE(sds));
  916. sds_mbx.phy_addr = sds->phys_addr;
  917. sds_mbx.sds_ring_size = sds->num_desc;
  918. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  919. intrpt_id = ahw->intr_tbl[i].id;
  920. else
  921. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  922. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  923. sds_mbx.intrpt_id = intrpt_id;
  924. else
  925. sds_mbx.intrpt_id = 0xffff;
  926. sds_mbx.intrpt_val = 0;
  927. buf = &cmd.req.arg[index];
  928. memcpy(buf, &sds_mbx, sds_mbx_size);
  929. index += sds_mbx_size / sizeof(u32);
  930. }
  931. /* set up receive rings, mbx 88-111/135 */
  932. index = QLCNIC_HOST_RDS_MBX_IDX;
  933. rds = &recv_ctx->rds_rings[0];
  934. rds->producer = 0;
  935. memset(&rds_mbx, 0, rds_mbx_size);
  936. rds_mbx.phy_addr_reg = rds->phys_addr;
  937. rds_mbx.reg_ring_sz = rds->dma_size;
  938. rds_mbx.reg_ring_len = rds->num_desc;
  939. /* Jumbo ring */
  940. rds = &recv_ctx->rds_rings[1];
  941. rds->producer = 0;
  942. rds_mbx.phy_addr_jmb = rds->phys_addr;
  943. rds_mbx.jmb_ring_sz = rds->dma_size;
  944. rds_mbx.jmb_ring_len = rds->num_desc;
  945. buf = &cmd.req.arg[index];
  946. memcpy(buf, &rds_mbx, rds_mbx_size);
  947. /* send the mailbox command */
  948. err = ahw->hw_ops->mbx_cmd(adapter, &cmd);
  949. if (err) {
  950. dev_err(&adapter->pdev->dev,
  951. "Failed to create Rx ctx in firmware%d\n", err);
  952. goto out;
  953. }
  954. mbx_out = (struct qlcnic_rcv_mbx_out *)&cmd.rsp.arg[1];
  955. recv_ctx->context_id = mbx_out->ctx_id;
  956. recv_ctx->state = mbx_out->state;
  957. recv_ctx->virt_port = mbx_out->vport_id;
  958. dev_info(&adapter->pdev->dev, "Rx Context[%d] Created, state:0x%x\n",
  959. recv_ctx->context_id, recv_ctx->state);
  960. /* Receive descriptor ring */
  961. /* Standard ring */
  962. rds = &recv_ctx->rds_rings[0];
  963. rds->crb_rcv_producer = ahw->pci_base0 +
  964. mbx_out->host_prod[0].reg_buf;
  965. /* Jumbo ring */
  966. rds = &recv_ctx->rds_rings[1];
  967. rds->crb_rcv_producer = ahw->pci_base0 +
  968. mbx_out->host_prod[0].jmb_buf;
  969. /* status descriptor ring */
  970. for (i = 0; i < num_sds; i++) {
  971. sds = &recv_ctx->sds_rings[i];
  972. sds->crb_sts_consumer = ahw->pci_base0 +
  973. mbx_out->host_csmr[i];
  974. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  975. intr_mask = ahw->intr_tbl[i].src;
  976. else
  977. intr_mask = QLCRDX(ahw, QLCNIC_DEF_INT_MASK);
  978. sds->crb_intr_mask = ahw->pci_base0 + intr_mask;
  979. }
  980. if (adapter->max_sds_rings > QLCNIC_MAX_RING_SETS)
  981. err = qlcnic_83xx_add_rings(adapter);
  982. out:
  983. qlcnic_free_mbx_args(&cmd);
  984. return err;
  985. }
  986. int qlcnic_83xx_create_tx_ctx(struct qlcnic_adapter *adapter,
  987. struct qlcnic_host_tx_ring *tx, int ring)
  988. {
  989. int err;
  990. u16 msix_id;
  991. u32 *buf, intr_mask;
  992. struct qlcnic_cmd_args cmd;
  993. struct qlcnic_tx_mbx mbx;
  994. struct qlcnic_tx_mbx_out *mbx_out;
  995. struct qlcnic_hardware_context *ahw = adapter->ahw;
  996. /* Reset host resources */
  997. tx->producer = 0;
  998. tx->sw_consumer = 0;
  999. *(tx->hw_consumer) = 0;
  1000. memset(&mbx, 0, sizeof(struct qlcnic_tx_mbx));
  1001. /* setup mailbox inbox registerss */
  1002. mbx.phys_addr = tx->phys_addr;
  1003. mbx.cnsmr_index = tx->hw_cons_phys_addr;
  1004. mbx.size = tx->num_desc;
  1005. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  1006. msix_id = ahw->intr_tbl[adapter->max_sds_rings + ring].id;
  1007. else
  1008. msix_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  1009. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  1010. mbx.intr_id = msix_id;
  1011. else
  1012. mbx.intr_id = 0xffff;
  1013. mbx.src = 0;
  1014. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CREATE_TX_CTX);
  1015. cmd.req.arg[1] = QLCNIC_CAP0_LEGACY_CONTEXT;
  1016. cmd.req.arg[5] = QLCNIC_MAX_TX_QUEUES;
  1017. buf = &cmd.req.arg[6];
  1018. memcpy(buf, &mbx, sizeof(struct qlcnic_tx_mbx));
  1019. /* send the mailbox command*/
  1020. err = qlcnic_issue_cmd(adapter, &cmd);
  1021. if (err) {
  1022. dev_err(&adapter->pdev->dev,
  1023. "Failed to create Tx ctx in firmware 0x%x\n", err);
  1024. goto out;
  1025. }
  1026. mbx_out = (struct qlcnic_tx_mbx_out *)&cmd.rsp.arg[2];
  1027. tx->crb_cmd_producer = ahw->pci_base0 + mbx_out->host_prod;
  1028. tx->ctx_id = mbx_out->ctx_id;
  1029. if (adapter->flags & QLCNIC_MSIX_ENABLED) {
  1030. intr_mask = ahw->intr_tbl[adapter->max_sds_rings + ring].src;
  1031. tx->crb_intr_mask = ahw->pci_base0 + intr_mask;
  1032. }
  1033. dev_info(&adapter->pdev->dev, "Tx Context[0x%x] Created, state:0x%x\n",
  1034. tx->ctx_id, mbx_out->state);
  1035. out:
  1036. qlcnic_free_mbx_args(&cmd);
  1037. return err;
  1038. }
  1039. void qlcnic_83xx_register_nic_idc_func(struct qlcnic_adapter *adapter,
  1040. int enable)
  1041. {
  1042. struct qlcnic_cmd_args cmd;
  1043. int status;
  1044. if (enable) {
  1045. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_INIT_NIC_FUNC);
  1046. cmd.req.arg[1] = 1 | BIT_0;
  1047. } else {
  1048. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_STOP_NIC_FUNC);
  1049. cmd.req.arg[1] = 0 | BIT_0;
  1050. }
  1051. status = qlcnic_issue_cmd(adapter, &cmd);
  1052. if (status)
  1053. dev_err(&adapter->pdev->dev,
  1054. "Failed to %s in NIC IDC function event.\n",
  1055. (enable ? "register" : "unregister"));
  1056. qlcnic_free_mbx_args(&cmd);
  1057. }
  1058. int qlcnic_83xx_set_port_config(struct qlcnic_adapter *adapter)
  1059. {
  1060. struct qlcnic_cmd_args cmd;
  1061. int err;
  1062. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_PORT_CONFIG);
  1063. cmd.req.arg[1] = adapter->ahw->port_config;
  1064. err = qlcnic_issue_cmd(adapter, &cmd);
  1065. if (err)
  1066. dev_info(&adapter->pdev->dev, "Set Port Config failed.\n");
  1067. qlcnic_free_mbx_args(&cmd);
  1068. return err;
  1069. }
  1070. int qlcnic_83xx_get_port_config(struct qlcnic_adapter *adapter)
  1071. {
  1072. struct qlcnic_cmd_args cmd;
  1073. int err;
  1074. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_PORT_CONFIG);
  1075. err = qlcnic_issue_cmd(adapter, &cmd);
  1076. if (err)
  1077. dev_info(&adapter->pdev->dev, "Get Port config failed\n");
  1078. else
  1079. adapter->ahw->port_config = cmd.rsp.arg[1];
  1080. qlcnic_free_mbx_args(&cmd);
  1081. return err;
  1082. }
  1083. int qlcnic_83xx_setup_link_event(struct qlcnic_adapter *adapter, int enable)
  1084. {
  1085. int err;
  1086. u32 temp;
  1087. struct qlcnic_cmd_args cmd;
  1088. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_LINK_EVENT);
  1089. temp = adapter->recv_ctx->context_id << 16;
  1090. cmd.req.arg[1] = (enable ? 1 : 0) | BIT_8 | temp;
  1091. err = qlcnic_issue_cmd(adapter, &cmd);
  1092. if (err)
  1093. dev_info(&adapter->pdev->dev,
  1094. "Setup linkevent mailbox failed\n");
  1095. qlcnic_free_mbx_args(&cmd);
  1096. return err;
  1097. }
  1098. int qlcnic_83xx_nic_set_promisc(struct qlcnic_adapter *adapter, u32 mode)
  1099. {
  1100. int err;
  1101. u32 temp;
  1102. struct qlcnic_cmd_args cmd;
  1103. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1104. return -EIO;
  1105. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_MAC_RX_MODE);
  1106. temp = adapter->recv_ctx->context_id << 16;
  1107. cmd.req.arg[1] = (mode ? 1 : 0) | temp;
  1108. err = qlcnic_issue_cmd(adapter, &cmd);
  1109. if (err)
  1110. dev_info(&adapter->pdev->dev,
  1111. "Promiscous mode config failed\n");
  1112. qlcnic_free_mbx_args(&cmd);
  1113. return err;
  1114. }
  1115. int qlcnic_83xx_set_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1116. {
  1117. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1118. int status = 0;
  1119. u32 config;
  1120. status = qlcnic_83xx_get_port_config(adapter);
  1121. if (status)
  1122. return status;
  1123. config = ahw->port_config;
  1124. if (mode == QLCNIC_ILB_MODE)
  1125. ahw->port_config |= QLC_83XX_CFG_LOOPBACK_HSS;
  1126. if (mode == QLCNIC_ELB_MODE)
  1127. ahw->port_config |= QLC_83XX_CFG_LOOPBACK_EXT;
  1128. status = qlcnic_83xx_set_port_config(adapter);
  1129. if (status) {
  1130. dev_err(&adapter->pdev->dev,
  1131. "Failed to Set Loopback Mode = 0x%x.\n",
  1132. ahw->port_config);
  1133. ahw->port_config = config;
  1134. return status;
  1135. }
  1136. qlcnic_sre_macaddr_change(adapter, adapter->mac_addr, 0,
  1137. QLCNIC_MAC_ADD);
  1138. return status;
  1139. }
  1140. int qlcnic_83xx_clear_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1141. {
  1142. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1143. int status = 0;
  1144. u32 config = ahw->port_config;
  1145. if (mode == QLCNIC_ILB_MODE)
  1146. ahw->port_config &= ~QLC_83XX_CFG_LOOPBACK_HSS;
  1147. if (mode == QLCNIC_ELB_MODE)
  1148. ahw->port_config &= ~QLC_83XX_CFG_LOOPBACK_EXT;
  1149. status = qlcnic_83xx_set_port_config(adapter);
  1150. if (status) {
  1151. dev_err(&adapter->pdev->dev,
  1152. "Failed to Clear Loopback Mode = 0x%x.\n",
  1153. ahw->port_config);
  1154. ahw->port_config = config;
  1155. return status;
  1156. }
  1157. qlcnic_sre_macaddr_change(adapter, adapter->mac_addr, 0,
  1158. QLCNIC_MAC_DEL);
  1159. return status;
  1160. }
  1161. void qlcnic_83xx_config_ipaddr(struct qlcnic_adapter *adapter, __be32 ip,
  1162. int mode)
  1163. {
  1164. int err;
  1165. u32 temp;
  1166. struct qlcnic_cmd_args cmd;
  1167. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_IP_ADDR);
  1168. if (mode == QLCNIC_IP_UP) {
  1169. temp = adapter->recv_ctx->context_id << 16;
  1170. cmd.req.arg[1] = 1 | temp;
  1171. } else {
  1172. temp = adapter->recv_ctx->context_id << 16;
  1173. cmd.req.arg[1] = 2 | temp;
  1174. }
  1175. cmd.req.arg[2] = ntohl(ip);
  1176. err = qlcnic_issue_cmd(adapter, &cmd);
  1177. if (err != QLCNIC_RCODE_SUCCESS)
  1178. dev_err(&adapter->netdev->dev,
  1179. "could not notify %s IP 0x%x request\n",
  1180. (mode == QLCNIC_IP_UP) ? "Add" : "Remove", ip);
  1181. qlcnic_free_mbx_args(&cmd);
  1182. }
  1183. int qlcnic_83xx_config_hw_lro(struct qlcnic_adapter *adapter, int mode)
  1184. {
  1185. int err;
  1186. u32 temp, arg1;
  1187. struct qlcnic_cmd_args cmd;
  1188. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1189. return 0;
  1190. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_HW_LRO);
  1191. temp = adapter->recv_ctx->context_id << 16;
  1192. arg1 = (mode ? (BIT_0 | BIT_1 | BIT_3) : 0) | temp;
  1193. cmd.req.arg[1] = arg1;
  1194. err = qlcnic_issue_cmd(adapter, &cmd);
  1195. if (err)
  1196. dev_info(&adapter->pdev->dev, "LRO config failed\n");
  1197. qlcnic_free_mbx_args(&cmd);
  1198. return err;
  1199. }
  1200. int qlcnic_83xx_config_rss(struct qlcnic_adapter *adapter, int enable)
  1201. {
  1202. int err;
  1203. u32 word;
  1204. struct qlcnic_cmd_args cmd;
  1205. const u64 key[] = { 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
  1206. 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
  1207. 0x255b0ec26d5a56daULL };
  1208. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_RSS);
  1209. /*
  1210. * RSS request:
  1211. * bits 3-0: Rsvd
  1212. * 5-4: hash_type_ipv4
  1213. * 7-6: hash_type_ipv6
  1214. * 8: enable
  1215. * 9: use indirection table
  1216. * 16-31: indirection table mask
  1217. */
  1218. word = ((u32)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
  1219. ((u32)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
  1220. ((u32)(enable & 0x1) << 8) |
  1221. ((0x7ULL) << 16);
  1222. cmd.req.arg[1] = (adapter->recv_ctx->context_id);
  1223. cmd.req.arg[2] = word;
  1224. memcpy(&cmd.req.arg[4], key, sizeof(key));
  1225. err = qlcnic_issue_cmd(adapter, &cmd);
  1226. if (err)
  1227. dev_info(&adapter->pdev->dev, "RSS config failed\n");
  1228. qlcnic_free_mbx_args(&cmd);
  1229. return err;
  1230. }
  1231. int qlcnic_83xx_sre_macaddr_change(struct qlcnic_adapter *adapter, u8 *addr,
  1232. __le16 vlan_id, u8 op)
  1233. {
  1234. int err;
  1235. u32 *buf;
  1236. struct qlcnic_cmd_args cmd;
  1237. struct qlcnic_macvlan_mbx mv;
  1238. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1239. return -EIO;
  1240. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_MAC_VLAN);
  1241. if (err)
  1242. return err;
  1243. cmd.req.arg[1] = op | (1 << 8) |
  1244. (adapter->recv_ctx->context_id << 16);
  1245. mv.vlan = le16_to_cpu(vlan_id);
  1246. memcpy(&mv.mac, addr, ETH_ALEN);
  1247. buf = &cmd.req.arg[2];
  1248. memcpy(buf, &mv, sizeof(struct qlcnic_macvlan_mbx));
  1249. err = qlcnic_issue_cmd(adapter, &cmd);
  1250. if (err)
  1251. dev_err(&adapter->pdev->dev,
  1252. "MAC-VLAN %s to CAM failed, err=%d.\n",
  1253. ((op == 1) ? "add " : "delete "), err);
  1254. qlcnic_free_mbx_args(&cmd);
  1255. return err;
  1256. }
  1257. void qlcnic_83xx_change_l2_filter(struct qlcnic_adapter *adapter, u64 *addr,
  1258. __le16 vlan_id)
  1259. {
  1260. u8 mac[ETH_ALEN];
  1261. memcpy(&mac, addr, ETH_ALEN);
  1262. qlcnic_83xx_sre_macaddr_change(adapter, mac, vlan_id, QLCNIC_MAC_ADD);
  1263. }
  1264. void qlcnic_83xx_configure_mac(struct qlcnic_adapter *adapter, u8 *mac,
  1265. u8 type, struct qlcnic_cmd_args *cmd)
  1266. {
  1267. switch (type) {
  1268. case QLCNIC_SET_STATION_MAC:
  1269. case QLCNIC_SET_FAC_DEF_MAC:
  1270. memcpy(&cmd->req.arg[2], mac, sizeof(u32));
  1271. memcpy(&cmd->req.arg[3], &mac[4], sizeof(u16));
  1272. break;
  1273. }
  1274. cmd->req.arg[1] = type;
  1275. }
  1276. int qlcnic_83xx_get_mac_address(struct qlcnic_adapter *adapter, u8 *mac)
  1277. {
  1278. int err, i;
  1279. struct qlcnic_cmd_args cmd;
  1280. u32 mac_low, mac_high;
  1281. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_MAC_ADDRESS);
  1282. qlcnic_83xx_configure_mac(adapter, mac, QLCNIC_GET_CURRENT_MAC, &cmd);
  1283. err = qlcnic_issue_cmd(adapter, &cmd);
  1284. if (err == QLCNIC_RCODE_SUCCESS) {
  1285. mac_low = cmd.rsp.arg[1];
  1286. mac_high = cmd.rsp.arg[2];
  1287. for (i = 0; i < 2; i++)
  1288. mac[i] = (u8) (mac_high >> ((1 - i) * 8));
  1289. for (i = 2; i < 6; i++)
  1290. mac[i] = (u8) (mac_low >> ((5 - i) * 8));
  1291. } else {
  1292. dev_err(&adapter->pdev->dev, "Failed to get mac address%d\n",
  1293. err);
  1294. err = -EIO;
  1295. }
  1296. qlcnic_free_mbx_args(&cmd);
  1297. return err;
  1298. }
  1299. void qlcnic_83xx_config_intr_coal(struct qlcnic_adapter *adapter)
  1300. {
  1301. int err;
  1302. u32 temp;
  1303. struct qlcnic_cmd_args cmd;
  1304. struct qlcnic_nic_intr_coalesce *coal = &adapter->ahw->coal;
  1305. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1306. return;
  1307. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_INTR_COAL);
  1308. cmd.req.arg[1] = 1 | (adapter->recv_ctx->context_id << 16);
  1309. cmd.req.arg[3] = coal->flag;
  1310. temp = coal->rx_time_us << 16;
  1311. cmd.req.arg[2] = coal->rx_packets | temp;
  1312. err = qlcnic_issue_cmd(adapter, &cmd);
  1313. if (err != QLCNIC_RCODE_SUCCESS)
  1314. dev_info(&adapter->pdev->dev,
  1315. "Failed to send interrupt coalescence parameters\n");
  1316. qlcnic_free_mbx_args(&cmd);
  1317. }
  1318. static void qlcnic_83xx_handle_link_aen(struct qlcnic_adapter *adapter,
  1319. u32 data[])
  1320. {
  1321. u8 link_status, duplex;
  1322. /* link speed */
  1323. link_status = LSB(data[3]) & 1;
  1324. adapter->ahw->link_speed = MSW(data[2]);
  1325. adapter->ahw->link_autoneg = MSB(MSW(data[3]));
  1326. adapter->ahw->module_type = MSB(LSW(data[3]));
  1327. duplex = LSB(MSW(data[3]));
  1328. if (duplex)
  1329. adapter->ahw->link_duplex = DUPLEX_FULL;
  1330. else
  1331. adapter->ahw->link_duplex = DUPLEX_HALF;
  1332. adapter->ahw->has_link_events = 1;
  1333. qlcnic_advert_link_change(adapter, link_status);
  1334. }
  1335. irqreturn_t qlcnic_83xx_handle_aen(int irq, void *data)
  1336. {
  1337. struct qlcnic_adapter *adapter = data;
  1338. qlcnic_83xx_process_aen(adapter);
  1339. return IRQ_HANDLED;
  1340. }
  1341. int qlcnic_enable_eswitch(struct qlcnic_adapter *adapter, u8 port, u8 enable)
  1342. {
  1343. int err = -EIO;
  1344. struct qlcnic_cmd_args cmd;
  1345. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC) {
  1346. dev_err(&adapter->pdev->dev,
  1347. "%s: Error, invoked by non management func\n",
  1348. __func__);
  1349. return err;
  1350. }
  1351. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_TOGGLE_ESWITCH);
  1352. cmd.req.arg[1] = (port & 0xf) | BIT_4;
  1353. err = qlcnic_issue_cmd(adapter, &cmd);
  1354. if (err != QLCNIC_RCODE_SUCCESS) {
  1355. dev_err(&adapter->pdev->dev, "Failed to enable eswitch%d\n",
  1356. err);
  1357. err = -EIO;
  1358. }
  1359. qlcnic_free_mbx_args(&cmd);
  1360. return err;
  1361. }
  1362. int qlcnic_83xx_set_nic_info(struct qlcnic_adapter *adapter,
  1363. struct qlcnic_info *nic)
  1364. {
  1365. int i, err = -EIO;
  1366. struct qlcnic_cmd_args cmd;
  1367. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC) {
  1368. dev_err(&adapter->pdev->dev,
  1369. "%s: Error, invoked by non management func\n",
  1370. __func__);
  1371. return err;
  1372. }
  1373. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_NIC_INFO);
  1374. cmd.req.arg[1] = (nic->pci_func << 16);
  1375. cmd.req.arg[2] = 0x1 << 16;
  1376. cmd.req.arg[3] = nic->phys_port | (nic->switch_mode << 16);
  1377. cmd.req.arg[4] = nic->capabilities;
  1378. cmd.req.arg[5] = (nic->max_mac_filters & 0xFF) | ((nic->max_mtu) << 16);
  1379. cmd.req.arg[6] = (nic->max_tx_ques) | ((nic->max_rx_ques) << 16);
  1380. cmd.req.arg[7] = (nic->min_tx_bw) | ((nic->max_tx_bw) << 16);
  1381. for (i = 8; i < 32; i++)
  1382. cmd.req.arg[i] = 0;
  1383. err = qlcnic_issue_cmd(adapter, &cmd);
  1384. if (err != QLCNIC_RCODE_SUCCESS) {
  1385. dev_err(&adapter->pdev->dev, "Failed to set nic info%d\n",
  1386. err);
  1387. err = -EIO;
  1388. }
  1389. qlcnic_free_mbx_args(&cmd);
  1390. return err;
  1391. }
  1392. int qlcnic_83xx_get_nic_info(struct qlcnic_adapter *adapter,
  1393. struct qlcnic_info *npar_info, u8 func_id)
  1394. {
  1395. int err;
  1396. u32 temp;
  1397. u8 op = 0;
  1398. struct qlcnic_cmd_args cmd;
  1399. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_NIC_INFO);
  1400. if (func_id != adapter->ahw->pci_func) {
  1401. temp = func_id << 16;
  1402. cmd.req.arg[1] = op | BIT_31 | temp;
  1403. } else {
  1404. cmd.req.arg[1] = adapter->ahw->pci_func << 16;
  1405. }
  1406. err = qlcnic_issue_cmd(adapter, &cmd);
  1407. if (err) {
  1408. dev_info(&adapter->pdev->dev,
  1409. "Failed to get nic info %d\n", err);
  1410. goto out;
  1411. }
  1412. npar_info->op_type = cmd.rsp.arg[1];
  1413. npar_info->pci_func = cmd.rsp.arg[2] & 0xFFFF;
  1414. npar_info->op_mode = (cmd.rsp.arg[2] & 0xFFFF0000) >> 16;
  1415. npar_info->phys_port = cmd.rsp.arg[3] & 0xFFFF;
  1416. npar_info->switch_mode = (cmd.rsp.arg[3] & 0xFFFF0000) >> 16;
  1417. npar_info->capabilities = cmd.rsp.arg[4];
  1418. npar_info->max_mac_filters = cmd.rsp.arg[5] & 0xFF;
  1419. npar_info->max_mtu = (cmd.rsp.arg[5] & 0xFFFF0000) >> 16;
  1420. npar_info->max_tx_ques = cmd.rsp.arg[6] & 0xFFFF;
  1421. npar_info->max_rx_ques = (cmd.rsp.arg[6] & 0xFFFF0000) >> 16;
  1422. npar_info->min_tx_bw = cmd.rsp.arg[7] & 0xFFFF;
  1423. npar_info->max_tx_bw = (cmd.rsp.arg[7] & 0xFFFF0000) >> 16;
  1424. if (cmd.rsp.arg[8] & 0x1)
  1425. npar_info->max_bw_reg_offset = (cmd.rsp.arg[8] & 0x7FFE) >> 1;
  1426. if (cmd.rsp.arg[8] & 0x10000) {
  1427. temp = (cmd.rsp.arg[8] & 0x7FFE0000) >> 17;
  1428. npar_info->max_linkspeed_reg_offset = temp;
  1429. }
  1430. out:
  1431. qlcnic_free_mbx_args(&cmd);
  1432. return err;
  1433. }
  1434. int qlcnic_83xx_get_pci_info(struct qlcnic_adapter *adapter,
  1435. struct qlcnic_pci_info *pci_info)
  1436. {
  1437. int i, err = 0, j = 0;
  1438. u32 temp;
  1439. struct qlcnic_cmd_args cmd;
  1440. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_PCI_INFO);
  1441. err = qlcnic_issue_cmd(adapter, &cmd);
  1442. adapter->ahw->act_pci_func = 0;
  1443. if (err == QLCNIC_RCODE_SUCCESS) {
  1444. pci_info->func_count = cmd.rsp.arg[1] & 0xFF;
  1445. dev_info(&adapter->pdev->dev,
  1446. "%s: total functions = %d\n",
  1447. __func__, pci_info->func_count);
  1448. for (i = 2, j = 0; j < QLCNIC_MAX_PCI_FUNC; j++, pci_info++) {
  1449. pci_info->id = cmd.rsp.arg[i] & 0xFFFF;
  1450. pci_info->active = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1451. i++;
  1452. pci_info->type = cmd.rsp.arg[i] & 0xFFFF;
  1453. if (pci_info->type == QLCNIC_TYPE_NIC)
  1454. adapter->ahw->act_pci_func++;
  1455. temp = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1456. pci_info->default_port = temp;
  1457. i++;
  1458. pci_info->tx_min_bw = cmd.rsp.arg[i] & 0xFFFF;
  1459. temp = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1460. pci_info->tx_max_bw = temp;
  1461. i = i + 2;
  1462. memcpy(pci_info->mac, &cmd.rsp.arg[i], ETH_ALEN - 2);
  1463. i++;
  1464. memcpy(pci_info->mac + sizeof(u32), &cmd.rsp.arg[i], 2);
  1465. i = i + 3;
  1466. dev_info(&adapter->pdev->dev, "%s:\n"
  1467. "\tid = %d active = %d type = %d\n"
  1468. "\tport = %d min bw = %d max bw = %d\n"
  1469. "\tmac_addr = %pM\n", __func__,
  1470. pci_info->id, pci_info->active, pci_info->type,
  1471. pci_info->default_port, pci_info->tx_min_bw,
  1472. pci_info->tx_max_bw, pci_info->mac);
  1473. }
  1474. } else {
  1475. dev_err(&adapter->pdev->dev, "Failed to get PCI Info%d\n",
  1476. err);
  1477. err = -EIO;
  1478. }
  1479. qlcnic_free_mbx_args(&cmd);
  1480. return err;
  1481. }
  1482. int qlcnic_83xx_config_intrpt(struct qlcnic_adapter *adapter, bool op_type)
  1483. {
  1484. int i, index, err;
  1485. bool type;
  1486. u8 max_ints;
  1487. u32 val, temp;
  1488. struct qlcnic_cmd_args cmd;
  1489. max_ints = adapter->ahw->num_msix;
  1490. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_INTRPT);
  1491. cmd.req.arg[1] = max_ints;
  1492. for (i = 0, index = 2; i < max_ints; i++) {
  1493. type = op_type ? QLCNIC_INTRPT_ADD : QLCNIC_INTRPT_DEL;
  1494. val = type | (adapter->ahw->intr_tbl[i].type << 4);
  1495. if (adapter->ahw->intr_tbl[i].type == QLCNIC_INTRPT_MSIX)
  1496. val |= (adapter->ahw->intr_tbl[i].id << 16);
  1497. cmd.req.arg[index++] = val;
  1498. }
  1499. err = qlcnic_issue_cmd(adapter, &cmd);
  1500. if (err) {
  1501. dev_err(&adapter->pdev->dev,
  1502. "Failed to configure interrupts 0x%x\n", err);
  1503. goto out;
  1504. }
  1505. max_ints = cmd.rsp.arg[1];
  1506. for (i = 0, index = 2; i < max_ints; i++, index += 2) {
  1507. val = cmd.rsp.arg[index];
  1508. if (LSB(val)) {
  1509. dev_info(&adapter->pdev->dev,
  1510. "Can't configure interrupt %d\n",
  1511. adapter->ahw->intr_tbl[i].id);
  1512. continue;
  1513. }
  1514. if (op_type) {
  1515. adapter->ahw->intr_tbl[i].id = MSW(val);
  1516. adapter->ahw->intr_tbl[i].enabled = 1;
  1517. temp = cmd.rsp.arg[index + 1];
  1518. adapter->ahw->intr_tbl[i].src = temp;
  1519. } else {
  1520. adapter->ahw->intr_tbl[i].id = i;
  1521. adapter->ahw->intr_tbl[i].enabled = 0;
  1522. adapter->ahw->intr_tbl[i].src = 0;
  1523. }
  1524. }
  1525. out:
  1526. qlcnic_free_mbx_args(&cmd);
  1527. return err;
  1528. }