qlcnic.h 49 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2010 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #ifndef _QLCNIC_H_
  8. #define _QLCNIC_H_
  9. #include <linux/module.h>
  10. #include <linux/kernel.h>
  11. #include <linux/types.h>
  12. #include <linux/ioport.h>
  13. #include <linux/pci.h>
  14. #include <linux/netdevice.h>
  15. #include <linux/etherdevice.h>
  16. #include <linux/ip.h>
  17. #include <linux/in.h>
  18. #include <linux/tcp.h>
  19. #include <linux/skbuff.h>
  20. #include <linux/firmware.h>
  21. #include <linux/ethtool.h>
  22. #include <linux/mii.h>
  23. #include <linux/timer.h>
  24. #include <linux/vmalloc.h>
  25. #include <linux/io.h>
  26. #include <asm/byteorder.h>
  27. #include <linux/bitops.h>
  28. #include <linux/if_vlan.h>
  29. #include "qlcnic_hdr.h"
  30. #include "qlcnic_hw.h"
  31. #include "qlcnic_83xx_hw.h"
  32. #define _QLCNIC_LINUX_MAJOR 5
  33. #define _QLCNIC_LINUX_MINOR 0
  34. #define _QLCNIC_LINUX_SUBVERSION 30
  35. #define QLCNIC_LINUX_VERSIONID "5.0.30"
  36. #define QLCNIC_DRV_IDC_VER 0x01
  37. #define QLCNIC_DRIVER_VERSION ((_QLCNIC_LINUX_MAJOR << 16) |\
  38. (_QLCNIC_LINUX_MINOR << 8) | (_QLCNIC_LINUX_SUBVERSION))
  39. #define QLCNIC_VERSION_CODE(a, b, c) (((a) << 24) + ((b) << 16) + (c))
  40. #define _major(v) (((v) >> 24) & 0xff)
  41. #define _minor(v) (((v) >> 16) & 0xff)
  42. #define _build(v) ((v) & 0xffff)
  43. /* version in image has weird encoding:
  44. * 7:0 - major
  45. * 15:8 - minor
  46. * 31:16 - build (little endian)
  47. */
  48. #define QLCNIC_DECODE_VERSION(v) \
  49. QLCNIC_VERSION_CODE(((v) & 0xff), (((v) >> 8) & 0xff), ((v) >> 16))
  50. #define QLCNIC_MIN_FW_VERSION QLCNIC_VERSION_CODE(4, 4, 2)
  51. #define QLCNIC_NUM_FLASH_SECTORS (64)
  52. #define QLCNIC_FLASH_SECTOR_SIZE (64 * 1024)
  53. #define QLCNIC_FLASH_TOTAL_SIZE (QLCNIC_NUM_FLASH_SECTORS \
  54. * QLCNIC_FLASH_SECTOR_SIZE)
  55. #define RCV_DESC_RINGSIZE(rds_ring) \
  56. (sizeof(struct rcv_desc) * (rds_ring)->num_desc)
  57. #define RCV_BUFF_RINGSIZE(rds_ring) \
  58. (sizeof(struct qlcnic_rx_buffer) * rds_ring->num_desc)
  59. #define STATUS_DESC_RINGSIZE(sds_ring) \
  60. (sizeof(struct status_desc) * (sds_ring)->num_desc)
  61. #define TX_BUFF_RINGSIZE(tx_ring) \
  62. (sizeof(struct qlcnic_cmd_buffer) * tx_ring->num_desc)
  63. #define TX_DESC_RINGSIZE(tx_ring) \
  64. (sizeof(struct cmd_desc_type0) * tx_ring->num_desc)
  65. #define QLCNIC_P3P_A0 0x50
  66. #define QLCNIC_P3P_C0 0x58
  67. #define QLCNIC_IS_REVISION_P3P(REVISION) (REVISION >= QLCNIC_P3P_A0)
  68. #define FIRST_PAGE_GROUP_START 0
  69. #define FIRST_PAGE_GROUP_END 0x100000
  70. #define P3P_MAX_MTU (9600)
  71. #define P3P_MIN_MTU (68)
  72. #define QLCNIC_MAX_ETHERHDR 32 /* This contains some padding */
  73. #define QLCNIC_P3P_RX_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + ETH_DATA_LEN)
  74. #define QLCNIC_P3P_RX_JUMBO_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + P3P_MAX_MTU)
  75. #define QLCNIC_CT_DEFAULT_RX_BUF_LEN 2048
  76. #define QLCNIC_LRO_BUFFER_EXTRA 2048
  77. /* Tx defines */
  78. #define QLCNIC_MAX_FRAGS_PER_TX 14
  79. #define MAX_TSO_HEADER_DESC 2
  80. #define MGMT_CMD_DESC_RESV 4
  81. #define TX_STOP_THRESH ((MAX_SKB_FRAGS >> 2) + MAX_TSO_HEADER_DESC \
  82. + MGMT_CMD_DESC_RESV)
  83. #define QLCNIC_MAX_TX_TIMEOUTS 2
  84. /*
  85. * Following are the states of the Phantom. Phantom will set them and
  86. * Host will read to check if the fields are correct.
  87. */
  88. #define PHAN_INITIALIZE_FAILED 0xffff
  89. #define PHAN_INITIALIZE_COMPLETE 0xff01
  90. /* Host writes the following to notify that it has done the init-handshake */
  91. #define PHAN_INITIALIZE_ACK 0xf00f
  92. #define PHAN_PEG_RCV_INITIALIZED 0xff01
  93. #define NUM_RCV_DESC_RINGS 3
  94. #define RCV_RING_NORMAL 0
  95. #define RCV_RING_JUMBO 1
  96. #define MIN_CMD_DESCRIPTORS 64
  97. #define MIN_RCV_DESCRIPTORS 64
  98. #define MIN_JUMBO_DESCRIPTORS 32
  99. #define MAX_CMD_DESCRIPTORS 1024
  100. #define MAX_RCV_DESCRIPTORS_1G 4096
  101. #define MAX_RCV_DESCRIPTORS_10G 8192
  102. #define MAX_RCV_DESCRIPTORS_VF 2048
  103. #define MAX_JUMBO_RCV_DESCRIPTORS_1G 512
  104. #define MAX_JUMBO_RCV_DESCRIPTORS_10G 1024
  105. #define DEFAULT_RCV_DESCRIPTORS_1G 2048
  106. #define DEFAULT_RCV_DESCRIPTORS_10G 4096
  107. #define DEFAULT_RCV_DESCRIPTORS_VF 1024
  108. #define MAX_RDS_RINGS 2
  109. #define get_next_index(index, length) \
  110. (((index) + 1) & ((length) - 1))
  111. /*
  112. * Following data structures describe the descriptors that will be used.
  113. * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
  114. * we are doing LSO (above the 1500 size packet) only.
  115. */
  116. struct cmd_desc_type0 {
  117. u8 tcp_hdr_offset; /* For LSO only */
  118. u8 ip_hdr_offset; /* For LSO only */
  119. __le16 flags_opcode; /* 15:13 unused, 12:7 opcode, 6:0 flags */
  120. __le32 nfrags__length; /* 31:8 total len, 7:0 frag count */
  121. __le64 addr_buffer2;
  122. __le16 reference_handle;
  123. __le16 mss;
  124. u8 port_ctxid; /* 7:4 ctxid 3:0 port */
  125. u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
  126. __le16 conn_id; /* IPSec offoad only */
  127. __le64 addr_buffer3;
  128. __le64 addr_buffer1;
  129. __le16 buffer_length[4];
  130. __le64 addr_buffer4;
  131. u8 eth_addr[ETH_ALEN];
  132. __le16 vlan_TCI;
  133. } __attribute__ ((aligned(64)));
  134. /* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
  135. struct rcv_desc {
  136. __le16 reference_handle;
  137. __le16 reserved;
  138. __le32 buffer_length; /* allocated buffer length (usually 2K) */
  139. __le64 addr_buffer;
  140. } __packed;
  141. struct status_desc {
  142. __le64 status_desc_data[2];
  143. } __attribute__ ((aligned(16)));
  144. /* UNIFIED ROMIMAGE */
  145. #define QLCNIC_UNI_FW_MIN_SIZE 0xc8000
  146. #define QLCNIC_UNI_DIR_SECT_PRODUCT_TBL 0x0
  147. #define QLCNIC_UNI_DIR_SECT_BOOTLD 0x6
  148. #define QLCNIC_UNI_DIR_SECT_FW 0x7
  149. /*Offsets */
  150. #define QLCNIC_UNI_CHIP_REV_OFF 10
  151. #define QLCNIC_UNI_FLAGS_OFF 11
  152. #define QLCNIC_UNI_BIOS_VERSION_OFF 12
  153. #define QLCNIC_UNI_BOOTLD_IDX_OFF 27
  154. #define QLCNIC_UNI_FIRMWARE_IDX_OFF 29
  155. struct uni_table_desc{
  156. __le32 findex;
  157. __le32 num_entries;
  158. __le32 entry_size;
  159. __le32 reserved[5];
  160. };
  161. struct uni_data_desc{
  162. __le32 findex;
  163. __le32 size;
  164. __le32 reserved[5];
  165. };
  166. /* Flash Defines and Structures */
  167. #define QLCNIC_FLT_LOCATION 0x3F1000
  168. #define QLCNIC_B0_FW_IMAGE_REGION 0x74
  169. #define QLCNIC_C0_FW_IMAGE_REGION 0x97
  170. #define QLCNIC_BOOTLD_REGION 0X72
  171. struct qlcnic_flt_header {
  172. u16 version;
  173. u16 len;
  174. u16 checksum;
  175. u16 reserved;
  176. };
  177. struct qlcnic_flt_entry {
  178. u8 region;
  179. u8 reserved0;
  180. u8 attrib;
  181. u8 reserved1;
  182. u32 size;
  183. u32 start_addr;
  184. u32 end_addr;
  185. };
  186. /* Magic number to let user know flash is programmed */
  187. #define QLCNIC_BDINFO_MAGIC 0x12345678
  188. #define QLCNIC_BRDTYPE_P3P_REF_QG 0x0021
  189. #define QLCNIC_BRDTYPE_P3P_HMEZ 0x0022
  190. #define QLCNIC_BRDTYPE_P3P_10G_CX4_LP 0x0023
  191. #define QLCNIC_BRDTYPE_P3P_4_GB 0x0024
  192. #define QLCNIC_BRDTYPE_P3P_IMEZ 0x0025
  193. #define QLCNIC_BRDTYPE_P3P_10G_SFP_PLUS 0x0026
  194. #define QLCNIC_BRDTYPE_P3P_10000_BASE_T 0x0027
  195. #define QLCNIC_BRDTYPE_P3P_XG_LOM 0x0028
  196. #define QLCNIC_BRDTYPE_P3P_4_GB_MM 0x0029
  197. #define QLCNIC_BRDTYPE_P3P_10G_SFP_CT 0x002a
  198. #define QLCNIC_BRDTYPE_P3P_10G_SFP_QT 0x002b
  199. #define QLCNIC_BRDTYPE_P3P_10G_CX4 0x0031
  200. #define QLCNIC_BRDTYPE_P3P_10G_XFP 0x0032
  201. #define QLCNIC_BRDTYPE_P3P_10G_TP 0x0080
  202. #define QLCNIC_MSIX_TABLE_OFFSET 0x44
  203. /* Flash memory map */
  204. #define QLCNIC_BRDCFG_START 0x4000 /* board config */
  205. #define QLCNIC_BOOTLD_START 0x10000 /* bootld */
  206. #define QLCNIC_IMAGE_START 0x43000 /* compressed image */
  207. #define QLCNIC_USER_START 0x3E8000 /* Firmare info */
  208. #define QLCNIC_FW_VERSION_OFFSET (QLCNIC_USER_START+0x408)
  209. #define QLCNIC_FW_SIZE_OFFSET (QLCNIC_USER_START+0x40c)
  210. #define QLCNIC_FW_SERIAL_NUM_OFFSET (QLCNIC_USER_START+0x81c)
  211. #define QLCNIC_BIOS_VERSION_OFFSET (QLCNIC_USER_START+0x83c)
  212. #define QLCNIC_BRDTYPE_OFFSET (QLCNIC_BRDCFG_START+0x8)
  213. #define QLCNIC_FW_MAGIC_OFFSET (QLCNIC_BRDCFG_START+0x128)
  214. #define QLCNIC_FW_MIN_SIZE (0x3fffff)
  215. #define QLCNIC_UNIFIED_ROMIMAGE 0
  216. #define QLCNIC_FLASH_ROMIMAGE 1
  217. #define QLCNIC_UNKNOWN_ROMIMAGE 0xff
  218. #define QLCNIC_UNIFIED_ROMIMAGE_NAME "phanfw.bin"
  219. #define QLCNIC_FLASH_ROMIMAGE_NAME "flash"
  220. extern char qlcnic_driver_name[];
  221. /* Number of status descriptors to handle per interrupt */
  222. #define MAX_STATUS_HANDLE (64)
  223. /*
  224. * qlcnic_skb_frag{} is to contain mapping info for each SG list. This
  225. * has to be freed when DMA is complete. This is part of qlcnic_tx_buffer{}.
  226. */
  227. struct qlcnic_skb_frag {
  228. u64 dma;
  229. u64 length;
  230. };
  231. /* Following defines are for the state of the buffers */
  232. #define QLCNIC_BUFFER_FREE 0
  233. #define QLCNIC_BUFFER_BUSY 1
  234. /*
  235. * There will be one qlcnic_buffer per skb packet. These will be
  236. * used to save the dma info for pci_unmap_page()
  237. */
  238. struct qlcnic_cmd_buffer {
  239. struct sk_buff *skb;
  240. struct qlcnic_skb_frag frag_array[MAX_SKB_FRAGS + 1];
  241. u32 frag_count;
  242. };
  243. /* In rx_buffer, we do not need multiple fragments as is a single buffer */
  244. struct qlcnic_rx_buffer {
  245. u16 ref_handle;
  246. struct sk_buff *skb;
  247. struct list_head list;
  248. u64 dma;
  249. };
  250. /* Board types */
  251. #define QLCNIC_GBE 0x01
  252. #define QLCNIC_XGBE 0x02
  253. /*
  254. * Interrupt coalescing defaults. The defaults are for 1500 MTU. It is
  255. * adjusted based on configured MTU.
  256. */
  257. #define QLCNIC_DEFAULT_INTR_COALESCE_RX_TIME_US 3
  258. #define QLCNIC_DEFAULT_INTR_COALESCE_RX_PACKETS 256
  259. #define QLCNIC_INTR_DEFAULT 0x04
  260. #define QLCNIC_CONFIG_INTR_COALESCE 3
  261. struct qlcnic_nic_intr_coalesce {
  262. u8 type;
  263. u8 sts_ring_mask;
  264. u16 rx_packets;
  265. u16 rx_time_us;
  266. u16 flag;
  267. u32 timer_out;
  268. };
  269. struct qlcnic_dump_template_hdr {
  270. u32 type;
  271. u32 offset;
  272. u32 size;
  273. u32 cap_mask;
  274. u32 num_entries;
  275. u32 version;
  276. u32 timestamp;
  277. u32 checksum;
  278. u32 drv_cap_mask;
  279. u32 sys_info[3];
  280. u32 saved_state[16];
  281. u32 cap_sizes[8];
  282. u32 rsvd[0];
  283. };
  284. struct qlcnic_fw_dump {
  285. u8 clr; /* flag to indicate if dump is cleared */
  286. u8 enable; /* enable/disable dump */
  287. u32 size; /* total size of the dump */
  288. void *data; /* dump data area */
  289. struct qlcnic_dump_template_hdr *tmpl_hdr;
  290. };
  291. /*
  292. * One hardware_context{} per adapter
  293. * contains interrupt info as well shared hardware info.
  294. */
  295. struct qlcnic_hardware_context {
  296. void __iomem *pci_base0;
  297. void __iomem *ocm_win_crb;
  298. unsigned long pci_len0;
  299. rwlock_t crb_lock;
  300. struct mutex mem_lock;
  301. u8 revision_id;
  302. u8 pci_func;
  303. u8 linkup;
  304. u8 loopback_state;
  305. u8 beacon_state;
  306. u8 has_link_events;
  307. u8 fw_type;
  308. u8 physical_port;
  309. u8 reset_context;
  310. u8 msix_supported;
  311. u8 max_mac_filters;
  312. u8 mc_enabled;
  313. u8 max_mc_count;
  314. u8 diag_test;
  315. u8 num_msix;
  316. u8 nic_mode;
  317. char diag_cnt;
  318. u16 port_type;
  319. u16 board_type;
  320. u16 link_speed;
  321. u16 link_duplex;
  322. u16 link_autoneg;
  323. u16 module_type;
  324. u16 op_mode;
  325. u16 switch_mode;
  326. u16 max_tx_ques;
  327. u16 max_rx_ques;
  328. u16 max_mtu;
  329. u32 msg_enable;
  330. u16 act_pci_func;
  331. u32 capabilities;
  332. u32 temp;
  333. u32 int_vec_bit;
  334. u32 fw_hal_version;
  335. u32 port_config;
  336. struct qlcnic_hardware_ops *hw_ops;
  337. struct qlcnic_nic_intr_coalesce coal;
  338. struct qlcnic_fw_dump fw_dump;
  339. struct qlcnic_intrpt_config *intr_tbl;
  340. u32 *reg_tbl;
  341. u32 *ext_reg_tbl;
  342. u32 mbox_aen[QLC_83XX_MBX_AEN_CNT];
  343. u32 mbox_reg[4];
  344. spinlock_t mbx_lock;
  345. };
  346. struct qlcnic_adapter_stats {
  347. u64 xmitcalled;
  348. u64 xmitfinished;
  349. u64 rxdropped;
  350. u64 txdropped;
  351. u64 csummed;
  352. u64 rx_pkts;
  353. u64 lro_pkts;
  354. u64 rxbytes;
  355. u64 txbytes;
  356. u64 lrobytes;
  357. u64 lso_frames;
  358. u64 xmit_on;
  359. u64 xmit_off;
  360. u64 skb_alloc_failure;
  361. u64 null_rxbuf;
  362. u64 rx_dma_map_error;
  363. u64 tx_dma_map_error;
  364. u64 spurious_intr;
  365. u64 mac_filter_limit_overrun;
  366. };
  367. /*
  368. * Rcv Descriptor Context. One such per Rcv Descriptor. There may
  369. * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
  370. */
  371. struct qlcnic_host_rds_ring {
  372. void __iomem *crb_rcv_producer;
  373. struct rcv_desc *desc_head;
  374. struct qlcnic_rx_buffer *rx_buf_arr;
  375. u32 num_desc;
  376. u32 producer;
  377. u32 dma_size;
  378. u32 skb_size;
  379. u32 flags;
  380. struct list_head free_list;
  381. spinlock_t lock;
  382. dma_addr_t phys_addr;
  383. } ____cacheline_internodealigned_in_smp;
  384. struct qlcnic_host_sds_ring {
  385. u32 consumer;
  386. u32 num_desc;
  387. void __iomem *crb_sts_consumer;
  388. struct status_desc *desc_head;
  389. struct qlcnic_adapter *adapter;
  390. struct napi_struct napi;
  391. struct list_head free_list[NUM_RCV_DESC_RINGS];
  392. void __iomem *crb_intr_mask;
  393. int irq;
  394. dma_addr_t phys_addr;
  395. char name[IFNAMSIZ+4];
  396. } ____cacheline_internodealigned_in_smp;
  397. struct qlcnic_host_tx_ring {
  398. int irq;
  399. void __iomem *crb_intr_mask;
  400. char name[IFNAMSIZ+4];
  401. u16 ctx_id;
  402. u32 producer;
  403. u32 sw_consumer;
  404. u32 num_desc;
  405. void __iomem *crb_cmd_producer;
  406. struct cmd_desc_type0 *desc_head;
  407. struct qlcnic_adapter *adapter;
  408. struct napi_struct napi;
  409. struct qlcnic_cmd_buffer *cmd_buf_arr;
  410. __le32 *hw_consumer;
  411. dma_addr_t phys_addr;
  412. dma_addr_t hw_cons_phys_addr;
  413. struct netdev_queue *txq;
  414. } ____cacheline_internodealigned_in_smp;
  415. /*
  416. * Receive context. There is one such structure per instance of the
  417. * receive processing. Any state information that is relevant to
  418. * the receive, and is must be in this structure. The global data may be
  419. * present elsewhere.
  420. */
  421. struct qlcnic_recv_context {
  422. struct qlcnic_host_rds_ring *rds_rings;
  423. struct qlcnic_host_sds_ring *sds_rings;
  424. u32 state;
  425. u16 context_id;
  426. u16 virt_port;
  427. };
  428. /* HW context creation */
  429. #define QLCNIC_OS_CRB_RETRY_COUNT 4000
  430. #define QLCNIC_CDRP_CMD_BIT 0x80000000
  431. /*
  432. * All responses must have the QLCNIC_CDRP_CMD_BIT cleared
  433. * in the crb QLCNIC_CDRP_CRB_OFFSET.
  434. */
  435. #define QLCNIC_CDRP_FORM_RSP(rsp) (rsp)
  436. #define QLCNIC_CDRP_IS_RSP(rsp) (((rsp) & QLCNIC_CDRP_CMD_BIT) == 0)
  437. #define QLCNIC_CDRP_RSP_OK 0x00000001
  438. #define QLCNIC_CDRP_RSP_FAIL 0x00000002
  439. #define QLCNIC_CDRP_RSP_TIMEOUT 0x00000003
  440. /*
  441. * All commands must have the QLCNIC_CDRP_CMD_BIT set in
  442. * the crb QLCNIC_CDRP_CRB_OFFSET.
  443. */
  444. #define QLCNIC_CDRP_FORM_CMD(cmd) (QLCNIC_CDRP_CMD_BIT | (cmd))
  445. #define QLCNIC_CDRP_IS_CMD(cmd) (((cmd) & QLCNIC_CDRP_CMD_BIT) != 0)
  446. #define QLCNIC_CDRP_CMD_SUBMIT_CAPABILITIES 0x00000001
  447. #define QLCNIC_CDRP_CMD_READ_MAX_RDS_PER_CTX 0x00000002
  448. #define QLCNIC_CDRP_CMD_READ_MAX_SDS_PER_CTX 0x00000003
  449. #define QLCNIC_CDRP_CMD_READ_MAX_RULES_PER_CTX 0x00000004
  450. #define QLCNIC_CDRP_CMD_READ_MAX_RX_CTX 0x00000005
  451. #define QLCNIC_CDRP_CMD_READ_MAX_TX_CTX 0x00000006
  452. #define QLCNIC_CDRP_CMD_CREATE_RX_CTX 0x00000007
  453. #define QLCNIC_CDRP_CMD_DESTROY_RX_CTX 0x00000008
  454. #define QLCNIC_CDRP_CMD_CREATE_TX_CTX 0x00000009
  455. #define QLCNIC_CDRP_CMD_DESTROY_TX_CTX 0x0000000a
  456. #define QLCNIC_CDRP_CMD_INTRPT_TEST 0x00000011
  457. #define QLCNIC_CDRP_CMD_SET_MTU 0x00000012
  458. #define QLCNIC_CDRP_CMD_READ_PHY 0x00000013
  459. #define QLCNIC_CDRP_CMD_WRITE_PHY 0x00000014
  460. #define QLCNIC_CDRP_CMD_READ_HW_REG 0x00000015
  461. #define QLCNIC_CDRP_CMD_GET_FLOW_CTL 0x00000016
  462. #define QLCNIC_CDRP_CMD_SET_FLOW_CTL 0x00000017
  463. #define QLCNIC_CDRP_CMD_READ_MAX_MTU 0x00000018
  464. #define QLCNIC_CDRP_CMD_READ_MAX_LRO 0x00000019
  465. #define QLCNIC_CDRP_CMD_MAC_ADDRESS 0x0000001f
  466. #define QLCNIC_CDRP_CMD_GET_PCI_INFO 0x00000020
  467. #define QLCNIC_CDRP_CMD_GET_NIC_INFO 0x00000021
  468. #define QLCNIC_CDRP_CMD_SET_NIC_INFO 0x00000022
  469. #define QLCNIC_CDRP_CMD_GET_ESWITCH_CAPABILITY 0x00000024
  470. #define QLCNIC_CDRP_CMD_TOGGLE_ESWITCH 0x00000025
  471. #define QLCNIC_CDRP_CMD_GET_ESWITCH_STATUS 0x00000026
  472. #define QLCNIC_CDRP_CMD_SET_PORTMIRRORING 0x00000027
  473. #define QLCNIC_CDRP_CMD_CONFIGURE_ESWITCH 0x00000028
  474. #define QLCNIC_CDRP_CMD_GET_ESWITCH_PORT_CONFIG 0x00000029
  475. #define QLCNIC_CDRP_CMD_GET_ESWITCH_STATS 0x0000002a
  476. #define QLCNIC_CDRP_CMD_CONFIG_PORT 0x0000002E
  477. #define QLCNIC_CDRP_CMD_TEMP_SIZE 0x0000002f
  478. #define QLCNIC_CDRP_CMD_GET_TEMP_HDR 0x00000030
  479. #define QLCNIC_CDRP_CMD_GET_MAC_STATS 0x00000037
  480. #define QLCNIC_RCODE_SUCCESS 0
  481. #define QLCNIC_RCODE_INVALID_ARGS 6
  482. #define QLCNIC_RCODE_NOT_SUPPORTED 9
  483. #define QLCNIC_RCODE_NOT_PERMITTED 10
  484. #define QLCNIC_RCODE_NOT_IMPL 15
  485. #define QLCNIC_RCODE_INVALID 16
  486. #define QLCNIC_RCODE_TIMEOUT 17
  487. #define QLCNIC_DESTROY_CTX_RESET 0
  488. /*
  489. * Capabilities Announced
  490. */
  491. #define QLCNIC_CAP0_LEGACY_CONTEXT (1)
  492. #define QLCNIC_CAP0_LEGACY_MN (1 << 2)
  493. #define QLCNIC_CAP0_LSO (1 << 6)
  494. #define QLCNIC_CAP0_JUMBO_CONTIGUOUS (1 << 7)
  495. #define QLCNIC_CAP0_LRO_CONTIGUOUS (1 << 8)
  496. #define QLCNIC_CAP0_VALIDOFF (1 << 11)
  497. #define QLCNIC_CAP0_LRO_MSS (1 << 21)
  498. /*
  499. * Context state
  500. */
  501. #define QLCNIC_HOST_CTX_STATE_FREED 0
  502. #define QLCNIC_HOST_CTX_STATE_ACTIVE 2
  503. /*
  504. * Rx context
  505. */
  506. struct qlcnic_hostrq_sds_ring {
  507. __le64 host_phys_addr; /* Ring base addr */
  508. __le32 ring_size; /* Ring entries */
  509. __le16 msi_index;
  510. __le16 rsvd; /* Padding */
  511. } __packed;
  512. struct qlcnic_hostrq_rds_ring {
  513. __le64 host_phys_addr; /* Ring base addr */
  514. __le64 buff_size; /* Packet buffer size */
  515. __le32 ring_size; /* Ring entries */
  516. __le32 ring_kind; /* Class of ring */
  517. } __packed;
  518. struct qlcnic_hostrq_rx_ctx {
  519. __le64 host_rsp_dma_addr; /* Response dma'd here */
  520. __le32 capabilities[4]; /* Flag bit vector */
  521. __le32 host_int_crb_mode; /* Interrupt crb usage */
  522. __le32 host_rds_crb_mode; /* RDS crb usage */
  523. /* These ring offsets are relative to data[0] below */
  524. __le32 rds_ring_offset; /* Offset to RDS config */
  525. __le32 sds_ring_offset; /* Offset to SDS config */
  526. __le16 num_rds_rings; /* Count of RDS rings */
  527. __le16 num_sds_rings; /* Count of SDS rings */
  528. __le16 valid_field_offset;
  529. u8 txrx_sds_binding;
  530. u8 msix_handler;
  531. u8 reserved[128]; /* reserve space for future expansion*/
  532. /* MUST BE 64-bit aligned.
  533. The following is packed:
  534. - N hostrq_rds_rings
  535. - N hostrq_sds_rings */
  536. char data[0];
  537. } __packed;
  538. struct qlcnic_cardrsp_rds_ring{
  539. __le32 host_producer_crb; /* Crb to use */
  540. __le32 rsvd1; /* Padding */
  541. } __packed;
  542. struct qlcnic_cardrsp_sds_ring {
  543. __le32 host_consumer_crb; /* Crb to use */
  544. __le32 interrupt_crb; /* Crb to use */
  545. } __packed;
  546. struct qlcnic_cardrsp_rx_ctx {
  547. /* These ring offsets are relative to data[0] below */
  548. __le32 rds_ring_offset; /* Offset to RDS config */
  549. __le32 sds_ring_offset; /* Offset to SDS config */
  550. __le32 host_ctx_state; /* Starting State */
  551. __le32 num_fn_per_port; /* How many PCI fn share the port */
  552. __le16 num_rds_rings; /* Count of RDS rings */
  553. __le16 num_sds_rings; /* Count of SDS rings */
  554. __le16 context_id; /* Handle for context */
  555. u8 phys_port; /* Physical id of port */
  556. u8 virt_port; /* Virtual/Logical id of port */
  557. u8 reserved[128]; /* save space for future expansion */
  558. /* MUST BE 64-bit aligned.
  559. The following is packed:
  560. - N cardrsp_rds_rings
  561. - N cardrs_sds_rings */
  562. char data[0];
  563. } __packed;
  564. #define SIZEOF_HOSTRQ_RX(HOSTRQ_RX, rds_rings, sds_rings) \
  565. (sizeof(HOSTRQ_RX) + \
  566. (rds_rings)*(sizeof(struct qlcnic_hostrq_rds_ring)) + \
  567. (sds_rings)*(sizeof(struct qlcnic_hostrq_sds_ring)))
  568. #define SIZEOF_CARDRSP_RX(CARDRSP_RX, rds_rings, sds_rings) \
  569. (sizeof(CARDRSP_RX) + \
  570. (rds_rings)*(sizeof(struct qlcnic_cardrsp_rds_ring)) + \
  571. (sds_rings)*(sizeof(struct qlcnic_cardrsp_sds_ring)))
  572. /*
  573. * Tx context
  574. */
  575. struct qlcnic_hostrq_cds_ring {
  576. __le64 host_phys_addr; /* Ring base addr */
  577. __le32 ring_size; /* Ring entries */
  578. __le32 rsvd; /* Padding */
  579. } __packed;
  580. struct qlcnic_hostrq_tx_ctx {
  581. __le64 host_rsp_dma_addr; /* Response dma'd here */
  582. __le64 cmd_cons_dma_addr; /* */
  583. __le64 dummy_dma_addr; /* */
  584. __le32 capabilities[4]; /* Flag bit vector */
  585. __le32 host_int_crb_mode; /* Interrupt crb usage */
  586. __le32 rsvd1; /* Padding */
  587. __le16 rsvd2; /* Padding */
  588. __le16 interrupt_ctl;
  589. __le16 msi_index;
  590. __le16 rsvd3; /* Padding */
  591. struct qlcnic_hostrq_cds_ring cds_ring; /* Desc of cds ring */
  592. u8 reserved[128]; /* future expansion */
  593. } __packed;
  594. struct qlcnic_cardrsp_cds_ring {
  595. __le32 host_producer_crb; /* Crb to use */
  596. __le32 interrupt_crb; /* Crb to use */
  597. } __packed;
  598. struct qlcnic_cardrsp_tx_ctx {
  599. __le32 host_ctx_state; /* Starting state */
  600. __le16 context_id; /* Handle for context */
  601. u8 phys_port; /* Physical id of port */
  602. u8 virt_port; /* Virtual/Logical id of port */
  603. struct qlcnic_cardrsp_cds_ring cds_ring; /* Card cds settings */
  604. u8 reserved[128]; /* future expansion */
  605. } __packed;
  606. #define SIZEOF_HOSTRQ_TX(HOSTRQ_TX) (sizeof(HOSTRQ_TX))
  607. #define SIZEOF_CARDRSP_TX(CARDRSP_TX) (sizeof(CARDRSP_TX))
  608. /* CRB */
  609. #define QLCNIC_HOST_RDS_CRB_MODE_UNIQUE 0
  610. #define QLCNIC_HOST_RDS_CRB_MODE_SHARED 1
  611. #define QLCNIC_HOST_RDS_CRB_MODE_CUSTOM 2
  612. #define QLCNIC_HOST_RDS_CRB_MODE_MAX 3
  613. #define QLCNIC_HOST_INT_CRB_MODE_UNIQUE 0
  614. #define QLCNIC_HOST_INT_CRB_MODE_SHARED 1
  615. #define QLCNIC_HOST_INT_CRB_MODE_NORX 2
  616. #define QLCNIC_HOST_INT_CRB_MODE_NOTX 3
  617. #define QLCNIC_HOST_INT_CRB_MODE_NORXTX 4
  618. /* MAC */
  619. #define MC_COUNT_P3P 38
  620. #define QLCNIC_MAC_NOOP 0
  621. #define QLCNIC_MAC_ADD 1
  622. #define QLCNIC_MAC_DEL 2
  623. #define QLCNIC_MAC_VLAN_ADD 3
  624. #define QLCNIC_MAC_VLAN_DEL 4
  625. struct qlcnic_mac_list_s {
  626. struct list_head list;
  627. uint8_t mac_addr[ETH_ALEN+2];
  628. };
  629. #define QLCNIC_HOST_REQUEST 0x13
  630. #define QLCNIC_REQUEST 0x14
  631. #define QLCNIC_MAC_EVENT 0x1
  632. #define QLCNIC_IP_UP 2
  633. #define QLCNIC_IP_DOWN 3
  634. #define QLCNIC_ILB_MODE 0x1
  635. #define QLCNIC_ELB_MODE 0x2
  636. #define QLCNIC_LINKEVENT 0x1
  637. #define QLCNIC_LB_RESPONSE 0x2
  638. #define QLCNIC_IS_LB_CONFIGURED(VAL) \
  639. (VAL == (QLCNIC_LINKEVENT | QLCNIC_LB_RESPONSE))
  640. /*
  641. * Driver --> Firmware
  642. */
  643. #define QLCNIC_H2C_OPCODE_CONFIG_RSS 0x1
  644. #define QLCNIC_H2C_OPCODE_CONFIG_INTR_COALESCE 0x3
  645. #define QLCNIC_H2C_OPCODE_CONFIG_LED 0x4
  646. #define QLCNIC_H2C_OPCODE_LRO_REQUEST 0x7
  647. #define QLCNIC_H2C_OPCODE_SET_MAC_RECEIVE_MODE 0xc
  648. #define QLCNIC_H2C_OPCODE_CONFIG_IPADDR 0x12
  649. #define QLCNIC_H2C_OPCODE_GET_LINKEVENT 0x15
  650. #define QLCNIC_H2C_OPCODE_CONFIG_BRIDGING 0x17
  651. #define QLCNIC_H2C_OPCODE_CONFIG_HW_LRO 0x18
  652. #define QLCNIC_H2C_OPCODE_CONFIG_LOOPBACK 0x13
  653. /*
  654. * Firmware --> Driver
  655. */
  656. #define QLCNIC_C2H_OPCODE_CONFIG_LOOPBACK 0x8f
  657. #define QLCNIC_C2H_OPCODE_GET_LINKEVENT_RESPONSE 0x8D
  658. #define VPORT_MISS_MODE_DROP 0 /* drop all unmatched */
  659. #define VPORT_MISS_MODE_ACCEPT_ALL 1 /* accept all packets */
  660. #define VPORT_MISS_MODE_ACCEPT_MULTI 2 /* accept unmatched multicast */
  661. #define QLCNIC_LRO_REQUEST_CLEANUP 4
  662. /* Capabilites received */
  663. #define QLCNIC_FW_CAPABILITY_TSO BIT_1
  664. #define QLCNIC_FW_CAPABILITY_BDG BIT_8
  665. #define QLCNIC_FW_CAPABILITY_FVLANTX BIT_9
  666. #define QLCNIC_FW_CAPABILITY_HW_LRO BIT_10
  667. #define QLCNIC_FW_CAPABILITY_MULTI_LOOPBACK BIT_27
  668. #define QLCNIC_FW_CAPABILITY_MORE_CAPS BIT_31
  669. #define QLCNIC_FW_CAPABILITY_2_LRO_MAX_TCP_SEG BIT_2
  670. /* module types */
  671. #define LINKEVENT_MODULE_NOT_PRESENT 1
  672. #define LINKEVENT_MODULE_OPTICAL_UNKNOWN 2
  673. #define LINKEVENT_MODULE_OPTICAL_SRLR 3
  674. #define LINKEVENT_MODULE_OPTICAL_LRM 4
  675. #define LINKEVENT_MODULE_OPTICAL_SFP_1G 5
  676. #define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE 6
  677. #define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN 7
  678. #define LINKEVENT_MODULE_TWINAX 8
  679. #define LINKSPEED_10GBPS 10000
  680. #define LINKSPEED_1GBPS 1000
  681. #define LINKSPEED_100MBPS 100
  682. #define LINKSPEED_10MBPS 10
  683. #define LINKSPEED_ENCODED_10MBPS 0
  684. #define LINKSPEED_ENCODED_100MBPS 1
  685. #define LINKSPEED_ENCODED_1GBPS 2
  686. #define LINKEVENT_AUTONEG_DISABLED 0
  687. #define LINKEVENT_AUTONEG_ENABLED 1
  688. #define LINKEVENT_HALF_DUPLEX 0
  689. #define LINKEVENT_FULL_DUPLEX 1
  690. #define LINKEVENT_LINKSPEED_MBPS 0
  691. #define LINKEVENT_LINKSPEED_ENCODED 1
  692. /* firmware response header:
  693. * 63:58 - message type
  694. * 57:56 - owner
  695. * 55:53 - desc count
  696. * 52:48 - reserved
  697. * 47:40 - completion id
  698. * 39:32 - opcode
  699. * 31:16 - error code
  700. * 15:00 - reserved
  701. */
  702. #define qlcnic_get_nic_msg_opcode(msg_hdr) \
  703. ((msg_hdr >> 32) & 0xFF)
  704. struct qlcnic_fw_msg {
  705. union {
  706. struct {
  707. u64 hdr;
  708. u64 body[7];
  709. };
  710. u64 words[8];
  711. };
  712. };
  713. struct qlcnic_nic_req {
  714. __le64 qhdr;
  715. __le64 req_hdr;
  716. __le64 words[6];
  717. } __packed;
  718. struct qlcnic_mac_req {
  719. u8 op;
  720. u8 tag;
  721. u8 mac_addr[6];
  722. };
  723. struct qlcnic_vlan_req {
  724. __le16 vlan_id;
  725. __le16 rsvd[3];
  726. } __packed;
  727. struct qlcnic_ipaddr {
  728. __be32 ipv4;
  729. __be32 ipv6[4];
  730. };
  731. #define QLCNIC_MSI_ENABLED 0x02
  732. #define QLCNIC_MSIX_ENABLED 0x04
  733. #define QLCNIC_LRO_ENABLED 0x01
  734. #define QLCNIC_LRO_DISABLED 0x00
  735. #define QLCNIC_BRIDGE_ENABLED 0X10
  736. #define QLCNIC_DIAG_ENABLED 0x20
  737. #define QLCNIC_ESWITCH_ENABLED 0x40
  738. #define QLCNIC_ADAPTER_INITIALIZED 0x80
  739. #define QLCNIC_TAGGING_ENABLED 0x100
  740. #define QLCNIC_MACSPOOF 0x200
  741. #define QLCNIC_MAC_OVERRIDE_DISABLED 0x400
  742. #define QLCNIC_PROMISC_DISABLED 0x800
  743. #define QLCNIC_NEED_FLR 0x1000
  744. #define QLCNIC_FW_RESET_OWNER 0x2000
  745. #define QLCNIC_FW_HANG 0x4000
  746. #define QLCNIC_FW_LRO_MSS_CAP 0x8000
  747. #define QLCNIC_IS_MSI_FAMILY(adapter) \
  748. ((adapter)->flags & (QLCNIC_MSI_ENABLED | QLCNIC_MSIX_ENABLED))
  749. #define QLCNIC_DEF_NUM_STS_DESC_RINGS 4
  750. #define QLCNIC_MSIX_TBL_SPACE 8192
  751. #define QLCNIC_PCI_REG_MSIX_TBL 0x44
  752. #define QLCNIC_MSIX_TBL_PGSIZE 4096
  753. #define QLCNIC_NETDEV_WEIGHT 128
  754. #define QLCNIC_ADAPTER_UP_MAGIC 777
  755. #define __QLCNIC_FW_ATTACHED 0
  756. #define __QLCNIC_DEV_UP 1
  757. #define __QLCNIC_RESETTING 2
  758. #define __QLCNIC_START_FW 4
  759. #define __QLCNIC_AER 5
  760. #define __QLCNIC_DIAG_RES_ALLOC 6
  761. #define __QLCNIC_LED_ENABLE 7
  762. #define QLCNIC_INTERRUPT_TEST 1
  763. #define QLCNIC_LOOPBACK_TEST 2
  764. #define QLCNIC_LED_TEST 3
  765. #define QLCNIC_FILTER_AGE 80
  766. #define QLCNIC_READD_AGE 20
  767. #define QLCNIC_LB_MAX_FILTERS 64
  768. #define QLCNIC_LB_BUCKET_SIZE 32
  769. /* QLCNIC Driver Error Code */
  770. #define QLCNIC_FW_NOT_RESPOND 51
  771. #define QLCNIC_TEST_IN_PROGRESS 52
  772. #define QLCNIC_UNDEFINED_ERROR 53
  773. #define QLCNIC_LB_CABLE_NOT_CONN 54
  774. struct qlcnic_filter {
  775. struct hlist_node fnode;
  776. u8 faddr[ETH_ALEN];
  777. __le16 vlan_id;
  778. unsigned long ftime;
  779. };
  780. struct qlcnic_filter_hash {
  781. struct hlist_head *fhead;
  782. u8 fnum;
  783. u16 fmax;
  784. u16 fbucket_size;
  785. };
  786. struct qlcnic_adapter {
  787. struct qlcnic_hardware_context *ahw;
  788. struct qlcnic_recv_context *recv_ctx;
  789. struct qlcnic_host_tx_ring *tx_ring;
  790. struct net_device *netdev;
  791. struct pci_dev *pdev;
  792. unsigned long state;
  793. u32 flags;
  794. int max_drv_tx_rings;
  795. u16 num_txd;
  796. u16 num_rxd;
  797. u16 num_jumbo_rxd;
  798. u16 max_rxd;
  799. u16 max_jumbo_rxd;
  800. u8 max_rds_rings;
  801. u8 max_sds_rings;
  802. u8 rx_csum;
  803. u8 portnum;
  804. u8 fw_wait_cnt;
  805. u8 fw_fail_cnt;
  806. u8 tx_timeo_cnt;
  807. u8 need_fw_reset;
  808. u16 is_up;
  809. u16 pvid;
  810. u32 irq;
  811. u32 heartbeat;
  812. u8 dev_state;
  813. u8 reset_ack_timeo;
  814. u8 dev_init_timeo;
  815. u8 mac_addr[ETH_ALEN];
  816. u64 dev_rst_time;
  817. u8 mac_learn;
  818. unsigned long vlans[BITS_TO_LONGS(VLAN_N_VID)];
  819. struct qlcnic_npar_info *npars;
  820. struct qlcnic_eswitch *eswitch;
  821. struct qlcnic_nic_template *nic_ops;
  822. struct qlcnic_adapter_stats stats;
  823. struct list_head mac_list;
  824. void __iomem *tgt_mask_reg;
  825. void __iomem *tgt_status_reg;
  826. void __iomem *crb_int_state_reg;
  827. void __iomem *isr_int_vec;
  828. struct msix_entry *msix_entries;
  829. struct workqueue_struct *qlcnic_wq;
  830. struct delayed_work fw_work;
  831. struct delayed_work idc_aen_work;
  832. struct qlcnic_filter_hash fhash;
  833. spinlock_t tx_clean_lock;
  834. spinlock_t mac_learn_lock;
  835. u32 file_prd_off; /*File fw product offset*/
  836. u32 fw_version;
  837. const struct firmware *fw;
  838. };
  839. struct qlcnic_info_le {
  840. __le16 pci_func;
  841. __le16 op_mode; /* 1 = Priv, 2 = NP, 3 = NP passthru */
  842. __le16 phys_port;
  843. __le16 switch_mode; /* 0 = disabled, 1 = int, 2 = ext */
  844. __le32 capabilities;
  845. u8 max_mac_filters;
  846. u8 reserved1;
  847. __le16 max_mtu;
  848. __le16 max_tx_ques;
  849. __le16 max_rx_ques;
  850. __le16 min_tx_bw;
  851. __le16 max_tx_bw;
  852. __le32 op_type;
  853. __le16 max_bw_reg_offset;
  854. __le16 max_linkspeed_reg_offset;
  855. __le32 capability1;
  856. __le32 capability2;
  857. __le32 capability3;
  858. __le16 max_tx_mac_filters;
  859. __le16 max_rx_mcast_mac_filters;
  860. __le16 max_rx_ucast_mac_filters;
  861. __le16 max_rx_ip_addr;
  862. __le16 max_rx_lro_flow;
  863. __le16 max_rx_status_rings;
  864. __le16 max_rx_buf_rings;
  865. __le16 max_tx_vlan_keys;
  866. u8 total_pf;
  867. u8 total_rss_engines;
  868. __le16 max_vports;
  869. u8 reserved2[64];
  870. } __packed;
  871. struct qlcnic_info {
  872. u16 pci_func;
  873. u16 op_mode;
  874. u16 phys_port;
  875. u16 switch_mode;
  876. u32 capabilities;
  877. u8 max_mac_filters;
  878. u8 reserved1;
  879. u16 max_mtu;
  880. u16 max_tx_ques;
  881. u16 max_rx_ques;
  882. u16 min_tx_bw;
  883. u16 max_tx_bw;
  884. u32 op_type;
  885. u16 max_bw_reg_offset;
  886. u16 max_linkspeed_reg_offset;
  887. u32 capability1;
  888. u32 capability2;
  889. u32 capability3;
  890. u16 max_tx_mac_filters;
  891. u16 max_rx_mcast_mac_filters;
  892. u16 max_rx_ucast_mac_filters;
  893. u16 max_rx_ip_addr;
  894. u16 max_rx_lro_flow;
  895. u16 max_rx_status_rings;
  896. u16 max_rx_buf_rings;
  897. u16 max_tx_vlan_keys;
  898. u8 total_pf;
  899. u8 total_rss_engines;
  900. u16 max_vports;
  901. };
  902. struct qlcnic_pci_info_le {
  903. __le16 id; /* pci function id */
  904. __le16 active; /* 1 = Enabled */
  905. __le16 type; /* 1 = NIC, 2 = FCoE, 3 = iSCSI */
  906. __le16 default_port; /* default port number */
  907. __le16 tx_min_bw; /* Multiple of 100mbpc */
  908. __le16 tx_max_bw;
  909. __le16 reserved1[2];
  910. u8 mac[ETH_ALEN];
  911. __le16 func_count;
  912. u8 reserved2[104];
  913. } __packed;
  914. struct qlcnic_pci_info {
  915. u16 id;
  916. u16 active;
  917. u16 type;
  918. u16 default_port;
  919. u16 tx_min_bw;
  920. u16 tx_max_bw;
  921. u8 mac[ETH_ALEN];
  922. u16 func_count;
  923. };
  924. struct qlcnic_npar_info {
  925. u16 pvid;
  926. u16 min_bw;
  927. u16 max_bw;
  928. u8 phy_port;
  929. u8 type;
  930. u8 active;
  931. u8 enable_pm;
  932. u8 dest_npar;
  933. u8 discard_tagged;
  934. u8 mac_override;
  935. u8 mac_anti_spoof;
  936. u8 promisc_mode;
  937. u8 offload_flags;
  938. u8 pci_func;
  939. };
  940. struct qlcnic_eswitch {
  941. u8 port;
  942. u8 active_vports;
  943. u8 active_vlans;
  944. u8 active_ucast_filters;
  945. u8 max_ucast_filters;
  946. u8 max_active_vlans;
  947. u32 flags;
  948. #define QLCNIC_SWITCH_ENABLE BIT_1
  949. #define QLCNIC_SWITCH_VLAN_FILTERING BIT_2
  950. #define QLCNIC_SWITCH_PROMISC_MODE BIT_3
  951. #define QLCNIC_SWITCH_PORT_MIRRORING BIT_4
  952. };
  953. /* Return codes for Error handling */
  954. #define QL_STATUS_INVALID_PARAM -1
  955. #define MAX_BW 100 /* % of link speed */
  956. #define MAX_VLAN_ID 4095
  957. #define MIN_VLAN_ID 2
  958. #define DEFAULT_MAC_LEARN 1
  959. #define IS_VALID_VLAN(vlan) (vlan >= MIN_VLAN_ID && vlan < MAX_VLAN_ID)
  960. #define IS_VALID_BW(bw) (bw <= MAX_BW)
  961. struct qlcnic_pci_func_cfg {
  962. u16 func_type;
  963. u16 min_bw;
  964. u16 max_bw;
  965. u16 port_num;
  966. u8 pci_func;
  967. u8 func_state;
  968. u8 def_mac_addr[6];
  969. };
  970. struct qlcnic_npar_func_cfg {
  971. u32 fw_capab;
  972. u16 port_num;
  973. u16 min_bw;
  974. u16 max_bw;
  975. u16 max_tx_queues;
  976. u16 max_rx_queues;
  977. u8 pci_func;
  978. u8 op_mode;
  979. };
  980. struct qlcnic_pm_func_cfg {
  981. u8 pci_func;
  982. u8 action;
  983. u8 dest_npar;
  984. u8 reserved[5];
  985. };
  986. struct qlcnic_esw_func_cfg {
  987. u16 vlan_id;
  988. u8 op_mode;
  989. u8 op_type;
  990. u8 pci_func;
  991. u8 host_vlan_tag;
  992. u8 promisc_mode;
  993. u8 discard_tagged;
  994. u8 mac_override;
  995. u8 mac_anti_spoof;
  996. u8 offload_flags;
  997. u8 reserved[5];
  998. };
  999. #define QLCNIC_STATS_VERSION 1
  1000. #define QLCNIC_STATS_PORT 1
  1001. #define QLCNIC_STATS_ESWITCH 2
  1002. #define QLCNIC_QUERY_RX_COUNTER 0
  1003. #define QLCNIC_QUERY_TX_COUNTER 1
  1004. #define QLCNIC_STATS_NOT_AVAIL 0xffffffffffffffffULL
  1005. #define QLCNIC_FILL_STATS(VAL1) \
  1006. (((VAL1) == QLCNIC_STATS_NOT_AVAIL) ? 0 : VAL1)
  1007. #define QLCNIC_MAC_STATS 1
  1008. #define QLCNIC_ESW_STATS 2
  1009. #define QLCNIC_ADD_ESW_STATS(VAL1, VAL2)\
  1010. do { \
  1011. if (((VAL1) == QLCNIC_STATS_NOT_AVAIL) && \
  1012. ((VAL2) != QLCNIC_STATS_NOT_AVAIL)) \
  1013. (VAL1) = (VAL2); \
  1014. else if (((VAL1) != QLCNIC_STATS_NOT_AVAIL) && \
  1015. ((VAL2) != QLCNIC_STATS_NOT_AVAIL)) \
  1016. (VAL1) += (VAL2); \
  1017. } while (0)
  1018. struct qlcnic_mac_statistics_le {
  1019. __le64 mac_tx_frames;
  1020. __le64 mac_tx_bytes;
  1021. __le64 mac_tx_mcast_pkts;
  1022. __le64 mac_tx_bcast_pkts;
  1023. __le64 mac_tx_pause_cnt;
  1024. __le64 mac_tx_ctrl_pkt;
  1025. __le64 mac_tx_lt_64b_pkts;
  1026. __le64 mac_tx_lt_127b_pkts;
  1027. __le64 mac_tx_lt_255b_pkts;
  1028. __le64 mac_tx_lt_511b_pkts;
  1029. __le64 mac_tx_lt_1023b_pkts;
  1030. __le64 mac_tx_lt_1518b_pkts;
  1031. __le64 mac_tx_gt_1518b_pkts;
  1032. __le64 rsvd1[3];
  1033. __le64 mac_rx_frames;
  1034. __le64 mac_rx_bytes;
  1035. __le64 mac_rx_mcast_pkts;
  1036. __le64 mac_rx_bcast_pkts;
  1037. __le64 mac_rx_pause_cnt;
  1038. __le64 mac_rx_ctrl_pkt;
  1039. __le64 mac_rx_lt_64b_pkts;
  1040. __le64 mac_rx_lt_127b_pkts;
  1041. __le64 mac_rx_lt_255b_pkts;
  1042. __le64 mac_rx_lt_511b_pkts;
  1043. __le64 mac_rx_lt_1023b_pkts;
  1044. __le64 mac_rx_lt_1518b_pkts;
  1045. __le64 mac_rx_gt_1518b_pkts;
  1046. __le64 rsvd2[3];
  1047. __le64 mac_rx_length_error;
  1048. __le64 mac_rx_length_small;
  1049. __le64 mac_rx_length_large;
  1050. __le64 mac_rx_jabber;
  1051. __le64 mac_rx_dropped;
  1052. __le64 mac_rx_crc_error;
  1053. __le64 mac_align_error;
  1054. } __packed;
  1055. struct qlcnic_mac_statistics {
  1056. u64 mac_tx_frames;
  1057. u64 mac_tx_bytes;
  1058. u64 mac_tx_mcast_pkts;
  1059. u64 mac_tx_bcast_pkts;
  1060. u64 mac_tx_pause_cnt;
  1061. u64 mac_tx_ctrl_pkt;
  1062. u64 mac_tx_lt_64b_pkts;
  1063. u64 mac_tx_lt_127b_pkts;
  1064. u64 mac_tx_lt_255b_pkts;
  1065. u64 mac_tx_lt_511b_pkts;
  1066. u64 mac_tx_lt_1023b_pkts;
  1067. u64 mac_tx_lt_1518b_pkts;
  1068. u64 mac_tx_gt_1518b_pkts;
  1069. u64 rsvd1[3];
  1070. u64 mac_rx_frames;
  1071. u64 mac_rx_bytes;
  1072. u64 mac_rx_mcast_pkts;
  1073. u64 mac_rx_bcast_pkts;
  1074. u64 mac_rx_pause_cnt;
  1075. u64 mac_rx_ctrl_pkt;
  1076. u64 mac_rx_lt_64b_pkts;
  1077. u64 mac_rx_lt_127b_pkts;
  1078. u64 mac_rx_lt_255b_pkts;
  1079. u64 mac_rx_lt_511b_pkts;
  1080. u64 mac_rx_lt_1023b_pkts;
  1081. u64 mac_rx_lt_1518b_pkts;
  1082. u64 mac_rx_gt_1518b_pkts;
  1083. u64 rsvd2[3];
  1084. u64 mac_rx_length_error;
  1085. u64 mac_rx_length_small;
  1086. u64 mac_rx_length_large;
  1087. u64 mac_rx_jabber;
  1088. u64 mac_rx_dropped;
  1089. u64 mac_rx_crc_error;
  1090. u64 mac_align_error;
  1091. };
  1092. struct qlcnic_esw_stats_le {
  1093. __le16 context_id;
  1094. __le16 version;
  1095. __le16 size;
  1096. __le16 unused;
  1097. __le64 unicast_frames;
  1098. __le64 multicast_frames;
  1099. __le64 broadcast_frames;
  1100. __le64 dropped_frames;
  1101. __le64 errors;
  1102. __le64 local_frames;
  1103. __le64 numbytes;
  1104. __le64 rsvd[3];
  1105. } __packed;
  1106. struct __qlcnic_esw_statistics {
  1107. u16 context_id;
  1108. u16 version;
  1109. u16 size;
  1110. u16 unused;
  1111. u64 unicast_frames;
  1112. u64 multicast_frames;
  1113. u64 broadcast_frames;
  1114. u64 dropped_frames;
  1115. u64 errors;
  1116. u64 local_frames;
  1117. u64 numbytes;
  1118. u64 rsvd[3];
  1119. };
  1120. struct qlcnic_esw_statistics {
  1121. struct __qlcnic_esw_statistics rx;
  1122. struct __qlcnic_esw_statistics tx;
  1123. };
  1124. #define QLCNIC_DUMP_MASK_DEF 0x1f
  1125. #define QLCNIC_FORCE_FW_DUMP_KEY 0xdeadfeed
  1126. #define QLCNIC_ENABLE_FW_DUMP 0xaddfeed
  1127. #define QLCNIC_DISABLE_FW_DUMP 0xbadfeed
  1128. #define QLCNIC_FORCE_FW_RESET 0xdeaddead
  1129. #define QLCNIC_SET_QUIESCENT 0xadd00010
  1130. #define QLCNIC_RESET_QUIESCENT 0xadd00020
  1131. struct _cdrp_cmd {
  1132. u32 num;
  1133. u32 *arg;
  1134. };
  1135. struct qlcnic_cmd_args {
  1136. struct _cdrp_cmd req;
  1137. struct _cdrp_cmd rsp;
  1138. };
  1139. int qlcnic_fw_cmd_get_minidump_temp(struct qlcnic_adapter *adapter);
  1140. int qlcnic_fw_cmd_set_port(struct qlcnic_adapter *adapter, u32 config);
  1141. int qlcnic_pci_mem_write_2M(struct qlcnic_adapter *, u64 off, u64 data);
  1142. int qlcnic_pci_mem_read_2M(struct qlcnic_adapter *, u64 off, u64 *data);
  1143. void qlcnic_pci_camqm_read_2M(struct qlcnic_adapter *, u64, u64 *);
  1144. void qlcnic_pci_camqm_write_2M(struct qlcnic_adapter *, u64, u64);
  1145. #define ADDR_IN_RANGE(addr, low, high) \
  1146. (((addr) < (high)) && ((addr) >= (low)))
  1147. #define QLCRD32(adapter, off) \
  1148. (adapter->ahw->hw_ops->read_reg)(adapter, off)
  1149. #define QLCWR32(adapter, off, val) \
  1150. adapter->ahw->hw_ops->write_reg(adapter, off, val)
  1151. int qlcnic_pcie_sem_lock(struct qlcnic_adapter *, int, u32);
  1152. void qlcnic_pcie_sem_unlock(struct qlcnic_adapter *, int);
  1153. #define qlcnic_rom_lock(a) \
  1154. qlcnic_pcie_sem_lock((a), 2, QLCNIC_ROM_LOCK_ID)
  1155. #define qlcnic_rom_unlock(a) \
  1156. qlcnic_pcie_sem_unlock((a), 2)
  1157. #define qlcnic_phy_lock(a) \
  1158. qlcnic_pcie_sem_lock((a), 3, QLCNIC_PHY_LOCK_ID)
  1159. #define qlcnic_phy_unlock(a) \
  1160. qlcnic_pcie_sem_unlock((a), 3)
  1161. #define qlcnic_sw_lock(a) \
  1162. qlcnic_pcie_sem_lock((a), 6, 0)
  1163. #define qlcnic_sw_unlock(a) \
  1164. qlcnic_pcie_sem_unlock((a), 6)
  1165. #define crb_win_lock(a) \
  1166. qlcnic_pcie_sem_lock((a), 7, QLCNIC_CRB_WIN_LOCK_ID)
  1167. #define crb_win_unlock(a) \
  1168. qlcnic_pcie_sem_unlock((a), 7)
  1169. #define __QLCNIC_MAX_LED_RATE 0xf
  1170. #define __QLCNIC_MAX_LED_STATE 0x2
  1171. #define MAX_CTL_CHECK 1000
  1172. int qlcnic_wol_supported(struct qlcnic_adapter *adapter);
  1173. void qlcnic_prune_lb_filters(struct qlcnic_adapter *adapter);
  1174. void qlcnic_delete_lb_filters(struct qlcnic_adapter *adapter);
  1175. int qlcnic_dump_fw(struct qlcnic_adapter *);
  1176. /* Functions from qlcnic_init.c */
  1177. int qlcnic_load_firmware(struct qlcnic_adapter *adapter);
  1178. int qlcnic_need_fw_reset(struct qlcnic_adapter *adapter);
  1179. void qlcnic_request_firmware(struct qlcnic_adapter *adapter);
  1180. void qlcnic_release_firmware(struct qlcnic_adapter *adapter);
  1181. int qlcnic_pinit_from_rom(struct qlcnic_adapter *adapter);
  1182. int qlcnic_setup_idc_param(struct qlcnic_adapter *adapter);
  1183. int qlcnic_check_flash_fw_ver(struct qlcnic_adapter *adapter);
  1184. int qlcnic_rom_fast_read(struct qlcnic_adapter *adapter, u32 addr, u32 *valp);
  1185. int qlcnic_rom_fast_read_words(struct qlcnic_adapter *adapter, int addr,
  1186. u8 *bytes, size_t size);
  1187. int qlcnic_alloc_sw_resources(struct qlcnic_adapter *adapter);
  1188. void qlcnic_free_sw_resources(struct qlcnic_adapter *adapter);
  1189. void __iomem *qlcnic_get_ioaddr(struct qlcnic_hardware_context *, u32);
  1190. int qlcnic_alloc_hw_resources(struct qlcnic_adapter *adapter);
  1191. void qlcnic_free_hw_resources(struct qlcnic_adapter *adapter);
  1192. int qlcnic_fw_create_ctx(struct qlcnic_adapter *adapter);
  1193. void qlcnic_fw_destroy_ctx(struct qlcnic_adapter *adapter);
  1194. void qlcnic_reset_rx_buffers_list(struct qlcnic_adapter *adapter);
  1195. void qlcnic_release_rx_buffers(struct qlcnic_adapter *adapter);
  1196. void qlcnic_release_tx_buffers(struct qlcnic_adapter *adapter);
  1197. int qlcnic_check_fw_status(struct qlcnic_adapter *adapter);
  1198. void qlcnic_watchdog_task(struct work_struct *work);
  1199. void qlcnic_post_rx_buffers(struct qlcnic_adapter *adapter,
  1200. struct qlcnic_host_rds_ring *rds_ring, u8 ring_id);
  1201. int qlcnic_process_rcv_ring(struct qlcnic_host_sds_ring *sds_ring, int max);
  1202. void qlcnic_set_multi(struct net_device *netdev);
  1203. void qlcnic_free_mac_list(struct qlcnic_adapter *adapter);
  1204. int qlcnic_fw_cmd_set_mtu(struct qlcnic_adapter *adapter, int mtu);
  1205. int qlcnic_change_mtu(struct net_device *netdev, int new_mtu);
  1206. netdev_features_t qlcnic_fix_features(struct net_device *netdev,
  1207. netdev_features_t features);
  1208. int qlcnic_set_features(struct net_device *netdev, netdev_features_t features);
  1209. int qlcnic_config_bridged_mode(struct qlcnic_adapter *adapter, u32 enable);
  1210. int qlcnic_send_lro_cleanup(struct qlcnic_adapter *adapter);
  1211. void qlcnic_update_cmd_producer(struct qlcnic_host_tx_ring *);
  1212. /* Functions from qlcnic_ethtool.c */
  1213. int qlcnic_check_loopback_buff(unsigned char *data, u8 mac[]);
  1214. /* Functions from qlcnic_main.c */
  1215. int qlcnic_reset_context(struct qlcnic_adapter *);
  1216. void qlcnic_diag_free_res(struct net_device *netdev, int max_sds_rings);
  1217. int qlcnic_diag_alloc_res(struct net_device *netdev, int test);
  1218. netdev_tx_t qlcnic_xmit_frame(struct sk_buff *skb, struct net_device *netdev);
  1219. int qlcnic_set_max_rss(struct qlcnic_adapter *adapter, u8 data);
  1220. int qlcnic_validate_max_rss(struct net_device *netdev, u8, u8);
  1221. void qlcnic_alloc_lb_filters_mem(struct qlcnic_adapter *adapter);
  1222. int qlcnic_enable_msix(struct qlcnic_adapter *, u32);
  1223. /* eSwitch management functions */
  1224. int qlcnic_config_switch_port(struct qlcnic_adapter *,
  1225. struct qlcnic_esw_func_cfg *);
  1226. int qlcnic_get_eswitch_port_config(struct qlcnic_adapter *,
  1227. struct qlcnic_esw_func_cfg *);
  1228. int qlcnic_config_port_mirroring(struct qlcnic_adapter *, u8, u8, u8);
  1229. int qlcnic_get_port_stats(struct qlcnic_adapter *, const u8, const u8,
  1230. struct __qlcnic_esw_statistics *);
  1231. int qlcnic_get_eswitch_stats(struct qlcnic_adapter *, const u8, u8,
  1232. struct __qlcnic_esw_statistics *);
  1233. int qlcnic_clear_esw_stats(struct qlcnic_adapter *adapter, u8, u8, u8);
  1234. int qlcnic_get_mac_stats(struct qlcnic_adapter *, struct qlcnic_mac_statistics *);
  1235. void qlcnic_free_mbx_args(struct qlcnic_cmd_args *cmd);
  1236. int qlcnic_alloc_sds_rings(struct qlcnic_recv_context *, int);
  1237. void qlcnic_free_sds_rings(struct qlcnic_recv_context *);
  1238. void qlcnic_advert_link_change(struct qlcnic_adapter *, int);
  1239. void qlcnic_free_tx_rings(struct qlcnic_adapter *);
  1240. int qlcnic_alloc_tx_rings(struct qlcnic_adapter *, struct net_device *);
  1241. void qlcnic_create_sysfs_entries(struct qlcnic_adapter *adapter);
  1242. void qlcnic_remove_sysfs_entries(struct qlcnic_adapter *adapter);
  1243. void qlcnic_create_diag_entries(struct qlcnic_adapter *adapter);
  1244. void qlcnic_remove_diag_entries(struct qlcnic_adapter *adapter);
  1245. void qlcnic_82xx_add_sysfs(struct qlcnic_adapter *adapter);
  1246. void qlcnic_82xx_remove_sysfs(struct qlcnic_adapter *adapter);
  1247. int qlcnicvf_config_bridged_mode(struct qlcnic_adapter *, u32);
  1248. int qlcnicvf_config_led(struct qlcnic_adapter *, u32, u32);
  1249. void qlcnic_set_vlan_config(struct qlcnic_adapter *,
  1250. struct qlcnic_esw_func_cfg *);
  1251. void qlcnic_set_eswitch_port_features(struct qlcnic_adapter *,
  1252. struct qlcnic_esw_func_cfg *);
  1253. /*
  1254. * QLOGIC Board information
  1255. */
  1256. #define QLCNIC_MAX_BOARD_NAME_LEN 100
  1257. struct qlcnic_board_info {
  1258. unsigned short vendor;
  1259. unsigned short device;
  1260. unsigned short sub_vendor;
  1261. unsigned short sub_device;
  1262. char short_name[QLCNIC_MAX_BOARD_NAME_LEN];
  1263. };
  1264. static inline u32 qlcnic_tx_avail(struct qlcnic_host_tx_ring *tx_ring)
  1265. {
  1266. if (likely(tx_ring->producer < tx_ring->sw_consumer))
  1267. return tx_ring->sw_consumer - tx_ring->producer;
  1268. else
  1269. return tx_ring->sw_consumer + tx_ring->num_desc -
  1270. tx_ring->producer;
  1271. }
  1272. struct qlcnic_nic_template {
  1273. int (*config_bridged_mode) (struct qlcnic_adapter *, u32);
  1274. int (*config_led) (struct qlcnic_adapter *, u32, u32);
  1275. int (*start_firmware) (struct qlcnic_adapter *);
  1276. int (*init_driver) (struct qlcnic_adapter *);
  1277. void (*request_reset) (struct qlcnic_adapter *, u32);
  1278. void (*cancel_idc_work) (struct qlcnic_adapter *);
  1279. int (*napi_add)(struct qlcnic_adapter *, struct net_device *);
  1280. void (*napi_del)(struct qlcnic_adapter *);
  1281. void (*config_ipaddr)(struct qlcnic_adapter *, __be32, int);
  1282. irqreturn_t (*clear_legacy_intr)(struct qlcnic_adapter *);
  1283. };
  1284. /* Adapter hardware abstraction */
  1285. struct qlcnic_hardware_ops {
  1286. void (*read_crb) (struct qlcnic_adapter *, char *, loff_t, size_t);
  1287. void (*write_crb) (struct qlcnic_adapter *, char *, loff_t, size_t);
  1288. int (*read_reg) (struct qlcnic_adapter *, ulong);
  1289. int (*write_reg) (struct qlcnic_adapter *, ulong, u32);
  1290. void (*get_ocm_win) (struct qlcnic_hardware_context *);
  1291. int (*get_mac_address) (struct qlcnic_adapter *, u8 *);
  1292. int (*setup_intr) (struct qlcnic_adapter *, u8);
  1293. int (*alloc_mbx_args)(struct qlcnic_cmd_args *,
  1294. struct qlcnic_adapter *, u32);
  1295. int (*mbx_cmd) (struct qlcnic_adapter *, struct qlcnic_cmd_args *);
  1296. void (*get_func_no) (struct qlcnic_adapter *);
  1297. int (*api_lock) (struct qlcnic_adapter *);
  1298. void (*api_unlock) (struct qlcnic_adapter *);
  1299. void (*add_sysfs) (struct qlcnic_adapter *);
  1300. void (*remove_sysfs) (struct qlcnic_adapter *);
  1301. void (*process_lb_rcv_ring_diag) (struct qlcnic_host_sds_ring *);
  1302. int (*create_rx_ctx) (struct qlcnic_adapter *);
  1303. int (*create_tx_ctx) (struct qlcnic_adapter *,
  1304. struct qlcnic_host_tx_ring *, int);
  1305. int (*setup_link_event) (struct qlcnic_adapter *, int);
  1306. int (*get_nic_info) (struct qlcnic_adapter *, struct qlcnic_info *, u8);
  1307. int (*get_pci_info) (struct qlcnic_adapter *, struct qlcnic_pci_info *);
  1308. int (*set_nic_info) (struct qlcnic_adapter *, struct qlcnic_info *);
  1309. int (*change_macvlan) (struct qlcnic_adapter *, u8*, __le16, u8);
  1310. void (*napi_enable) (struct qlcnic_adapter *);
  1311. void (*napi_disable) (struct qlcnic_adapter *);
  1312. void (*config_intr_coal) (struct qlcnic_adapter *);
  1313. int (*config_rss) (struct qlcnic_adapter *, int);
  1314. int (*config_hw_lro) (struct qlcnic_adapter *, int);
  1315. int (*config_loopback) (struct qlcnic_adapter *, u8);
  1316. int (*clear_loopback) (struct qlcnic_adapter *, u8);
  1317. int (*config_promisc_mode) (struct qlcnic_adapter *, u32);
  1318. void (*change_l2_filter) (struct qlcnic_adapter *, u64 *, __le16);
  1319. int (*get_board_info) (struct qlcnic_adapter *);
  1320. };
  1321. extern struct qlcnic_nic_template qlcnic_vf_ops;
  1322. static inline int qlcnic_start_firmware(struct qlcnic_adapter *adapter)
  1323. {
  1324. return adapter->nic_ops->start_firmware(adapter);
  1325. }
  1326. static inline void qlcnic_read_crb(struct qlcnic_adapter *adapter, char *buf,
  1327. loff_t offset, size_t size)
  1328. {
  1329. adapter->ahw->hw_ops->read_crb(adapter, buf, offset, size);
  1330. }
  1331. static inline void qlcnic_write_crb(struct qlcnic_adapter *adapter, char *buf,
  1332. loff_t offset, size_t size)
  1333. {
  1334. adapter->ahw->hw_ops->write_crb(adapter, buf, offset, size);
  1335. }
  1336. static inline int qlcnic_hw_read_wx_2M(struct qlcnic_adapter *adapter,
  1337. ulong off)
  1338. {
  1339. return adapter->ahw->hw_ops->read_reg(adapter, off);
  1340. }
  1341. static inline int qlcnic_hw_write_wx_2M(struct qlcnic_adapter *adapter,
  1342. ulong off, u32 data)
  1343. {
  1344. return adapter->ahw->hw_ops->write_reg(adapter, off, data);
  1345. }
  1346. static inline int qlcnic_get_mac_address(struct qlcnic_adapter *adapter,
  1347. u8 *mac)
  1348. {
  1349. return adapter->ahw->hw_ops->get_mac_address(adapter, mac);
  1350. }
  1351. static inline int qlcnic_setup_intr(struct qlcnic_adapter *adapter, u8 num_intr)
  1352. {
  1353. return adapter->ahw->hw_ops->setup_intr(adapter, num_intr);
  1354. }
  1355. static inline int qlcnic_alloc_mbx_args(struct qlcnic_cmd_args *mbx,
  1356. struct qlcnic_adapter *adapter, u32 arg)
  1357. {
  1358. return adapter->ahw->hw_ops->alloc_mbx_args(mbx, adapter, arg);
  1359. }
  1360. static inline int qlcnic_issue_cmd(struct qlcnic_adapter *adapter,
  1361. struct qlcnic_cmd_args *cmd)
  1362. {
  1363. return adapter->ahw->hw_ops->mbx_cmd(adapter, cmd);
  1364. }
  1365. static inline void qlcnic_get_func_no(struct qlcnic_adapter *adapter)
  1366. {
  1367. adapter->ahw->hw_ops->get_func_no(adapter);
  1368. }
  1369. static inline int qlcnic_api_lock(struct qlcnic_adapter *adapter)
  1370. {
  1371. return adapter->ahw->hw_ops->api_lock(adapter);
  1372. }
  1373. static inline void qlcnic_api_unlock(struct qlcnic_adapter *adapter)
  1374. {
  1375. adapter->ahw->hw_ops->api_unlock(adapter);
  1376. }
  1377. static inline void qlcnic_add_sysfs(struct qlcnic_adapter *adapter)
  1378. {
  1379. adapter->ahw->hw_ops->add_sysfs(adapter);
  1380. }
  1381. static inline void qlcnic_remove_sysfs(struct qlcnic_adapter *adapter)
  1382. {
  1383. adapter->ahw->hw_ops->remove_sysfs(adapter);
  1384. }
  1385. static inline void
  1386. qlcnic_process_rcv_ring_diag(struct qlcnic_host_sds_ring *sds_ring)
  1387. {
  1388. sds_ring->adapter->ahw->hw_ops->process_lb_rcv_ring_diag(sds_ring);
  1389. }
  1390. static inline int qlcnic_fw_cmd_create_rx_ctx(struct qlcnic_adapter *adapter)
  1391. {
  1392. return adapter->ahw->hw_ops->create_rx_ctx(adapter);
  1393. }
  1394. static inline int qlcnic_fw_cmd_create_tx_ctx(struct qlcnic_adapter *adapter,
  1395. struct qlcnic_host_tx_ring *ptr,
  1396. int ring)
  1397. {
  1398. return adapter->ahw->hw_ops->create_tx_ctx(adapter, ptr, ring);
  1399. }
  1400. static inline int qlcnic_linkevent_request(struct qlcnic_adapter *adapter,
  1401. int enable)
  1402. {
  1403. return adapter->ahw->hw_ops->setup_link_event(adapter, enable);
  1404. }
  1405. static inline int qlcnic_get_nic_info(struct qlcnic_adapter *adapter,
  1406. struct qlcnic_info *info, u8 id)
  1407. {
  1408. return adapter->ahw->hw_ops->get_nic_info(adapter, info, id);
  1409. }
  1410. static inline int qlcnic_get_pci_info(struct qlcnic_adapter *adapter,
  1411. struct qlcnic_pci_info *info)
  1412. {
  1413. return adapter->ahw->hw_ops->get_pci_info(adapter, info);
  1414. }
  1415. static inline int qlcnic_set_nic_info(struct qlcnic_adapter *adapter,
  1416. struct qlcnic_info *info)
  1417. {
  1418. return adapter->ahw->hw_ops->set_nic_info(adapter, info);
  1419. }
  1420. static inline int qlcnic_sre_macaddr_change(struct qlcnic_adapter *adapter,
  1421. u8 *addr, __le16 id, u8 cmd)
  1422. {
  1423. return adapter->ahw->hw_ops->change_macvlan(adapter, addr, id, cmd);
  1424. }
  1425. static inline int qlcnic_napi_add(struct qlcnic_adapter *adapter,
  1426. struct net_device *netdev)
  1427. {
  1428. return adapter->nic_ops->napi_add(adapter, netdev);
  1429. }
  1430. static inline void qlcnic_napi_del(struct qlcnic_adapter *adapter)
  1431. {
  1432. adapter->nic_ops->napi_del(adapter);
  1433. }
  1434. static inline void qlcnic_napi_enable(struct qlcnic_adapter *adapter)
  1435. {
  1436. adapter->ahw->hw_ops->napi_enable(adapter);
  1437. }
  1438. static inline void qlcnic_napi_disable(struct qlcnic_adapter *adapter)
  1439. {
  1440. adapter->ahw->hw_ops->napi_disable(adapter);
  1441. }
  1442. static inline void qlcnic_config_intr_coalesce(struct qlcnic_adapter *adapter)
  1443. {
  1444. adapter->ahw->hw_ops->config_intr_coal(adapter);
  1445. }
  1446. static inline int qlcnic_config_rss(struct qlcnic_adapter *adapter, int enable)
  1447. {
  1448. return adapter->ahw->hw_ops->config_rss(adapter, enable);
  1449. }
  1450. static inline int qlcnic_config_hw_lro(struct qlcnic_adapter *adapter,
  1451. int enable)
  1452. {
  1453. return adapter->ahw->hw_ops->config_hw_lro(adapter, enable);
  1454. }
  1455. static inline int qlcnic_set_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1456. {
  1457. return adapter->ahw->hw_ops->config_loopback(adapter, mode);
  1458. }
  1459. static inline int qlcnic_clear_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1460. {
  1461. return adapter->ahw->hw_ops->config_loopback(adapter, mode);
  1462. }
  1463. static inline int qlcnic_nic_set_promisc(struct qlcnic_adapter *adapter,
  1464. u32 mode)
  1465. {
  1466. return adapter->ahw->hw_ops->config_promisc_mode(adapter, mode);
  1467. }
  1468. static inline void qlcnic_change_filter(struct qlcnic_adapter *adapter,
  1469. u64 *addr, __le16 id)
  1470. {
  1471. adapter->ahw->hw_ops->change_l2_filter(adapter, addr, id);
  1472. }
  1473. static inline int qlcnic_get_board_info(struct qlcnic_adapter *adapter)
  1474. {
  1475. return adapter->ahw->hw_ops->get_board_info(adapter);
  1476. }
  1477. static inline void qlcnic_dev_request_reset(struct qlcnic_adapter *adapter,
  1478. u32 key)
  1479. {
  1480. adapter->nic_ops->request_reset(adapter, key);
  1481. }
  1482. static inline void qlcnic_cancel_idc_work(struct qlcnic_adapter *adapter)
  1483. {
  1484. adapter->nic_ops->cancel_idc_work(adapter);
  1485. }
  1486. static inline irqreturn_t
  1487. qlcnic_clear_legacy_intr(struct qlcnic_adapter *adapter)
  1488. {
  1489. return adapter->nic_ops->clear_legacy_intr(adapter);
  1490. }
  1491. static inline int qlcnic_config_led(struct qlcnic_adapter *adapter, u32 state,
  1492. u32 rate)
  1493. {
  1494. return adapter->nic_ops->config_led(adapter, state, rate);
  1495. }
  1496. static inline void qlcnic_config_ipaddr(struct qlcnic_adapter *adapter,
  1497. __be32 ip, int cmd)
  1498. {
  1499. adapter->nic_ops->config_ipaddr(adapter, ip, cmd);
  1500. }
  1501. static inline void qlcnic_disable_int(struct qlcnic_host_sds_ring *sds_ring)
  1502. {
  1503. writel(0, sds_ring->crb_intr_mask);
  1504. }
  1505. static inline void qlcnic_enable_int(struct qlcnic_host_sds_ring *sds_ring)
  1506. {
  1507. struct qlcnic_adapter *adapter = sds_ring->adapter;
  1508. writel(0x1, sds_ring->crb_intr_mask);
  1509. if (!QLCNIC_IS_MSI_FAMILY(adapter))
  1510. writel(0xfbff, adapter->tgt_mask_reg);
  1511. }
  1512. extern const struct ethtool_ops qlcnic_ethtool_ops;
  1513. extern const struct ethtool_ops qlcnic_ethtool_failed_ops;
  1514. #define QLCDB(adapter, lvl, _fmt, _args...) do { \
  1515. if (NETIF_MSG_##lvl & adapter->ahw->msg_enable) \
  1516. printk(KERN_INFO "%s: %s: " _fmt, \
  1517. dev_name(&adapter->pdev->dev), \
  1518. __func__, ##_args); \
  1519. } while (0)
  1520. #define PCI_DEVICE_ID_QLOGIC_QLE834X 0x8030
  1521. #define PCI_DEVICE_ID_QLOGIC_QLE824X 0x8020
  1522. static inline bool qlcnic_82xx_check(struct qlcnic_adapter *adapter)
  1523. {
  1524. unsigned short device = adapter->pdev->device;
  1525. return (device == PCI_DEVICE_ID_QLOGIC_QLE824X) ? true : false;
  1526. }
  1527. static inline bool qlcnic_83xx_check(struct qlcnic_adapter *adapter)
  1528. {
  1529. unsigned short device = adapter->pdev->device;
  1530. return (device == PCI_DEVICE_ID_QLOGIC_QLE834X) ? true : false;
  1531. }
  1532. #endif /* __QLCNIC_H_ */