sdhci.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536
  1. /*
  2. * linux/drivers/mmc/sdhci.c - Secure Digital Host Controller Interface driver
  3. *
  4. * Copyright (C) 2005-2007 Pierre Ossman, All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or (at
  9. * your option) any later version.
  10. */
  11. #include <linux/delay.h>
  12. #include <linux/highmem.h>
  13. #include <linux/pci.h>
  14. #include <linux/dma-mapping.h>
  15. #include <linux/mmc/host.h>
  16. #include <asm/scatterlist.h>
  17. #include "sdhci.h"
  18. #define DRIVER_NAME "sdhci"
  19. #define DBG(f, x...) \
  20. pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
  21. static unsigned int debug_nodma = 0;
  22. static unsigned int debug_forcedma = 0;
  23. static unsigned int debug_quirks = 0;
  24. #define SDHCI_QUIRK_CLOCK_BEFORE_RESET (1<<0)
  25. #define SDHCI_QUIRK_FORCE_DMA (1<<1)
  26. /* Controller doesn't like some resets when there is no card inserted. */
  27. #define SDHCI_QUIRK_NO_CARD_NO_RESET (1<<2)
  28. #define SDHCI_QUIRK_SINGLE_POWER_WRITE (1<<3)
  29. static const struct pci_device_id pci_ids[] __devinitdata = {
  30. {
  31. .vendor = PCI_VENDOR_ID_RICOH,
  32. .device = PCI_DEVICE_ID_RICOH_R5C822,
  33. .subvendor = PCI_VENDOR_ID_IBM,
  34. .subdevice = PCI_ANY_ID,
  35. .driver_data = SDHCI_QUIRK_CLOCK_BEFORE_RESET |
  36. SDHCI_QUIRK_FORCE_DMA,
  37. },
  38. {
  39. .vendor = PCI_VENDOR_ID_RICOH,
  40. .device = PCI_DEVICE_ID_RICOH_R5C822,
  41. .subvendor = PCI_ANY_ID,
  42. .subdevice = PCI_ANY_ID,
  43. .driver_data = SDHCI_QUIRK_FORCE_DMA |
  44. SDHCI_QUIRK_NO_CARD_NO_RESET,
  45. },
  46. {
  47. .vendor = PCI_VENDOR_ID_TI,
  48. .device = PCI_DEVICE_ID_TI_XX21_XX11_SD,
  49. .subvendor = PCI_ANY_ID,
  50. .subdevice = PCI_ANY_ID,
  51. .driver_data = SDHCI_QUIRK_FORCE_DMA,
  52. },
  53. {
  54. .vendor = PCI_VENDOR_ID_ENE,
  55. .device = PCI_DEVICE_ID_ENE_CB712_SD,
  56. .subvendor = PCI_ANY_ID,
  57. .subdevice = PCI_ANY_ID,
  58. .driver_data = SDHCI_QUIRK_SINGLE_POWER_WRITE,
  59. },
  60. { /* Generic SD host controller */
  61. PCI_DEVICE_CLASS((PCI_CLASS_SYSTEM_SDHCI << 8), 0xFFFF00)
  62. },
  63. { /* end: all zeroes */ },
  64. };
  65. MODULE_DEVICE_TABLE(pci, pci_ids);
  66. static void sdhci_prepare_data(struct sdhci_host *, struct mmc_data *);
  67. static void sdhci_finish_data(struct sdhci_host *);
  68. static void sdhci_send_command(struct sdhci_host *, struct mmc_command *);
  69. static void sdhci_finish_command(struct sdhci_host *);
  70. static void sdhci_dumpregs(struct sdhci_host *host)
  71. {
  72. printk(KERN_DEBUG DRIVER_NAME ": ============== REGISTER DUMP ==============\n");
  73. printk(KERN_DEBUG DRIVER_NAME ": Sys addr: 0x%08x | Version: 0x%08x\n",
  74. readl(host->ioaddr + SDHCI_DMA_ADDRESS),
  75. readw(host->ioaddr + SDHCI_HOST_VERSION));
  76. printk(KERN_DEBUG DRIVER_NAME ": Blk size: 0x%08x | Blk cnt: 0x%08x\n",
  77. readw(host->ioaddr + SDHCI_BLOCK_SIZE),
  78. readw(host->ioaddr + SDHCI_BLOCK_COUNT));
  79. printk(KERN_DEBUG DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
  80. readl(host->ioaddr + SDHCI_ARGUMENT),
  81. readw(host->ioaddr + SDHCI_TRANSFER_MODE));
  82. printk(KERN_DEBUG DRIVER_NAME ": Present: 0x%08x | Host ctl: 0x%08x\n",
  83. readl(host->ioaddr + SDHCI_PRESENT_STATE),
  84. readb(host->ioaddr + SDHCI_HOST_CONTROL));
  85. printk(KERN_DEBUG DRIVER_NAME ": Power: 0x%08x | Blk gap: 0x%08x\n",
  86. readb(host->ioaddr + SDHCI_POWER_CONTROL),
  87. readb(host->ioaddr + SDHCI_BLOCK_GAP_CONTROL));
  88. printk(KERN_DEBUG DRIVER_NAME ": Wake-up: 0x%08x | Clock: 0x%08x\n",
  89. readb(host->ioaddr + SDHCI_WALK_UP_CONTROL),
  90. readw(host->ioaddr + SDHCI_CLOCK_CONTROL));
  91. printk(KERN_DEBUG DRIVER_NAME ": Timeout: 0x%08x | Int stat: 0x%08x\n",
  92. readb(host->ioaddr + SDHCI_TIMEOUT_CONTROL),
  93. readl(host->ioaddr + SDHCI_INT_STATUS));
  94. printk(KERN_DEBUG DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
  95. readl(host->ioaddr + SDHCI_INT_ENABLE),
  96. readl(host->ioaddr + SDHCI_SIGNAL_ENABLE));
  97. printk(KERN_DEBUG DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
  98. readw(host->ioaddr + SDHCI_ACMD12_ERR),
  99. readw(host->ioaddr + SDHCI_SLOT_INT_STATUS));
  100. printk(KERN_DEBUG DRIVER_NAME ": Caps: 0x%08x | Max curr: 0x%08x\n",
  101. readl(host->ioaddr + SDHCI_CAPABILITIES),
  102. readl(host->ioaddr + SDHCI_MAX_CURRENT));
  103. printk(KERN_DEBUG DRIVER_NAME ": ===========================================\n");
  104. }
  105. /*****************************************************************************\
  106. * *
  107. * Low level functions *
  108. * *
  109. \*****************************************************************************/
  110. static void sdhci_reset(struct sdhci_host *host, u8 mask)
  111. {
  112. unsigned long timeout;
  113. if (host->chip->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
  114. if (!(readl(host->ioaddr + SDHCI_PRESENT_STATE) &
  115. SDHCI_CARD_PRESENT))
  116. return;
  117. }
  118. writeb(mask, host->ioaddr + SDHCI_SOFTWARE_RESET);
  119. if (mask & SDHCI_RESET_ALL)
  120. host->clock = 0;
  121. /* Wait max 100 ms */
  122. timeout = 100;
  123. /* hw clears the bit when it's done */
  124. while (readb(host->ioaddr + SDHCI_SOFTWARE_RESET) & mask) {
  125. if (timeout == 0) {
  126. printk(KERN_ERR "%s: Reset 0x%x never completed.\n",
  127. mmc_hostname(host->mmc), (int)mask);
  128. sdhci_dumpregs(host);
  129. return;
  130. }
  131. timeout--;
  132. mdelay(1);
  133. }
  134. }
  135. static void sdhci_init(struct sdhci_host *host)
  136. {
  137. u32 intmask;
  138. sdhci_reset(host, SDHCI_RESET_ALL);
  139. intmask = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
  140. SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_INDEX |
  141. SDHCI_INT_END_BIT | SDHCI_INT_CRC | SDHCI_INT_TIMEOUT |
  142. SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT |
  143. SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL |
  144. SDHCI_INT_DMA_END | SDHCI_INT_DATA_END | SDHCI_INT_RESPONSE;
  145. writel(intmask, host->ioaddr + SDHCI_INT_ENABLE);
  146. writel(intmask, host->ioaddr + SDHCI_SIGNAL_ENABLE);
  147. }
  148. static void sdhci_activate_led(struct sdhci_host *host)
  149. {
  150. u8 ctrl;
  151. ctrl = readb(host->ioaddr + SDHCI_HOST_CONTROL);
  152. ctrl |= SDHCI_CTRL_LED;
  153. writeb(ctrl, host->ioaddr + SDHCI_HOST_CONTROL);
  154. }
  155. static void sdhci_deactivate_led(struct sdhci_host *host)
  156. {
  157. u8 ctrl;
  158. ctrl = readb(host->ioaddr + SDHCI_HOST_CONTROL);
  159. ctrl &= ~SDHCI_CTRL_LED;
  160. writeb(ctrl, host->ioaddr + SDHCI_HOST_CONTROL);
  161. }
  162. /*****************************************************************************\
  163. * *
  164. * Core functions *
  165. * *
  166. \*****************************************************************************/
  167. static inline char* sdhci_sg_to_buffer(struct sdhci_host* host)
  168. {
  169. return page_address(host->cur_sg->page) + host->cur_sg->offset;
  170. }
  171. static inline int sdhci_next_sg(struct sdhci_host* host)
  172. {
  173. /*
  174. * Skip to next SG entry.
  175. */
  176. host->cur_sg++;
  177. host->num_sg--;
  178. /*
  179. * Any entries left?
  180. */
  181. if (host->num_sg > 0) {
  182. host->offset = 0;
  183. host->remain = host->cur_sg->length;
  184. }
  185. return host->num_sg;
  186. }
  187. static void sdhci_read_block_pio(struct sdhci_host *host)
  188. {
  189. int blksize, chunk_remain;
  190. u32 data;
  191. char *buffer;
  192. int size;
  193. DBG("PIO reading\n");
  194. blksize = host->data->blksz;
  195. chunk_remain = 0;
  196. data = 0;
  197. buffer = sdhci_sg_to_buffer(host) + host->offset;
  198. while (blksize) {
  199. if (chunk_remain == 0) {
  200. data = readl(host->ioaddr + SDHCI_BUFFER);
  201. chunk_remain = min(blksize, 4);
  202. }
  203. size = min(host->remain, chunk_remain);
  204. chunk_remain -= size;
  205. blksize -= size;
  206. host->offset += size;
  207. host->remain -= size;
  208. while (size) {
  209. *buffer = data & 0xFF;
  210. buffer++;
  211. data >>= 8;
  212. size--;
  213. }
  214. if (host->remain == 0) {
  215. if (sdhci_next_sg(host) == 0) {
  216. BUG_ON(blksize != 0);
  217. return;
  218. }
  219. buffer = sdhci_sg_to_buffer(host);
  220. }
  221. }
  222. }
  223. static void sdhci_write_block_pio(struct sdhci_host *host)
  224. {
  225. int blksize, chunk_remain;
  226. u32 data;
  227. char *buffer;
  228. int bytes, size;
  229. DBG("PIO writing\n");
  230. blksize = host->data->blksz;
  231. chunk_remain = 4;
  232. data = 0;
  233. bytes = 0;
  234. buffer = sdhci_sg_to_buffer(host) + host->offset;
  235. while (blksize) {
  236. size = min(host->remain, chunk_remain);
  237. chunk_remain -= size;
  238. blksize -= size;
  239. host->offset += size;
  240. host->remain -= size;
  241. while (size) {
  242. data >>= 8;
  243. data |= (u32)*buffer << 24;
  244. buffer++;
  245. size--;
  246. }
  247. if (chunk_remain == 0) {
  248. writel(data, host->ioaddr + SDHCI_BUFFER);
  249. chunk_remain = min(blksize, 4);
  250. }
  251. if (host->remain == 0) {
  252. if (sdhci_next_sg(host) == 0) {
  253. BUG_ON(blksize != 0);
  254. return;
  255. }
  256. buffer = sdhci_sg_to_buffer(host);
  257. }
  258. }
  259. }
  260. static void sdhci_transfer_pio(struct sdhci_host *host)
  261. {
  262. u32 mask;
  263. BUG_ON(!host->data);
  264. if (host->num_sg == 0)
  265. return;
  266. if (host->data->flags & MMC_DATA_READ)
  267. mask = SDHCI_DATA_AVAILABLE;
  268. else
  269. mask = SDHCI_SPACE_AVAILABLE;
  270. while (readl(host->ioaddr + SDHCI_PRESENT_STATE) & mask) {
  271. if (host->data->flags & MMC_DATA_READ)
  272. sdhci_read_block_pio(host);
  273. else
  274. sdhci_write_block_pio(host);
  275. if (host->num_sg == 0)
  276. break;
  277. }
  278. DBG("PIO transfer complete.\n");
  279. }
  280. static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_data *data)
  281. {
  282. u8 count;
  283. unsigned target_timeout, current_timeout;
  284. WARN_ON(host->data);
  285. if (data == NULL)
  286. return;
  287. DBG("blksz %04x blks %04x flags %08x\n",
  288. data->blksz, data->blocks, data->flags);
  289. DBG("tsac %d ms nsac %d clk\n",
  290. data->timeout_ns / 1000000, data->timeout_clks);
  291. /* Sanity checks */
  292. BUG_ON(data->blksz * data->blocks > 524288);
  293. BUG_ON(data->blksz > host->mmc->max_blk_size);
  294. BUG_ON(data->blocks > 65535);
  295. /* timeout in us */
  296. target_timeout = data->timeout_ns / 1000 +
  297. data->timeout_clks / host->clock;
  298. /*
  299. * Figure out needed cycles.
  300. * We do this in steps in order to fit inside a 32 bit int.
  301. * The first step is the minimum timeout, which will have a
  302. * minimum resolution of 6 bits:
  303. * (1) 2^13*1000 > 2^22,
  304. * (2) host->timeout_clk < 2^16
  305. * =>
  306. * (1) / (2) > 2^6
  307. */
  308. count = 0;
  309. current_timeout = (1 << 13) * 1000 / host->timeout_clk;
  310. while (current_timeout < target_timeout) {
  311. count++;
  312. current_timeout <<= 1;
  313. if (count >= 0xF)
  314. break;
  315. }
  316. if (count >= 0xF) {
  317. printk(KERN_WARNING "%s: Too large timeout requested!\n",
  318. mmc_hostname(host->mmc));
  319. count = 0xE;
  320. }
  321. writeb(count, host->ioaddr + SDHCI_TIMEOUT_CONTROL);
  322. if (host->flags & SDHCI_USE_DMA) {
  323. int count;
  324. count = pci_map_sg(host->chip->pdev, data->sg, data->sg_len,
  325. (data->flags & MMC_DATA_READ)?PCI_DMA_FROMDEVICE:PCI_DMA_TODEVICE);
  326. BUG_ON(count != 1);
  327. writel(sg_dma_address(data->sg), host->ioaddr + SDHCI_DMA_ADDRESS);
  328. } else {
  329. host->cur_sg = data->sg;
  330. host->num_sg = data->sg_len;
  331. host->offset = 0;
  332. host->remain = host->cur_sg->length;
  333. }
  334. /* We do not handle DMA boundaries, so set it to max (512 KiB) */
  335. writew(SDHCI_MAKE_BLKSZ(7, data->blksz),
  336. host->ioaddr + SDHCI_BLOCK_SIZE);
  337. writew(data->blocks, host->ioaddr + SDHCI_BLOCK_COUNT);
  338. }
  339. static void sdhci_set_transfer_mode(struct sdhci_host *host,
  340. struct mmc_data *data)
  341. {
  342. u16 mode;
  343. WARN_ON(host->data);
  344. if (data == NULL)
  345. return;
  346. mode = SDHCI_TRNS_BLK_CNT_EN;
  347. if (data->blocks > 1)
  348. mode |= SDHCI_TRNS_MULTI;
  349. if (data->flags & MMC_DATA_READ)
  350. mode |= SDHCI_TRNS_READ;
  351. if (host->flags & SDHCI_USE_DMA)
  352. mode |= SDHCI_TRNS_DMA;
  353. writew(mode, host->ioaddr + SDHCI_TRANSFER_MODE);
  354. }
  355. static void sdhci_finish_data(struct sdhci_host *host)
  356. {
  357. struct mmc_data *data;
  358. u16 blocks;
  359. BUG_ON(!host->data);
  360. data = host->data;
  361. host->data = NULL;
  362. if (host->flags & SDHCI_USE_DMA) {
  363. pci_unmap_sg(host->chip->pdev, data->sg, data->sg_len,
  364. (data->flags & MMC_DATA_READ)?PCI_DMA_FROMDEVICE:PCI_DMA_TODEVICE);
  365. }
  366. /*
  367. * Controller doesn't count down when in single block mode.
  368. */
  369. if ((data->blocks == 1) && (data->error == MMC_ERR_NONE))
  370. blocks = 0;
  371. else
  372. blocks = readw(host->ioaddr + SDHCI_BLOCK_COUNT);
  373. data->bytes_xfered = data->blksz * (data->blocks - blocks);
  374. if ((data->error == MMC_ERR_NONE) && blocks) {
  375. printk(KERN_ERR "%s: Controller signalled completion even "
  376. "though there were blocks left.\n",
  377. mmc_hostname(host->mmc));
  378. data->error = MMC_ERR_FAILED;
  379. }
  380. DBG("Ending data transfer (%d bytes)\n", data->bytes_xfered);
  381. if (data->stop) {
  382. /*
  383. * The controller needs a reset of internal state machines
  384. * upon error conditions.
  385. */
  386. if (data->error != MMC_ERR_NONE) {
  387. sdhci_reset(host, SDHCI_RESET_CMD);
  388. sdhci_reset(host, SDHCI_RESET_DATA);
  389. }
  390. sdhci_send_command(host, data->stop);
  391. } else
  392. tasklet_schedule(&host->finish_tasklet);
  393. }
  394. static void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
  395. {
  396. int flags;
  397. u32 mask;
  398. unsigned long timeout;
  399. WARN_ON(host->cmd);
  400. DBG("Sending cmd (%x)\n", cmd->opcode);
  401. /* Wait max 10 ms */
  402. timeout = 10;
  403. mask = SDHCI_CMD_INHIBIT;
  404. if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
  405. mask |= SDHCI_DATA_INHIBIT;
  406. /* We shouldn't wait for data inihibit for stop commands, even
  407. though they might use busy signaling */
  408. if (host->mrq->data && (cmd == host->mrq->data->stop))
  409. mask &= ~SDHCI_DATA_INHIBIT;
  410. while (readl(host->ioaddr + SDHCI_PRESENT_STATE) & mask) {
  411. if (timeout == 0) {
  412. printk(KERN_ERR "%s: Controller never released "
  413. "inhibit bit(s).\n", mmc_hostname(host->mmc));
  414. sdhci_dumpregs(host);
  415. cmd->error = MMC_ERR_FAILED;
  416. tasklet_schedule(&host->finish_tasklet);
  417. return;
  418. }
  419. timeout--;
  420. mdelay(1);
  421. }
  422. mod_timer(&host->timer, jiffies + 10 * HZ);
  423. host->cmd = cmd;
  424. sdhci_prepare_data(host, cmd->data);
  425. writel(cmd->arg, host->ioaddr + SDHCI_ARGUMENT);
  426. sdhci_set_transfer_mode(host, cmd->data);
  427. if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
  428. printk(KERN_ERR "%s: Unsupported response type!\n",
  429. mmc_hostname(host->mmc));
  430. cmd->error = MMC_ERR_INVALID;
  431. tasklet_schedule(&host->finish_tasklet);
  432. return;
  433. }
  434. if (!(cmd->flags & MMC_RSP_PRESENT))
  435. flags = SDHCI_CMD_RESP_NONE;
  436. else if (cmd->flags & MMC_RSP_136)
  437. flags = SDHCI_CMD_RESP_LONG;
  438. else if (cmd->flags & MMC_RSP_BUSY)
  439. flags = SDHCI_CMD_RESP_SHORT_BUSY;
  440. else
  441. flags = SDHCI_CMD_RESP_SHORT;
  442. if (cmd->flags & MMC_RSP_CRC)
  443. flags |= SDHCI_CMD_CRC;
  444. if (cmd->flags & MMC_RSP_OPCODE)
  445. flags |= SDHCI_CMD_INDEX;
  446. if (cmd->data)
  447. flags |= SDHCI_CMD_DATA;
  448. writew(SDHCI_MAKE_CMD(cmd->opcode, flags),
  449. host->ioaddr + SDHCI_COMMAND);
  450. }
  451. static void sdhci_finish_command(struct sdhci_host *host)
  452. {
  453. int i;
  454. BUG_ON(host->cmd == NULL);
  455. if (host->cmd->flags & MMC_RSP_PRESENT) {
  456. if (host->cmd->flags & MMC_RSP_136) {
  457. /* CRC is stripped so we need to do some shifting. */
  458. for (i = 0;i < 4;i++) {
  459. host->cmd->resp[i] = readl(host->ioaddr +
  460. SDHCI_RESPONSE + (3-i)*4) << 8;
  461. if (i != 3)
  462. host->cmd->resp[i] |=
  463. readb(host->ioaddr +
  464. SDHCI_RESPONSE + (3-i)*4-1);
  465. }
  466. } else {
  467. host->cmd->resp[0] = readl(host->ioaddr + SDHCI_RESPONSE);
  468. }
  469. }
  470. host->cmd->error = MMC_ERR_NONE;
  471. DBG("Ending cmd (%x)\n", host->cmd->opcode);
  472. if (host->cmd->data)
  473. host->data = host->cmd->data;
  474. else
  475. tasklet_schedule(&host->finish_tasklet);
  476. host->cmd = NULL;
  477. }
  478. static void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
  479. {
  480. int div;
  481. u16 clk;
  482. unsigned long timeout;
  483. if (clock == host->clock)
  484. return;
  485. writew(0, host->ioaddr + SDHCI_CLOCK_CONTROL);
  486. if (clock == 0)
  487. goto out;
  488. for (div = 1;div < 256;div *= 2) {
  489. if ((host->max_clk / div) <= clock)
  490. break;
  491. }
  492. div >>= 1;
  493. clk = div << SDHCI_DIVIDER_SHIFT;
  494. clk |= SDHCI_CLOCK_INT_EN;
  495. writew(clk, host->ioaddr + SDHCI_CLOCK_CONTROL);
  496. /* Wait max 10 ms */
  497. timeout = 10;
  498. while (!((clk = readw(host->ioaddr + SDHCI_CLOCK_CONTROL))
  499. & SDHCI_CLOCK_INT_STABLE)) {
  500. if (timeout == 0) {
  501. printk(KERN_ERR "%s: Internal clock never "
  502. "stabilised.\n", mmc_hostname(host->mmc));
  503. sdhci_dumpregs(host);
  504. return;
  505. }
  506. timeout--;
  507. mdelay(1);
  508. }
  509. clk |= SDHCI_CLOCK_CARD_EN;
  510. writew(clk, host->ioaddr + SDHCI_CLOCK_CONTROL);
  511. out:
  512. host->clock = clock;
  513. }
  514. static void sdhci_set_power(struct sdhci_host *host, unsigned short power)
  515. {
  516. u8 pwr;
  517. if (host->power == power)
  518. return;
  519. if (power == (unsigned short)-1) {
  520. writeb(0, host->ioaddr + SDHCI_POWER_CONTROL);
  521. goto out;
  522. }
  523. /*
  524. * Spec says that we should clear the power reg before setting
  525. * a new value. Some controllers don't seem to like this though.
  526. */
  527. if (!(host->chip->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
  528. writeb(0, host->ioaddr + SDHCI_POWER_CONTROL);
  529. pwr = SDHCI_POWER_ON;
  530. switch (1 << power) {
  531. case MMC_VDD_17_18:
  532. case MMC_VDD_18_19:
  533. pwr |= SDHCI_POWER_180;
  534. break;
  535. case MMC_VDD_29_30:
  536. case MMC_VDD_30_31:
  537. pwr |= SDHCI_POWER_300;
  538. break;
  539. case MMC_VDD_32_33:
  540. case MMC_VDD_33_34:
  541. pwr |= SDHCI_POWER_330;
  542. break;
  543. default:
  544. BUG();
  545. }
  546. writeb(pwr, host->ioaddr + SDHCI_POWER_CONTROL);
  547. out:
  548. host->power = power;
  549. }
  550. /*****************************************************************************\
  551. * *
  552. * MMC callbacks *
  553. * *
  554. \*****************************************************************************/
  555. static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
  556. {
  557. struct sdhci_host *host;
  558. unsigned long flags;
  559. host = mmc_priv(mmc);
  560. spin_lock_irqsave(&host->lock, flags);
  561. WARN_ON(host->mrq != NULL);
  562. sdhci_activate_led(host);
  563. host->mrq = mrq;
  564. if (!(readl(host->ioaddr + SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT)) {
  565. host->mrq->cmd->error = MMC_ERR_TIMEOUT;
  566. tasklet_schedule(&host->finish_tasklet);
  567. } else
  568. sdhci_send_command(host, mrq->cmd);
  569. mmiowb();
  570. spin_unlock_irqrestore(&host->lock, flags);
  571. }
  572. static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  573. {
  574. struct sdhci_host *host;
  575. unsigned long flags;
  576. u8 ctrl;
  577. host = mmc_priv(mmc);
  578. spin_lock_irqsave(&host->lock, flags);
  579. /*
  580. * Reset the chip on each power off.
  581. * Should clear out any weird states.
  582. */
  583. if (ios->power_mode == MMC_POWER_OFF) {
  584. writel(0, host->ioaddr + SDHCI_SIGNAL_ENABLE);
  585. sdhci_init(host);
  586. }
  587. sdhci_set_clock(host, ios->clock);
  588. if (ios->power_mode == MMC_POWER_OFF)
  589. sdhci_set_power(host, -1);
  590. else
  591. sdhci_set_power(host, ios->vdd);
  592. ctrl = readb(host->ioaddr + SDHCI_HOST_CONTROL);
  593. if (ios->bus_width == MMC_BUS_WIDTH_4)
  594. ctrl |= SDHCI_CTRL_4BITBUS;
  595. else
  596. ctrl &= ~SDHCI_CTRL_4BITBUS;
  597. if (ios->timing == MMC_TIMING_SD_HS)
  598. ctrl |= SDHCI_CTRL_HISPD;
  599. else
  600. ctrl &= ~SDHCI_CTRL_HISPD;
  601. writeb(ctrl, host->ioaddr + SDHCI_HOST_CONTROL);
  602. mmiowb();
  603. spin_unlock_irqrestore(&host->lock, flags);
  604. }
  605. static int sdhci_get_ro(struct mmc_host *mmc)
  606. {
  607. struct sdhci_host *host;
  608. unsigned long flags;
  609. int present;
  610. host = mmc_priv(mmc);
  611. spin_lock_irqsave(&host->lock, flags);
  612. present = readl(host->ioaddr + SDHCI_PRESENT_STATE);
  613. spin_unlock_irqrestore(&host->lock, flags);
  614. return !(present & SDHCI_WRITE_PROTECT);
  615. }
  616. static const struct mmc_host_ops sdhci_ops = {
  617. .request = sdhci_request,
  618. .set_ios = sdhci_set_ios,
  619. .get_ro = sdhci_get_ro,
  620. };
  621. /*****************************************************************************\
  622. * *
  623. * Tasklets *
  624. * *
  625. \*****************************************************************************/
  626. static void sdhci_tasklet_card(unsigned long param)
  627. {
  628. struct sdhci_host *host;
  629. unsigned long flags;
  630. host = (struct sdhci_host*)param;
  631. spin_lock_irqsave(&host->lock, flags);
  632. if (!(readl(host->ioaddr + SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT)) {
  633. if (host->mrq) {
  634. printk(KERN_ERR "%s: Card removed during transfer!\n",
  635. mmc_hostname(host->mmc));
  636. printk(KERN_ERR "%s: Resetting controller.\n",
  637. mmc_hostname(host->mmc));
  638. sdhci_reset(host, SDHCI_RESET_CMD);
  639. sdhci_reset(host, SDHCI_RESET_DATA);
  640. host->mrq->cmd->error = MMC_ERR_FAILED;
  641. tasklet_schedule(&host->finish_tasklet);
  642. }
  643. }
  644. spin_unlock_irqrestore(&host->lock, flags);
  645. mmc_detect_change(host->mmc, msecs_to_jiffies(500));
  646. }
  647. static void sdhci_tasklet_finish(unsigned long param)
  648. {
  649. struct sdhci_host *host;
  650. unsigned long flags;
  651. struct mmc_request *mrq;
  652. host = (struct sdhci_host*)param;
  653. spin_lock_irqsave(&host->lock, flags);
  654. del_timer(&host->timer);
  655. mrq = host->mrq;
  656. DBG("Ending request, cmd (%x)\n", mrq->cmd->opcode);
  657. /*
  658. * The controller needs a reset of internal state machines
  659. * upon error conditions.
  660. */
  661. if ((mrq->cmd->error != MMC_ERR_NONE) ||
  662. (mrq->data && ((mrq->data->error != MMC_ERR_NONE) ||
  663. (mrq->data->stop && (mrq->data->stop->error != MMC_ERR_NONE))))) {
  664. /* Some controllers need this kick or reset won't work here */
  665. if (host->chip->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET) {
  666. unsigned int clock;
  667. /* This is to force an update */
  668. clock = host->clock;
  669. host->clock = 0;
  670. sdhci_set_clock(host, clock);
  671. }
  672. /* Spec says we should do both at the same time, but Ricoh
  673. controllers do not like that. */
  674. sdhci_reset(host, SDHCI_RESET_CMD);
  675. sdhci_reset(host, SDHCI_RESET_DATA);
  676. }
  677. host->mrq = NULL;
  678. host->cmd = NULL;
  679. host->data = NULL;
  680. sdhci_deactivate_led(host);
  681. mmiowb();
  682. spin_unlock_irqrestore(&host->lock, flags);
  683. mmc_request_done(host->mmc, mrq);
  684. }
  685. static void sdhci_timeout_timer(unsigned long data)
  686. {
  687. struct sdhci_host *host;
  688. unsigned long flags;
  689. host = (struct sdhci_host*)data;
  690. spin_lock_irqsave(&host->lock, flags);
  691. if (host->mrq) {
  692. printk(KERN_ERR "%s: Timeout waiting for hardware "
  693. "interrupt.\n", mmc_hostname(host->mmc));
  694. sdhci_dumpregs(host);
  695. if (host->data) {
  696. host->data->error = MMC_ERR_TIMEOUT;
  697. sdhci_finish_data(host);
  698. } else {
  699. if (host->cmd)
  700. host->cmd->error = MMC_ERR_TIMEOUT;
  701. else
  702. host->mrq->cmd->error = MMC_ERR_TIMEOUT;
  703. tasklet_schedule(&host->finish_tasklet);
  704. }
  705. }
  706. mmiowb();
  707. spin_unlock_irqrestore(&host->lock, flags);
  708. }
  709. /*****************************************************************************\
  710. * *
  711. * Interrupt handling *
  712. * *
  713. \*****************************************************************************/
  714. static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask)
  715. {
  716. BUG_ON(intmask == 0);
  717. if (!host->cmd) {
  718. printk(KERN_ERR "%s: Got command interrupt even though no "
  719. "command operation was in progress.\n",
  720. mmc_hostname(host->mmc));
  721. sdhci_dumpregs(host);
  722. return;
  723. }
  724. if (intmask & SDHCI_INT_RESPONSE)
  725. sdhci_finish_command(host);
  726. else {
  727. if (intmask & SDHCI_INT_TIMEOUT)
  728. host->cmd->error = MMC_ERR_TIMEOUT;
  729. else if (intmask & SDHCI_INT_CRC)
  730. host->cmd->error = MMC_ERR_BADCRC;
  731. else if (intmask & (SDHCI_INT_END_BIT | SDHCI_INT_INDEX))
  732. host->cmd->error = MMC_ERR_FAILED;
  733. else
  734. host->cmd->error = MMC_ERR_INVALID;
  735. tasklet_schedule(&host->finish_tasklet);
  736. }
  737. }
  738. static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
  739. {
  740. BUG_ON(intmask == 0);
  741. if (!host->data) {
  742. /*
  743. * A data end interrupt is sent together with the response
  744. * for the stop command.
  745. */
  746. if (intmask & SDHCI_INT_DATA_END)
  747. return;
  748. printk(KERN_ERR "%s: Got data interrupt even though no "
  749. "data operation was in progress.\n",
  750. mmc_hostname(host->mmc));
  751. sdhci_dumpregs(host);
  752. return;
  753. }
  754. if (intmask & SDHCI_INT_DATA_TIMEOUT)
  755. host->data->error = MMC_ERR_TIMEOUT;
  756. else if (intmask & SDHCI_INT_DATA_CRC)
  757. host->data->error = MMC_ERR_BADCRC;
  758. else if (intmask & SDHCI_INT_DATA_END_BIT)
  759. host->data->error = MMC_ERR_FAILED;
  760. if (host->data->error != MMC_ERR_NONE)
  761. sdhci_finish_data(host);
  762. else {
  763. if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
  764. sdhci_transfer_pio(host);
  765. if (intmask & SDHCI_INT_DATA_END)
  766. sdhci_finish_data(host);
  767. }
  768. }
  769. static irqreturn_t sdhci_irq(int irq, void *dev_id)
  770. {
  771. irqreturn_t result;
  772. struct sdhci_host* host = dev_id;
  773. u32 intmask;
  774. spin_lock(&host->lock);
  775. intmask = readl(host->ioaddr + SDHCI_INT_STATUS);
  776. if (!intmask || intmask == 0xffffffff) {
  777. result = IRQ_NONE;
  778. goto out;
  779. }
  780. DBG("*** %s got interrupt: 0x%08x\n", host->slot_descr, intmask);
  781. if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
  782. writel(intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE),
  783. host->ioaddr + SDHCI_INT_STATUS);
  784. tasklet_schedule(&host->card_tasklet);
  785. }
  786. intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE);
  787. if (intmask & SDHCI_INT_CMD_MASK) {
  788. writel(intmask & SDHCI_INT_CMD_MASK,
  789. host->ioaddr + SDHCI_INT_STATUS);
  790. sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK);
  791. }
  792. if (intmask & SDHCI_INT_DATA_MASK) {
  793. writel(intmask & SDHCI_INT_DATA_MASK,
  794. host->ioaddr + SDHCI_INT_STATUS);
  795. sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
  796. }
  797. intmask &= ~(SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK);
  798. if (intmask & SDHCI_INT_BUS_POWER) {
  799. printk(KERN_ERR "%s: Card is consuming too much power!\n",
  800. mmc_hostname(host->mmc));
  801. writel(SDHCI_INT_BUS_POWER, host->ioaddr + SDHCI_INT_STATUS);
  802. }
  803. intmask &= SDHCI_INT_BUS_POWER;
  804. if (intmask) {
  805. printk(KERN_ERR "%s: Unexpected interrupt 0x%08x.\n",
  806. mmc_hostname(host->mmc), intmask);
  807. sdhci_dumpregs(host);
  808. writel(intmask, host->ioaddr + SDHCI_INT_STATUS);
  809. }
  810. result = IRQ_HANDLED;
  811. mmiowb();
  812. out:
  813. spin_unlock(&host->lock);
  814. return result;
  815. }
  816. /*****************************************************************************\
  817. * *
  818. * Suspend/resume *
  819. * *
  820. \*****************************************************************************/
  821. #ifdef CONFIG_PM
  822. static int sdhci_suspend (struct pci_dev *pdev, pm_message_t state)
  823. {
  824. struct sdhci_chip *chip;
  825. int i, ret;
  826. chip = pci_get_drvdata(pdev);
  827. if (!chip)
  828. return 0;
  829. DBG("Suspending...\n");
  830. for (i = 0;i < chip->num_slots;i++) {
  831. if (!chip->hosts[i])
  832. continue;
  833. ret = mmc_suspend_host(chip->hosts[i]->mmc, state);
  834. if (ret) {
  835. for (i--;i >= 0;i--)
  836. mmc_resume_host(chip->hosts[i]->mmc);
  837. return ret;
  838. }
  839. }
  840. pci_save_state(pdev);
  841. pci_enable_wake(pdev, pci_choose_state(pdev, state), 0);
  842. for (i = 0;i < chip->num_slots;i++) {
  843. if (!chip->hosts[i])
  844. continue;
  845. free_irq(chip->hosts[i]->irq, chip->hosts[i]);
  846. }
  847. pci_disable_device(pdev);
  848. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  849. return 0;
  850. }
  851. static int sdhci_resume (struct pci_dev *pdev)
  852. {
  853. struct sdhci_chip *chip;
  854. int i, ret;
  855. chip = pci_get_drvdata(pdev);
  856. if (!chip)
  857. return 0;
  858. DBG("Resuming...\n");
  859. pci_set_power_state(pdev, PCI_D0);
  860. pci_restore_state(pdev);
  861. ret = pci_enable_device(pdev);
  862. if (ret)
  863. return ret;
  864. for (i = 0;i < chip->num_slots;i++) {
  865. if (!chip->hosts[i])
  866. continue;
  867. if (chip->hosts[i]->flags & SDHCI_USE_DMA)
  868. pci_set_master(pdev);
  869. ret = request_irq(chip->hosts[i]->irq, sdhci_irq,
  870. IRQF_SHARED, chip->hosts[i]->slot_descr,
  871. chip->hosts[i]);
  872. if (ret)
  873. return ret;
  874. sdhci_init(chip->hosts[i]);
  875. mmiowb();
  876. ret = mmc_resume_host(chip->hosts[i]->mmc);
  877. if (ret)
  878. return ret;
  879. }
  880. return 0;
  881. }
  882. #else /* CONFIG_PM */
  883. #define sdhci_suspend NULL
  884. #define sdhci_resume NULL
  885. #endif /* CONFIG_PM */
  886. /*****************************************************************************\
  887. * *
  888. * Device probing/removal *
  889. * *
  890. \*****************************************************************************/
  891. static int __devinit sdhci_probe_slot(struct pci_dev *pdev, int slot)
  892. {
  893. int ret;
  894. unsigned int version;
  895. struct sdhci_chip *chip;
  896. struct mmc_host *mmc;
  897. struct sdhci_host *host;
  898. u8 first_bar;
  899. unsigned int caps;
  900. chip = pci_get_drvdata(pdev);
  901. BUG_ON(!chip);
  902. ret = pci_read_config_byte(pdev, PCI_SLOT_INFO, &first_bar);
  903. if (ret)
  904. return ret;
  905. first_bar &= PCI_SLOT_INFO_FIRST_BAR_MASK;
  906. if (first_bar > 5) {
  907. printk(KERN_ERR DRIVER_NAME ": Invalid first BAR. Aborting.\n");
  908. return -ENODEV;
  909. }
  910. if (!(pci_resource_flags(pdev, first_bar + slot) & IORESOURCE_MEM)) {
  911. printk(KERN_ERR DRIVER_NAME ": BAR is not iomem. Aborting.\n");
  912. return -ENODEV;
  913. }
  914. if (pci_resource_len(pdev, first_bar + slot) != 0x100) {
  915. printk(KERN_ERR DRIVER_NAME ": Invalid iomem size. "
  916. "You may experience problems.\n");
  917. }
  918. if ((pdev->class & 0x0000FF) == PCI_SDHCI_IFVENDOR) {
  919. printk(KERN_ERR DRIVER_NAME ": Vendor specific interface. Aborting.\n");
  920. return -ENODEV;
  921. }
  922. if ((pdev->class & 0x0000FF) > PCI_SDHCI_IFVENDOR) {
  923. printk(KERN_ERR DRIVER_NAME ": Unknown interface. Aborting.\n");
  924. return -ENODEV;
  925. }
  926. mmc = mmc_alloc_host(sizeof(struct sdhci_host), &pdev->dev);
  927. if (!mmc)
  928. return -ENOMEM;
  929. host = mmc_priv(mmc);
  930. host->mmc = mmc;
  931. host->chip = chip;
  932. chip->hosts[slot] = host;
  933. host->bar = first_bar + slot;
  934. host->addr = pci_resource_start(pdev, host->bar);
  935. host->irq = pdev->irq;
  936. DBG("slot %d at 0x%08lx, irq %d\n", slot, host->addr, host->irq);
  937. snprintf(host->slot_descr, 20, "sdhci:slot%d", slot);
  938. ret = pci_request_region(pdev, host->bar, host->slot_descr);
  939. if (ret)
  940. goto free;
  941. host->ioaddr = ioremap_nocache(host->addr,
  942. pci_resource_len(pdev, host->bar));
  943. if (!host->ioaddr) {
  944. ret = -ENOMEM;
  945. goto release;
  946. }
  947. sdhci_reset(host, SDHCI_RESET_ALL);
  948. version = readw(host->ioaddr + SDHCI_HOST_VERSION);
  949. version = (version & SDHCI_SPEC_VER_MASK) >> SDHCI_SPEC_VER_SHIFT;
  950. if (version != 0) {
  951. printk(KERN_ERR "%s: Unknown controller version (%d). "
  952. "You may experience problems.\n", host->slot_descr,
  953. version);
  954. }
  955. caps = readl(host->ioaddr + SDHCI_CAPABILITIES);
  956. if (debug_nodma)
  957. DBG("DMA forced off\n");
  958. else if (debug_forcedma) {
  959. DBG("DMA forced on\n");
  960. host->flags |= SDHCI_USE_DMA;
  961. } else if (chip->quirks & SDHCI_QUIRK_FORCE_DMA)
  962. host->flags |= SDHCI_USE_DMA;
  963. else if ((pdev->class & 0x0000FF) != PCI_SDHCI_IFDMA)
  964. DBG("Controller doesn't have DMA interface\n");
  965. else if (!(caps & SDHCI_CAN_DO_DMA))
  966. DBG("Controller doesn't have DMA capability\n");
  967. else
  968. host->flags |= SDHCI_USE_DMA;
  969. if (host->flags & SDHCI_USE_DMA) {
  970. if (pci_set_dma_mask(pdev, DMA_32BIT_MASK)) {
  971. printk(KERN_WARNING "%s: No suitable DMA available. "
  972. "Falling back to PIO.\n", host->slot_descr);
  973. host->flags &= ~SDHCI_USE_DMA;
  974. }
  975. }
  976. if (host->flags & SDHCI_USE_DMA)
  977. pci_set_master(pdev);
  978. else /* XXX: Hack to get MMC layer to avoid highmem */
  979. pdev->dma_mask = 0;
  980. host->max_clk =
  981. (caps & SDHCI_CLOCK_BASE_MASK) >> SDHCI_CLOCK_BASE_SHIFT;
  982. if (host->max_clk == 0) {
  983. printk(KERN_ERR "%s: Hardware doesn't specify base clock "
  984. "frequency.\n", host->slot_descr);
  985. ret = -ENODEV;
  986. goto unmap;
  987. }
  988. host->max_clk *= 1000000;
  989. host->timeout_clk =
  990. (caps & SDHCI_TIMEOUT_CLK_MASK) >> SDHCI_TIMEOUT_CLK_SHIFT;
  991. if (host->timeout_clk == 0) {
  992. printk(KERN_ERR "%s: Hardware doesn't specify timeout clock "
  993. "frequency.\n", host->slot_descr);
  994. ret = -ENODEV;
  995. goto unmap;
  996. }
  997. if (caps & SDHCI_TIMEOUT_CLK_UNIT)
  998. host->timeout_clk *= 1000;
  999. /*
  1000. * Set host parameters.
  1001. */
  1002. mmc->ops = &sdhci_ops;
  1003. mmc->f_min = host->max_clk / 256;
  1004. mmc->f_max = host->max_clk;
  1005. mmc->caps = MMC_CAP_4_BIT_DATA | MMC_CAP_MULTIWRITE | MMC_CAP_BYTEBLOCK;
  1006. if (caps & SDHCI_CAN_DO_HISPD)
  1007. mmc->caps |= MMC_CAP_SD_HIGHSPEED;
  1008. mmc->ocr_avail = 0;
  1009. if (caps & SDHCI_CAN_VDD_330)
  1010. mmc->ocr_avail |= MMC_VDD_32_33|MMC_VDD_33_34;
  1011. if (caps & SDHCI_CAN_VDD_300)
  1012. mmc->ocr_avail |= MMC_VDD_29_30|MMC_VDD_30_31;
  1013. if (caps & SDHCI_CAN_VDD_180)
  1014. mmc->ocr_avail |= MMC_VDD_17_18|MMC_VDD_18_19;
  1015. if (mmc->ocr_avail == 0) {
  1016. printk(KERN_ERR "%s: Hardware doesn't report any "
  1017. "support voltages.\n", host->slot_descr);
  1018. ret = -ENODEV;
  1019. goto unmap;
  1020. }
  1021. spin_lock_init(&host->lock);
  1022. /*
  1023. * Maximum number of segments. Hardware cannot do scatter lists.
  1024. */
  1025. if (host->flags & SDHCI_USE_DMA)
  1026. mmc->max_hw_segs = 1;
  1027. else
  1028. mmc->max_hw_segs = 16;
  1029. mmc->max_phys_segs = 16;
  1030. /*
  1031. * Maximum number of sectors in one transfer. Limited by DMA boundary
  1032. * size (512KiB).
  1033. */
  1034. mmc->max_req_size = 524288;
  1035. /*
  1036. * Maximum segment size. Could be one segment with the maximum number
  1037. * of bytes.
  1038. */
  1039. mmc->max_seg_size = mmc->max_req_size;
  1040. /*
  1041. * Maximum block size. This varies from controller to controller and
  1042. * is specified in the capabilities register.
  1043. */
  1044. mmc->max_blk_size = (caps & SDHCI_MAX_BLOCK_MASK) >> SDHCI_MAX_BLOCK_SHIFT;
  1045. if (mmc->max_blk_size >= 3) {
  1046. printk(KERN_ERR "%s: Invalid maximum block size.\n",
  1047. host->slot_descr);
  1048. ret = -ENODEV;
  1049. goto unmap;
  1050. }
  1051. mmc->max_blk_size = 512 << mmc->max_blk_size;
  1052. /*
  1053. * Maximum block count.
  1054. */
  1055. mmc->max_blk_count = 65535;
  1056. /*
  1057. * Init tasklets.
  1058. */
  1059. tasklet_init(&host->card_tasklet,
  1060. sdhci_tasklet_card, (unsigned long)host);
  1061. tasklet_init(&host->finish_tasklet,
  1062. sdhci_tasklet_finish, (unsigned long)host);
  1063. setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
  1064. ret = request_irq(host->irq, sdhci_irq, IRQF_SHARED,
  1065. host->slot_descr, host);
  1066. if (ret)
  1067. goto untasklet;
  1068. sdhci_init(host);
  1069. #ifdef CONFIG_MMC_DEBUG
  1070. sdhci_dumpregs(host);
  1071. #endif
  1072. mmiowb();
  1073. mmc_add_host(mmc);
  1074. printk(KERN_INFO "%s: SDHCI at 0x%08lx irq %d %s\n", mmc_hostname(mmc),
  1075. host->addr, host->irq,
  1076. (host->flags & SDHCI_USE_DMA)?"DMA":"PIO");
  1077. return 0;
  1078. untasklet:
  1079. tasklet_kill(&host->card_tasklet);
  1080. tasklet_kill(&host->finish_tasklet);
  1081. unmap:
  1082. iounmap(host->ioaddr);
  1083. release:
  1084. pci_release_region(pdev, host->bar);
  1085. free:
  1086. mmc_free_host(mmc);
  1087. return ret;
  1088. }
  1089. static void sdhci_remove_slot(struct pci_dev *pdev, int slot)
  1090. {
  1091. struct sdhci_chip *chip;
  1092. struct mmc_host *mmc;
  1093. struct sdhci_host *host;
  1094. chip = pci_get_drvdata(pdev);
  1095. host = chip->hosts[slot];
  1096. mmc = host->mmc;
  1097. chip->hosts[slot] = NULL;
  1098. mmc_remove_host(mmc);
  1099. sdhci_reset(host, SDHCI_RESET_ALL);
  1100. free_irq(host->irq, host);
  1101. del_timer_sync(&host->timer);
  1102. tasklet_kill(&host->card_tasklet);
  1103. tasklet_kill(&host->finish_tasklet);
  1104. iounmap(host->ioaddr);
  1105. pci_release_region(pdev, host->bar);
  1106. mmc_free_host(mmc);
  1107. }
  1108. static int __devinit sdhci_probe(struct pci_dev *pdev,
  1109. const struct pci_device_id *ent)
  1110. {
  1111. int ret, i;
  1112. u8 slots, rev;
  1113. struct sdhci_chip *chip;
  1114. BUG_ON(pdev == NULL);
  1115. BUG_ON(ent == NULL);
  1116. pci_read_config_byte(pdev, PCI_CLASS_REVISION, &rev);
  1117. printk(KERN_INFO DRIVER_NAME
  1118. ": SDHCI controller found at %s [%04x:%04x] (rev %x)\n",
  1119. pci_name(pdev), (int)pdev->vendor, (int)pdev->device,
  1120. (int)rev);
  1121. ret = pci_read_config_byte(pdev, PCI_SLOT_INFO, &slots);
  1122. if (ret)
  1123. return ret;
  1124. slots = PCI_SLOT_INFO_SLOTS(slots) + 1;
  1125. DBG("found %d slot(s)\n", slots);
  1126. if (slots == 0)
  1127. return -ENODEV;
  1128. ret = pci_enable_device(pdev);
  1129. if (ret)
  1130. return ret;
  1131. chip = kzalloc(sizeof(struct sdhci_chip) +
  1132. sizeof(struct sdhci_host*) * slots, GFP_KERNEL);
  1133. if (!chip) {
  1134. ret = -ENOMEM;
  1135. goto err;
  1136. }
  1137. chip->pdev = pdev;
  1138. chip->quirks = ent->driver_data;
  1139. if (debug_quirks)
  1140. chip->quirks = debug_quirks;
  1141. chip->num_slots = slots;
  1142. pci_set_drvdata(pdev, chip);
  1143. for (i = 0;i < slots;i++) {
  1144. ret = sdhci_probe_slot(pdev, i);
  1145. if (ret) {
  1146. for (i--;i >= 0;i--)
  1147. sdhci_remove_slot(pdev, i);
  1148. goto free;
  1149. }
  1150. }
  1151. return 0;
  1152. free:
  1153. pci_set_drvdata(pdev, NULL);
  1154. kfree(chip);
  1155. err:
  1156. pci_disable_device(pdev);
  1157. return ret;
  1158. }
  1159. static void __devexit sdhci_remove(struct pci_dev *pdev)
  1160. {
  1161. int i;
  1162. struct sdhci_chip *chip;
  1163. chip = pci_get_drvdata(pdev);
  1164. if (chip) {
  1165. for (i = 0;i < chip->num_slots;i++)
  1166. sdhci_remove_slot(pdev, i);
  1167. pci_set_drvdata(pdev, NULL);
  1168. kfree(chip);
  1169. }
  1170. pci_disable_device(pdev);
  1171. }
  1172. static struct pci_driver sdhci_driver = {
  1173. .name = DRIVER_NAME,
  1174. .id_table = pci_ids,
  1175. .probe = sdhci_probe,
  1176. .remove = __devexit_p(sdhci_remove),
  1177. .suspend = sdhci_suspend,
  1178. .resume = sdhci_resume,
  1179. };
  1180. /*****************************************************************************\
  1181. * *
  1182. * Driver init/exit *
  1183. * *
  1184. \*****************************************************************************/
  1185. static int __init sdhci_drv_init(void)
  1186. {
  1187. printk(KERN_INFO DRIVER_NAME
  1188. ": Secure Digital Host Controller Interface driver\n");
  1189. printk(KERN_INFO DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
  1190. return pci_register_driver(&sdhci_driver);
  1191. }
  1192. static void __exit sdhci_drv_exit(void)
  1193. {
  1194. DBG("Exiting\n");
  1195. pci_unregister_driver(&sdhci_driver);
  1196. }
  1197. module_init(sdhci_drv_init);
  1198. module_exit(sdhci_drv_exit);
  1199. module_param(debug_nodma, uint, 0444);
  1200. module_param(debug_forcedma, uint, 0444);
  1201. module_param(debug_quirks, uint, 0444);
  1202. MODULE_AUTHOR("Pierre Ossman <drzeus@drzeus.cx>");
  1203. MODULE_DESCRIPTION("Secure Digital Host Controller Interface driver");
  1204. MODULE_LICENSE("GPL");
  1205. MODULE_PARM_DESC(debug_nodma, "Forcefully disable DMA transfers. (default 0)");
  1206. MODULE_PARM_DESC(debug_forcedma, "Forcefully enable DMA transfers. (default 0)");
  1207. MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");