iwl-agn.c 92 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2009 Intel Corporation. All rights reserved.
  4. *
  5. * Portions of this file are derived from the ipw3945 project, as well
  6. * as portions of the ieee80211 subsystem header files.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of version 2 of the GNU General Public License as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  20. *
  21. * The full GNU General Public License is included in this distribution in the
  22. * file called LICENSE.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #include <linux/kernel.h>
  30. #include <linux/module.h>
  31. #include <linux/init.h>
  32. #include <linux/pci.h>
  33. #include <linux/dma-mapping.h>
  34. #include <linux/delay.h>
  35. #include <linux/skbuff.h>
  36. #include <linux/netdevice.h>
  37. #include <linux/wireless.h>
  38. #include <linux/firmware.h>
  39. #include <linux/etherdevice.h>
  40. #include <linux/if_arp.h>
  41. #include <net/mac80211.h>
  42. #include <asm/div64.h>
  43. #define DRV_NAME "iwlagn"
  44. #include "iwl-eeprom.h"
  45. #include "iwl-dev.h"
  46. #include "iwl-core.h"
  47. #include "iwl-io.h"
  48. #include "iwl-helpers.h"
  49. #include "iwl-sta.h"
  50. #include "iwl-calib.h"
  51. /******************************************************************************
  52. *
  53. * module boiler plate
  54. *
  55. ******************************************************************************/
  56. /*
  57. * module name, copyright, version, etc.
  58. */
  59. #define DRV_DESCRIPTION "Intel(R) Wireless WiFi Link AGN driver for Linux"
  60. #ifdef CONFIG_IWLWIFI_DEBUG
  61. #define VD "d"
  62. #else
  63. #define VD
  64. #endif
  65. #ifdef CONFIG_IWLWIFI_SPECTRUM_MEASUREMENT
  66. #define VS "s"
  67. #else
  68. #define VS
  69. #endif
  70. #define DRV_VERSION IWLWIFI_VERSION VD VS
  71. MODULE_DESCRIPTION(DRV_DESCRIPTION);
  72. MODULE_VERSION(DRV_VERSION);
  73. MODULE_AUTHOR(DRV_COPYRIGHT " " DRV_AUTHOR);
  74. MODULE_LICENSE("GPL");
  75. MODULE_ALIAS("iwl4965");
  76. /*************** STATION TABLE MANAGEMENT ****
  77. * mac80211 should be examined to determine if sta_info is duplicating
  78. * the functionality provided here
  79. */
  80. /**************************************************************/
  81. /**
  82. * iwl_commit_rxon - commit staging_rxon to hardware
  83. *
  84. * The RXON command in staging_rxon is committed to the hardware and
  85. * the active_rxon structure is updated with the new data. This
  86. * function correctly transitions out of the RXON_ASSOC_MSK state if
  87. * a HW tune is required based on the RXON structure changes.
  88. */
  89. int iwl_commit_rxon(struct iwl_priv *priv)
  90. {
  91. /* cast away the const for active_rxon in this function */
  92. struct iwl_rxon_cmd *active_rxon = (void *)&priv->active_rxon;
  93. int ret;
  94. bool new_assoc =
  95. !!(priv->staging_rxon.filter_flags & RXON_FILTER_ASSOC_MSK);
  96. if (!iwl_is_alive(priv))
  97. return -EBUSY;
  98. /* always get timestamp with Rx frame */
  99. priv->staging_rxon.flags |= RXON_FLG_TSF2HOST_MSK;
  100. ret = iwl_check_rxon_cmd(priv);
  101. if (ret) {
  102. IWL_ERR(priv, "Invalid RXON configuration. Not committing.\n");
  103. return -EINVAL;
  104. }
  105. /* If we don't need to send a full RXON, we can use
  106. * iwl_rxon_assoc_cmd which is used to reconfigure filter
  107. * and other flags for the current radio configuration. */
  108. if (!iwl_full_rxon_required(priv)) {
  109. ret = iwl_send_rxon_assoc(priv);
  110. if (ret) {
  111. IWL_ERR(priv, "Error setting RXON_ASSOC (%d)\n", ret);
  112. return ret;
  113. }
  114. memcpy(active_rxon, &priv->staging_rxon, sizeof(*active_rxon));
  115. return 0;
  116. }
  117. /* station table will be cleared */
  118. priv->assoc_station_added = 0;
  119. /* If we are currently associated and the new config requires
  120. * an RXON_ASSOC and the new config wants the associated mask enabled,
  121. * we must clear the associated from the active configuration
  122. * before we apply the new config */
  123. if (iwl_is_associated(priv) && new_assoc) {
  124. IWL_DEBUG_INFO(priv, "Toggling associated bit on current RXON\n");
  125. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  126. ret = iwl_send_cmd_pdu(priv, REPLY_RXON,
  127. sizeof(struct iwl_rxon_cmd),
  128. &priv->active_rxon);
  129. /* If the mask clearing failed then we set
  130. * active_rxon back to what it was previously */
  131. if (ret) {
  132. active_rxon->filter_flags |= RXON_FILTER_ASSOC_MSK;
  133. IWL_ERR(priv, "Error clearing ASSOC_MSK (%d)\n", ret);
  134. return ret;
  135. }
  136. }
  137. IWL_DEBUG_INFO(priv, "Sending RXON\n"
  138. "* with%s RXON_FILTER_ASSOC_MSK\n"
  139. "* channel = %d\n"
  140. "* bssid = %pM\n",
  141. (new_assoc ? "" : "out"),
  142. le16_to_cpu(priv->staging_rxon.channel),
  143. priv->staging_rxon.bssid_addr);
  144. iwl_set_rxon_hwcrypto(priv, !priv->cfg->mod_params->sw_crypto);
  145. /* Apply the new configuration
  146. * RXON unassoc clears the station table in uCode, send it before
  147. * we add the bcast station. If assoc bit is set, we will send RXON
  148. * after having added the bcast and bssid station.
  149. */
  150. if (!new_assoc) {
  151. ret = iwl_send_cmd_pdu(priv, REPLY_RXON,
  152. sizeof(struct iwl_rxon_cmd), &priv->staging_rxon);
  153. if (ret) {
  154. IWL_ERR(priv, "Error setting new RXON (%d)\n", ret);
  155. return ret;
  156. }
  157. memcpy(active_rxon, &priv->staging_rxon, sizeof(*active_rxon));
  158. }
  159. iwl_clear_stations_table(priv);
  160. priv->start_calib = 0;
  161. /* Add the broadcast address so we can send broadcast frames */
  162. if (iwl_rxon_add_station(priv, iwl_bcast_addr, 0) ==
  163. IWL_INVALID_STATION) {
  164. IWL_ERR(priv, "Error adding BROADCAST address for transmit.\n");
  165. return -EIO;
  166. }
  167. /* If we have set the ASSOC_MSK and we are in BSS mode then
  168. * add the IWL_AP_ID to the station rate table */
  169. if (new_assoc) {
  170. if (priv->iw_mode == NL80211_IFTYPE_STATION) {
  171. ret = iwl_rxon_add_station(priv,
  172. priv->active_rxon.bssid_addr, 1);
  173. if (ret == IWL_INVALID_STATION) {
  174. IWL_ERR(priv,
  175. "Error adding AP address for TX.\n");
  176. return -EIO;
  177. }
  178. priv->assoc_station_added = 1;
  179. if (priv->default_wep_key &&
  180. iwl_send_static_wepkey_cmd(priv, 0))
  181. IWL_ERR(priv,
  182. "Could not send WEP static key.\n");
  183. }
  184. /*
  185. * allow CTS-to-self if possible for new association.
  186. * this is relevant only for 5000 series and up,
  187. * but will not damage 4965
  188. */
  189. priv->staging_rxon.flags |= RXON_FLG_SELF_CTS_EN;
  190. /* Apply the new configuration
  191. * RXON assoc doesn't clear the station table in uCode,
  192. */
  193. ret = iwl_send_cmd_pdu(priv, REPLY_RXON,
  194. sizeof(struct iwl_rxon_cmd), &priv->staging_rxon);
  195. if (ret) {
  196. IWL_ERR(priv, "Error setting new RXON (%d)\n", ret);
  197. return ret;
  198. }
  199. memcpy(active_rxon, &priv->staging_rxon, sizeof(*active_rxon));
  200. }
  201. iwl_init_sensitivity(priv);
  202. /* If we issue a new RXON command which required a tune then we must
  203. * send a new TXPOWER command or we won't be able to Tx any frames */
  204. ret = iwl_set_tx_power(priv, priv->tx_power_user_lmt, true);
  205. if (ret) {
  206. IWL_ERR(priv, "Error sending TX power (%d)\n", ret);
  207. return ret;
  208. }
  209. return 0;
  210. }
  211. void iwl_update_chain_flags(struct iwl_priv *priv)
  212. {
  213. if (priv->cfg->ops->hcmd->set_rxon_chain)
  214. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  215. iwlcore_commit_rxon(priv);
  216. }
  217. static void iwl_clear_free_frames(struct iwl_priv *priv)
  218. {
  219. struct list_head *element;
  220. IWL_DEBUG_INFO(priv, "%d frames on pre-allocated heap on clear.\n",
  221. priv->frames_count);
  222. while (!list_empty(&priv->free_frames)) {
  223. element = priv->free_frames.next;
  224. list_del(element);
  225. kfree(list_entry(element, struct iwl_frame, list));
  226. priv->frames_count--;
  227. }
  228. if (priv->frames_count) {
  229. IWL_WARN(priv, "%d frames still in use. Did we lose one?\n",
  230. priv->frames_count);
  231. priv->frames_count = 0;
  232. }
  233. }
  234. static struct iwl_frame *iwl_get_free_frame(struct iwl_priv *priv)
  235. {
  236. struct iwl_frame *frame;
  237. struct list_head *element;
  238. if (list_empty(&priv->free_frames)) {
  239. frame = kzalloc(sizeof(*frame), GFP_KERNEL);
  240. if (!frame) {
  241. IWL_ERR(priv, "Could not allocate frame!\n");
  242. return NULL;
  243. }
  244. priv->frames_count++;
  245. return frame;
  246. }
  247. element = priv->free_frames.next;
  248. list_del(element);
  249. return list_entry(element, struct iwl_frame, list);
  250. }
  251. static void iwl_free_frame(struct iwl_priv *priv, struct iwl_frame *frame)
  252. {
  253. memset(frame, 0, sizeof(*frame));
  254. list_add(&frame->list, &priv->free_frames);
  255. }
  256. static unsigned int iwl_fill_beacon_frame(struct iwl_priv *priv,
  257. struct ieee80211_hdr *hdr,
  258. int left)
  259. {
  260. if (!iwl_is_associated(priv) || !priv->ibss_beacon ||
  261. ((priv->iw_mode != NL80211_IFTYPE_ADHOC) &&
  262. (priv->iw_mode != NL80211_IFTYPE_AP)))
  263. return 0;
  264. if (priv->ibss_beacon->len > left)
  265. return 0;
  266. memcpy(hdr, priv->ibss_beacon->data, priv->ibss_beacon->len);
  267. return priv->ibss_beacon->len;
  268. }
  269. static unsigned int iwl_hw_get_beacon_cmd(struct iwl_priv *priv,
  270. struct iwl_frame *frame, u8 rate)
  271. {
  272. struct iwl_tx_beacon_cmd *tx_beacon_cmd;
  273. unsigned int frame_size;
  274. tx_beacon_cmd = &frame->u.beacon;
  275. memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
  276. tx_beacon_cmd->tx.sta_id = priv->hw_params.bcast_sta_id;
  277. tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  278. frame_size = iwl_fill_beacon_frame(priv, tx_beacon_cmd->frame,
  279. sizeof(frame->u) - sizeof(*tx_beacon_cmd));
  280. BUG_ON(frame_size > MAX_MPDU_SIZE);
  281. tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
  282. if ((rate == IWL_RATE_1M_PLCP) || (rate >= IWL_RATE_2M_PLCP))
  283. tx_beacon_cmd->tx.rate_n_flags =
  284. iwl_hw_set_rate_n_flags(rate, RATE_MCS_CCK_MSK);
  285. else
  286. tx_beacon_cmd->tx.rate_n_flags =
  287. iwl_hw_set_rate_n_flags(rate, 0);
  288. tx_beacon_cmd->tx.tx_flags = TX_CMD_FLG_SEQ_CTL_MSK |
  289. TX_CMD_FLG_TSF_MSK |
  290. TX_CMD_FLG_STA_RATE_MSK;
  291. return sizeof(*tx_beacon_cmd) + frame_size;
  292. }
  293. static int iwl_send_beacon_cmd(struct iwl_priv *priv)
  294. {
  295. struct iwl_frame *frame;
  296. unsigned int frame_size;
  297. int rc;
  298. u8 rate;
  299. frame = iwl_get_free_frame(priv);
  300. if (!frame) {
  301. IWL_ERR(priv, "Could not obtain free frame buffer for beacon "
  302. "command.\n");
  303. return -ENOMEM;
  304. }
  305. rate = iwl_rate_get_lowest_plcp(priv);
  306. frame_size = iwl_hw_get_beacon_cmd(priv, frame, rate);
  307. rc = iwl_send_cmd_pdu(priv, REPLY_TX_BEACON, frame_size,
  308. &frame->u.cmd[0]);
  309. iwl_free_frame(priv, frame);
  310. return rc;
  311. }
  312. static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
  313. {
  314. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  315. dma_addr_t addr = get_unaligned_le32(&tb->lo);
  316. if (sizeof(dma_addr_t) > sizeof(u32))
  317. addr |=
  318. ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
  319. return addr;
  320. }
  321. static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
  322. {
  323. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  324. return le16_to_cpu(tb->hi_n_len) >> 4;
  325. }
  326. static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
  327. dma_addr_t addr, u16 len)
  328. {
  329. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  330. u16 hi_n_len = len << 4;
  331. put_unaligned_le32(addr, &tb->lo);
  332. if (sizeof(dma_addr_t) > sizeof(u32))
  333. hi_n_len |= ((addr >> 16) >> 16) & 0xF;
  334. tb->hi_n_len = cpu_to_le16(hi_n_len);
  335. tfd->num_tbs = idx + 1;
  336. }
  337. static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd)
  338. {
  339. return tfd->num_tbs & 0x1f;
  340. }
  341. /**
  342. * iwl_hw_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
  343. * @priv - driver private data
  344. * @txq - tx queue
  345. *
  346. * Does NOT advance any TFD circular buffer read/write indexes
  347. * Does NOT free the TFD itself (which is within circular buffer)
  348. */
  349. void iwl_hw_txq_free_tfd(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  350. {
  351. struct iwl_tfd *tfd_tmp = (struct iwl_tfd *)txq->tfds;
  352. struct iwl_tfd *tfd;
  353. struct pci_dev *dev = priv->pci_dev;
  354. int index = txq->q.read_ptr;
  355. int i;
  356. int num_tbs;
  357. tfd = &tfd_tmp[index];
  358. /* Sanity check on number of chunks */
  359. num_tbs = iwl_tfd_get_num_tbs(tfd);
  360. if (num_tbs >= IWL_NUM_OF_TBS) {
  361. IWL_ERR(priv, "Too many chunks: %i\n", num_tbs);
  362. /* @todo issue fatal error, it is quite serious situation */
  363. return;
  364. }
  365. /* Unmap tx_cmd */
  366. if (num_tbs)
  367. pci_unmap_single(dev,
  368. pci_unmap_addr(&txq->meta[index], mapping),
  369. pci_unmap_len(&txq->meta[index], len),
  370. PCI_DMA_BIDIRECTIONAL);
  371. /* Unmap chunks, if any. */
  372. for (i = 1; i < num_tbs; i++) {
  373. pci_unmap_single(dev, iwl_tfd_tb_get_addr(tfd, i),
  374. iwl_tfd_tb_get_len(tfd, i), PCI_DMA_TODEVICE);
  375. if (txq->txb) {
  376. dev_kfree_skb(txq->txb[txq->q.read_ptr].skb[i - 1]);
  377. txq->txb[txq->q.read_ptr].skb[i - 1] = NULL;
  378. }
  379. }
  380. }
  381. int iwl_hw_txq_attach_buf_to_tfd(struct iwl_priv *priv,
  382. struct iwl_tx_queue *txq,
  383. dma_addr_t addr, u16 len,
  384. u8 reset, u8 pad)
  385. {
  386. struct iwl_queue *q;
  387. struct iwl_tfd *tfd, *tfd_tmp;
  388. u32 num_tbs;
  389. q = &txq->q;
  390. tfd_tmp = (struct iwl_tfd *)txq->tfds;
  391. tfd = &tfd_tmp[q->write_ptr];
  392. if (reset)
  393. memset(tfd, 0, sizeof(*tfd));
  394. num_tbs = iwl_tfd_get_num_tbs(tfd);
  395. /* Each TFD can point to a maximum 20 Tx buffers */
  396. if (num_tbs >= IWL_NUM_OF_TBS) {
  397. IWL_ERR(priv, "Error can not send more than %d chunks\n",
  398. IWL_NUM_OF_TBS);
  399. return -EINVAL;
  400. }
  401. BUG_ON(addr & ~DMA_BIT_MASK(36));
  402. if (unlikely(addr & ~IWL_TX_DMA_MASK))
  403. IWL_ERR(priv, "Unaligned address = %llx\n",
  404. (unsigned long long)addr);
  405. iwl_tfd_set_tb(tfd, num_tbs, addr, len);
  406. return 0;
  407. }
  408. /*
  409. * Tell nic where to find circular buffer of Tx Frame Descriptors for
  410. * given Tx queue, and enable the DMA channel used for that queue.
  411. *
  412. * 4965 supports up to 16 Tx queues in DRAM, mapped to up to 8 Tx DMA
  413. * channels supported in hardware.
  414. */
  415. int iwl_hw_tx_queue_init(struct iwl_priv *priv,
  416. struct iwl_tx_queue *txq)
  417. {
  418. int txq_id = txq->q.id;
  419. /* Circular buffer (TFD queue in DRAM) physical base address */
  420. iwl_write_direct32(priv, FH_MEM_CBBC_QUEUE(txq_id),
  421. txq->q.dma_addr >> 8);
  422. return 0;
  423. }
  424. /******************************************************************************
  425. *
  426. * Generic RX handler implementations
  427. *
  428. ******************************************************************************/
  429. static void iwl_rx_reply_alive(struct iwl_priv *priv,
  430. struct iwl_rx_mem_buffer *rxb)
  431. {
  432. struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
  433. struct iwl_alive_resp *palive;
  434. struct delayed_work *pwork;
  435. palive = &pkt->u.alive_frame;
  436. IWL_DEBUG_INFO(priv, "Alive ucode status 0x%08X revision "
  437. "0x%01X 0x%01X\n",
  438. palive->is_valid, palive->ver_type,
  439. palive->ver_subtype);
  440. if (palive->ver_subtype == INITIALIZE_SUBTYPE) {
  441. IWL_DEBUG_INFO(priv, "Initialization Alive received.\n");
  442. memcpy(&priv->card_alive_init,
  443. &pkt->u.alive_frame,
  444. sizeof(struct iwl_init_alive_resp));
  445. pwork = &priv->init_alive_start;
  446. } else {
  447. IWL_DEBUG_INFO(priv, "Runtime Alive received.\n");
  448. memcpy(&priv->card_alive, &pkt->u.alive_frame,
  449. sizeof(struct iwl_alive_resp));
  450. pwork = &priv->alive_start;
  451. }
  452. /* We delay the ALIVE response by 5ms to
  453. * give the HW RF Kill time to activate... */
  454. if (palive->is_valid == UCODE_VALID_OK)
  455. queue_delayed_work(priv->workqueue, pwork,
  456. msecs_to_jiffies(5));
  457. else
  458. IWL_WARN(priv, "uCode did not respond OK.\n");
  459. }
  460. static void iwl_bg_beacon_update(struct work_struct *work)
  461. {
  462. struct iwl_priv *priv =
  463. container_of(work, struct iwl_priv, beacon_update);
  464. struct sk_buff *beacon;
  465. /* Pull updated AP beacon from mac80211. will fail if not in AP mode */
  466. beacon = ieee80211_beacon_get(priv->hw, priv->vif);
  467. if (!beacon) {
  468. IWL_ERR(priv, "update beacon failed\n");
  469. return;
  470. }
  471. mutex_lock(&priv->mutex);
  472. /* new beacon skb is allocated every time; dispose previous.*/
  473. if (priv->ibss_beacon)
  474. dev_kfree_skb(priv->ibss_beacon);
  475. priv->ibss_beacon = beacon;
  476. mutex_unlock(&priv->mutex);
  477. iwl_send_beacon_cmd(priv);
  478. }
  479. /**
  480. * iwl_bg_statistics_periodic - Timer callback to queue statistics
  481. *
  482. * This callback is provided in order to send a statistics request.
  483. *
  484. * This timer function is continually reset to execute within
  485. * REG_RECALIB_PERIOD seconds since the last STATISTICS_NOTIFICATION
  486. * was received. We need to ensure we receive the statistics in order
  487. * to update the temperature used for calibrating the TXPOWER.
  488. */
  489. static void iwl_bg_statistics_periodic(unsigned long data)
  490. {
  491. struct iwl_priv *priv = (struct iwl_priv *)data;
  492. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  493. return;
  494. /* dont send host command if rf-kill is on */
  495. if (!iwl_is_ready_rf(priv))
  496. return;
  497. iwl_send_statistics_request(priv, CMD_ASYNC);
  498. }
  499. static void iwl_rx_beacon_notif(struct iwl_priv *priv,
  500. struct iwl_rx_mem_buffer *rxb)
  501. {
  502. #ifdef CONFIG_IWLWIFI_DEBUG
  503. struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
  504. struct iwl4965_beacon_notif *beacon =
  505. (struct iwl4965_beacon_notif *)pkt->u.raw;
  506. u8 rate = iwl_hw_get_rate(beacon->beacon_notify_hdr.rate_n_flags);
  507. IWL_DEBUG_RX(priv, "beacon status %x retries %d iss %d "
  508. "tsf %d %d rate %d\n",
  509. le32_to_cpu(beacon->beacon_notify_hdr.u.status) & TX_STATUS_MSK,
  510. beacon->beacon_notify_hdr.failure_frame,
  511. le32_to_cpu(beacon->ibss_mgr_status),
  512. le32_to_cpu(beacon->high_tsf),
  513. le32_to_cpu(beacon->low_tsf), rate);
  514. #endif
  515. if ((priv->iw_mode == NL80211_IFTYPE_AP) &&
  516. (!test_bit(STATUS_EXIT_PENDING, &priv->status)))
  517. queue_work(priv->workqueue, &priv->beacon_update);
  518. }
  519. /* Handle notification from uCode that card's power state is changing
  520. * due to software, hardware, or critical temperature RFKILL */
  521. static void iwl_rx_card_state_notif(struct iwl_priv *priv,
  522. struct iwl_rx_mem_buffer *rxb)
  523. {
  524. struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
  525. u32 flags = le32_to_cpu(pkt->u.card_state_notif.flags);
  526. unsigned long status = priv->status;
  527. IWL_DEBUG_RF_KILL(priv, "Card state received: HW:%s SW:%s\n",
  528. (flags & HW_CARD_DISABLED) ? "Kill" : "On",
  529. (flags & SW_CARD_DISABLED) ? "Kill" : "On");
  530. if (flags & (SW_CARD_DISABLED | HW_CARD_DISABLED |
  531. RF_CARD_DISABLED)) {
  532. iwl_write32(priv, CSR_UCODE_DRV_GP1_SET,
  533. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  534. iwl_write_direct32(priv, HBUS_TARG_MBX_C,
  535. HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
  536. if (!(flags & RXON_CARD_DISABLED)) {
  537. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  538. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  539. iwl_write_direct32(priv, HBUS_TARG_MBX_C,
  540. HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
  541. }
  542. if (flags & RF_CARD_DISABLED)
  543. iwl_tt_enter_ct_kill(priv);
  544. }
  545. if (!(flags & RF_CARD_DISABLED))
  546. iwl_tt_exit_ct_kill(priv);
  547. if (flags & HW_CARD_DISABLED)
  548. set_bit(STATUS_RF_KILL_HW, &priv->status);
  549. else
  550. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  551. if (!(flags & RXON_CARD_DISABLED))
  552. iwl_scan_cancel(priv);
  553. if ((test_bit(STATUS_RF_KILL_HW, &status) !=
  554. test_bit(STATUS_RF_KILL_HW, &priv->status)))
  555. wiphy_rfkill_set_hw_state(priv->hw->wiphy,
  556. test_bit(STATUS_RF_KILL_HW, &priv->status));
  557. else
  558. wake_up_interruptible(&priv->wait_command_queue);
  559. }
  560. int iwl_set_pwr_src(struct iwl_priv *priv, enum iwl_pwr_src src)
  561. {
  562. if (src == IWL_PWR_SRC_VAUX) {
  563. if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
  564. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  565. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  566. ~APMG_PS_CTRL_MSK_PWR_SRC);
  567. } else {
  568. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  569. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  570. ~APMG_PS_CTRL_MSK_PWR_SRC);
  571. }
  572. return 0;
  573. }
  574. /**
  575. * iwl_setup_rx_handlers - Initialize Rx handler callbacks
  576. *
  577. * Setup the RX handlers for each of the reply types sent from the uCode
  578. * to the host.
  579. *
  580. * This function chains into the hardware specific files for them to setup
  581. * any hardware specific handlers as well.
  582. */
  583. static void iwl_setup_rx_handlers(struct iwl_priv *priv)
  584. {
  585. priv->rx_handlers[REPLY_ALIVE] = iwl_rx_reply_alive;
  586. priv->rx_handlers[REPLY_ERROR] = iwl_rx_reply_error;
  587. priv->rx_handlers[CHANNEL_SWITCH_NOTIFICATION] = iwl_rx_csa;
  588. priv->rx_handlers[PM_SLEEP_NOTIFICATION] = iwl_rx_pm_sleep_notif;
  589. priv->rx_handlers[PM_DEBUG_STATISTIC_NOTIFIC] =
  590. iwl_rx_pm_debug_statistics_notif;
  591. priv->rx_handlers[BEACON_NOTIFICATION] = iwl_rx_beacon_notif;
  592. /*
  593. * The same handler is used for both the REPLY to a discrete
  594. * statistics request from the host as well as for the periodic
  595. * statistics notifications (after received beacons) from the uCode.
  596. */
  597. priv->rx_handlers[REPLY_STATISTICS_CMD] = iwl_rx_statistics;
  598. priv->rx_handlers[STATISTICS_NOTIFICATION] = iwl_rx_statistics;
  599. iwl_setup_spectrum_handlers(priv);
  600. iwl_setup_rx_scan_handlers(priv);
  601. /* status change handler */
  602. priv->rx_handlers[CARD_STATE_NOTIFICATION] = iwl_rx_card_state_notif;
  603. priv->rx_handlers[MISSED_BEACONS_NOTIFICATION] =
  604. iwl_rx_missed_beacon_notif;
  605. /* Rx handlers */
  606. priv->rx_handlers[REPLY_RX_PHY_CMD] = iwl_rx_reply_rx_phy;
  607. priv->rx_handlers[REPLY_RX_MPDU_CMD] = iwl_rx_reply_rx;
  608. /* block ack */
  609. priv->rx_handlers[REPLY_COMPRESSED_BA] = iwl_rx_reply_compressed_ba;
  610. /* Set up hardware specific Rx handlers */
  611. priv->cfg->ops->lib->rx_handler_setup(priv);
  612. }
  613. /**
  614. * iwl_rx_handle - Main entry function for receiving responses from uCode
  615. *
  616. * Uses the priv->rx_handlers callback function array to invoke
  617. * the appropriate handlers, including command responses,
  618. * frame-received notifications, and other notifications.
  619. */
  620. void iwl_rx_handle(struct iwl_priv *priv)
  621. {
  622. struct iwl_rx_mem_buffer *rxb;
  623. struct iwl_rx_packet *pkt;
  624. struct iwl_rx_queue *rxq = &priv->rxq;
  625. u32 r, i;
  626. int reclaim;
  627. unsigned long flags;
  628. u8 fill_rx = 0;
  629. u32 count = 8;
  630. int total_empty;
  631. /* uCode's read index (stored in shared DRAM) indicates the last Rx
  632. * buffer that the driver may process (last buffer filled by ucode). */
  633. r = le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF;
  634. i = rxq->read;
  635. /* Rx interrupt, but nothing sent from uCode */
  636. if (i == r)
  637. IWL_DEBUG_RX(priv, "r = %d, i = %d\n", r, i);
  638. /* calculate total frames need to be restock after handling RX */
  639. total_empty = r - priv->rxq.write_actual;
  640. if (total_empty < 0)
  641. total_empty += RX_QUEUE_SIZE;
  642. if (total_empty > (RX_QUEUE_SIZE / 2))
  643. fill_rx = 1;
  644. while (i != r) {
  645. rxb = rxq->queue[i];
  646. /* If an RXB doesn't have a Rx queue slot associated with it,
  647. * then a bug has been introduced in the queue refilling
  648. * routines -- catch it here */
  649. BUG_ON(rxb == NULL);
  650. rxq->queue[i] = NULL;
  651. pci_unmap_single(priv->pci_dev, rxb->real_dma_addr,
  652. priv->hw_params.rx_buf_size + 256,
  653. PCI_DMA_FROMDEVICE);
  654. pkt = (struct iwl_rx_packet *)rxb->skb->data;
  655. /* Reclaim a command buffer only if this packet is a response
  656. * to a (driver-originated) command.
  657. * If the packet (e.g. Rx frame) originated from uCode,
  658. * there is no command buffer to reclaim.
  659. * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
  660. * but apparently a few don't get set; catch them here. */
  661. reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME) &&
  662. (pkt->hdr.cmd != REPLY_RX_PHY_CMD) &&
  663. (pkt->hdr.cmd != REPLY_RX) &&
  664. (pkt->hdr.cmd != REPLY_RX_MPDU_CMD) &&
  665. (pkt->hdr.cmd != REPLY_COMPRESSED_BA) &&
  666. (pkt->hdr.cmd != STATISTICS_NOTIFICATION) &&
  667. (pkt->hdr.cmd != REPLY_TX);
  668. /* Based on type of command response or notification,
  669. * handle those that need handling via function in
  670. * rx_handlers table. See iwl_setup_rx_handlers() */
  671. if (priv->rx_handlers[pkt->hdr.cmd]) {
  672. IWL_DEBUG_RX(priv, "r = %d, i = %d, %s, 0x%02x\n", r,
  673. i, get_cmd_string(pkt->hdr.cmd), pkt->hdr.cmd);
  674. priv->rx_handlers[pkt->hdr.cmd] (priv, rxb);
  675. priv->isr_stats.rx_handlers[pkt->hdr.cmd]++;
  676. } else {
  677. /* No handling needed */
  678. IWL_DEBUG_RX(priv,
  679. "r %d i %d No handler needed for %s, 0x%02x\n",
  680. r, i, get_cmd_string(pkt->hdr.cmd),
  681. pkt->hdr.cmd);
  682. }
  683. if (reclaim) {
  684. /* Invoke any callbacks, transfer the skb to caller, and
  685. * fire off the (possibly) blocking iwl_send_cmd()
  686. * as we reclaim the driver command queue */
  687. if (rxb && rxb->skb)
  688. iwl_tx_cmd_complete(priv, rxb);
  689. else
  690. IWL_WARN(priv, "Claim null rxb?\n");
  691. }
  692. /* For now we just don't re-use anything. We can tweak this
  693. * later to try and re-use notification packets and SKBs that
  694. * fail to Rx correctly */
  695. if (rxb->skb != NULL) {
  696. priv->alloc_rxb_skb--;
  697. dev_kfree_skb_any(rxb->skb);
  698. rxb->skb = NULL;
  699. }
  700. spin_lock_irqsave(&rxq->lock, flags);
  701. list_add_tail(&rxb->list, &priv->rxq.rx_used);
  702. spin_unlock_irqrestore(&rxq->lock, flags);
  703. i = (i + 1) & RX_QUEUE_MASK;
  704. /* If there are a lot of unused frames,
  705. * restock the Rx queue so ucode wont assert. */
  706. if (fill_rx) {
  707. count++;
  708. if (count >= 8) {
  709. priv->rxq.read = i;
  710. iwl_rx_replenish_now(priv);
  711. count = 0;
  712. }
  713. }
  714. }
  715. /* Backtrack one entry */
  716. priv->rxq.read = i;
  717. if (fill_rx)
  718. iwl_rx_replenish_now(priv);
  719. else
  720. iwl_rx_queue_restock(priv);
  721. }
  722. /* call this function to flush any scheduled tasklet */
  723. static inline void iwl_synchronize_irq(struct iwl_priv *priv)
  724. {
  725. /* wait to make sure we flush pending tasklet*/
  726. synchronize_irq(priv->pci_dev->irq);
  727. tasklet_kill(&priv->irq_tasklet);
  728. }
  729. static void iwl_irq_tasklet_legacy(struct iwl_priv *priv)
  730. {
  731. u32 inta, handled = 0;
  732. u32 inta_fh;
  733. unsigned long flags;
  734. #ifdef CONFIG_IWLWIFI_DEBUG
  735. u32 inta_mask;
  736. #endif
  737. spin_lock_irqsave(&priv->lock, flags);
  738. /* Ack/clear/reset pending uCode interrupts.
  739. * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
  740. * and will clear only when CSR_FH_INT_STATUS gets cleared. */
  741. inta = iwl_read32(priv, CSR_INT);
  742. iwl_write32(priv, CSR_INT, inta);
  743. /* Ack/clear/reset pending flow-handler (DMA) interrupts.
  744. * Any new interrupts that happen after this, either while we're
  745. * in this tasklet, or later, will show up in next ISR/tasklet. */
  746. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  747. iwl_write32(priv, CSR_FH_INT_STATUS, inta_fh);
  748. #ifdef CONFIG_IWLWIFI_DEBUG
  749. if (iwl_get_debug_level(priv) & IWL_DL_ISR) {
  750. /* just for debug */
  751. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  752. IWL_DEBUG_ISR(priv, "inta 0x%08x, enabled 0x%08x, fh 0x%08x\n",
  753. inta, inta_mask, inta_fh);
  754. }
  755. #endif
  756. /* Since CSR_INT and CSR_FH_INT_STATUS reads and clears are not
  757. * atomic, make sure that inta covers all the interrupts that
  758. * we've discovered, even if FH interrupt came in just after
  759. * reading CSR_INT. */
  760. if (inta_fh & CSR49_FH_INT_RX_MASK)
  761. inta |= CSR_INT_BIT_FH_RX;
  762. if (inta_fh & CSR49_FH_INT_TX_MASK)
  763. inta |= CSR_INT_BIT_FH_TX;
  764. /* Now service all interrupt bits discovered above. */
  765. if (inta & CSR_INT_BIT_HW_ERR) {
  766. IWL_ERR(priv, "Hardware error detected. Restarting.\n");
  767. /* Tell the device to stop sending interrupts */
  768. iwl_disable_interrupts(priv);
  769. priv->isr_stats.hw++;
  770. iwl_irq_handle_error(priv);
  771. handled |= CSR_INT_BIT_HW_ERR;
  772. spin_unlock_irqrestore(&priv->lock, flags);
  773. return;
  774. }
  775. #ifdef CONFIG_IWLWIFI_DEBUG
  776. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  777. /* NIC fires this, but we don't use it, redundant with WAKEUP */
  778. if (inta & CSR_INT_BIT_SCD) {
  779. IWL_DEBUG_ISR(priv, "Scheduler finished to transmit "
  780. "the frame/frames.\n");
  781. priv->isr_stats.sch++;
  782. }
  783. /* Alive notification via Rx interrupt will do the real work */
  784. if (inta & CSR_INT_BIT_ALIVE) {
  785. IWL_DEBUG_ISR(priv, "Alive interrupt\n");
  786. priv->isr_stats.alive++;
  787. }
  788. }
  789. #endif
  790. /* Safely ignore these bits for debug checks below */
  791. inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
  792. /* HW RF KILL switch toggled */
  793. if (inta & CSR_INT_BIT_RF_KILL) {
  794. int hw_rf_kill = 0;
  795. if (!(iwl_read32(priv, CSR_GP_CNTRL) &
  796. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
  797. hw_rf_kill = 1;
  798. IWL_WARN(priv, "RF_KILL bit toggled to %s.\n",
  799. hw_rf_kill ? "disable radio" : "enable radio");
  800. priv->isr_stats.rfkill++;
  801. /* driver only loads ucode once setting the interface up.
  802. * the driver allows loading the ucode even if the radio
  803. * is killed. Hence update the killswitch state here. The
  804. * rfkill handler will care about restarting if needed.
  805. */
  806. if (!test_bit(STATUS_ALIVE, &priv->status)) {
  807. if (hw_rf_kill)
  808. set_bit(STATUS_RF_KILL_HW, &priv->status);
  809. else
  810. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  811. wiphy_rfkill_set_hw_state(priv->hw->wiphy, hw_rf_kill);
  812. }
  813. handled |= CSR_INT_BIT_RF_KILL;
  814. }
  815. /* Chip got too hot and stopped itself */
  816. if (inta & CSR_INT_BIT_CT_KILL) {
  817. IWL_ERR(priv, "Microcode CT kill error detected.\n");
  818. priv->isr_stats.ctkill++;
  819. handled |= CSR_INT_BIT_CT_KILL;
  820. }
  821. /* Error detected by uCode */
  822. if (inta & CSR_INT_BIT_SW_ERR) {
  823. IWL_ERR(priv, "Microcode SW error detected. "
  824. " Restarting 0x%X.\n", inta);
  825. priv->isr_stats.sw++;
  826. priv->isr_stats.sw_err = inta;
  827. iwl_irq_handle_error(priv);
  828. handled |= CSR_INT_BIT_SW_ERR;
  829. }
  830. /* uCode wakes up after power-down sleep */
  831. if (inta & CSR_INT_BIT_WAKEUP) {
  832. IWL_DEBUG_ISR(priv, "Wakeup interrupt\n");
  833. iwl_rx_queue_update_write_ptr(priv, &priv->rxq);
  834. iwl_txq_update_write_ptr(priv, &priv->txq[0]);
  835. iwl_txq_update_write_ptr(priv, &priv->txq[1]);
  836. iwl_txq_update_write_ptr(priv, &priv->txq[2]);
  837. iwl_txq_update_write_ptr(priv, &priv->txq[3]);
  838. iwl_txq_update_write_ptr(priv, &priv->txq[4]);
  839. iwl_txq_update_write_ptr(priv, &priv->txq[5]);
  840. priv->isr_stats.wakeup++;
  841. handled |= CSR_INT_BIT_WAKEUP;
  842. }
  843. /* All uCode command responses, including Tx command responses,
  844. * Rx "responses" (frame-received notification), and other
  845. * notifications from uCode come through here*/
  846. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
  847. iwl_rx_handle(priv);
  848. priv->isr_stats.rx++;
  849. handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
  850. }
  851. if (inta & CSR_INT_BIT_FH_TX) {
  852. IWL_DEBUG_ISR(priv, "Tx interrupt\n");
  853. priv->isr_stats.tx++;
  854. handled |= CSR_INT_BIT_FH_TX;
  855. /* FH finished to write, send event */
  856. priv->ucode_write_complete = 1;
  857. wake_up_interruptible(&priv->wait_command_queue);
  858. }
  859. if (inta & ~handled) {
  860. IWL_ERR(priv, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
  861. priv->isr_stats.unhandled++;
  862. }
  863. if (inta & ~(priv->inta_mask)) {
  864. IWL_WARN(priv, "Disabled INTA bits 0x%08x were pending\n",
  865. inta & ~priv->inta_mask);
  866. IWL_WARN(priv, " with FH_INT = 0x%08x\n", inta_fh);
  867. }
  868. /* Re-enable all interrupts */
  869. /* only Re-enable if diabled by irq */
  870. if (test_bit(STATUS_INT_ENABLED, &priv->status))
  871. iwl_enable_interrupts(priv);
  872. #ifdef CONFIG_IWLWIFI_DEBUG
  873. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  874. inta = iwl_read32(priv, CSR_INT);
  875. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  876. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  877. IWL_DEBUG_ISR(priv, "End inta 0x%08x, enabled 0x%08x, fh 0x%08x, "
  878. "flags 0x%08lx\n", inta, inta_mask, inta_fh, flags);
  879. }
  880. #endif
  881. spin_unlock_irqrestore(&priv->lock, flags);
  882. }
  883. /* tasklet for iwlagn interrupt */
  884. static void iwl_irq_tasklet(struct iwl_priv *priv)
  885. {
  886. u32 inta = 0;
  887. u32 handled = 0;
  888. unsigned long flags;
  889. #ifdef CONFIG_IWLWIFI_DEBUG
  890. u32 inta_mask;
  891. #endif
  892. spin_lock_irqsave(&priv->lock, flags);
  893. /* Ack/clear/reset pending uCode interrupts.
  894. * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
  895. */
  896. iwl_write32(priv, CSR_INT, priv->inta);
  897. inta = priv->inta;
  898. #ifdef CONFIG_IWLWIFI_DEBUG
  899. if (iwl_get_debug_level(priv) & IWL_DL_ISR) {
  900. /* just for debug */
  901. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  902. IWL_DEBUG_ISR(priv, "inta 0x%08x, enabled 0x%08x\n ",
  903. inta, inta_mask);
  904. }
  905. #endif
  906. /* saved interrupt in inta variable now we can reset priv->inta */
  907. priv->inta = 0;
  908. /* Now service all interrupt bits discovered above. */
  909. if (inta & CSR_INT_BIT_HW_ERR) {
  910. IWL_ERR(priv, "Hardware error detected. Restarting.\n");
  911. /* Tell the device to stop sending interrupts */
  912. iwl_disable_interrupts(priv);
  913. priv->isr_stats.hw++;
  914. iwl_irq_handle_error(priv);
  915. handled |= CSR_INT_BIT_HW_ERR;
  916. spin_unlock_irqrestore(&priv->lock, flags);
  917. return;
  918. }
  919. #ifdef CONFIG_IWLWIFI_DEBUG
  920. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  921. /* NIC fires this, but we don't use it, redundant with WAKEUP */
  922. if (inta & CSR_INT_BIT_SCD) {
  923. IWL_DEBUG_ISR(priv, "Scheduler finished to transmit "
  924. "the frame/frames.\n");
  925. priv->isr_stats.sch++;
  926. }
  927. /* Alive notification via Rx interrupt will do the real work */
  928. if (inta & CSR_INT_BIT_ALIVE) {
  929. IWL_DEBUG_ISR(priv, "Alive interrupt\n");
  930. priv->isr_stats.alive++;
  931. }
  932. }
  933. #endif
  934. /* Safely ignore these bits for debug checks below */
  935. inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
  936. /* HW RF KILL switch toggled */
  937. if (inta & CSR_INT_BIT_RF_KILL) {
  938. int hw_rf_kill = 0;
  939. if (!(iwl_read32(priv, CSR_GP_CNTRL) &
  940. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
  941. hw_rf_kill = 1;
  942. IWL_WARN(priv, "RF_KILL bit toggled to %s.\n",
  943. hw_rf_kill ? "disable radio" : "enable radio");
  944. priv->isr_stats.rfkill++;
  945. /* driver only loads ucode once setting the interface up.
  946. * the driver allows loading the ucode even if the radio
  947. * is killed. Hence update the killswitch state here. The
  948. * rfkill handler will care about restarting if needed.
  949. */
  950. if (!test_bit(STATUS_ALIVE, &priv->status)) {
  951. if (hw_rf_kill)
  952. set_bit(STATUS_RF_KILL_HW, &priv->status);
  953. else
  954. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  955. wiphy_rfkill_set_hw_state(priv->hw->wiphy, hw_rf_kill);
  956. }
  957. handled |= CSR_INT_BIT_RF_KILL;
  958. }
  959. /* Chip got too hot and stopped itself */
  960. if (inta & CSR_INT_BIT_CT_KILL) {
  961. IWL_ERR(priv, "Microcode CT kill error detected.\n");
  962. priv->isr_stats.ctkill++;
  963. handled |= CSR_INT_BIT_CT_KILL;
  964. }
  965. /* Error detected by uCode */
  966. if (inta & CSR_INT_BIT_SW_ERR) {
  967. IWL_ERR(priv, "Microcode SW error detected. "
  968. " Restarting 0x%X.\n", inta);
  969. priv->isr_stats.sw++;
  970. priv->isr_stats.sw_err = inta;
  971. iwl_irq_handle_error(priv);
  972. handled |= CSR_INT_BIT_SW_ERR;
  973. }
  974. /* uCode wakes up after power-down sleep */
  975. if (inta & CSR_INT_BIT_WAKEUP) {
  976. IWL_DEBUG_ISR(priv, "Wakeup interrupt\n");
  977. iwl_rx_queue_update_write_ptr(priv, &priv->rxq);
  978. iwl_txq_update_write_ptr(priv, &priv->txq[0]);
  979. iwl_txq_update_write_ptr(priv, &priv->txq[1]);
  980. iwl_txq_update_write_ptr(priv, &priv->txq[2]);
  981. iwl_txq_update_write_ptr(priv, &priv->txq[3]);
  982. iwl_txq_update_write_ptr(priv, &priv->txq[4]);
  983. iwl_txq_update_write_ptr(priv, &priv->txq[5]);
  984. priv->isr_stats.wakeup++;
  985. handled |= CSR_INT_BIT_WAKEUP;
  986. }
  987. /* All uCode command responses, including Tx command responses,
  988. * Rx "responses" (frame-received notification), and other
  989. * notifications from uCode come through here*/
  990. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX |
  991. CSR_INT_BIT_RX_PERIODIC)) {
  992. IWL_DEBUG_ISR(priv, "Rx interrupt\n");
  993. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
  994. handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
  995. iwl_write32(priv, CSR_FH_INT_STATUS,
  996. CSR49_FH_INT_RX_MASK);
  997. }
  998. if (inta & CSR_INT_BIT_RX_PERIODIC) {
  999. handled |= CSR_INT_BIT_RX_PERIODIC;
  1000. iwl_write32(priv, CSR_INT, CSR_INT_BIT_RX_PERIODIC);
  1001. }
  1002. /* Sending RX interrupt require many steps to be done in the
  1003. * the device:
  1004. * 1- write interrupt to current index in ICT table.
  1005. * 2- dma RX frame.
  1006. * 3- update RX shared data to indicate last write index.
  1007. * 4- send interrupt.
  1008. * This could lead to RX race, driver could receive RX interrupt
  1009. * but the shared data changes does not reflect this.
  1010. * this could lead to RX race, RX periodic will solve this race
  1011. */
  1012. iwl_write32(priv, CSR_INT_PERIODIC_REG,
  1013. CSR_INT_PERIODIC_DIS);
  1014. iwl_rx_handle(priv);
  1015. /* Only set RX periodic if real RX is received. */
  1016. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX))
  1017. iwl_write32(priv, CSR_INT_PERIODIC_REG,
  1018. CSR_INT_PERIODIC_ENA);
  1019. priv->isr_stats.rx++;
  1020. }
  1021. if (inta & CSR_INT_BIT_FH_TX) {
  1022. iwl_write32(priv, CSR_FH_INT_STATUS, CSR49_FH_INT_TX_MASK);
  1023. IWL_DEBUG_ISR(priv, "Tx interrupt\n");
  1024. priv->isr_stats.tx++;
  1025. handled |= CSR_INT_BIT_FH_TX;
  1026. /* FH finished to write, send event */
  1027. priv->ucode_write_complete = 1;
  1028. wake_up_interruptible(&priv->wait_command_queue);
  1029. }
  1030. if (inta & ~handled) {
  1031. IWL_ERR(priv, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
  1032. priv->isr_stats.unhandled++;
  1033. }
  1034. if (inta & ~(priv->inta_mask)) {
  1035. IWL_WARN(priv, "Disabled INTA bits 0x%08x were pending\n",
  1036. inta & ~priv->inta_mask);
  1037. }
  1038. /* Re-enable all interrupts */
  1039. /* only Re-enable if diabled by irq */
  1040. if (test_bit(STATUS_INT_ENABLED, &priv->status))
  1041. iwl_enable_interrupts(priv);
  1042. spin_unlock_irqrestore(&priv->lock, flags);
  1043. }
  1044. /******************************************************************************
  1045. *
  1046. * uCode download functions
  1047. *
  1048. ******************************************************************************/
  1049. static void iwl_dealloc_ucode_pci(struct iwl_priv *priv)
  1050. {
  1051. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_code);
  1052. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data);
  1053. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
  1054. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init);
  1055. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init_data);
  1056. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_boot);
  1057. }
  1058. static void iwl_nic_start(struct iwl_priv *priv)
  1059. {
  1060. /* Remove all resets to allow NIC to operate */
  1061. iwl_write32(priv, CSR_RESET, 0);
  1062. }
  1063. /**
  1064. * iwl_read_ucode - Read uCode images from disk file.
  1065. *
  1066. * Copy into buffers for card to fetch via bus-mastering
  1067. */
  1068. static int iwl_read_ucode(struct iwl_priv *priv)
  1069. {
  1070. struct iwl_ucode_header *ucode;
  1071. int ret = -EINVAL, index;
  1072. const struct firmware *ucode_raw;
  1073. const char *name_pre = priv->cfg->fw_name_pre;
  1074. const unsigned int api_max = priv->cfg->ucode_api_max;
  1075. const unsigned int api_min = priv->cfg->ucode_api_min;
  1076. char buf[25];
  1077. u8 *src;
  1078. size_t len;
  1079. u32 api_ver, build;
  1080. u32 inst_size, data_size, init_size, init_data_size, boot_size;
  1081. u16 eeprom_ver;
  1082. /* Ask kernel firmware_class module to get the boot firmware off disk.
  1083. * request_firmware() is synchronous, file is in memory on return. */
  1084. for (index = api_max; index >= api_min; index--) {
  1085. sprintf(buf, "%s%d%s", name_pre, index, ".ucode");
  1086. ret = request_firmware(&ucode_raw, buf, &priv->pci_dev->dev);
  1087. if (ret < 0) {
  1088. IWL_ERR(priv, "%s firmware file req failed: %d\n",
  1089. buf, ret);
  1090. if (ret == -ENOENT)
  1091. continue;
  1092. else
  1093. goto error;
  1094. } else {
  1095. if (index < api_max)
  1096. IWL_ERR(priv, "Loaded firmware %s, "
  1097. "which is deprecated. "
  1098. "Please use API v%u instead.\n",
  1099. buf, api_max);
  1100. IWL_DEBUG_INFO(priv, "Got firmware '%s' file (%zd bytes) from disk\n",
  1101. buf, ucode_raw->size);
  1102. break;
  1103. }
  1104. }
  1105. if (ret < 0)
  1106. goto error;
  1107. /* Make sure that we got at least the v1 header! */
  1108. if (ucode_raw->size < priv->cfg->ops->ucode->get_header_size(1)) {
  1109. IWL_ERR(priv, "File size way too small!\n");
  1110. ret = -EINVAL;
  1111. goto err_release;
  1112. }
  1113. /* Data from ucode file: header followed by uCode images */
  1114. ucode = (struct iwl_ucode_header *)ucode_raw->data;
  1115. priv->ucode_ver = le32_to_cpu(ucode->ver);
  1116. api_ver = IWL_UCODE_API(priv->ucode_ver);
  1117. build = priv->cfg->ops->ucode->get_build(ucode, api_ver);
  1118. inst_size = priv->cfg->ops->ucode->get_inst_size(ucode, api_ver);
  1119. data_size = priv->cfg->ops->ucode->get_data_size(ucode, api_ver);
  1120. init_size = priv->cfg->ops->ucode->get_init_size(ucode, api_ver);
  1121. init_data_size =
  1122. priv->cfg->ops->ucode->get_init_data_size(ucode, api_ver);
  1123. boot_size = priv->cfg->ops->ucode->get_boot_size(ucode, api_ver);
  1124. src = priv->cfg->ops->ucode->get_data(ucode, api_ver);
  1125. /* api_ver should match the api version forming part of the
  1126. * firmware filename ... but we don't check for that and only rely
  1127. * on the API version read from firmware header from here on forward */
  1128. if (api_ver < api_min || api_ver > api_max) {
  1129. IWL_ERR(priv, "Driver unable to support your firmware API. "
  1130. "Driver supports v%u, firmware is v%u.\n",
  1131. api_max, api_ver);
  1132. priv->ucode_ver = 0;
  1133. ret = -EINVAL;
  1134. goto err_release;
  1135. }
  1136. if (api_ver != api_max)
  1137. IWL_ERR(priv, "Firmware has old API version. Expected v%u, "
  1138. "got v%u. New firmware can be obtained "
  1139. "from http://www.intellinuxwireless.org.\n",
  1140. api_max, api_ver);
  1141. IWL_INFO(priv, "loaded firmware version %u.%u.%u.%u\n",
  1142. IWL_UCODE_MAJOR(priv->ucode_ver),
  1143. IWL_UCODE_MINOR(priv->ucode_ver),
  1144. IWL_UCODE_API(priv->ucode_ver),
  1145. IWL_UCODE_SERIAL(priv->ucode_ver));
  1146. if (build)
  1147. IWL_DEBUG_INFO(priv, "Build %u\n", build);
  1148. eeprom_ver = iwl_eeprom_query16(priv, EEPROM_VERSION);
  1149. IWL_DEBUG_INFO(priv, "NVM Type: %s, version: 0x%x\n",
  1150. (priv->nvm_device_type == NVM_DEVICE_TYPE_OTP)
  1151. ? "OTP" : "EEPROM", eeprom_ver);
  1152. IWL_DEBUG_INFO(priv, "f/w package hdr ucode version raw = 0x%x\n",
  1153. priv->ucode_ver);
  1154. IWL_DEBUG_INFO(priv, "f/w package hdr runtime inst size = %u\n",
  1155. inst_size);
  1156. IWL_DEBUG_INFO(priv, "f/w package hdr runtime data size = %u\n",
  1157. data_size);
  1158. IWL_DEBUG_INFO(priv, "f/w package hdr init inst size = %u\n",
  1159. init_size);
  1160. IWL_DEBUG_INFO(priv, "f/w package hdr init data size = %u\n",
  1161. init_data_size);
  1162. IWL_DEBUG_INFO(priv, "f/w package hdr boot inst size = %u\n",
  1163. boot_size);
  1164. /* Verify size of file vs. image size info in file's header */
  1165. if (ucode_raw->size !=
  1166. priv->cfg->ops->ucode->get_header_size(api_ver) +
  1167. inst_size + data_size + init_size +
  1168. init_data_size + boot_size) {
  1169. IWL_DEBUG_INFO(priv,
  1170. "uCode file size %d does not match expected size\n",
  1171. (int)ucode_raw->size);
  1172. ret = -EINVAL;
  1173. goto err_release;
  1174. }
  1175. /* Verify that uCode images will fit in card's SRAM */
  1176. if (inst_size > priv->hw_params.max_inst_size) {
  1177. IWL_DEBUG_INFO(priv, "uCode instr len %d too large to fit in\n",
  1178. inst_size);
  1179. ret = -EINVAL;
  1180. goto err_release;
  1181. }
  1182. if (data_size > priv->hw_params.max_data_size) {
  1183. IWL_DEBUG_INFO(priv, "uCode data len %d too large to fit in\n",
  1184. data_size);
  1185. ret = -EINVAL;
  1186. goto err_release;
  1187. }
  1188. if (init_size > priv->hw_params.max_inst_size) {
  1189. IWL_INFO(priv, "uCode init instr len %d too large to fit in\n",
  1190. init_size);
  1191. ret = -EINVAL;
  1192. goto err_release;
  1193. }
  1194. if (init_data_size > priv->hw_params.max_data_size) {
  1195. IWL_INFO(priv, "uCode init data len %d too large to fit in\n",
  1196. init_data_size);
  1197. ret = -EINVAL;
  1198. goto err_release;
  1199. }
  1200. if (boot_size > priv->hw_params.max_bsm_size) {
  1201. IWL_INFO(priv, "uCode boot instr len %d too large to fit in\n",
  1202. boot_size);
  1203. ret = -EINVAL;
  1204. goto err_release;
  1205. }
  1206. /* Allocate ucode buffers for card's bus-master loading ... */
  1207. /* Runtime instructions and 2 copies of data:
  1208. * 1) unmodified from disk
  1209. * 2) backup cache for save/restore during power-downs */
  1210. priv->ucode_code.len = inst_size;
  1211. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_code);
  1212. priv->ucode_data.len = data_size;
  1213. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data);
  1214. priv->ucode_data_backup.len = data_size;
  1215. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
  1216. if (!priv->ucode_code.v_addr || !priv->ucode_data.v_addr ||
  1217. !priv->ucode_data_backup.v_addr)
  1218. goto err_pci_alloc;
  1219. /* Initialization instructions and data */
  1220. if (init_size && init_data_size) {
  1221. priv->ucode_init.len = init_size;
  1222. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init);
  1223. priv->ucode_init_data.len = init_data_size;
  1224. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init_data);
  1225. if (!priv->ucode_init.v_addr || !priv->ucode_init_data.v_addr)
  1226. goto err_pci_alloc;
  1227. }
  1228. /* Bootstrap (instructions only, no data) */
  1229. if (boot_size) {
  1230. priv->ucode_boot.len = boot_size;
  1231. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_boot);
  1232. if (!priv->ucode_boot.v_addr)
  1233. goto err_pci_alloc;
  1234. }
  1235. /* Copy images into buffers for card's bus-master reads ... */
  1236. /* Runtime instructions (first block of data in file) */
  1237. len = inst_size;
  1238. IWL_DEBUG_INFO(priv, "Copying (but not loading) uCode instr len %Zd\n", len);
  1239. memcpy(priv->ucode_code.v_addr, src, len);
  1240. src += len;
  1241. IWL_DEBUG_INFO(priv, "uCode instr buf vaddr = 0x%p, paddr = 0x%08x\n",
  1242. priv->ucode_code.v_addr, (u32)priv->ucode_code.p_addr);
  1243. /* Runtime data (2nd block)
  1244. * NOTE: Copy into backup buffer will be done in iwl_up() */
  1245. len = data_size;
  1246. IWL_DEBUG_INFO(priv, "Copying (but not loading) uCode data len %Zd\n", len);
  1247. memcpy(priv->ucode_data.v_addr, src, len);
  1248. memcpy(priv->ucode_data_backup.v_addr, src, len);
  1249. src += len;
  1250. /* Initialization instructions (3rd block) */
  1251. if (init_size) {
  1252. len = init_size;
  1253. IWL_DEBUG_INFO(priv, "Copying (but not loading) init instr len %Zd\n",
  1254. len);
  1255. memcpy(priv->ucode_init.v_addr, src, len);
  1256. src += len;
  1257. }
  1258. /* Initialization data (4th block) */
  1259. if (init_data_size) {
  1260. len = init_data_size;
  1261. IWL_DEBUG_INFO(priv, "Copying (but not loading) init data len %Zd\n",
  1262. len);
  1263. memcpy(priv->ucode_init_data.v_addr, src, len);
  1264. src += len;
  1265. }
  1266. /* Bootstrap instructions (5th block) */
  1267. len = boot_size;
  1268. IWL_DEBUG_INFO(priv, "Copying (but not loading) boot instr len %Zd\n", len);
  1269. memcpy(priv->ucode_boot.v_addr, src, len);
  1270. /* We have our copies now, allow OS release its copies */
  1271. release_firmware(ucode_raw);
  1272. return 0;
  1273. err_pci_alloc:
  1274. IWL_ERR(priv, "failed to allocate pci memory\n");
  1275. ret = -ENOMEM;
  1276. iwl_dealloc_ucode_pci(priv);
  1277. err_release:
  1278. release_firmware(ucode_raw);
  1279. error:
  1280. return ret;
  1281. }
  1282. #ifdef CONFIG_IWLWIFI_DEBUG
  1283. static const char *desc_lookup_text[] = {
  1284. "OK",
  1285. "FAIL",
  1286. "BAD_PARAM",
  1287. "BAD_CHECKSUM",
  1288. "NMI_INTERRUPT_WDG",
  1289. "SYSASSERT",
  1290. "FATAL_ERROR",
  1291. "BAD_COMMAND",
  1292. "HW_ERROR_TUNE_LOCK",
  1293. "HW_ERROR_TEMPERATURE",
  1294. "ILLEGAL_CHAN_FREQ",
  1295. "VCC_NOT_STABLE",
  1296. "FH_ERROR",
  1297. "NMI_INTERRUPT_HOST",
  1298. "NMI_INTERRUPT_ACTION_PT",
  1299. "NMI_INTERRUPT_UNKNOWN",
  1300. "UCODE_VERSION_MISMATCH",
  1301. "HW_ERROR_ABS_LOCK",
  1302. "HW_ERROR_CAL_LOCK_FAIL",
  1303. "NMI_INTERRUPT_INST_ACTION_PT",
  1304. "NMI_INTERRUPT_DATA_ACTION_PT",
  1305. "NMI_TRM_HW_ER",
  1306. "NMI_INTERRUPT_TRM",
  1307. "NMI_INTERRUPT_BREAK_POINT"
  1308. "DEBUG_0",
  1309. "DEBUG_1",
  1310. "DEBUG_2",
  1311. "DEBUG_3",
  1312. "UNKNOWN"
  1313. };
  1314. static const char *desc_lookup(int i)
  1315. {
  1316. int max = ARRAY_SIZE(desc_lookup_text) - 1;
  1317. if (i < 0 || i > max)
  1318. i = max;
  1319. return desc_lookup_text[i];
  1320. }
  1321. #define ERROR_START_OFFSET (1 * sizeof(u32))
  1322. #define ERROR_ELEM_SIZE (7 * sizeof(u32))
  1323. void iwl_dump_nic_error_log(struct iwl_priv *priv)
  1324. {
  1325. u32 data2, line;
  1326. u32 desc, time, count, base, data1;
  1327. u32 blink1, blink2, ilink1, ilink2;
  1328. if (priv->ucode_type == UCODE_INIT)
  1329. base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
  1330. else
  1331. base = le32_to_cpu(priv->card_alive.error_event_table_ptr);
  1332. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  1333. IWL_ERR(priv, "Not valid error log pointer 0x%08X\n", base);
  1334. return;
  1335. }
  1336. count = iwl_read_targ_mem(priv, base);
  1337. if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) {
  1338. IWL_ERR(priv, "Start IWL Error Log Dump:\n");
  1339. IWL_ERR(priv, "Status: 0x%08lX, count: %d\n",
  1340. priv->status, count);
  1341. }
  1342. desc = iwl_read_targ_mem(priv, base + 1 * sizeof(u32));
  1343. blink1 = iwl_read_targ_mem(priv, base + 3 * sizeof(u32));
  1344. blink2 = iwl_read_targ_mem(priv, base + 4 * sizeof(u32));
  1345. ilink1 = iwl_read_targ_mem(priv, base + 5 * sizeof(u32));
  1346. ilink2 = iwl_read_targ_mem(priv, base + 6 * sizeof(u32));
  1347. data1 = iwl_read_targ_mem(priv, base + 7 * sizeof(u32));
  1348. data2 = iwl_read_targ_mem(priv, base + 8 * sizeof(u32));
  1349. line = iwl_read_targ_mem(priv, base + 9 * sizeof(u32));
  1350. time = iwl_read_targ_mem(priv, base + 11 * sizeof(u32));
  1351. IWL_ERR(priv, "Desc Time "
  1352. "data1 data2 line\n");
  1353. IWL_ERR(priv, "%-28s (#%02d) %010u 0x%08X 0x%08X %u\n",
  1354. desc_lookup(desc), desc, time, data1, data2, line);
  1355. IWL_ERR(priv, "blink1 blink2 ilink1 ilink2\n");
  1356. IWL_ERR(priv, "0x%05X 0x%05X 0x%05X 0x%05X\n", blink1, blink2,
  1357. ilink1, ilink2);
  1358. }
  1359. #define EVENT_START_OFFSET (4 * sizeof(u32))
  1360. /**
  1361. * iwl_print_event_log - Dump error event log to syslog
  1362. *
  1363. */
  1364. static void iwl_print_event_log(struct iwl_priv *priv, u32 start_idx,
  1365. u32 num_events, u32 mode)
  1366. {
  1367. u32 i;
  1368. u32 base; /* SRAM byte address of event log header */
  1369. u32 event_size; /* 2 u32s, or 3 u32s if timestamp recorded */
  1370. u32 ptr; /* SRAM byte address of log data */
  1371. u32 ev, time, data; /* event log data */
  1372. if (num_events == 0)
  1373. return;
  1374. if (priv->ucode_type == UCODE_INIT)
  1375. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  1376. else
  1377. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  1378. if (mode == 0)
  1379. event_size = 2 * sizeof(u32);
  1380. else
  1381. event_size = 3 * sizeof(u32);
  1382. ptr = base + EVENT_START_OFFSET + (start_idx * event_size);
  1383. /* "time" is actually "data" for mode 0 (no timestamp).
  1384. * place event id # at far right for easier visual parsing. */
  1385. for (i = 0; i < num_events; i++) {
  1386. ev = iwl_read_targ_mem(priv, ptr);
  1387. ptr += sizeof(u32);
  1388. time = iwl_read_targ_mem(priv, ptr);
  1389. ptr += sizeof(u32);
  1390. if (mode == 0) {
  1391. /* data, ev */
  1392. IWL_ERR(priv, "EVT_LOG:0x%08x:%04u\n", time, ev);
  1393. } else {
  1394. data = iwl_read_targ_mem(priv, ptr);
  1395. ptr += sizeof(u32);
  1396. IWL_ERR(priv, "EVT_LOGT:%010u:0x%08x:%04u\n",
  1397. time, data, ev);
  1398. }
  1399. }
  1400. }
  1401. void iwl_dump_nic_event_log(struct iwl_priv *priv)
  1402. {
  1403. u32 base; /* SRAM byte address of event log header */
  1404. u32 capacity; /* event log capacity in # entries */
  1405. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  1406. u32 num_wraps; /* # times uCode wrapped to top of log */
  1407. u32 next_entry; /* index of next entry to be written by uCode */
  1408. u32 size; /* # entries that we'll print */
  1409. if (priv->ucode_type == UCODE_INIT)
  1410. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  1411. else
  1412. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  1413. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  1414. IWL_ERR(priv, "Invalid event log pointer 0x%08X\n", base);
  1415. return;
  1416. }
  1417. /* event log header */
  1418. capacity = iwl_read_targ_mem(priv, base);
  1419. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  1420. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  1421. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  1422. size = num_wraps ? capacity : next_entry;
  1423. /* bail out if nothing in log */
  1424. if (size == 0) {
  1425. IWL_ERR(priv, "Start IWL Event Log Dump: nothing in log\n");
  1426. return;
  1427. }
  1428. IWL_ERR(priv, "Start IWL Event Log Dump: display count %d, wraps %d\n",
  1429. size, num_wraps);
  1430. /* if uCode has wrapped back to top of log, start at the oldest entry,
  1431. * i.e the next one that uCode would fill. */
  1432. if (num_wraps)
  1433. iwl_print_event_log(priv, next_entry,
  1434. capacity - next_entry, mode);
  1435. /* (then/else) start at top of log */
  1436. iwl_print_event_log(priv, 0, next_entry, mode);
  1437. }
  1438. #endif
  1439. /**
  1440. * iwl_alive_start - called after REPLY_ALIVE notification received
  1441. * from protocol/runtime uCode (initialization uCode's
  1442. * Alive gets handled by iwl_init_alive_start()).
  1443. */
  1444. static void iwl_alive_start(struct iwl_priv *priv)
  1445. {
  1446. int ret = 0;
  1447. IWL_DEBUG_INFO(priv, "Runtime Alive received.\n");
  1448. if (priv->card_alive.is_valid != UCODE_VALID_OK) {
  1449. /* We had an error bringing up the hardware, so take it
  1450. * all the way back down so we can try again */
  1451. IWL_DEBUG_INFO(priv, "Alive failed.\n");
  1452. goto restart;
  1453. }
  1454. /* Initialize uCode has loaded Runtime uCode ... verify inst image.
  1455. * This is a paranoid check, because we would not have gotten the
  1456. * "runtime" alive if code weren't properly loaded. */
  1457. if (iwl_verify_ucode(priv)) {
  1458. /* Runtime instruction load was bad;
  1459. * take it all the way back down so we can try again */
  1460. IWL_DEBUG_INFO(priv, "Bad runtime uCode load.\n");
  1461. goto restart;
  1462. }
  1463. iwl_clear_stations_table(priv);
  1464. ret = priv->cfg->ops->lib->alive_notify(priv);
  1465. if (ret) {
  1466. IWL_WARN(priv,
  1467. "Could not complete ALIVE transition [ntf]: %d\n", ret);
  1468. goto restart;
  1469. }
  1470. /* After the ALIVE response, we can send host commands to the uCode */
  1471. set_bit(STATUS_ALIVE, &priv->status);
  1472. if (iwl_is_rfkill(priv))
  1473. return;
  1474. ieee80211_wake_queues(priv->hw);
  1475. priv->active_rate = priv->rates_mask;
  1476. priv->active_rate_basic = priv->rates_mask & IWL_BASIC_RATES_MASK;
  1477. /* Configure Tx antenna selection based on H/W config */
  1478. if (priv->cfg->ops->hcmd->set_tx_ant)
  1479. priv->cfg->ops->hcmd->set_tx_ant(priv, priv->cfg->valid_tx_ant);
  1480. if (iwl_is_associated(priv)) {
  1481. struct iwl_rxon_cmd *active_rxon =
  1482. (struct iwl_rxon_cmd *)&priv->active_rxon;
  1483. /* apply any changes in staging */
  1484. priv->staging_rxon.filter_flags |= RXON_FILTER_ASSOC_MSK;
  1485. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  1486. } else {
  1487. /* Initialize our rx_config data */
  1488. iwl_connection_init_rx_config(priv, priv->iw_mode);
  1489. if (priv->cfg->ops->hcmd->set_rxon_chain)
  1490. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  1491. memcpy(priv->staging_rxon.node_addr, priv->mac_addr, ETH_ALEN);
  1492. }
  1493. /* Configure Bluetooth device coexistence support */
  1494. iwl_send_bt_config(priv);
  1495. iwl_reset_run_time_calib(priv);
  1496. /* Configure the adapter for unassociated operation */
  1497. iwlcore_commit_rxon(priv);
  1498. /* At this point, the NIC is initialized and operational */
  1499. iwl_rf_kill_ct_config(priv);
  1500. iwl_leds_register(priv);
  1501. IWL_DEBUG_INFO(priv, "ALIVE processing complete.\n");
  1502. set_bit(STATUS_READY, &priv->status);
  1503. wake_up_interruptible(&priv->wait_command_queue);
  1504. iwl_power_update_mode(priv, true);
  1505. /* reassociate for ADHOC mode */
  1506. if (priv->vif && (priv->iw_mode == NL80211_IFTYPE_ADHOC)) {
  1507. struct sk_buff *beacon = ieee80211_beacon_get(priv->hw,
  1508. priv->vif);
  1509. if (beacon)
  1510. iwl_mac_beacon_update(priv->hw, beacon);
  1511. }
  1512. if (test_and_clear_bit(STATUS_MODE_PENDING, &priv->status))
  1513. iwl_set_mode(priv, priv->iw_mode);
  1514. return;
  1515. restart:
  1516. queue_work(priv->workqueue, &priv->restart);
  1517. }
  1518. static void iwl_cancel_deferred_work(struct iwl_priv *priv);
  1519. static void __iwl_down(struct iwl_priv *priv)
  1520. {
  1521. unsigned long flags;
  1522. int exit_pending = test_bit(STATUS_EXIT_PENDING, &priv->status);
  1523. IWL_DEBUG_INFO(priv, DRV_NAME " is going down\n");
  1524. if (!exit_pending)
  1525. set_bit(STATUS_EXIT_PENDING, &priv->status);
  1526. iwl_leds_unregister(priv);
  1527. iwl_clear_stations_table(priv);
  1528. /* Unblock any waiting calls */
  1529. wake_up_interruptible_all(&priv->wait_command_queue);
  1530. /* Wipe out the EXIT_PENDING status bit if we are not actually
  1531. * exiting the module */
  1532. if (!exit_pending)
  1533. clear_bit(STATUS_EXIT_PENDING, &priv->status);
  1534. /* stop and reset the on-board processor */
  1535. iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  1536. /* tell the device to stop sending interrupts */
  1537. spin_lock_irqsave(&priv->lock, flags);
  1538. iwl_disable_interrupts(priv);
  1539. spin_unlock_irqrestore(&priv->lock, flags);
  1540. iwl_synchronize_irq(priv);
  1541. if (priv->mac80211_registered)
  1542. ieee80211_stop_queues(priv->hw);
  1543. /* If we have not previously called iwl_init() then
  1544. * clear all bits but the RF Kill bit and return */
  1545. if (!iwl_is_init(priv)) {
  1546. priv->status = test_bit(STATUS_RF_KILL_HW, &priv->status) <<
  1547. STATUS_RF_KILL_HW |
  1548. test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
  1549. STATUS_GEO_CONFIGURED |
  1550. test_bit(STATUS_EXIT_PENDING, &priv->status) <<
  1551. STATUS_EXIT_PENDING;
  1552. goto exit;
  1553. }
  1554. /* ...otherwise clear out all the status bits but the RF Kill
  1555. * bit and continue taking the NIC down. */
  1556. priv->status &= test_bit(STATUS_RF_KILL_HW, &priv->status) <<
  1557. STATUS_RF_KILL_HW |
  1558. test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
  1559. STATUS_GEO_CONFIGURED |
  1560. test_bit(STATUS_FW_ERROR, &priv->status) <<
  1561. STATUS_FW_ERROR |
  1562. test_bit(STATUS_EXIT_PENDING, &priv->status) <<
  1563. STATUS_EXIT_PENDING;
  1564. /* device going down, Stop using ICT table */
  1565. iwl_disable_ict(priv);
  1566. spin_lock_irqsave(&priv->lock, flags);
  1567. iwl_clear_bit(priv, CSR_GP_CNTRL,
  1568. CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  1569. spin_unlock_irqrestore(&priv->lock, flags);
  1570. iwl_txq_ctx_stop(priv);
  1571. iwl_rxq_stop(priv);
  1572. iwl_write_prph(priv, APMG_CLK_DIS_REG,
  1573. APMG_CLK_VAL_DMA_CLK_RQT);
  1574. udelay(5);
  1575. /* FIXME: apm_ops.suspend(priv) */
  1576. if (exit_pending)
  1577. priv->cfg->ops->lib->apm_ops.stop(priv);
  1578. else
  1579. priv->cfg->ops->lib->apm_ops.reset(priv);
  1580. exit:
  1581. memset(&priv->card_alive, 0, sizeof(struct iwl_alive_resp));
  1582. if (priv->ibss_beacon)
  1583. dev_kfree_skb(priv->ibss_beacon);
  1584. priv->ibss_beacon = NULL;
  1585. /* clear out any free frames */
  1586. iwl_clear_free_frames(priv);
  1587. }
  1588. static void iwl_down(struct iwl_priv *priv)
  1589. {
  1590. mutex_lock(&priv->mutex);
  1591. __iwl_down(priv);
  1592. mutex_unlock(&priv->mutex);
  1593. iwl_cancel_deferred_work(priv);
  1594. }
  1595. #define HW_READY_TIMEOUT (50)
  1596. static int iwl_set_hw_ready(struct iwl_priv *priv)
  1597. {
  1598. int ret = 0;
  1599. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  1600. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
  1601. /* See if we got it */
  1602. ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG,
  1603. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  1604. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  1605. HW_READY_TIMEOUT);
  1606. if (ret != -ETIMEDOUT)
  1607. priv->hw_ready = true;
  1608. else
  1609. priv->hw_ready = false;
  1610. IWL_DEBUG_INFO(priv, "hardware %s\n",
  1611. (priv->hw_ready == 1) ? "ready" : "not ready");
  1612. return ret;
  1613. }
  1614. static int iwl_prepare_card_hw(struct iwl_priv *priv)
  1615. {
  1616. int ret = 0;
  1617. IWL_DEBUG_INFO(priv, "iwl_prepare_card_hw enter \n");
  1618. ret = iwl_set_hw_ready(priv);
  1619. if (priv->hw_ready)
  1620. return ret;
  1621. /* If HW is not ready, prepare the conditions to check again */
  1622. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  1623. CSR_HW_IF_CONFIG_REG_PREPARE);
  1624. ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG,
  1625. ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
  1626. CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
  1627. /* HW should be ready by now, check again. */
  1628. if (ret != -ETIMEDOUT)
  1629. iwl_set_hw_ready(priv);
  1630. return ret;
  1631. }
  1632. #define MAX_HW_RESTARTS 5
  1633. static int __iwl_up(struct iwl_priv *priv)
  1634. {
  1635. int i;
  1636. int ret;
  1637. if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  1638. IWL_WARN(priv, "Exit pending; will not bring the NIC up\n");
  1639. return -EIO;
  1640. }
  1641. if (!priv->ucode_data_backup.v_addr || !priv->ucode_data.v_addr) {
  1642. IWL_ERR(priv, "ucode not available for device bringup\n");
  1643. return -EIO;
  1644. }
  1645. iwl_prepare_card_hw(priv);
  1646. if (!priv->hw_ready) {
  1647. IWL_WARN(priv, "Exit HW not ready\n");
  1648. return -EIO;
  1649. }
  1650. /* If platform's RF_KILL switch is NOT set to KILL */
  1651. if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  1652. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  1653. else
  1654. set_bit(STATUS_RF_KILL_HW, &priv->status);
  1655. if (iwl_is_rfkill(priv)) {
  1656. wiphy_rfkill_set_hw_state(priv->hw->wiphy, true);
  1657. iwl_enable_interrupts(priv);
  1658. IWL_WARN(priv, "Radio disabled by HW RF Kill switch\n");
  1659. return 0;
  1660. }
  1661. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  1662. ret = iwl_hw_nic_init(priv);
  1663. if (ret) {
  1664. IWL_ERR(priv, "Unable to init nic\n");
  1665. return ret;
  1666. }
  1667. /* make sure rfkill handshake bits are cleared */
  1668. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  1669. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  1670. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  1671. /* clear (again), then enable host interrupts */
  1672. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  1673. iwl_enable_interrupts(priv);
  1674. /* really make sure rfkill handshake bits are cleared */
  1675. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  1676. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  1677. /* Copy original ucode data image from disk into backup cache.
  1678. * This will be used to initialize the on-board processor's
  1679. * data SRAM for a clean start when the runtime program first loads. */
  1680. memcpy(priv->ucode_data_backup.v_addr, priv->ucode_data.v_addr,
  1681. priv->ucode_data.len);
  1682. for (i = 0; i < MAX_HW_RESTARTS; i++) {
  1683. iwl_clear_stations_table(priv);
  1684. /* load bootstrap state machine,
  1685. * load bootstrap program into processor's memory,
  1686. * prepare to load the "initialize" uCode */
  1687. ret = priv->cfg->ops->lib->load_ucode(priv);
  1688. if (ret) {
  1689. IWL_ERR(priv, "Unable to set up bootstrap uCode: %d\n",
  1690. ret);
  1691. continue;
  1692. }
  1693. /* start card; "initialize" will load runtime ucode */
  1694. iwl_nic_start(priv);
  1695. IWL_DEBUG_INFO(priv, DRV_NAME " is coming up\n");
  1696. return 0;
  1697. }
  1698. set_bit(STATUS_EXIT_PENDING, &priv->status);
  1699. __iwl_down(priv);
  1700. clear_bit(STATUS_EXIT_PENDING, &priv->status);
  1701. /* tried to restart and config the device for as long as our
  1702. * patience could withstand */
  1703. IWL_ERR(priv, "Unable to initialize device after %d attempts.\n", i);
  1704. return -EIO;
  1705. }
  1706. /*****************************************************************************
  1707. *
  1708. * Workqueue callbacks
  1709. *
  1710. *****************************************************************************/
  1711. static void iwl_bg_init_alive_start(struct work_struct *data)
  1712. {
  1713. struct iwl_priv *priv =
  1714. container_of(data, struct iwl_priv, init_alive_start.work);
  1715. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  1716. return;
  1717. mutex_lock(&priv->mutex);
  1718. priv->cfg->ops->lib->init_alive_start(priv);
  1719. mutex_unlock(&priv->mutex);
  1720. }
  1721. static void iwl_bg_alive_start(struct work_struct *data)
  1722. {
  1723. struct iwl_priv *priv =
  1724. container_of(data, struct iwl_priv, alive_start.work);
  1725. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  1726. return;
  1727. /* enable dram interrupt */
  1728. iwl_reset_ict(priv);
  1729. mutex_lock(&priv->mutex);
  1730. iwl_alive_start(priv);
  1731. mutex_unlock(&priv->mutex);
  1732. }
  1733. static void iwl_bg_run_time_calib_work(struct work_struct *work)
  1734. {
  1735. struct iwl_priv *priv = container_of(work, struct iwl_priv,
  1736. run_time_calib_work);
  1737. mutex_lock(&priv->mutex);
  1738. if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
  1739. test_bit(STATUS_SCANNING, &priv->status)) {
  1740. mutex_unlock(&priv->mutex);
  1741. return;
  1742. }
  1743. if (priv->start_calib) {
  1744. iwl_chain_noise_calibration(priv, &priv->statistics);
  1745. iwl_sensitivity_calibration(priv, &priv->statistics);
  1746. }
  1747. mutex_unlock(&priv->mutex);
  1748. return;
  1749. }
  1750. static void iwl_bg_up(struct work_struct *data)
  1751. {
  1752. struct iwl_priv *priv = container_of(data, struct iwl_priv, up);
  1753. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  1754. return;
  1755. mutex_lock(&priv->mutex);
  1756. __iwl_up(priv);
  1757. mutex_unlock(&priv->mutex);
  1758. }
  1759. static void iwl_bg_restart(struct work_struct *data)
  1760. {
  1761. struct iwl_priv *priv = container_of(data, struct iwl_priv, restart);
  1762. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  1763. return;
  1764. if (test_and_clear_bit(STATUS_FW_ERROR, &priv->status)) {
  1765. mutex_lock(&priv->mutex);
  1766. priv->vif = NULL;
  1767. priv->is_open = 0;
  1768. mutex_unlock(&priv->mutex);
  1769. iwl_down(priv);
  1770. ieee80211_restart_hw(priv->hw);
  1771. } else {
  1772. iwl_down(priv);
  1773. queue_work(priv->workqueue, &priv->up);
  1774. }
  1775. }
  1776. static void iwl_bg_rx_replenish(struct work_struct *data)
  1777. {
  1778. struct iwl_priv *priv =
  1779. container_of(data, struct iwl_priv, rx_replenish);
  1780. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  1781. return;
  1782. mutex_lock(&priv->mutex);
  1783. iwl_rx_replenish(priv);
  1784. mutex_unlock(&priv->mutex);
  1785. }
  1786. #define IWL_DELAY_NEXT_SCAN (HZ*2)
  1787. void iwl_post_associate(struct iwl_priv *priv)
  1788. {
  1789. struct ieee80211_conf *conf = NULL;
  1790. int ret = 0;
  1791. unsigned long flags;
  1792. if (priv->iw_mode == NL80211_IFTYPE_AP) {
  1793. IWL_ERR(priv, "%s Should not be called in AP mode\n", __func__);
  1794. return;
  1795. }
  1796. IWL_DEBUG_ASSOC(priv, "Associated as %d to: %pM\n",
  1797. priv->assoc_id, priv->active_rxon.bssid_addr);
  1798. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  1799. return;
  1800. if (!priv->vif || !priv->is_open)
  1801. return;
  1802. iwl_scan_cancel_timeout(priv, 200);
  1803. conf = ieee80211_get_hw_conf(priv->hw);
  1804. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  1805. iwlcore_commit_rxon(priv);
  1806. iwl_setup_rxon_timing(priv);
  1807. ret = iwl_send_cmd_pdu(priv, REPLY_RXON_TIMING,
  1808. sizeof(priv->rxon_timing), &priv->rxon_timing);
  1809. if (ret)
  1810. IWL_WARN(priv, "REPLY_RXON_TIMING failed - "
  1811. "Attempting to continue.\n");
  1812. priv->staging_rxon.filter_flags |= RXON_FILTER_ASSOC_MSK;
  1813. iwl_set_rxon_ht(priv, &priv->current_ht_config);
  1814. if (priv->cfg->ops->hcmd->set_rxon_chain)
  1815. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  1816. priv->staging_rxon.assoc_id = cpu_to_le16(priv->assoc_id);
  1817. IWL_DEBUG_ASSOC(priv, "assoc id %d beacon interval %d\n",
  1818. priv->assoc_id, priv->beacon_int);
  1819. if (priv->assoc_capability & WLAN_CAPABILITY_SHORT_PREAMBLE)
  1820. priv->staging_rxon.flags |= RXON_FLG_SHORT_PREAMBLE_MSK;
  1821. else
  1822. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_PREAMBLE_MSK;
  1823. if (priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) {
  1824. if (priv->assoc_capability & WLAN_CAPABILITY_SHORT_SLOT_TIME)
  1825. priv->staging_rxon.flags |= RXON_FLG_SHORT_SLOT_MSK;
  1826. else
  1827. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
  1828. if (priv->iw_mode == NL80211_IFTYPE_ADHOC)
  1829. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
  1830. }
  1831. iwlcore_commit_rxon(priv);
  1832. switch (priv->iw_mode) {
  1833. case NL80211_IFTYPE_STATION:
  1834. break;
  1835. case NL80211_IFTYPE_ADHOC:
  1836. /* assume default assoc id */
  1837. priv->assoc_id = 1;
  1838. iwl_rxon_add_station(priv, priv->bssid, 0);
  1839. iwl_send_beacon_cmd(priv);
  1840. break;
  1841. default:
  1842. IWL_ERR(priv, "%s Should not be called in %d mode\n",
  1843. __func__, priv->iw_mode);
  1844. break;
  1845. }
  1846. if (priv->iw_mode == NL80211_IFTYPE_ADHOC)
  1847. priv->assoc_station_added = 1;
  1848. spin_lock_irqsave(&priv->lock, flags);
  1849. iwl_activate_qos(priv, 0);
  1850. spin_unlock_irqrestore(&priv->lock, flags);
  1851. /* the chain noise calibration will enabled PM upon completion
  1852. * If chain noise has already been run, then we need to enable
  1853. * power management here */
  1854. if (priv->chain_noise_data.state == IWL_CHAIN_NOISE_DONE)
  1855. iwl_power_update_mode(priv, false);
  1856. /* Enable Rx differential gain and sensitivity calibrations */
  1857. iwl_chain_noise_reset(priv);
  1858. priv->start_calib = 1;
  1859. }
  1860. /*****************************************************************************
  1861. *
  1862. * mac80211 entry point functions
  1863. *
  1864. *****************************************************************************/
  1865. #define UCODE_READY_TIMEOUT (4 * HZ)
  1866. static int iwl_mac_start(struct ieee80211_hw *hw)
  1867. {
  1868. struct iwl_priv *priv = hw->priv;
  1869. int ret;
  1870. IWL_DEBUG_MAC80211(priv, "enter\n");
  1871. /* we should be verifying the device is ready to be opened */
  1872. mutex_lock(&priv->mutex);
  1873. /* fetch ucode file from disk, alloc and copy to bus-master buffers ...
  1874. * ucode filename and max sizes are card-specific. */
  1875. if (!priv->ucode_code.len) {
  1876. ret = iwl_read_ucode(priv);
  1877. if (ret) {
  1878. IWL_ERR(priv, "Could not read microcode: %d\n", ret);
  1879. mutex_unlock(&priv->mutex);
  1880. return ret;
  1881. }
  1882. }
  1883. ret = __iwl_up(priv);
  1884. mutex_unlock(&priv->mutex);
  1885. if (ret)
  1886. return ret;
  1887. if (iwl_is_rfkill(priv))
  1888. goto out;
  1889. IWL_DEBUG_INFO(priv, "Start UP work done.\n");
  1890. /* Wait for START_ALIVE from Run Time ucode. Otherwise callbacks from
  1891. * mac80211 will not be run successfully. */
  1892. ret = wait_event_interruptible_timeout(priv->wait_command_queue,
  1893. test_bit(STATUS_READY, &priv->status),
  1894. UCODE_READY_TIMEOUT);
  1895. if (!ret) {
  1896. if (!test_bit(STATUS_READY, &priv->status)) {
  1897. IWL_ERR(priv, "START_ALIVE timeout after %dms.\n",
  1898. jiffies_to_msecs(UCODE_READY_TIMEOUT));
  1899. return -ETIMEDOUT;
  1900. }
  1901. }
  1902. out:
  1903. priv->is_open = 1;
  1904. IWL_DEBUG_MAC80211(priv, "leave\n");
  1905. return 0;
  1906. }
  1907. static void iwl_mac_stop(struct ieee80211_hw *hw)
  1908. {
  1909. struct iwl_priv *priv = hw->priv;
  1910. IWL_DEBUG_MAC80211(priv, "enter\n");
  1911. if (!priv->is_open)
  1912. return;
  1913. priv->is_open = 0;
  1914. if (iwl_is_ready_rf(priv) || test_bit(STATUS_SCAN_HW, &priv->status)) {
  1915. /* stop mac, cancel any scan request and clear
  1916. * RXON_FILTER_ASSOC_MSK BIT
  1917. */
  1918. mutex_lock(&priv->mutex);
  1919. iwl_scan_cancel_timeout(priv, 100);
  1920. mutex_unlock(&priv->mutex);
  1921. }
  1922. iwl_down(priv);
  1923. flush_workqueue(priv->workqueue);
  1924. /* enable interrupts again in order to receive rfkill changes */
  1925. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  1926. iwl_enable_interrupts(priv);
  1927. IWL_DEBUG_MAC80211(priv, "leave\n");
  1928. }
  1929. static int iwl_mac_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  1930. {
  1931. struct iwl_priv *priv = hw->priv;
  1932. IWL_DEBUG_MACDUMP(priv, "enter\n");
  1933. IWL_DEBUG_TX(priv, "dev->xmit(%d bytes) at rate 0x%02x\n", skb->len,
  1934. ieee80211_get_tx_rate(hw, IEEE80211_SKB_CB(skb))->bitrate);
  1935. if (iwl_tx_skb(priv, skb))
  1936. dev_kfree_skb_any(skb);
  1937. IWL_DEBUG_MACDUMP(priv, "leave\n");
  1938. return NETDEV_TX_OK;
  1939. }
  1940. void iwl_config_ap(struct iwl_priv *priv)
  1941. {
  1942. int ret = 0;
  1943. unsigned long flags;
  1944. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  1945. return;
  1946. /* The following should be done only at AP bring up */
  1947. if (!iwl_is_associated(priv)) {
  1948. /* RXON - unassoc (to set timing command) */
  1949. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  1950. iwlcore_commit_rxon(priv);
  1951. /* RXON Timing */
  1952. iwl_setup_rxon_timing(priv);
  1953. ret = iwl_send_cmd_pdu(priv, REPLY_RXON_TIMING,
  1954. sizeof(priv->rxon_timing), &priv->rxon_timing);
  1955. if (ret)
  1956. IWL_WARN(priv, "REPLY_RXON_TIMING failed - "
  1957. "Attempting to continue.\n");
  1958. if (priv->cfg->ops->hcmd->set_rxon_chain)
  1959. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  1960. /* FIXME: what should be the assoc_id for AP? */
  1961. priv->staging_rxon.assoc_id = cpu_to_le16(priv->assoc_id);
  1962. if (priv->assoc_capability & WLAN_CAPABILITY_SHORT_PREAMBLE)
  1963. priv->staging_rxon.flags |=
  1964. RXON_FLG_SHORT_PREAMBLE_MSK;
  1965. else
  1966. priv->staging_rxon.flags &=
  1967. ~RXON_FLG_SHORT_PREAMBLE_MSK;
  1968. if (priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) {
  1969. if (priv->assoc_capability &
  1970. WLAN_CAPABILITY_SHORT_SLOT_TIME)
  1971. priv->staging_rxon.flags |=
  1972. RXON_FLG_SHORT_SLOT_MSK;
  1973. else
  1974. priv->staging_rxon.flags &=
  1975. ~RXON_FLG_SHORT_SLOT_MSK;
  1976. if (priv->iw_mode == NL80211_IFTYPE_ADHOC)
  1977. priv->staging_rxon.flags &=
  1978. ~RXON_FLG_SHORT_SLOT_MSK;
  1979. }
  1980. /* restore RXON assoc */
  1981. priv->staging_rxon.filter_flags |= RXON_FILTER_ASSOC_MSK;
  1982. iwlcore_commit_rxon(priv);
  1983. spin_lock_irqsave(&priv->lock, flags);
  1984. iwl_activate_qos(priv, 1);
  1985. spin_unlock_irqrestore(&priv->lock, flags);
  1986. iwl_rxon_add_station(priv, iwl_bcast_addr, 0);
  1987. }
  1988. iwl_send_beacon_cmd(priv);
  1989. /* FIXME - we need to add code here to detect a totally new
  1990. * configuration, reset the AP, unassoc, rxon timing, assoc,
  1991. * clear sta table, add BCAST sta... */
  1992. }
  1993. static void iwl_mac_update_tkip_key(struct ieee80211_hw *hw,
  1994. struct ieee80211_key_conf *keyconf, const u8 *addr,
  1995. u32 iv32, u16 *phase1key)
  1996. {
  1997. struct iwl_priv *priv = hw->priv;
  1998. IWL_DEBUG_MAC80211(priv, "enter\n");
  1999. iwl_update_tkip_key(priv, keyconf, addr, iv32, phase1key);
  2000. IWL_DEBUG_MAC80211(priv, "leave\n");
  2001. }
  2002. static int iwl_mac_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2003. struct ieee80211_vif *vif,
  2004. struct ieee80211_sta *sta,
  2005. struct ieee80211_key_conf *key)
  2006. {
  2007. struct iwl_priv *priv = hw->priv;
  2008. const u8 *addr;
  2009. int ret;
  2010. u8 sta_id;
  2011. bool is_default_wep_key = false;
  2012. IWL_DEBUG_MAC80211(priv, "enter\n");
  2013. if (priv->cfg->mod_params->sw_crypto) {
  2014. IWL_DEBUG_MAC80211(priv, "leave - hwcrypto disabled\n");
  2015. return -EOPNOTSUPP;
  2016. }
  2017. addr = sta ? sta->addr : iwl_bcast_addr;
  2018. sta_id = iwl_find_station(priv, addr);
  2019. if (sta_id == IWL_INVALID_STATION) {
  2020. IWL_DEBUG_MAC80211(priv, "leave - %pM not in station map.\n",
  2021. addr);
  2022. return -EINVAL;
  2023. }
  2024. mutex_lock(&priv->mutex);
  2025. iwl_scan_cancel_timeout(priv, 100);
  2026. mutex_unlock(&priv->mutex);
  2027. /* If we are getting WEP group key and we didn't receive any key mapping
  2028. * so far, we are in legacy wep mode (group key only), otherwise we are
  2029. * in 1X mode.
  2030. * In legacy wep mode, we use another host command to the uCode */
  2031. if (key->alg == ALG_WEP && sta_id == priv->hw_params.bcast_sta_id &&
  2032. priv->iw_mode != NL80211_IFTYPE_AP) {
  2033. if (cmd == SET_KEY)
  2034. is_default_wep_key = !priv->key_mapping_key;
  2035. else
  2036. is_default_wep_key =
  2037. (key->hw_key_idx == HW_KEY_DEFAULT);
  2038. }
  2039. switch (cmd) {
  2040. case SET_KEY:
  2041. if (is_default_wep_key)
  2042. ret = iwl_set_default_wep_key(priv, key);
  2043. else
  2044. ret = iwl_set_dynamic_key(priv, key, sta_id);
  2045. IWL_DEBUG_MAC80211(priv, "enable hwcrypto key\n");
  2046. break;
  2047. case DISABLE_KEY:
  2048. if (is_default_wep_key)
  2049. ret = iwl_remove_default_wep_key(priv, key);
  2050. else
  2051. ret = iwl_remove_dynamic_key(priv, key, sta_id);
  2052. IWL_DEBUG_MAC80211(priv, "disable hwcrypto key\n");
  2053. break;
  2054. default:
  2055. ret = -EINVAL;
  2056. }
  2057. IWL_DEBUG_MAC80211(priv, "leave\n");
  2058. return ret;
  2059. }
  2060. static int iwl_mac_ampdu_action(struct ieee80211_hw *hw,
  2061. enum ieee80211_ampdu_mlme_action action,
  2062. struct ieee80211_sta *sta, u16 tid, u16 *ssn)
  2063. {
  2064. struct iwl_priv *priv = hw->priv;
  2065. int ret;
  2066. IWL_DEBUG_HT(priv, "A-MPDU action on addr %pM tid %d\n",
  2067. sta->addr, tid);
  2068. if (!(priv->cfg->sku & IWL_SKU_N))
  2069. return -EACCES;
  2070. switch (action) {
  2071. case IEEE80211_AMPDU_RX_START:
  2072. IWL_DEBUG_HT(priv, "start Rx\n");
  2073. return iwl_sta_rx_agg_start(priv, sta->addr, tid, *ssn);
  2074. case IEEE80211_AMPDU_RX_STOP:
  2075. IWL_DEBUG_HT(priv, "stop Rx\n");
  2076. ret = iwl_sta_rx_agg_stop(priv, sta->addr, tid);
  2077. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2078. return 0;
  2079. else
  2080. return ret;
  2081. case IEEE80211_AMPDU_TX_START:
  2082. IWL_DEBUG_HT(priv, "start Tx\n");
  2083. return iwl_tx_agg_start(priv, sta->addr, tid, ssn);
  2084. case IEEE80211_AMPDU_TX_STOP:
  2085. IWL_DEBUG_HT(priv, "stop Tx\n");
  2086. ret = iwl_tx_agg_stop(priv, sta->addr, tid);
  2087. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2088. return 0;
  2089. else
  2090. return ret;
  2091. default:
  2092. IWL_DEBUG_HT(priv, "unknown\n");
  2093. return -EINVAL;
  2094. break;
  2095. }
  2096. return 0;
  2097. }
  2098. static int iwl_mac_get_stats(struct ieee80211_hw *hw,
  2099. struct ieee80211_low_level_stats *stats)
  2100. {
  2101. struct iwl_priv *priv = hw->priv;
  2102. priv = hw->priv;
  2103. IWL_DEBUG_MAC80211(priv, "enter\n");
  2104. IWL_DEBUG_MAC80211(priv, "leave\n");
  2105. return 0;
  2106. }
  2107. /*****************************************************************************
  2108. *
  2109. * sysfs attributes
  2110. *
  2111. *****************************************************************************/
  2112. #ifdef CONFIG_IWLWIFI_DEBUG
  2113. /*
  2114. * The following adds a new attribute to the sysfs representation
  2115. * of this device driver (i.e. a new file in /sys/class/net/wlan0/device/)
  2116. * used for controlling the debug level.
  2117. *
  2118. * See the level definitions in iwl for details.
  2119. *
  2120. * The debug_level being managed using sysfs below is a per device debug
  2121. * level that is used instead of the global debug level if it (the per
  2122. * device debug level) is set.
  2123. */
  2124. static ssize_t show_debug_level(struct device *d,
  2125. struct device_attribute *attr, char *buf)
  2126. {
  2127. struct iwl_priv *priv = dev_get_drvdata(d);
  2128. return sprintf(buf, "0x%08X\n", iwl_get_debug_level(priv));
  2129. }
  2130. static ssize_t store_debug_level(struct device *d,
  2131. struct device_attribute *attr,
  2132. const char *buf, size_t count)
  2133. {
  2134. struct iwl_priv *priv = dev_get_drvdata(d);
  2135. unsigned long val;
  2136. int ret;
  2137. ret = strict_strtoul(buf, 0, &val);
  2138. if (ret)
  2139. IWL_ERR(priv, "%s is not in hex or decimal form.\n", buf);
  2140. else {
  2141. priv->debug_level = val;
  2142. if (iwl_alloc_traffic_mem(priv))
  2143. IWL_ERR(priv,
  2144. "Not enough memory to generate traffic log\n");
  2145. }
  2146. return strnlen(buf, count);
  2147. }
  2148. static DEVICE_ATTR(debug_level, S_IWUSR | S_IRUGO,
  2149. show_debug_level, store_debug_level);
  2150. #endif /* CONFIG_IWLWIFI_DEBUG */
  2151. static ssize_t show_temperature(struct device *d,
  2152. struct device_attribute *attr, char *buf)
  2153. {
  2154. struct iwl_priv *priv = dev_get_drvdata(d);
  2155. if (!iwl_is_alive(priv))
  2156. return -EAGAIN;
  2157. return sprintf(buf, "%d\n", priv->temperature);
  2158. }
  2159. static DEVICE_ATTR(temperature, S_IRUGO, show_temperature, NULL);
  2160. static ssize_t show_tx_power(struct device *d,
  2161. struct device_attribute *attr, char *buf)
  2162. {
  2163. struct iwl_priv *priv = dev_get_drvdata(d);
  2164. if (!iwl_is_ready_rf(priv))
  2165. return sprintf(buf, "off\n");
  2166. else
  2167. return sprintf(buf, "%d\n", priv->tx_power_user_lmt);
  2168. }
  2169. static ssize_t store_tx_power(struct device *d,
  2170. struct device_attribute *attr,
  2171. const char *buf, size_t count)
  2172. {
  2173. struct iwl_priv *priv = dev_get_drvdata(d);
  2174. unsigned long val;
  2175. int ret;
  2176. ret = strict_strtoul(buf, 10, &val);
  2177. if (ret)
  2178. IWL_INFO(priv, "%s is not in decimal form.\n", buf);
  2179. else {
  2180. ret = iwl_set_tx_power(priv, val, false);
  2181. if (ret)
  2182. IWL_ERR(priv, "failed setting tx power (0x%d).\n",
  2183. ret);
  2184. else
  2185. ret = count;
  2186. }
  2187. return ret;
  2188. }
  2189. static DEVICE_ATTR(tx_power, S_IWUSR | S_IRUGO, show_tx_power, store_tx_power);
  2190. static ssize_t show_flags(struct device *d,
  2191. struct device_attribute *attr, char *buf)
  2192. {
  2193. struct iwl_priv *priv = dev_get_drvdata(d);
  2194. return sprintf(buf, "0x%04X\n", priv->active_rxon.flags);
  2195. }
  2196. static ssize_t store_flags(struct device *d,
  2197. struct device_attribute *attr,
  2198. const char *buf, size_t count)
  2199. {
  2200. struct iwl_priv *priv = dev_get_drvdata(d);
  2201. unsigned long val;
  2202. u32 flags;
  2203. int ret = strict_strtoul(buf, 0, &val);
  2204. if (ret)
  2205. return ret;
  2206. flags = (u32)val;
  2207. mutex_lock(&priv->mutex);
  2208. if (le32_to_cpu(priv->staging_rxon.flags) != flags) {
  2209. /* Cancel any currently running scans... */
  2210. if (iwl_scan_cancel_timeout(priv, 100))
  2211. IWL_WARN(priv, "Could not cancel scan.\n");
  2212. else {
  2213. IWL_DEBUG_INFO(priv, "Commit rxon.flags = 0x%04X\n", flags);
  2214. priv->staging_rxon.flags = cpu_to_le32(flags);
  2215. iwlcore_commit_rxon(priv);
  2216. }
  2217. }
  2218. mutex_unlock(&priv->mutex);
  2219. return count;
  2220. }
  2221. static DEVICE_ATTR(flags, S_IWUSR | S_IRUGO, show_flags, store_flags);
  2222. static ssize_t show_filter_flags(struct device *d,
  2223. struct device_attribute *attr, char *buf)
  2224. {
  2225. struct iwl_priv *priv = dev_get_drvdata(d);
  2226. return sprintf(buf, "0x%04X\n",
  2227. le32_to_cpu(priv->active_rxon.filter_flags));
  2228. }
  2229. static ssize_t store_filter_flags(struct device *d,
  2230. struct device_attribute *attr,
  2231. const char *buf, size_t count)
  2232. {
  2233. struct iwl_priv *priv = dev_get_drvdata(d);
  2234. unsigned long val;
  2235. u32 filter_flags;
  2236. int ret = strict_strtoul(buf, 0, &val);
  2237. if (ret)
  2238. return ret;
  2239. filter_flags = (u32)val;
  2240. mutex_lock(&priv->mutex);
  2241. if (le32_to_cpu(priv->staging_rxon.filter_flags) != filter_flags) {
  2242. /* Cancel any currently running scans... */
  2243. if (iwl_scan_cancel_timeout(priv, 100))
  2244. IWL_WARN(priv, "Could not cancel scan.\n");
  2245. else {
  2246. IWL_DEBUG_INFO(priv, "Committing rxon.filter_flags = "
  2247. "0x%04X\n", filter_flags);
  2248. priv->staging_rxon.filter_flags =
  2249. cpu_to_le32(filter_flags);
  2250. iwlcore_commit_rxon(priv);
  2251. }
  2252. }
  2253. mutex_unlock(&priv->mutex);
  2254. return count;
  2255. }
  2256. static DEVICE_ATTR(filter_flags, S_IWUSR | S_IRUGO, show_filter_flags,
  2257. store_filter_flags);
  2258. static ssize_t show_statistics(struct device *d,
  2259. struct device_attribute *attr, char *buf)
  2260. {
  2261. struct iwl_priv *priv = dev_get_drvdata(d);
  2262. u32 size = sizeof(struct iwl_notif_statistics);
  2263. u32 len = 0, ofs = 0;
  2264. u8 *data = (u8 *)&priv->statistics;
  2265. int rc = 0;
  2266. if (!iwl_is_alive(priv))
  2267. return -EAGAIN;
  2268. mutex_lock(&priv->mutex);
  2269. rc = iwl_send_statistics_request(priv, 0);
  2270. mutex_unlock(&priv->mutex);
  2271. if (rc) {
  2272. len = sprintf(buf,
  2273. "Error sending statistics request: 0x%08X\n", rc);
  2274. return len;
  2275. }
  2276. while (size && (PAGE_SIZE - len)) {
  2277. hex_dump_to_buffer(data + ofs, size, 16, 1, buf + len,
  2278. PAGE_SIZE - len, 1);
  2279. len = strlen(buf);
  2280. if (PAGE_SIZE - len)
  2281. buf[len++] = '\n';
  2282. ofs += 16;
  2283. size -= min(size, 16U);
  2284. }
  2285. return len;
  2286. }
  2287. static DEVICE_ATTR(statistics, S_IRUGO, show_statistics, NULL);
  2288. static ssize_t show_rts_ht_protection(struct device *d,
  2289. struct device_attribute *attr, char *buf)
  2290. {
  2291. struct iwl_priv *priv = dev_get_drvdata(d);
  2292. return sprintf(buf, "%s\n",
  2293. priv->cfg->use_rts_for_ht ? "RTS/CTS" : "CTS-to-self");
  2294. }
  2295. static ssize_t store_rts_ht_protection(struct device *d,
  2296. struct device_attribute *attr,
  2297. const char *buf, size_t count)
  2298. {
  2299. struct iwl_priv *priv = dev_get_drvdata(d);
  2300. unsigned long val;
  2301. int ret;
  2302. ret = strict_strtoul(buf, 10, &val);
  2303. if (ret)
  2304. IWL_INFO(priv, "Input is not in decimal form.\n");
  2305. else {
  2306. if (!iwl_is_associated(priv))
  2307. priv->cfg->use_rts_for_ht = val ? true : false;
  2308. else
  2309. IWL_ERR(priv, "Sta associated with AP - "
  2310. "Change protection mechanism is not allowed\n");
  2311. ret = count;
  2312. }
  2313. return ret;
  2314. }
  2315. static DEVICE_ATTR(rts_ht_protection, S_IWUSR | S_IRUGO,
  2316. show_rts_ht_protection, store_rts_ht_protection);
  2317. /*****************************************************************************
  2318. *
  2319. * driver setup and teardown
  2320. *
  2321. *****************************************************************************/
  2322. static void iwl_setup_deferred_work(struct iwl_priv *priv)
  2323. {
  2324. priv->workqueue = create_singlethread_workqueue(DRV_NAME);
  2325. init_waitqueue_head(&priv->wait_command_queue);
  2326. INIT_WORK(&priv->up, iwl_bg_up);
  2327. INIT_WORK(&priv->restart, iwl_bg_restart);
  2328. INIT_WORK(&priv->rx_replenish, iwl_bg_rx_replenish);
  2329. INIT_WORK(&priv->beacon_update, iwl_bg_beacon_update);
  2330. INIT_WORK(&priv->run_time_calib_work, iwl_bg_run_time_calib_work);
  2331. INIT_DELAYED_WORK(&priv->init_alive_start, iwl_bg_init_alive_start);
  2332. INIT_DELAYED_WORK(&priv->alive_start, iwl_bg_alive_start);
  2333. iwl_setup_scan_deferred_work(priv);
  2334. if (priv->cfg->ops->lib->setup_deferred_work)
  2335. priv->cfg->ops->lib->setup_deferred_work(priv);
  2336. init_timer(&priv->statistics_periodic);
  2337. priv->statistics_periodic.data = (unsigned long)priv;
  2338. priv->statistics_periodic.function = iwl_bg_statistics_periodic;
  2339. if (!priv->cfg->use_isr_legacy)
  2340. tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
  2341. iwl_irq_tasklet, (unsigned long)priv);
  2342. else
  2343. tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
  2344. iwl_irq_tasklet_legacy, (unsigned long)priv);
  2345. }
  2346. static void iwl_cancel_deferred_work(struct iwl_priv *priv)
  2347. {
  2348. if (priv->cfg->ops->lib->cancel_deferred_work)
  2349. priv->cfg->ops->lib->cancel_deferred_work(priv);
  2350. cancel_delayed_work_sync(&priv->init_alive_start);
  2351. cancel_delayed_work(&priv->scan_check);
  2352. cancel_delayed_work(&priv->alive_start);
  2353. cancel_work_sync(&priv->beacon_update);
  2354. del_timer_sync(&priv->statistics_periodic);
  2355. }
  2356. static struct attribute *iwl_sysfs_entries[] = {
  2357. &dev_attr_flags.attr,
  2358. &dev_attr_filter_flags.attr,
  2359. &dev_attr_statistics.attr,
  2360. &dev_attr_temperature.attr,
  2361. &dev_attr_tx_power.attr,
  2362. &dev_attr_rts_ht_protection.attr,
  2363. #ifdef CONFIG_IWLWIFI_DEBUG
  2364. &dev_attr_debug_level.attr,
  2365. #endif
  2366. NULL
  2367. };
  2368. static struct attribute_group iwl_attribute_group = {
  2369. .name = NULL, /* put in device directory */
  2370. .attrs = iwl_sysfs_entries,
  2371. };
  2372. static struct ieee80211_ops iwl_hw_ops = {
  2373. .tx = iwl_mac_tx,
  2374. .start = iwl_mac_start,
  2375. .stop = iwl_mac_stop,
  2376. .add_interface = iwl_mac_add_interface,
  2377. .remove_interface = iwl_mac_remove_interface,
  2378. .config = iwl_mac_config,
  2379. .configure_filter = iwl_configure_filter,
  2380. .set_key = iwl_mac_set_key,
  2381. .update_tkip_key = iwl_mac_update_tkip_key,
  2382. .get_stats = iwl_mac_get_stats,
  2383. .get_tx_stats = iwl_mac_get_tx_stats,
  2384. .conf_tx = iwl_mac_conf_tx,
  2385. .reset_tsf = iwl_mac_reset_tsf,
  2386. .bss_info_changed = iwl_bss_info_changed,
  2387. .ampdu_action = iwl_mac_ampdu_action,
  2388. .hw_scan = iwl_mac_hw_scan
  2389. };
  2390. static int iwl_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  2391. {
  2392. int err = 0;
  2393. struct iwl_priv *priv;
  2394. struct ieee80211_hw *hw;
  2395. struct iwl_cfg *cfg = (struct iwl_cfg *)(ent->driver_data);
  2396. unsigned long flags;
  2397. u16 pci_cmd;
  2398. /************************
  2399. * 1. Allocating HW data
  2400. ************************/
  2401. /* Disabling hardware scan means that mac80211 will perform scans
  2402. * "the hard way", rather than using device's scan. */
  2403. if (cfg->mod_params->disable_hw_scan) {
  2404. if (iwl_debug_level & IWL_DL_INFO)
  2405. dev_printk(KERN_DEBUG, &(pdev->dev),
  2406. "Disabling hw_scan\n");
  2407. iwl_hw_ops.hw_scan = NULL;
  2408. }
  2409. hw = iwl_alloc_all(cfg, &iwl_hw_ops);
  2410. if (!hw) {
  2411. err = -ENOMEM;
  2412. goto out;
  2413. }
  2414. priv = hw->priv;
  2415. /* At this point both hw and priv are allocated. */
  2416. SET_IEEE80211_DEV(hw, &pdev->dev);
  2417. IWL_DEBUG_INFO(priv, "*** LOAD DRIVER ***\n");
  2418. priv->cfg = cfg;
  2419. priv->pci_dev = pdev;
  2420. priv->inta_mask = CSR_INI_SET_MASK;
  2421. #ifdef CONFIG_IWLWIFI_DEBUG
  2422. atomic_set(&priv->restrict_refcnt, 0);
  2423. #endif
  2424. if (iwl_alloc_traffic_mem(priv))
  2425. IWL_ERR(priv, "Not enough memory to generate traffic log\n");
  2426. /**************************
  2427. * 2. Initializing PCI bus
  2428. **************************/
  2429. if (pci_enable_device(pdev)) {
  2430. err = -ENODEV;
  2431. goto out_ieee80211_free_hw;
  2432. }
  2433. pci_set_master(pdev);
  2434. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
  2435. if (!err)
  2436. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
  2437. if (err) {
  2438. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  2439. if (!err)
  2440. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  2441. /* both attempts failed: */
  2442. if (err) {
  2443. IWL_WARN(priv, "No suitable DMA available.\n");
  2444. goto out_pci_disable_device;
  2445. }
  2446. }
  2447. err = pci_request_regions(pdev, DRV_NAME);
  2448. if (err)
  2449. goto out_pci_disable_device;
  2450. pci_set_drvdata(pdev, priv);
  2451. /***********************
  2452. * 3. Read REV register
  2453. ***********************/
  2454. priv->hw_base = pci_iomap(pdev, 0, 0);
  2455. if (!priv->hw_base) {
  2456. err = -ENODEV;
  2457. goto out_pci_release_regions;
  2458. }
  2459. IWL_DEBUG_INFO(priv, "pci_resource_len = 0x%08llx\n",
  2460. (unsigned long long) pci_resource_len(pdev, 0));
  2461. IWL_DEBUG_INFO(priv, "pci_resource_base = %p\n", priv->hw_base);
  2462. /* this spin lock will be used in apm_ops.init and EEPROM access
  2463. * we should init now
  2464. */
  2465. spin_lock_init(&priv->reg_lock);
  2466. iwl_hw_detect(priv);
  2467. IWL_INFO(priv, "Detected Intel Wireless WiFi Link %s REV=0x%X\n",
  2468. priv->cfg->name, priv->hw_rev);
  2469. /* We disable the RETRY_TIMEOUT register (0x41) to keep
  2470. * PCI Tx retries from interfering with C3 CPU state */
  2471. pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
  2472. iwl_prepare_card_hw(priv);
  2473. if (!priv->hw_ready) {
  2474. IWL_WARN(priv, "Failed, HW not ready\n");
  2475. goto out_iounmap;
  2476. }
  2477. /* amp init */
  2478. err = priv->cfg->ops->lib->apm_ops.init(priv);
  2479. if (err < 0) {
  2480. IWL_ERR(priv, "Failed to init APMG\n");
  2481. goto out_iounmap;
  2482. }
  2483. /*****************
  2484. * 4. Read EEPROM
  2485. *****************/
  2486. /* Read the EEPROM */
  2487. err = iwl_eeprom_init(priv);
  2488. if (err) {
  2489. IWL_ERR(priv, "Unable to init EEPROM\n");
  2490. goto out_iounmap;
  2491. }
  2492. err = iwl_eeprom_check_version(priv);
  2493. if (err)
  2494. goto out_free_eeprom;
  2495. /* extract MAC Address */
  2496. iwl_eeprom_get_mac(priv, priv->mac_addr);
  2497. IWL_DEBUG_INFO(priv, "MAC address: %pM\n", priv->mac_addr);
  2498. SET_IEEE80211_PERM_ADDR(priv->hw, priv->mac_addr);
  2499. /************************
  2500. * 5. Setup HW constants
  2501. ************************/
  2502. if (iwl_set_hw_params(priv)) {
  2503. IWL_ERR(priv, "failed to set hw parameters\n");
  2504. goto out_free_eeprom;
  2505. }
  2506. /*******************
  2507. * 6. Setup priv
  2508. *******************/
  2509. err = iwl_init_drv(priv);
  2510. if (err)
  2511. goto out_free_eeprom;
  2512. /* At this point both hw and priv are initialized. */
  2513. /********************
  2514. * 7. Setup services
  2515. ********************/
  2516. spin_lock_irqsave(&priv->lock, flags);
  2517. iwl_disable_interrupts(priv);
  2518. spin_unlock_irqrestore(&priv->lock, flags);
  2519. pci_enable_msi(priv->pci_dev);
  2520. iwl_alloc_isr_ict(priv);
  2521. err = request_irq(priv->pci_dev->irq, priv->cfg->ops->lib->isr,
  2522. IRQF_SHARED, DRV_NAME, priv);
  2523. if (err) {
  2524. IWL_ERR(priv, "Error allocating IRQ %d\n", priv->pci_dev->irq);
  2525. goto out_disable_msi;
  2526. }
  2527. err = sysfs_create_group(&pdev->dev.kobj, &iwl_attribute_group);
  2528. if (err) {
  2529. IWL_ERR(priv, "failed to create sysfs device attributes\n");
  2530. goto out_free_irq;
  2531. }
  2532. iwl_setup_deferred_work(priv);
  2533. iwl_setup_rx_handlers(priv);
  2534. /**********************************
  2535. * 8. Setup and register mac80211
  2536. **********************************/
  2537. /* enable interrupts if needed: hw bug w/a */
  2538. pci_read_config_word(priv->pci_dev, PCI_COMMAND, &pci_cmd);
  2539. if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
  2540. pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
  2541. pci_write_config_word(priv->pci_dev, PCI_COMMAND, pci_cmd);
  2542. }
  2543. iwl_enable_interrupts(priv);
  2544. err = iwl_setup_mac(priv);
  2545. if (err)
  2546. goto out_remove_sysfs;
  2547. err = iwl_dbgfs_register(priv, DRV_NAME);
  2548. if (err)
  2549. IWL_ERR(priv, "failed to create debugfs files. Ignoring error: %d\n", err);
  2550. /* If platform's RF_KILL switch is NOT set to KILL */
  2551. if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  2552. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  2553. else
  2554. set_bit(STATUS_RF_KILL_HW, &priv->status);
  2555. wiphy_rfkill_set_hw_state(priv->hw->wiphy,
  2556. test_bit(STATUS_RF_KILL_HW, &priv->status));
  2557. iwl_power_initialize(priv);
  2558. iwl_tt_initialize(priv);
  2559. return 0;
  2560. out_remove_sysfs:
  2561. destroy_workqueue(priv->workqueue);
  2562. priv->workqueue = NULL;
  2563. sysfs_remove_group(&pdev->dev.kobj, &iwl_attribute_group);
  2564. out_free_irq:
  2565. free_irq(priv->pci_dev->irq, priv);
  2566. iwl_free_isr_ict(priv);
  2567. out_disable_msi:
  2568. pci_disable_msi(priv->pci_dev);
  2569. iwl_uninit_drv(priv);
  2570. out_free_eeprom:
  2571. iwl_eeprom_free(priv);
  2572. out_iounmap:
  2573. pci_iounmap(pdev, priv->hw_base);
  2574. out_pci_release_regions:
  2575. pci_set_drvdata(pdev, NULL);
  2576. pci_release_regions(pdev);
  2577. out_pci_disable_device:
  2578. pci_disable_device(pdev);
  2579. out_ieee80211_free_hw:
  2580. ieee80211_free_hw(priv->hw);
  2581. iwl_free_traffic_mem(priv);
  2582. out:
  2583. return err;
  2584. }
  2585. static void __devexit iwl_pci_remove(struct pci_dev *pdev)
  2586. {
  2587. struct iwl_priv *priv = pci_get_drvdata(pdev);
  2588. unsigned long flags;
  2589. if (!priv)
  2590. return;
  2591. IWL_DEBUG_INFO(priv, "*** UNLOAD DRIVER ***\n");
  2592. iwl_dbgfs_unregister(priv);
  2593. sysfs_remove_group(&pdev->dev.kobj, &iwl_attribute_group);
  2594. /* ieee80211_unregister_hw call wil cause iwl_mac_stop to
  2595. * to be called and iwl_down since we are removing the device
  2596. * we need to set STATUS_EXIT_PENDING bit.
  2597. */
  2598. set_bit(STATUS_EXIT_PENDING, &priv->status);
  2599. if (priv->mac80211_registered) {
  2600. ieee80211_unregister_hw(priv->hw);
  2601. priv->mac80211_registered = 0;
  2602. } else {
  2603. iwl_down(priv);
  2604. }
  2605. iwl_tt_exit(priv);
  2606. /* make sure we flush any pending irq or
  2607. * tasklet for the driver
  2608. */
  2609. spin_lock_irqsave(&priv->lock, flags);
  2610. iwl_disable_interrupts(priv);
  2611. spin_unlock_irqrestore(&priv->lock, flags);
  2612. iwl_synchronize_irq(priv);
  2613. iwl_dealloc_ucode_pci(priv);
  2614. if (priv->rxq.bd)
  2615. iwl_rx_queue_free(priv, &priv->rxq);
  2616. iwl_hw_txq_ctx_free(priv);
  2617. iwl_clear_stations_table(priv);
  2618. iwl_eeprom_free(priv);
  2619. /*netif_stop_queue(dev); */
  2620. flush_workqueue(priv->workqueue);
  2621. /* ieee80211_unregister_hw calls iwl_mac_stop, which flushes
  2622. * priv->workqueue... so we can't take down the workqueue
  2623. * until now... */
  2624. destroy_workqueue(priv->workqueue);
  2625. priv->workqueue = NULL;
  2626. iwl_free_traffic_mem(priv);
  2627. free_irq(priv->pci_dev->irq, priv);
  2628. pci_disable_msi(priv->pci_dev);
  2629. pci_iounmap(pdev, priv->hw_base);
  2630. pci_release_regions(pdev);
  2631. pci_disable_device(pdev);
  2632. pci_set_drvdata(pdev, NULL);
  2633. iwl_uninit_drv(priv);
  2634. iwl_free_isr_ict(priv);
  2635. if (priv->ibss_beacon)
  2636. dev_kfree_skb(priv->ibss_beacon);
  2637. ieee80211_free_hw(priv->hw);
  2638. }
  2639. /*****************************************************************************
  2640. *
  2641. * driver and module entry point
  2642. *
  2643. *****************************************************************************/
  2644. /* Hardware specific file defines the PCI IDs table for that hardware module */
  2645. static struct pci_device_id iwl_hw_card_ids[] = {
  2646. #ifdef CONFIG_IWL4965
  2647. {IWL_PCI_DEVICE(0x4229, PCI_ANY_ID, iwl4965_agn_cfg)},
  2648. {IWL_PCI_DEVICE(0x4230, PCI_ANY_ID, iwl4965_agn_cfg)},
  2649. #endif /* CONFIG_IWL4965 */
  2650. #ifdef CONFIG_IWL5000
  2651. {IWL_PCI_DEVICE(0x4232, 0x1205, iwl5100_bg_cfg)},
  2652. {IWL_PCI_DEVICE(0x4232, 0x1305, iwl5100_bg_cfg)},
  2653. {IWL_PCI_DEVICE(0x4232, 0x1206, iwl5100_abg_cfg)},
  2654. {IWL_PCI_DEVICE(0x4232, 0x1306, iwl5100_abg_cfg)},
  2655. {IWL_PCI_DEVICE(0x4232, 0x1326, iwl5100_abg_cfg)},
  2656. {IWL_PCI_DEVICE(0x4237, 0x1216, iwl5100_abg_cfg)},
  2657. {IWL_PCI_DEVICE(0x4232, PCI_ANY_ID, iwl5100_agn_cfg)},
  2658. {IWL_PCI_DEVICE(0x4235, PCI_ANY_ID, iwl5300_agn_cfg)},
  2659. {IWL_PCI_DEVICE(0x4236, PCI_ANY_ID, iwl5300_agn_cfg)},
  2660. {IWL_PCI_DEVICE(0x4237, PCI_ANY_ID, iwl5100_agn_cfg)},
  2661. /* 5350 WiFi/WiMax */
  2662. {IWL_PCI_DEVICE(0x423A, 0x1001, iwl5350_agn_cfg)},
  2663. {IWL_PCI_DEVICE(0x423A, 0x1021, iwl5350_agn_cfg)},
  2664. {IWL_PCI_DEVICE(0x423B, 0x1011, iwl5350_agn_cfg)},
  2665. /* 5150 Wifi/WiMax */
  2666. {IWL_PCI_DEVICE(0x423C, PCI_ANY_ID, iwl5150_agn_cfg)},
  2667. {IWL_PCI_DEVICE(0x423D, PCI_ANY_ID, iwl5150_agn_cfg)},
  2668. /* 6000/6050 Series */
  2669. {IWL_PCI_DEVICE(0x008D, PCI_ANY_ID, iwl6000h_2agn_cfg)},
  2670. {IWL_PCI_DEVICE(0x008E, PCI_ANY_ID, iwl6000h_2agn_cfg)},
  2671. {IWL_PCI_DEVICE(0x422B, PCI_ANY_ID, iwl6000_3agn_cfg)},
  2672. {IWL_PCI_DEVICE(0x422C, PCI_ANY_ID, iwl6000i_2agn_cfg)},
  2673. {IWL_PCI_DEVICE(0x4238, PCI_ANY_ID, iwl6000_3agn_cfg)},
  2674. {IWL_PCI_DEVICE(0x4239, PCI_ANY_ID, iwl6000i_2agn_cfg)},
  2675. {IWL_PCI_DEVICE(0x0086, PCI_ANY_ID, iwl6050_3agn_cfg)},
  2676. {IWL_PCI_DEVICE(0x0087, PCI_ANY_ID, iwl6050_2agn_cfg)},
  2677. {IWL_PCI_DEVICE(0x0088, PCI_ANY_ID, iwl6050_3agn_cfg)},
  2678. {IWL_PCI_DEVICE(0x0089, PCI_ANY_ID, iwl6050_2agn_cfg)},
  2679. /* 1000 Series WiFi */
  2680. {IWL_PCI_DEVICE(0x0083, 0x1205, iwl1000_bgn_cfg)},
  2681. {IWL_PCI_DEVICE(0x0083, 0x1305, iwl1000_bgn_cfg)},
  2682. {IWL_PCI_DEVICE(0x0083, 0x1225, iwl1000_bgn_cfg)},
  2683. {IWL_PCI_DEVICE(0x0083, 0x1325, iwl1000_bgn_cfg)},
  2684. {IWL_PCI_DEVICE(0x0084, 0x1215, iwl1000_bgn_cfg)},
  2685. {IWL_PCI_DEVICE(0x0084, 0x1315, iwl1000_bgn_cfg)},
  2686. {IWL_PCI_DEVICE(0x0083, 0x1206, iwl1000_bg_cfg)},
  2687. {IWL_PCI_DEVICE(0x0083, 0x1306, iwl1000_bg_cfg)},
  2688. {IWL_PCI_DEVICE(0x0083, 0x1226, iwl1000_bg_cfg)},
  2689. {IWL_PCI_DEVICE(0x0083, 0x1326, iwl1000_bg_cfg)},
  2690. {IWL_PCI_DEVICE(0x0084, 0x1216, iwl1000_bg_cfg)},
  2691. {IWL_PCI_DEVICE(0x0084, 0x1316, iwl1000_bg_cfg)},
  2692. #endif /* CONFIG_IWL5000 */
  2693. {0}
  2694. };
  2695. MODULE_DEVICE_TABLE(pci, iwl_hw_card_ids);
  2696. static struct pci_driver iwl_driver = {
  2697. .name = DRV_NAME,
  2698. .id_table = iwl_hw_card_ids,
  2699. .probe = iwl_pci_probe,
  2700. .remove = __devexit_p(iwl_pci_remove),
  2701. #ifdef CONFIG_PM
  2702. .suspend = iwl_pci_suspend,
  2703. .resume = iwl_pci_resume,
  2704. #endif
  2705. };
  2706. static int __init iwl_init(void)
  2707. {
  2708. int ret;
  2709. printk(KERN_INFO DRV_NAME ": " DRV_DESCRIPTION ", " DRV_VERSION "\n");
  2710. printk(KERN_INFO DRV_NAME ": " DRV_COPYRIGHT "\n");
  2711. ret = iwlagn_rate_control_register();
  2712. if (ret) {
  2713. printk(KERN_ERR DRV_NAME
  2714. "Unable to register rate control algorithm: %d\n", ret);
  2715. return ret;
  2716. }
  2717. ret = pci_register_driver(&iwl_driver);
  2718. if (ret) {
  2719. printk(KERN_ERR DRV_NAME "Unable to initialize PCI module\n");
  2720. goto error_register;
  2721. }
  2722. return ret;
  2723. error_register:
  2724. iwlagn_rate_control_unregister();
  2725. return ret;
  2726. }
  2727. static void __exit iwl_exit(void)
  2728. {
  2729. pci_unregister_driver(&iwl_driver);
  2730. iwlagn_rate_control_unregister();
  2731. }
  2732. module_exit(iwl_exit);
  2733. module_init(iwl_init);
  2734. #ifdef CONFIG_IWLWIFI_DEBUG
  2735. module_param_named(debug50, iwl_debug_level, uint, S_IRUGO);
  2736. MODULE_PARM_DESC(debug50, "50XX debug output mask (deprecated)");
  2737. module_param_named(debug, iwl_debug_level, uint, S_IRUGO | S_IWUSR);
  2738. MODULE_PARM_DESC(debug, "debug output mask");
  2739. #endif