musb_core.c 67 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485
  1. /*
  2. * MUSB OTG driver core code
  3. *
  4. * Copyright 2005 Mentor Graphics Corporation
  5. * Copyright (C) 2005-2006 by Texas Instruments
  6. * Copyright (C) 2006-2007 Nokia Corporation
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * version 2 as published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but
  13. * WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  15. * General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  20. * 02110-1301 USA
  21. *
  22. * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
  23. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  24. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  25. * NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
  26. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  27. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  28. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  29. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  30. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  31. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  32. *
  33. */
  34. /*
  35. * Inventra (Multipoint) Dual-Role Controller Driver for Linux.
  36. *
  37. * This consists of a Host Controller Driver (HCD) and a peripheral
  38. * controller driver implementing the "Gadget" API; OTG support is
  39. * in the works. These are normal Linux-USB controller drivers which
  40. * use IRQs and have no dedicated thread.
  41. *
  42. * This version of the driver has only been used with products from
  43. * Texas Instruments. Those products integrate the Inventra logic
  44. * with other DMA, IRQ, and bus modules, as well as other logic that
  45. * needs to be reflected in this driver.
  46. *
  47. *
  48. * NOTE: the original Mentor code here was pretty much a collection
  49. * of mechanisms that don't seem to have been fully integrated/working
  50. * for *any* Linux kernel version. This version aims at Linux 2.6.now,
  51. * Key open issues include:
  52. *
  53. * - Lack of host-side transaction scheduling, for all transfer types.
  54. * The hardware doesn't do it; instead, software must.
  55. *
  56. * This is not an issue for OTG devices that don't support external
  57. * hubs, but for more "normal" USB hosts it's a user issue that the
  58. * "multipoint" support doesn't scale in the expected ways. That
  59. * includes DaVinci EVM in a common non-OTG mode.
  60. *
  61. * * Control and bulk use dedicated endpoints, and there's as
  62. * yet no mechanism to either (a) reclaim the hardware when
  63. * peripherals are NAKing, which gets complicated with bulk
  64. * endpoints, or (b) use more than a single bulk endpoint in
  65. * each direction.
  66. *
  67. * RESULT: one device may be perceived as blocking another one.
  68. *
  69. * * Interrupt and isochronous will dynamically allocate endpoint
  70. * hardware, but (a) there's no record keeping for bandwidth;
  71. * (b) in the common case that few endpoints are available, there
  72. * is no mechanism to reuse endpoints to talk to multiple devices.
  73. *
  74. * RESULT: At one extreme, bandwidth can be overcommitted in
  75. * some hardware configurations, no faults will be reported.
  76. * At the other extreme, the bandwidth capabilities which do
  77. * exist tend to be severely undercommitted. You can't yet hook
  78. * up both a keyboard and a mouse to an external USB hub.
  79. */
  80. /*
  81. * This gets many kinds of configuration information:
  82. * - Kconfig for everything user-configurable
  83. * - platform_device for addressing, irq, and platform_data
  84. * - platform_data is mostly for board-specific informarion
  85. * (plus recentrly, SOC or family details)
  86. *
  87. * Most of the conditional compilation will (someday) vanish.
  88. */
  89. #include <linux/module.h>
  90. #include <linux/kernel.h>
  91. #include <linux/sched.h>
  92. #include <linux/slab.h>
  93. #include <linux/init.h>
  94. #include <linux/list.h>
  95. #include <linux/kobject.h>
  96. #include <linux/platform_device.h>
  97. #include <linux/io.h>
  98. #ifdef CONFIG_ARM
  99. #include <mach/hardware.h>
  100. #include <mach/memory.h>
  101. #include <asm/mach-types.h>
  102. #endif
  103. #include "musb_core.h"
  104. #ifdef CONFIG_ARCH_DAVINCI
  105. #include "davinci.h"
  106. #endif
  107. #define TA_WAIT_BCON(m) max_t(int, (m)->a_wait_bcon, OTG_TIME_A_WAIT_BCON)
  108. unsigned musb_debug;
  109. module_param_named(debug, musb_debug, uint, S_IRUGO | S_IWUSR);
  110. MODULE_PARM_DESC(debug, "Debug message level. Default = 0");
  111. #define DRIVER_AUTHOR "Mentor Graphics, Texas Instruments, Nokia"
  112. #define DRIVER_DESC "Inventra Dual-Role USB Controller Driver"
  113. #define MUSB_VERSION "6.0"
  114. #define DRIVER_INFO DRIVER_DESC ", v" MUSB_VERSION
  115. #define MUSB_DRIVER_NAME "musb-hdrc"
  116. const char musb_driver_name[] = MUSB_DRIVER_NAME;
  117. MODULE_DESCRIPTION(DRIVER_INFO);
  118. MODULE_AUTHOR(DRIVER_AUTHOR);
  119. MODULE_LICENSE("GPL");
  120. MODULE_ALIAS("platform:" MUSB_DRIVER_NAME);
  121. /*-------------------------------------------------------------------------*/
  122. static inline struct musb *dev_to_musb(struct device *dev)
  123. {
  124. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  125. /* usbcore insists dev->driver_data is a "struct hcd *" */
  126. return hcd_to_musb(dev_get_drvdata(dev));
  127. #else
  128. return dev_get_drvdata(dev);
  129. #endif
  130. }
  131. /*-------------------------------------------------------------------------*/
  132. #ifndef CONFIG_BLACKFIN
  133. static int musb_ulpi_read(struct otg_transceiver *otg, u32 offset)
  134. {
  135. void __iomem *addr = otg->io_priv;
  136. int i = 0;
  137. u8 r;
  138. u8 power;
  139. /* Make sure the transceiver is not in low power mode */
  140. power = musb_readb(addr, MUSB_POWER);
  141. power &= ~MUSB_POWER_SUSPENDM;
  142. musb_writeb(addr, MUSB_POWER, power);
  143. /* REVISIT: musbhdrc_ulpi_an.pdf recommends setting the
  144. * ULPICarKitControlDisableUTMI after clearing POWER_SUSPENDM.
  145. */
  146. musb_writeb(addr, MUSB_ULPI_REG_ADDR, (u8)offset);
  147. musb_writeb(addr, MUSB_ULPI_REG_CONTROL,
  148. MUSB_ULPI_REG_REQ | MUSB_ULPI_RDN_WR);
  149. while (!(musb_readb(addr, MUSB_ULPI_REG_CONTROL)
  150. & MUSB_ULPI_REG_CMPLT)) {
  151. i++;
  152. if (i == 10000) {
  153. DBG(3, "ULPI read timed out\n");
  154. return -ETIMEDOUT;
  155. }
  156. }
  157. r = musb_readb(addr, MUSB_ULPI_REG_CONTROL);
  158. r &= ~MUSB_ULPI_REG_CMPLT;
  159. musb_writeb(addr, MUSB_ULPI_REG_CONTROL, r);
  160. return musb_readb(addr, MUSB_ULPI_REG_DATA);
  161. }
  162. static int musb_ulpi_write(struct otg_transceiver *otg,
  163. u32 offset, u32 data)
  164. {
  165. void __iomem *addr = otg->io_priv;
  166. int i = 0;
  167. u8 r = 0;
  168. u8 power;
  169. /* Make sure the transceiver is not in low power mode */
  170. power = musb_readb(addr, MUSB_POWER);
  171. power &= ~MUSB_POWER_SUSPENDM;
  172. musb_writeb(addr, MUSB_POWER, power);
  173. musb_writeb(addr, MUSB_ULPI_REG_ADDR, (u8)offset);
  174. musb_writeb(addr, MUSB_ULPI_REG_DATA, (u8)data);
  175. musb_writeb(addr, MUSB_ULPI_REG_CONTROL, MUSB_ULPI_REG_REQ);
  176. while (!(musb_readb(addr, MUSB_ULPI_REG_CONTROL)
  177. & MUSB_ULPI_REG_CMPLT)) {
  178. i++;
  179. if (i == 10000) {
  180. DBG(3, "ULPI write timed out\n");
  181. return -ETIMEDOUT;
  182. }
  183. }
  184. r = musb_readb(addr, MUSB_ULPI_REG_CONTROL);
  185. r &= ~MUSB_ULPI_REG_CMPLT;
  186. musb_writeb(addr, MUSB_ULPI_REG_CONTROL, r);
  187. return 0;
  188. }
  189. #else
  190. #define musb_ulpi_read NULL
  191. #define musb_ulpi_write NULL
  192. #endif
  193. static struct otg_io_access_ops musb_ulpi_access = {
  194. .read = musb_ulpi_read,
  195. .write = musb_ulpi_write,
  196. };
  197. /*-------------------------------------------------------------------------*/
  198. #if !defined(CONFIG_USB_MUSB_TUSB6010) && !defined(CONFIG_USB_MUSB_BLACKFIN)
  199. /*
  200. * Load an endpoint's FIFO
  201. */
  202. void musb_write_fifo(struct musb_hw_ep *hw_ep, u16 len, const u8 *src)
  203. {
  204. void __iomem *fifo = hw_ep->fifo;
  205. prefetch((u8 *)src);
  206. DBG(4, "%cX ep%d fifo %p count %d buf %p\n",
  207. 'T', hw_ep->epnum, fifo, len, src);
  208. /* we can't assume unaligned reads work */
  209. if (likely((0x01 & (unsigned long) src) == 0)) {
  210. u16 index = 0;
  211. /* best case is 32bit-aligned source address */
  212. if ((0x02 & (unsigned long) src) == 0) {
  213. if (len >= 4) {
  214. writesl(fifo, src + index, len >> 2);
  215. index += len & ~0x03;
  216. }
  217. if (len & 0x02) {
  218. musb_writew(fifo, 0, *(u16 *)&src[index]);
  219. index += 2;
  220. }
  221. } else {
  222. if (len >= 2) {
  223. writesw(fifo, src + index, len >> 1);
  224. index += len & ~0x01;
  225. }
  226. }
  227. if (len & 0x01)
  228. musb_writeb(fifo, 0, src[index]);
  229. } else {
  230. /* byte aligned */
  231. writesb(fifo, src, len);
  232. }
  233. }
  234. #if !defined(CONFIG_USB_MUSB_AM35X)
  235. /*
  236. * Unload an endpoint's FIFO
  237. */
  238. void musb_read_fifo(struct musb_hw_ep *hw_ep, u16 len, u8 *dst)
  239. {
  240. void __iomem *fifo = hw_ep->fifo;
  241. DBG(4, "%cX ep%d fifo %p count %d buf %p\n",
  242. 'R', hw_ep->epnum, fifo, len, dst);
  243. /* we can't assume unaligned writes work */
  244. if (likely((0x01 & (unsigned long) dst) == 0)) {
  245. u16 index = 0;
  246. /* best case is 32bit-aligned destination address */
  247. if ((0x02 & (unsigned long) dst) == 0) {
  248. if (len >= 4) {
  249. readsl(fifo, dst, len >> 2);
  250. index = len & ~0x03;
  251. }
  252. if (len & 0x02) {
  253. *(u16 *)&dst[index] = musb_readw(fifo, 0);
  254. index += 2;
  255. }
  256. } else {
  257. if (len >= 2) {
  258. readsw(fifo, dst, len >> 1);
  259. index = len & ~0x01;
  260. }
  261. }
  262. if (len & 0x01)
  263. dst[index] = musb_readb(fifo, 0);
  264. } else {
  265. /* byte aligned */
  266. readsb(fifo, dst, len);
  267. }
  268. }
  269. #endif
  270. #endif /* normal PIO */
  271. /*-------------------------------------------------------------------------*/
  272. /* for high speed test mode; see USB 2.0 spec 7.1.20 */
  273. static const u8 musb_test_packet[53] = {
  274. /* implicit SYNC then DATA0 to start */
  275. /* JKJKJKJK x9 */
  276. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  277. /* JJKKJJKK x8 */
  278. 0xaa, 0xaa, 0xaa, 0xaa, 0xaa, 0xaa, 0xaa, 0xaa,
  279. /* JJJJKKKK x8 */
  280. 0xee, 0xee, 0xee, 0xee, 0xee, 0xee, 0xee, 0xee,
  281. /* JJJJJJJKKKKKKK x8 */
  282. 0xfe, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  283. /* JJJJJJJK x8 */
  284. 0x7f, 0xbf, 0xdf, 0xef, 0xf7, 0xfb, 0xfd,
  285. /* JKKKKKKK x10, JK */
  286. 0xfc, 0x7e, 0xbf, 0xdf, 0xef, 0xf7, 0xfb, 0xfd, 0x7e
  287. /* implicit CRC16 then EOP to end */
  288. };
  289. void musb_load_testpacket(struct musb *musb)
  290. {
  291. void __iomem *regs = musb->endpoints[0].regs;
  292. musb_ep_select(musb->mregs, 0);
  293. musb_write_fifo(musb->control_ep,
  294. sizeof(musb_test_packet), musb_test_packet);
  295. musb_writew(regs, MUSB_CSR0, MUSB_CSR0_TXPKTRDY);
  296. }
  297. /*-------------------------------------------------------------------------*/
  298. const char *otg_state_string(struct musb *musb)
  299. {
  300. switch (musb->xceiv->state) {
  301. case OTG_STATE_A_IDLE: return "a_idle";
  302. case OTG_STATE_A_WAIT_VRISE: return "a_wait_vrise";
  303. case OTG_STATE_A_WAIT_BCON: return "a_wait_bcon";
  304. case OTG_STATE_A_HOST: return "a_host";
  305. case OTG_STATE_A_SUSPEND: return "a_suspend";
  306. case OTG_STATE_A_PERIPHERAL: return "a_peripheral";
  307. case OTG_STATE_A_WAIT_VFALL: return "a_wait_vfall";
  308. case OTG_STATE_A_VBUS_ERR: return "a_vbus_err";
  309. case OTG_STATE_B_IDLE: return "b_idle";
  310. case OTG_STATE_B_SRP_INIT: return "b_srp_init";
  311. case OTG_STATE_B_PERIPHERAL: return "b_peripheral";
  312. case OTG_STATE_B_WAIT_ACON: return "b_wait_acon";
  313. case OTG_STATE_B_HOST: return "b_host";
  314. default: return "UNDEFINED";
  315. }
  316. }
  317. #ifdef CONFIG_USB_MUSB_OTG
  318. /*
  319. * Handles OTG hnp timeouts, such as b_ase0_brst
  320. */
  321. void musb_otg_timer_func(unsigned long data)
  322. {
  323. struct musb *musb = (struct musb *)data;
  324. unsigned long flags;
  325. spin_lock_irqsave(&musb->lock, flags);
  326. switch (musb->xceiv->state) {
  327. case OTG_STATE_B_WAIT_ACON:
  328. DBG(1, "HNP: b_wait_acon timeout; back to b_peripheral\n");
  329. musb_g_disconnect(musb);
  330. musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
  331. musb->is_active = 0;
  332. break;
  333. case OTG_STATE_A_SUSPEND:
  334. case OTG_STATE_A_WAIT_BCON:
  335. DBG(1, "HNP: %s timeout\n", otg_state_string(musb));
  336. musb_platform_set_vbus(musb, 0);
  337. musb->xceiv->state = OTG_STATE_A_WAIT_VFALL;
  338. break;
  339. default:
  340. DBG(1, "HNP: Unhandled mode %s\n", otg_state_string(musb));
  341. }
  342. musb->ignore_disconnect = 0;
  343. spin_unlock_irqrestore(&musb->lock, flags);
  344. }
  345. /*
  346. * Stops the HNP transition. Caller must take care of locking.
  347. */
  348. void musb_hnp_stop(struct musb *musb)
  349. {
  350. struct usb_hcd *hcd = musb_to_hcd(musb);
  351. void __iomem *mbase = musb->mregs;
  352. u8 reg;
  353. DBG(1, "HNP: stop from %s\n", otg_state_string(musb));
  354. switch (musb->xceiv->state) {
  355. case OTG_STATE_A_PERIPHERAL:
  356. musb_g_disconnect(musb);
  357. DBG(1, "HNP: back to %s\n", otg_state_string(musb));
  358. break;
  359. case OTG_STATE_B_HOST:
  360. DBG(1, "HNP: Disabling HR\n");
  361. hcd->self.is_b_host = 0;
  362. musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
  363. MUSB_DEV_MODE(musb);
  364. reg = musb_readb(mbase, MUSB_POWER);
  365. reg |= MUSB_POWER_SUSPENDM;
  366. musb_writeb(mbase, MUSB_POWER, reg);
  367. /* REVISIT: Start SESSION_REQUEST here? */
  368. break;
  369. default:
  370. DBG(1, "HNP: Stopping in unknown state %s\n",
  371. otg_state_string(musb));
  372. }
  373. /*
  374. * When returning to A state after HNP, avoid hub_port_rebounce(),
  375. * which cause occasional OPT A "Did not receive reset after connect"
  376. * errors.
  377. */
  378. musb->port1_status &= ~(USB_PORT_STAT_C_CONNECTION << 16);
  379. }
  380. #endif
  381. /*
  382. * Interrupt Service Routine to record USB "global" interrupts.
  383. * Since these do not happen often and signify things of
  384. * paramount importance, it seems OK to check them individually;
  385. * the order of the tests is specified in the manual
  386. *
  387. * @param musb instance pointer
  388. * @param int_usb register contents
  389. * @param devctl
  390. * @param power
  391. */
  392. static irqreturn_t musb_stage0_irq(struct musb *musb, u8 int_usb,
  393. u8 devctl, u8 power)
  394. {
  395. irqreturn_t handled = IRQ_NONE;
  396. DBG(3, "<== Power=%02x, DevCtl=%02x, int_usb=0x%x\n", power, devctl,
  397. int_usb);
  398. /* in host mode, the peripheral may issue remote wakeup.
  399. * in peripheral mode, the host may resume the link.
  400. * spurious RESUME irqs happen too, paired with SUSPEND.
  401. */
  402. if (int_usb & MUSB_INTR_RESUME) {
  403. handled = IRQ_HANDLED;
  404. DBG(3, "RESUME (%s)\n", otg_state_string(musb));
  405. if (devctl & MUSB_DEVCTL_HM) {
  406. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  407. void __iomem *mbase = musb->mregs;
  408. switch (musb->xceiv->state) {
  409. case OTG_STATE_A_SUSPEND:
  410. /* remote wakeup? later, GetPortStatus
  411. * will stop RESUME signaling
  412. */
  413. if (power & MUSB_POWER_SUSPENDM) {
  414. /* spurious */
  415. musb->int_usb &= ~MUSB_INTR_SUSPEND;
  416. DBG(2, "Spurious SUSPENDM\n");
  417. break;
  418. }
  419. power &= ~MUSB_POWER_SUSPENDM;
  420. musb_writeb(mbase, MUSB_POWER,
  421. power | MUSB_POWER_RESUME);
  422. musb->port1_status |=
  423. (USB_PORT_STAT_C_SUSPEND << 16)
  424. | MUSB_PORT_STAT_RESUME;
  425. musb->rh_timer = jiffies
  426. + msecs_to_jiffies(20);
  427. musb->xceiv->state = OTG_STATE_A_HOST;
  428. musb->is_active = 1;
  429. usb_hcd_resume_root_hub(musb_to_hcd(musb));
  430. break;
  431. case OTG_STATE_B_WAIT_ACON:
  432. musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
  433. musb->is_active = 1;
  434. MUSB_DEV_MODE(musb);
  435. break;
  436. default:
  437. WARNING("bogus %s RESUME (%s)\n",
  438. "host",
  439. otg_state_string(musb));
  440. }
  441. #endif
  442. } else {
  443. switch (musb->xceiv->state) {
  444. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  445. case OTG_STATE_A_SUSPEND:
  446. /* possibly DISCONNECT is upcoming */
  447. musb->xceiv->state = OTG_STATE_A_HOST;
  448. usb_hcd_resume_root_hub(musb_to_hcd(musb));
  449. break;
  450. #endif
  451. #ifdef CONFIG_USB_GADGET_MUSB_HDRC
  452. case OTG_STATE_B_WAIT_ACON:
  453. case OTG_STATE_B_PERIPHERAL:
  454. /* disconnect while suspended? we may
  455. * not get a disconnect irq...
  456. */
  457. if ((devctl & MUSB_DEVCTL_VBUS)
  458. != (3 << MUSB_DEVCTL_VBUS_SHIFT)
  459. ) {
  460. musb->int_usb |= MUSB_INTR_DISCONNECT;
  461. musb->int_usb &= ~MUSB_INTR_SUSPEND;
  462. break;
  463. }
  464. musb_g_resume(musb);
  465. break;
  466. case OTG_STATE_B_IDLE:
  467. musb->int_usb &= ~MUSB_INTR_SUSPEND;
  468. break;
  469. #endif
  470. default:
  471. WARNING("bogus %s RESUME (%s)\n",
  472. "peripheral",
  473. otg_state_string(musb));
  474. }
  475. }
  476. }
  477. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  478. /* see manual for the order of the tests */
  479. if (int_usb & MUSB_INTR_SESSREQ) {
  480. void __iomem *mbase = musb->mregs;
  481. if (devctl & MUSB_DEVCTL_BDEVICE) {
  482. DBG(3, "SessReq while on B state\n");
  483. return IRQ_HANDLED;
  484. }
  485. DBG(1, "SESSION_REQUEST (%s)\n", otg_state_string(musb));
  486. /* IRQ arrives from ID pin sense or (later, if VBUS power
  487. * is removed) SRP. responses are time critical:
  488. * - turn on VBUS (with silicon-specific mechanism)
  489. * - go through A_WAIT_VRISE
  490. * - ... to A_WAIT_BCON.
  491. * a_wait_vrise_tmout triggers VBUS_ERROR transitions
  492. */
  493. musb_writeb(mbase, MUSB_DEVCTL, MUSB_DEVCTL_SESSION);
  494. musb->ep0_stage = MUSB_EP0_START;
  495. musb->xceiv->state = OTG_STATE_A_IDLE;
  496. MUSB_HST_MODE(musb);
  497. musb_platform_set_vbus(musb, 1);
  498. handled = IRQ_HANDLED;
  499. }
  500. if (int_usb & MUSB_INTR_VBUSERROR) {
  501. int ignore = 0;
  502. /* During connection as an A-Device, we may see a short
  503. * current spikes causing voltage drop, because of cable
  504. * and peripheral capacitance combined with vbus draw.
  505. * (So: less common with truly self-powered devices, where
  506. * vbus doesn't act like a power supply.)
  507. *
  508. * Such spikes are short; usually less than ~500 usec, max
  509. * of ~2 msec. That is, they're not sustained overcurrent
  510. * errors, though they're reported using VBUSERROR irqs.
  511. *
  512. * Workarounds: (a) hardware: use self powered devices.
  513. * (b) software: ignore non-repeated VBUS errors.
  514. *
  515. * REVISIT: do delays from lots of DEBUG_KERNEL checks
  516. * make trouble here, keeping VBUS < 4.4V ?
  517. */
  518. switch (musb->xceiv->state) {
  519. case OTG_STATE_A_HOST:
  520. /* recovery is dicey once we've gotten past the
  521. * initial stages of enumeration, but if VBUS
  522. * stayed ok at the other end of the link, and
  523. * another reset is due (at least for high speed,
  524. * to redo the chirp etc), it might work OK...
  525. */
  526. case OTG_STATE_A_WAIT_BCON:
  527. case OTG_STATE_A_WAIT_VRISE:
  528. if (musb->vbuserr_retry) {
  529. void __iomem *mbase = musb->mregs;
  530. musb->vbuserr_retry--;
  531. ignore = 1;
  532. devctl |= MUSB_DEVCTL_SESSION;
  533. musb_writeb(mbase, MUSB_DEVCTL, devctl);
  534. } else {
  535. musb->port1_status |=
  536. USB_PORT_STAT_OVERCURRENT
  537. | (USB_PORT_STAT_C_OVERCURRENT << 16);
  538. }
  539. break;
  540. default:
  541. break;
  542. }
  543. DBG(1, "VBUS_ERROR in %s (%02x, %s), retry #%d, port1 %08x\n",
  544. otg_state_string(musb),
  545. devctl,
  546. ({ char *s;
  547. switch (devctl & MUSB_DEVCTL_VBUS) {
  548. case 0 << MUSB_DEVCTL_VBUS_SHIFT:
  549. s = "<SessEnd"; break;
  550. case 1 << MUSB_DEVCTL_VBUS_SHIFT:
  551. s = "<AValid"; break;
  552. case 2 << MUSB_DEVCTL_VBUS_SHIFT:
  553. s = "<VBusValid"; break;
  554. /* case 3 << MUSB_DEVCTL_VBUS_SHIFT: */
  555. default:
  556. s = "VALID"; break;
  557. }; s; }),
  558. VBUSERR_RETRY_COUNT - musb->vbuserr_retry,
  559. musb->port1_status);
  560. /* go through A_WAIT_VFALL then start a new session */
  561. if (!ignore)
  562. musb_platform_set_vbus(musb, 0);
  563. handled = IRQ_HANDLED;
  564. }
  565. #endif
  566. if (int_usb & MUSB_INTR_SUSPEND) {
  567. DBG(1, "SUSPEND (%s) devctl %02x power %02x\n",
  568. otg_state_string(musb), devctl, power);
  569. handled = IRQ_HANDLED;
  570. switch (musb->xceiv->state) {
  571. #ifdef CONFIG_USB_MUSB_OTG
  572. case OTG_STATE_A_PERIPHERAL:
  573. /* We also come here if the cable is removed, since
  574. * this silicon doesn't report ID-no-longer-grounded.
  575. *
  576. * We depend on T(a_wait_bcon) to shut us down, and
  577. * hope users don't do anything dicey during this
  578. * undesired detour through A_WAIT_BCON.
  579. */
  580. musb_hnp_stop(musb);
  581. usb_hcd_resume_root_hub(musb_to_hcd(musb));
  582. musb_root_disconnect(musb);
  583. musb_platform_try_idle(musb, jiffies
  584. + msecs_to_jiffies(musb->a_wait_bcon
  585. ? : OTG_TIME_A_WAIT_BCON));
  586. break;
  587. #endif
  588. case OTG_STATE_B_IDLE:
  589. if (!musb->is_active)
  590. break;
  591. case OTG_STATE_B_PERIPHERAL:
  592. musb_g_suspend(musb);
  593. musb->is_active = is_otg_enabled(musb)
  594. && musb->xceiv->gadget->b_hnp_enable;
  595. if (musb->is_active) {
  596. #ifdef CONFIG_USB_MUSB_OTG
  597. musb->xceiv->state = OTG_STATE_B_WAIT_ACON;
  598. DBG(1, "HNP: Setting timer for b_ase0_brst\n");
  599. mod_timer(&musb->otg_timer, jiffies
  600. + msecs_to_jiffies(
  601. OTG_TIME_B_ASE0_BRST));
  602. #endif
  603. }
  604. break;
  605. case OTG_STATE_A_WAIT_BCON:
  606. if (musb->a_wait_bcon != 0)
  607. musb_platform_try_idle(musb, jiffies
  608. + msecs_to_jiffies(musb->a_wait_bcon));
  609. break;
  610. case OTG_STATE_A_HOST:
  611. musb->xceiv->state = OTG_STATE_A_SUSPEND;
  612. musb->is_active = is_otg_enabled(musb)
  613. && musb->xceiv->host->b_hnp_enable;
  614. break;
  615. case OTG_STATE_B_HOST:
  616. /* Transition to B_PERIPHERAL, see 6.8.2.6 p 44 */
  617. DBG(1, "REVISIT: SUSPEND as B_HOST\n");
  618. break;
  619. default:
  620. /* "should not happen" */
  621. musb->is_active = 0;
  622. break;
  623. }
  624. }
  625. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  626. if (int_usb & MUSB_INTR_CONNECT) {
  627. struct usb_hcd *hcd = musb_to_hcd(musb);
  628. handled = IRQ_HANDLED;
  629. musb->is_active = 1;
  630. set_bit(HCD_FLAG_SAW_IRQ, &hcd->flags);
  631. musb->ep0_stage = MUSB_EP0_START;
  632. #ifdef CONFIG_USB_MUSB_OTG
  633. /* flush endpoints when transitioning from Device Mode */
  634. if (is_peripheral_active(musb)) {
  635. /* REVISIT HNP; just force disconnect */
  636. }
  637. musb_writew(musb->mregs, MUSB_INTRTXE, musb->epmask);
  638. musb_writew(musb->mregs, MUSB_INTRRXE, musb->epmask & 0xfffe);
  639. musb_writeb(musb->mregs, MUSB_INTRUSBE, 0xf7);
  640. #endif
  641. musb->port1_status &= ~(USB_PORT_STAT_LOW_SPEED
  642. |USB_PORT_STAT_HIGH_SPEED
  643. |USB_PORT_STAT_ENABLE
  644. );
  645. musb->port1_status |= USB_PORT_STAT_CONNECTION
  646. |(USB_PORT_STAT_C_CONNECTION << 16);
  647. /* high vs full speed is just a guess until after reset */
  648. if (devctl & MUSB_DEVCTL_LSDEV)
  649. musb->port1_status |= USB_PORT_STAT_LOW_SPEED;
  650. /* indicate new connection to OTG machine */
  651. switch (musb->xceiv->state) {
  652. case OTG_STATE_B_PERIPHERAL:
  653. if (int_usb & MUSB_INTR_SUSPEND) {
  654. DBG(1, "HNP: SUSPEND+CONNECT, now b_host\n");
  655. int_usb &= ~MUSB_INTR_SUSPEND;
  656. goto b_host;
  657. } else
  658. DBG(1, "CONNECT as b_peripheral???\n");
  659. break;
  660. case OTG_STATE_B_WAIT_ACON:
  661. DBG(1, "HNP: CONNECT, now b_host\n");
  662. b_host:
  663. musb->xceiv->state = OTG_STATE_B_HOST;
  664. hcd->self.is_b_host = 1;
  665. musb->ignore_disconnect = 0;
  666. del_timer(&musb->otg_timer);
  667. break;
  668. default:
  669. if ((devctl & MUSB_DEVCTL_VBUS)
  670. == (3 << MUSB_DEVCTL_VBUS_SHIFT)) {
  671. musb->xceiv->state = OTG_STATE_A_HOST;
  672. hcd->self.is_b_host = 0;
  673. }
  674. break;
  675. }
  676. /* poke the root hub */
  677. MUSB_HST_MODE(musb);
  678. if (hcd->status_urb)
  679. usb_hcd_poll_rh_status(hcd);
  680. else
  681. usb_hcd_resume_root_hub(hcd);
  682. DBG(1, "CONNECT (%s) devctl %02x\n",
  683. otg_state_string(musb), devctl);
  684. }
  685. #endif /* CONFIG_USB_MUSB_HDRC_HCD */
  686. if ((int_usb & MUSB_INTR_DISCONNECT) && !musb->ignore_disconnect) {
  687. DBG(1, "DISCONNECT (%s) as %s, devctl %02x\n",
  688. otg_state_string(musb),
  689. MUSB_MODE(musb), devctl);
  690. handled = IRQ_HANDLED;
  691. switch (musb->xceiv->state) {
  692. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  693. case OTG_STATE_A_HOST:
  694. case OTG_STATE_A_SUSPEND:
  695. usb_hcd_resume_root_hub(musb_to_hcd(musb));
  696. musb_root_disconnect(musb);
  697. if (musb->a_wait_bcon != 0 && is_otg_enabled(musb))
  698. musb_platform_try_idle(musb, jiffies
  699. + msecs_to_jiffies(musb->a_wait_bcon));
  700. break;
  701. #endif /* HOST */
  702. #ifdef CONFIG_USB_MUSB_OTG
  703. case OTG_STATE_B_HOST:
  704. /* REVISIT this behaves for "real disconnect"
  705. * cases; make sure the other transitions from
  706. * from B_HOST act right too. The B_HOST code
  707. * in hnp_stop() is currently not used...
  708. */
  709. musb_root_disconnect(musb);
  710. musb_to_hcd(musb)->self.is_b_host = 0;
  711. musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
  712. MUSB_DEV_MODE(musb);
  713. musb_g_disconnect(musb);
  714. break;
  715. case OTG_STATE_A_PERIPHERAL:
  716. musb_hnp_stop(musb);
  717. musb_root_disconnect(musb);
  718. /* FALLTHROUGH */
  719. case OTG_STATE_B_WAIT_ACON:
  720. /* FALLTHROUGH */
  721. #endif /* OTG */
  722. #ifdef CONFIG_USB_GADGET_MUSB_HDRC
  723. case OTG_STATE_B_PERIPHERAL:
  724. case OTG_STATE_B_IDLE:
  725. musb_g_disconnect(musb);
  726. break;
  727. #endif /* GADGET */
  728. default:
  729. WARNING("unhandled DISCONNECT transition (%s)\n",
  730. otg_state_string(musb));
  731. break;
  732. }
  733. }
  734. /* mentor saves a bit: bus reset and babble share the same irq.
  735. * only host sees babble; only peripheral sees bus reset.
  736. */
  737. if (int_usb & MUSB_INTR_RESET) {
  738. handled = IRQ_HANDLED;
  739. if (is_host_capable() && (devctl & MUSB_DEVCTL_HM) != 0) {
  740. /*
  741. * Looks like non-HS BABBLE can be ignored, but
  742. * HS BABBLE is an error condition. For HS the solution
  743. * is to avoid babble in the first place and fix what
  744. * caused BABBLE. When HS BABBLE happens we can only
  745. * stop the session.
  746. */
  747. if (devctl & (MUSB_DEVCTL_FSDEV | MUSB_DEVCTL_LSDEV))
  748. DBG(1, "BABBLE devctl: %02x\n", devctl);
  749. else {
  750. ERR("Stopping host session -- babble\n");
  751. musb_writeb(musb->mregs, MUSB_DEVCTL, 0);
  752. }
  753. } else if (is_peripheral_capable()) {
  754. DBG(1, "BUS RESET as %s\n", otg_state_string(musb));
  755. switch (musb->xceiv->state) {
  756. #ifdef CONFIG_USB_OTG
  757. case OTG_STATE_A_SUSPEND:
  758. /* We need to ignore disconnect on suspend
  759. * otherwise tusb 2.0 won't reconnect after a
  760. * power cycle, which breaks otg compliance.
  761. */
  762. musb->ignore_disconnect = 1;
  763. musb_g_reset(musb);
  764. /* FALLTHROUGH */
  765. case OTG_STATE_A_WAIT_BCON: /* OPT TD.4.7-900ms */
  766. /* never use invalid T(a_wait_bcon) */
  767. DBG(1, "HNP: in %s, %d msec timeout\n",
  768. otg_state_string(musb),
  769. TA_WAIT_BCON(musb));
  770. mod_timer(&musb->otg_timer, jiffies
  771. + msecs_to_jiffies(TA_WAIT_BCON(musb)));
  772. break;
  773. case OTG_STATE_A_PERIPHERAL:
  774. musb->ignore_disconnect = 0;
  775. del_timer(&musb->otg_timer);
  776. musb_g_reset(musb);
  777. break;
  778. case OTG_STATE_B_WAIT_ACON:
  779. DBG(1, "HNP: RESET (%s), to b_peripheral\n",
  780. otg_state_string(musb));
  781. musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
  782. musb_g_reset(musb);
  783. break;
  784. #endif
  785. case OTG_STATE_B_IDLE:
  786. musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
  787. /* FALLTHROUGH */
  788. case OTG_STATE_B_PERIPHERAL:
  789. musb_g_reset(musb);
  790. break;
  791. default:
  792. DBG(1, "Unhandled BUS RESET as %s\n",
  793. otg_state_string(musb));
  794. }
  795. }
  796. }
  797. #if 0
  798. /* REVISIT ... this would be for multiplexing periodic endpoints, or
  799. * supporting transfer phasing to prevent exceeding ISO bandwidth
  800. * limits of a given frame or microframe.
  801. *
  802. * It's not needed for peripheral side, which dedicates endpoints;
  803. * though it _might_ use SOF irqs for other purposes.
  804. *
  805. * And it's not currently needed for host side, which also dedicates
  806. * endpoints, relies on TX/RX interval registers, and isn't claimed
  807. * to support ISO transfers yet.
  808. */
  809. if (int_usb & MUSB_INTR_SOF) {
  810. void __iomem *mbase = musb->mregs;
  811. struct musb_hw_ep *ep;
  812. u8 epnum;
  813. u16 frame;
  814. DBG(6, "START_OF_FRAME\n");
  815. handled = IRQ_HANDLED;
  816. /* start any periodic Tx transfers waiting for current frame */
  817. frame = musb_readw(mbase, MUSB_FRAME);
  818. ep = musb->endpoints;
  819. for (epnum = 1; (epnum < musb->nr_endpoints)
  820. && (musb->epmask >= (1 << epnum));
  821. epnum++, ep++) {
  822. /*
  823. * FIXME handle framecounter wraps (12 bits)
  824. * eliminate duplicated StartUrb logic
  825. */
  826. if (ep->dwWaitFrame >= frame) {
  827. ep->dwWaitFrame = 0;
  828. pr_debug("SOF --> periodic TX%s on %d\n",
  829. ep->tx_channel ? " DMA" : "",
  830. epnum);
  831. if (!ep->tx_channel)
  832. musb_h_tx_start(musb, epnum);
  833. else
  834. cppi_hostdma_start(musb, epnum);
  835. }
  836. } /* end of for loop */
  837. }
  838. #endif
  839. schedule_work(&musb->irq_work);
  840. return handled;
  841. }
  842. /*-------------------------------------------------------------------------*/
  843. /*
  844. * Program the HDRC to start (enable interrupts, dma, etc.).
  845. */
  846. void musb_start(struct musb *musb)
  847. {
  848. void __iomem *regs = musb->mregs;
  849. u8 devctl = musb_readb(regs, MUSB_DEVCTL);
  850. DBG(2, "<== devctl %02x\n", devctl);
  851. /* Set INT enable registers, enable interrupts */
  852. musb_writew(regs, MUSB_INTRTXE, musb->epmask);
  853. musb_writew(regs, MUSB_INTRRXE, musb->epmask & 0xfffe);
  854. musb_writeb(regs, MUSB_INTRUSBE, 0xf7);
  855. musb_writeb(regs, MUSB_TESTMODE, 0);
  856. /* put into basic highspeed mode and start session */
  857. musb_writeb(regs, MUSB_POWER, MUSB_POWER_ISOUPDATE
  858. | MUSB_POWER_SOFTCONN
  859. | MUSB_POWER_HSENAB
  860. /* ENSUSPEND wedges tusb */
  861. /* | MUSB_POWER_ENSUSPEND */
  862. );
  863. musb->is_active = 0;
  864. devctl = musb_readb(regs, MUSB_DEVCTL);
  865. devctl &= ~MUSB_DEVCTL_SESSION;
  866. if (is_otg_enabled(musb)) {
  867. /* session started after:
  868. * (a) ID-grounded irq, host mode;
  869. * (b) vbus present/connect IRQ, peripheral mode;
  870. * (c) peripheral initiates, using SRP
  871. */
  872. if ((devctl & MUSB_DEVCTL_VBUS) == MUSB_DEVCTL_VBUS)
  873. musb->is_active = 1;
  874. else
  875. devctl |= MUSB_DEVCTL_SESSION;
  876. } else if (is_host_enabled(musb)) {
  877. /* assume ID pin is hard-wired to ground */
  878. devctl |= MUSB_DEVCTL_SESSION;
  879. } else /* peripheral is enabled */ {
  880. if ((devctl & MUSB_DEVCTL_VBUS) == MUSB_DEVCTL_VBUS)
  881. musb->is_active = 1;
  882. }
  883. musb_platform_enable(musb);
  884. musb_writeb(regs, MUSB_DEVCTL, devctl);
  885. }
  886. static void musb_generic_disable(struct musb *musb)
  887. {
  888. void __iomem *mbase = musb->mregs;
  889. u16 temp;
  890. /* disable interrupts */
  891. musb_writeb(mbase, MUSB_INTRUSBE, 0);
  892. musb_writew(mbase, MUSB_INTRTXE, 0);
  893. musb_writew(mbase, MUSB_INTRRXE, 0);
  894. /* off */
  895. musb_writeb(mbase, MUSB_DEVCTL, 0);
  896. /* flush pending interrupts */
  897. temp = musb_readb(mbase, MUSB_INTRUSB);
  898. temp = musb_readw(mbase, MUSB_INTRTX);
  899. temp = musb_readw(mbase, MUSB_INTRRX);
  900. }
  901. /*
  902. * Make the HDRC stop (disable interrupts, etc.);
  903. * reversible by musb_start
  904. * called on gadget driver unregister
  905. * with controller locked, irqs blocked
  906. * acts as a NOP unless some role activated the hardware
  907. */
  908. void musb_stop(struct musb *musb)
  909. {
  910. /* stop IRQs, timers, ... */
  911. musb_platform_disable(musb);
  912. musb_generic_disable(musb);
  913. DBG(3, "HDRC disabled\n");
  914. /* FIXME
  915. * - mark host and/or peripheral drivers unusable/inactive
  916. * - disable DMA (and enable it in HdrcStart)
  917. * - make sure we can musb_start() after musb_stop(); with
  918. * OTG mode, gadget driver module rmmod/modprobe cycles that
  919. * - ...
  920. */
  921. musb_platform_try_idle(musb, 0);
  922. }
  923. static void musb_shutdown(struct platform_device *pdev)
  924. {
  925. struct musb *musb = dev_to_musb(&pdev->dev);
  926. unsigned long flags;
  927. spin_lock_irqsave(&musb->lock, flags);
  928. musb_platform_disable(musb);
  929. musb_generic_disable(musb);
  930. spin_unlock_irqrestore(&musb->lock, flags);
  931. /* FIXME power down */
  932. }
  933. /*-------------------------------------------------------------------------*/
  934. /*
  935. * The silicon either has hard-wired endpoint configurations, or else
  936. * "dynamic fifo" sizing. The driver has support for both, though at this
  937. * writing only the dynamic sizing is very well tested. Since we switched
  938. * away from compile-time hardware parameters, we can no longer rely on
  939. * dead code elimination to leave only the relevant one in the object file.
  940. *
  941. * We don't currently use dynamic fifo setup capability to do anything
  942. * more than selecting one of a bunch of predefined configurations.
  943. */
  944. #if defined(CONFIG_USB_MUSB_TUSB6010) || defined(CONFIG_USB_MUSB_OMAP2PLUS) \
  945. || defined(CONFIG_USB_MUSB_AM35X)
  946. static ushort __initdata fifo_mode = 4;
  947. #elif defined(CONFIG_USB_MUSB_UX500)
  948. static ushort __initdata fifo_mode = 5;
  949. #else
  950. static ushort __initdata fifo_mode = 2;
  951. #endif
  952. /* "modprobe ... fifo_mode=1" etc */
  953. module_param(fifo_mode, ushort, 0);
  954. MODULE_PARM_DESC(fifo_mode, "initial endpoint configuration");
  955. /*
  956. * tables defining fifo_mode values. define more if you like.
  957. * for host side, make sure both halves of ep1 are set up.
  958. */
  959. /* mode 0 - fits in 2KB */
  960. static struct musb_fifo_cfg __initdata mode_0_cfg[] = {
  961. { .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, },
  962. { .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, },
  963. { .hw_ep_num = 2, .style = FIFO_RXTX, .maxpacket = 512, },
  964. { .hw_ep_num = 3, .style = FIFO_RXTX, .maxpacket = 256, },
  965. { .hw_ep_num = 4, .style = FIFO_RXTX, .maxpacket = 256, },
  966. };
  967. /* mode 1 - fits in 4KB */
  968. static struct musb_fifo_cfg __initdata mode_1_cfg[] = {
  969. { .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, .mode = BUF_DOUBLE, },
  970. { .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, .mode = BUF_DOUBLE, },
  971. { .hw_ep_num = 2, .style = FIFO_RXTX, .maxpacket = 512, .mode = BUF_DOUBLE, },
  972. { .hw_ep_num = 3, .style = FIFO_RXTX, .maxpacket = 256, },
  973. { .hw_ep_num = 4, .style = FIFO_RXTX, .maxpacket = 256, },
  974. };
  975. /* mode 2 - fits in 4KB */
  976. static struct musb_fifo_cfg __initdata mode_2_cfg[] = {
  977. { .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, },
  978. { .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, },
  979. { .hw_ep_num = 2, .style = FIFO_TX, .maxpacket = 512, },
  980. { .hw_ep_num = 2, .style = FIFO_RX, .maxpacket = 512, },
  981. { .hw_ep_num = 3, .style = FIFO_RXTX, .maxpacket = 256, },
  982. { .hw_ep_num = 4, .style = FIFO_RXTX, .maxpacket = 256, },
  983. };
  984. /* mode 3 - fits in 4KB */
  985. static struct musb_fifo_cfg __initdata mode_3_cfg[] = {
  986. { .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, .mode = BUF_DOUBLE, },
  987. { .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, .mode = BUF_DOUBLE, },
  988. { .hw_ep_num = 2, .style = FIFO_TX, .maxpacket = 512, },
  989. { .hw_ep_num = 2, .style = FIFO_RX, .maxpacket = 512, },
  990. { .hw_ep_num = 3, .style = FIFO_RXTX, .maxpacket = 256, },
  991. { .hw_ep_num = 4, .style = FIFO_RXTX, .maxpacket = 256, },
  992. };
  993. /* mode 4 - fits in 16KB */
  994. static struct musb_fifo_cfg __initdata mode_4_cfg[] = {
  995. { .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, },
  996. { .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, },
  997. { .hw_ep_num = 2, .style = FIFO_TX, .maxpacket = 512, },
  998. { .hw_ep_num = 2, .style = FIFO_RX, .maxpacket = 512, },
  999. { .hw_ep_num = 3, .style = FIFO_TX, .maxpacket = 512, },
  1000. { .hw_ep_num = 3, .style = FIFO_RX, .maxpacket = 512, },
  1001. { .hw_ep_num = 4, .style = FIFO_TX, .maxpacket = 512, },
  1002. { .hw_ep_num = 4, .style = FIFO_RX, .maxpacket = 512, },
  1003. { .hw_ep_num = 5, .style = FIFO_TX, .maxpacket = 512, },
  1004. { .hw_ep_num = 5, .style = FIFO_RX, .maxpacket = 512, },
  1005. { .hw_ep_num = 6, .style = FIFO_TX, .maxpacket = 512, },
  1006. { .hw_ep_num = 6, .style = FIFO_RX, .maxpacket = 512, },
  1007. { .hw_ep_num = 7, .style = FIFO_TX, .maxpacket = 512, },
  1008. { .hw_ep_num = 7, .style = FIFO_RX, .maxpacket = 512, },
  1009. { .hw_ep_num = 8, .style = FIFO_TX, .maxpacket = 512, },
  1010. { .hw_ep_num = 8, .style = FIFO_RX, .maxpacket = 512, },
  1011. { .hw_ep_num = 9, .style = FIFO_TX, .maxpacket = 512, },
  1012. { .hw_ep_num = 9, .style = FIFO_RX, .maxpacket = 512, },
  1013. { .hw_ep_num = 10, .style = FIFO_TX, .maxpacket = 256, },
  1014. { .hw_ep_num = 10, .style = FIFO_RX, .maxpacket = 64, },
  1015. { .hw_ep_num = 11, .style = FIFO_TX, .maxpacket = 256, },
  1016. { .hw_ep_num = 11, .style = FIFO_RX, .maxpacket = 64, },
  1017. { .hw_ep_num = 12, .style = FIFO_TX, .maxpacket = 256, },
  1018. { .hw_ep_num = 12, .style = FIFO_RX, .maxpacket = 64, },
  1019. { .hw_ep_num = 13, .style = FIFO_RXTX, .maxpacket = 4096, },
  1020. { .hw_ep_num = 14, .style = FIFO_RXTX, .maxpacket = 1024, },
  1021. { .hw_ep_num = 15, .style = FIFO_RXTX, .maxpacket = 1024, },
  1022. };
  1023. /* mode 5 - fits in 8KB */
  1024. static struct musb_fifo_cfg __initdata mode_5_cfg[] = {
  1025. { .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, },
  1026. { .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, },
  1027. { .hw_ep_num = 2, .style = FIFO_TX, .maxpacket = 512, },
  1028. { .hw_ep_num = 2, .style = FIFO_RX, .maxpacket = 512, },
  1029. { .hw_ep_num = 3, .style = FIFO_TX, .maxpacket = 512, },
  1030. { .hw_ep_num = 3, .style = FIFO_RX, .maxpacket = 512, },
  1031. { .hw_ep_num = 4, .style = FIFO_TX, .maxpacket = 512, },
  1032. { .hw_ep_num = 4, .style = FIFO_RX, .maxpacket = 512, },
  1033. { .hw_ep_num = 5, .style = FIFO_TX, .maxpacket = 512, },
  1034. { .hw_ep_num = 5, .style = FIFO_RX, .maxpacket = 512, },
  1035. { .hw_ep_num = 6, .style = FIFO_TX, .maxpacket = 32, },
  1036. { .hw_ep_num = 6, .style = FIFO_RX, .maxpacket = 32, },
  1037. { .hw_ep_num = 7, .style = FIFO_TX, .maxpacket = 32, },
  1038. { .hw_ep_num = 7, .style = FIFO_RX, .maxpacket = 32, },
  1039. { .hw_ep_num = 8, .style = FIFO_TX, .maxpacket = 32, },
  1040. { .hw_ep_num = 8, .style = FIFO_RX, .maxpacket = 32, },
  1041. { .hw_ep_num = 9, .style = FIFO_TX, .maxpacket = 32, },
  1042. { .hw_ep_num = 9, .style = FIFO_RX, .maxpacket = 32, },
  1043. { .hw_ep_num = 10, .style = FIFO_TX, .maxpacket = 32, },
  1044. { .hw_ep_num = 10, .style = FIFO_RX, .maxpacket = 32, },
  1045. { .hw_ep_num = 11, .style = FIFO_TX, .maxpacket = 32, },
  1046. { .hw_ep_num = 11, .style = FIFO_RX, .maxpacket = 32, },
  1047. { .hw_ep_num = 12, .style = FIFO_TX, .maxpacket = 32, },
  1048. { .hw_ep_num = 12, .style = FIFO_RX, .maxpacket = 32, },
  1049. { .hw_ep_num = 13, .style = FIFO_RXTX, .maxpacket = 512, },
  1050. { .hw_ep_num = 14, .style = FIFO_RXTX, .maxpacket = 1024, },
  1051. { .hw_ep_num = 15, .style = FIFO_RXTX, .maxpacket = 1024, },
  1052. };
  1053. /*
  1054. * configure a fifo; for non-shared endpoints, this may be called
  1055. * once for a tx fifo and once for an rx fifo.
  1056. *
  1057. * returns negative errno or offset for next fifo.
  1058. */
  1059. static int __init
  1060. fifo_setup(struct musb *musb, struct musb_hw_ep *hw_ep,
  1061. const struct musb_fifo_cfg *cfg, u16 offset)
  1062. {
  1063. void __iomem *mbase = musb->mregs;
  1064. int size = 0;
  1065. u16 maxpacket = cfg->maxpacket;
  1066. u16 c_off = offset >> 3;
  1067. u8 c_size;
  1068. /* expect hw_ep has already been zero-initialized */
  1069. size = ffs(max(maxpacket, (u16) 8)) - 1;
  1070. maxpacket = 1 << size;
  1071. c_size = size - 3;
  1072. if (cfg->mode == BUF_DOUBLE) {
  1073. if ((offset + (maxpacket << 1)) >
  1074. (1 << (musb->config->ram_bits + 2)))
  1075. return -EMSGSIZE;
  1076. c_size |= MUSB_FIFOSZ_DPB;
  1077. } else {
  1078. if ((offset + maxpacket) > (1 << (musb->config->ram_bits + 2)))
  1079. return -EMSGSIZE;
  1080. }
  1081. /* configure the FIFO */
  1082. musb_writeb(mbase, MUSB_INDEX, hw_ep->epnum);
  1083. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  1084. /* EP0 reserved endpoint for control, bidirectional;
  1085. * EP1 reserved for bulk, two unidirection halves.
  1086. */
  1087. if (hw_ep->epnum == 1)
  1088. musb->bulk_ep = hw_ep;
  1089. /* REVISIT error check: be sure ep0 can both rx and tx ... */
  1090. #endif
  1091. switch (cfg->style) {
  1092. case FIFO_TX:
  1093. musb_write_txfifosz(mbase, c_size);
  1094. musb_write_txfifoadd(mbase, c_off);
  1095. hw_ep->tx_double_buffered = !!(c_size & MUSB_FIFOSZ_DPB);
  1096. hw_ep->max_packet_sz_tx = maxpacket;
  1097. break;
  1098. case FIFO_RX:
  1099. musb_write_rxfifosz(mbase, c_size);
  1100. musb_write_rxfifoadd(mbase, c_off);
  1101. hw_ep->rx_double_buffered = !!(c_size & MUSB_FIFOSZ_DPB);
  1102. hw_ep->max_packet_sz_rx = maxpacket;
  1103. break;
  1104. case FIFO_RXTX:
  1105. musb_write_txfifosz(mbase, c_size);
  1106. musb_write_txfifoadd(mbase, c_off);
  1107. hw_ep->rx_double_buffered = !!(c_size & MUSB_FIFOSZ_DPB);
  1108. hw_ep->max_packet_sz_rx = maxpacket;
  1109. musb_write_rxfifosz(mbase, c_size);
  1110. musb_write_rxfifoadd(mbase, c_off);
  1111. hw_ep->tx_double_buffered = hw_ep->rx_double_buffered;
  1112. hw_ep->max_packet_sz_tx = maxpacket;
  1113. hw_ep->is_shared_fifo = true;
  1114. break;
  1115. }
  1116. /* NOTE rx and tx endpoint irqs aren't managed separately,
  1117. * which happens to be ok
  1118. */
  1119. musb->epmask |= (1 << hw_ep->epnum);
  1120. return offset + (maxpacket << ((c_size & MUSB_FIFOSZ_DPB) ? 1 : 0));
  1121. }
  1122. static struct musb_fifo_cfg __initdata ep0_cfg = {
  1123. .style = FIFO_RXTX, .maxpacket = 64,
  1124. };
  1125. static int __init ep_config_from_table(struct musb *musb)
  1126. {
  1127. const struct musb_fifo_cfg *cfg;
  1128. unsigned i, n;
  1129. int offset;
  1130. struct musb_hw_ep *hw_ep = musb->endpoints;
  1131. if (musb->config->fifo_cfg) {
  1132. cfg = musb->config->fifo_cfg;
  1133. n = musb->config->fifo_cfg_size;
  1134. goto done;
  1135. }
  1136. switch (fifo_mode) {
  1137. default:
  1138. fifo_mode = 0;
  1139. /* FALLTHROUGH */
  1140. case 0:
  1141. cfg = mode_0_cfg;
  1142. n = ARRAY_SIZE(mode_0_cfg);
  1143. break;
  1144. case 1:
  1145. cfg = mode_1_cfg;
  1146. n = ARRAY_SIZE(mode_1_cfg);
  1147. break;
  1148. case 2:
  1149. cfg = mode_2_cfg;
  1150. n = ARRAY_SIZE(mode_2_cfg);
  1151. break;
  1152. case 3:
  1153. cfg = mode_3_cfg;
  1154. n = ARRAY_SIZE(mode_3_cfg);
  1155. break;
  1156. case 4:
  1157. cfg = mode_4_cfg;
  1158. n = ARRAY_SIZE(mode_4_cfg);
  1159. break;
  1160. case 5:
  1161. cfg = mode_5_cfg;
  1162. n = ARRAY_SIZE(mode_5_cfg);
  1163. break;
  1164. }
  1165. printk(KERN_DEBUG "%s: setup fifo_mode %d\n",
  1166. musb_driver_name, fifo_mode);
  1167. done:
  1168. offset = fifo_setup(musb, hw_ep, &ep0_cfg, 0);
  1169. /* assert(offset > 0) */
  1170. /* NOTE: for RTL versions >= 1.400 EPINFO and RAMINFO would
  1171. * be better than static musb->config->num_eps and DYN_FIFO_SIZE...
  1172. */
  1173. for (i = 0; i < n; i++) {
  1174. u8 epn = cfg->hw_ep_num;
  1175. if (epn >= musb->config->num_eps) {
  1176. pr_debug("%s: invalid ep %d\n",
  1177. musb_driver_name, epn);
  1178. return -EINVAL;
  1179. }
  1180. offset = fifo_setup(musb, hw_ep + epn, cfg++, offset);
  1181. if (offset < 0) {
  1182. pr_debug("%s: mem overrun, ep %d\n",
  1183. musb_driver_name, epn);
  1184. return -EINVAL;
  1185. }
  1186. epn++;
  1187. musb->nr_endpoints = max(epn, musb->nr_endpoints);
  1188. }
  1189. printk(KERN_DEBUG "%s: %d/%d max ep, %d/%d memory\n",
  1190. musb_driver_name,
  1191. n + 1, musb->config->num_eps * 2 - 1,
  1192. offset, (1 << (musb->config->ram_bits + 2)));
  1193. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  1194. if (!musb->bulk_ep) {
  1195. pr_debug("%s: missing bulk\n", musb_driver_name);
  1196. return -EINVAL;
  1197. }
  1198. #endif
  1199. return 0;
  1200. }
  1201. /*
  1202. * ep_config_from_hw - when MUSB_C_DYNFIFO_DEF is false
  1203. * @param musb the controller
  1204. */
  1205. static int __init ep_config_from_hw(struct musb *musb)
  1206. {
  1207. u8 epnum = 0;
  1208. struct musb_hw_ep *hw_ep;
  1209. void *mbase = musb->mregs;
  1210. int ret = 0;
  1211. DBG(2, "<== static silicon ep config\n");
  1212. /* FIXME pick up ep0 maxpacket size */
  1213. for (epnum = 1; epnum < musb->config->num_eps; epnum++) {
  1214. musb_ep_select(mbase, epnum);
  1215. hw_ep = musb->endpoints + epnum;
  1216. ret = musb_read_fifosize(musb, hw_ep, epnum);
  1217. if (ret < 0)
  1218. break;
  1219. /* FIXME set up hw_ep->{rx,tx}_double_buffered */
  1220. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  1221. /* pick an RX/TX endpoint for bulk */
  1222. if (hw_ep->max_packet_sz_tx < 512
  1223. || hw_ep->max_packet_sz_rx < 512)
  1224. continue;
  1225. /* REVISIT: this algorithm is lazy, we should at least
  1226. * try to pick a double buffered endpoint.
  1227. */
  1228. if (musb->bulk_ep)
  1229. continue;
  1230. musb->bulk_ep = hw_ep;
  1231. #endif
  1232. }
  1233. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  1234. if (!musb->bulk_ep) {
  1235. pr_debug("%s: missing bulk\n", musb_driver_name);
  1236. return -EINVAL;
  1237. }
  1238. #endif
  1239. return 0;
  1240. }
  1241. enum { MUSB_CONTROLLER_MHDRC, MUSB_CONTROLLER_HDRC, };
  1242. /* Initialize MUSB (M)HDRC part of the USB hardware subsystem;
  1243. * configure endpoints, or take their config from silicon
  1244. */
  1245. static int __init musb_core_init(u16 musb_type, struct musb *musb)
  1246. {
  1247. u8 reg;
  1248. char *type;
  1249. char aInfo[90], aRevision[32], aDate[12];
  1250. void __iomem *mbase = musb->mregs;
  1251. int status = 0;
  1252. int i;
  1253. /* log core options (read using indexed model) */
  1254. reg = musb_read_configdata(mbase);
  1255. strcpy(aInfo, (reg & MUSB_CONFIGDATA_UTMIDW) ? "UTMI-16" : "UTMI-8");
  1256. if (reg & MUSB_CONFIGDATA_DYNFIFO) {
  1257. strcat(aInfo, ", dyn FIFOs");
  1258. musb->dyn_fifo = true;
  1259. }
  1260. if (reg & MUSB_CONFIGDATA_MPRXE) {
  1261. strcat(aInfo, ", bulk combine");
  1262. musb->bulk_combine = true;
  1263. }
  1264. if (reg & MUSB_CONFIGDATA_MPTXE) {
  1265. strcat(aInfo, ", bulk split");
  1266. musb->bulk_split = true;
  1267. }
  1268. if (reg & MUSB_CONFIGDATA_HBRXE) {
  1269. strcat(aInfo, ", HB-ISO Rx");
  1270. musb->hb_iso_rx = true;
  1271. }
  1272. if (reg & MUSB_CONFIGDATA_HBTXE) {
  1273. strcat(aInfo, ", HB-ISO Tx");
  1274. musb->hb_iso_tx = true;
  1275. }
  1276. if (reg & MUSB_CONFIGDATA_SOFTCONE)
  1277. strcat(aInfo, ", SoftConn");
  1278. printk(KERN_DEBUG "%s: ConfigData=0x%02x (%s)\n",
  1279. musb_driver_name, reg, aInfo);
  1280. aDate[0] = 0;
  1281. if (MUSB_CONTROLLER_MHDRC == musb_type) {
  1282. musb->is_multipoint = 1;
  1283. type = "M";
  1284. } else {
  1285. musb->is_multipoint = 0;
  1286. type = "";
  1287. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  1288. #ifndef CONFIG_USB_OTG_BLACKLIST_HUB
  1289. printk(KERN_ERR
  1290. "%s: kernel must blacklist external hubs\n",
  1291. musb_driver_name);
  1292. #endif
  1293. #endif
  1294. }
  1295. /* log release info */
  1296. musb->hwvers = musb_read_hwvers(mbase);
  1297. snprintf(aRevision, 32, "%d.%d%s", MUSB_HWVERS_MAJOR(musb->hwvers),
  1298. MUSB_HWVERS_MINOR(musb->hwvers),
  1299. (musb->hwvers & MUSB_HWVERS_RC) ? "RC" : "");
  1300. printk(KERN_DEBUG "%s: %sHDRC RTL version %s %s\n",
  1301. musb_driver_name, type, aRevision, aDate);
  1302. /* configure ep0 */
  1303. musb_configure_ep0(musb);
  1304. /* discover endpoint configuration */
  1305. musb->nr_endpoints = 1;
  1306. musb->epmask = 1;
  1307. if (musb->dyn_fifo)
  1308. status = ep_config_from_table(musb);
  1309. else
  1310. status = ep_config_from_hw(musb);
  1311. if (status < 0)
  1312. return status;
  1313. /* finish init, and print endpoint config */
  1314. for (i = 0; i < musb->nr_endpoints; i++) {
  1315. struct musb_hw_ep *hw_ep = musb->endpoints + i;
  1316. hw_ep->fifo = MUSB_FIFO_OFFSET(i) + mbase;
  1317. #ifdef CONFIG_USB_MUSB_TUSB6010
  1318. hw_ep->fifo_async = musb->async + 0x400 + MUSB_FIFO_OFFSET(i);
  1319. hw_ep->fifo_sync = musb->sync + 0x400 + MUSB_FIFO_OFFSET(i);
  1320. hw_ep->fifo_sync_va =
  1321. musb->sync_va + 0x400 + MUSB_FIFO_OFFSET(i);
  1322. if (i == 0)
  1323. hw_ep->conf = mbase - 0x400 + TUSB_EP0_CONF;
  1324. else
  1325. hw_ep->conf = mbase + 0x400 + (((i - 1) & 0xf) << 2);
  1326. #endif
  1327. hw_ep->regs = MUSB_EP_OFFSET(i, 0) + mbase;
  1328. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  1329. hw_ep->target_regs = musb_read_target_reg_base(i, mbase);
  1330. hw_ep->rx_reinit = 1;
  1331. hw_ep->tx_reinit = 1;
  1332. #endif
  1333. if (hw_ep->max_packet_sz_tx) {
  1334. DBG(1,
  1335. "%s: hw_ep %d%s, %smax %d\n",
  1336. musb_driver_name, i,
  1337. hw_ep->is_shared_fifo ? "shared" : "tx",
  1338. hw_ep->tx_double_buffered
  1339. ? "doublebuffer, " : "",
  1340. hw_ep->max_packet_sz_tx);
  1341. }
  1342. if (hw_ep->max_packet_sz_rx && !hw_ep->is_shared_fifo) {
  1343. DBG(1,
  1344. "%s: hw_ep %d%s, %smax %d\n",
  1345. musb_driver_name, i,
  1346. "rx",
  1347. hw_ep->rx_double_buffered
  1348. ? "doublebuffer, " : "",
  1349. hw_ep->max_packet_sz_rx);
  1350. }
  1351. if (!(hw_ep->max_packet_sz_tx || hw_ep->max_packet_sz_rx))
  1352. DBG(1, "hw_ep %d not configured\n", i);
  1353. }
  1354. return 0;
  1355. }
  1356. /*-------------------------------------------------------------------------*/
  1357. #if defined(CONFIG_ARCH_OMAP2430) || defined(CONFIG_ARCH_OMAP3430) || \
  1358. defined(CONFIG_ARCH_OMAP4) || defined(CONFIG_ARCH_U8500) || \
  1359. defined(CONFIG_ARCH_U5500)
  1360. static irqreturn_t generic_interrupt(int irq, void *__hci)
  1361. {
  1362. unsigned long flags;
  1363. irqreturn_t retval = IRQ_NONE;
  1364. struct musb *musb = __hci;
  1365. spin_lock_irqsave(&musb->lock, flags);
  1366. musb->int_usb = musb_readb(musb->mregs, MUSB_INTRUSB);
  1367. musb->int_tx = musb_readw(musb->mregs, MUSB_INTRTX);
  1368. musb->int_rx = musb_readw(musb->mregs, MUSB_INTRRX);
  1369. if (musb->int_usb || musb->int_tx || musb->int_rx)
  1370. retval = musb_interrupt(musb);
  1371. spin_unlock_irqrestore(&musb->lock, flags);
  1372. return retval;
  1373. }
  1374. #else
  1375. #define generic_interrupt NULL
  1376. #endif
  1377. /*
  1378. * handle all the irqs defined by the HDRC core. for now we expect: other
  1379. * irq sources (phy, dma, etc) will be handled first, musb->int_* values
  1380. * will be assigned, and the irq will already have been acked.
  1381. *
  1382. * called in irq context with spinlock held, irqs blocked
  1383. */
  1384. irqreturn_t musb_interrupt(struct musb *musb)
  1385. {
  1386. irqreturn_t retval = IRQ_NONE;
  1387. u8 devctl, power;
  1388. int ep_num;
  1389. u32 reg;
  1390. devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
  1391. power = musb_readb(musb->mregs, MUSB_POWER);
  1392. DBG(4, "** IRQ %s usb%04x tx%04x rx%04x\n",
  1393. (devctl & MUSB_DEVCTL_HM) ? "host" : "peripheral",
  1394. musb->int_usb, musb->int_tx, musb->int_rx);
  1395. #ifdef CONFIG_USB_GADGET_MUSB_HDRC
  1396. if (is_otg_enabled(musb) || is_peripheral_enabled(musb))
  1397. if (!musb->gadget_driver) {
  1398. DBG(5, "No gadget driver loaded\n");
  1399. return IRQ_HANDLED;
  1400. }
  1401. #endif
  1402. /* the core can interrupt us for multiple reasons; docs have
  1403. * a generic interrupt flowchart to follow
  1404. */
  1405. if (musb->int_usb)
  1406. retval |= musb_stage0_irq(musb, musb->int_usb,
  1407. devctl, power);
  1408. /* "stage 1" is handling endpoint irqs */
  1409. /* handle endpoint 0 first */
  1410. if (musb->int_tx & 1) {
  1411. if (devctl & MUSB_DEVCTL_HM)
  1412. retval |= musb_h_ep0_irq(musb);
  1413. else
  1414. retval |= musb_g_ep0_irq(musb);
  1415. }
  1416. /* RX on endpoints 1-15 */
  1417. reg = musb->int_rx >> 1;
  1418. ep_num = 1;
  1419. while (reg) {
  1420. if (reg & 1) {
  1421. /* musb_ep_select(musb->mregs, ep_num); */
  1422. /* REVISIT just retval = ep->rx_irq(...) */
  1423. retval = IRQ_HANDLED;
  1424. if (devctl & MUSB_DEVCTL_HM) {
  1425. if (is_host_capable())
  1426. musb_host_rx(musb, ep_num);
  1427. } else {
  1428. if (is_peripheral_capable())
  1429. musb_g_rx(musb, ep_num);
  1430. }
  1431. }
  1432. reg >>= 1;
  1433. ep_num++;
  1434. }
  1435. /* TX on endpoints 1-15 */
  1436. reg = musb->int_tx >> 1;
  1437. ep_num = 1;
  1438. while (reg) {
  1439. if (reg & 1) {
  1440. /* musb_ep_select(musb->mregs, ep_num); */
  1441. /* REVISIT just retval |= ep->tx_irq(...) */
  1442. retval = IRQ_HANDLED;
  1443. if (devctl & MUSB_DEVCTL_HM) {
  1444. if (is_host_capable())
  1445. musb_host_tx(musb, ep_num);
  1446. } else {
  1447. if (is_peripheral_capable())
  1448. musb_g_tx(musb, ep_num);
  1449. }
  1450. }
  1451. reg >>= 1;
  1452. ep_num++;
  1453. }
  1454. return retval;
  1455. }
  1456. #ifndef CONFIG_MUSB_PIO_ONLY
  1457. static int __initdata use_dma = 1;
  1458. /* "modprobe ... use_dma=0" etc */
  1459. module_param(use_dma, bool, 0);
  1460. MODULE_PARM_DESC(use_dma, "enable/disable use of DMA");
  1461. void musb_dma_completion(struct musb *musb, u8 epnum, u8 transmit)
  1462. {
  1463. u8 devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
  1464. /* called with controller lock already held */
  1465. if (!epnum) {
  1466. #ifndef CONFIG_USB_TUSB_OMAP_DMA
  1467. if (!is_cppi_enabled()) {
  1468. /* endpoint 0 */
  1469. if (devctl & MUSB_DEVCTL_HM)
  1470. musb_h_ep0_irq(musb);
  1471. else
  1472. musb_g_ep0_irq(musb);
  1473. }
  1474. #endif
  1475. } else {
  1476. /* endpoints 1..15 */
  1477. if (transmit) {
  1478. if (devctl & MUSB_DEVCTL_HM) {
  1479. if (is_host_capable())
  1480. musb_host_tx(musb, epnum);
  1481. } else {
  1482. if (is_peripheral_capable())
  1483. musb_g_tx(musb, epnum);
  1484. }
  1485. } else {
  1486. /* receive */
  1487. if (devctl & MUSB_DEVCTL_HM) {
  1488. if (is_host_capable())
  1489. musb_host_rx(musb, epnum);
  1490. } else {
  1491. if (is_peripheral_capable())
  1492. musb_g_rx(musb, epnum);
  1493. }
  1494. }
  1495. }
  1496. }
  1497. #else
  1498. #define use_dma 0
  1499. #endif
  1500. /*-------------------------------------------------------------------------*/
  1501. #ifdef CONFIG_SYSFS
  1502. static ssize_t
  1503. musb_mode_show(struct device *dev, struct device_attribute *attr, char *buf)
  1504. {
  1505. struct musb *musb = dev_to_musb(dev);
  1506. unsigned long flags;
  1507. int ret = -EINVAL;
  1508. spin_lock_irqsave(&musb->lock, flags);
  1509. ret = sprintf(buf, "%s\n", otg_state_string(musb));
  1510. spin_unlock_irqrestore(&musb->lock, flags);
  1511. return ret;
  1512. }
  1513. static ssize_t
  1514. musb_mode_store(struct device *dev, struct device_attribute *attr,
  1515. const char *buf, size_t n)
  1516. {
  1517. struct musb *musb = dev_to_musb(dev);
  1518. unsigned long flags;
  1519. int status;
  1520. spin_lock_irqsave(&musb->lock, flags);
  1521. if (sysfs_streq(buf, "host"))
  1522. status = musb_platform_set_mode(musb, MUSB_HOST);
  1523. else if (sysfs_streq(buf, "peripheral"))
  1524. status = musb_platform_set_mode(musb, MUSB_PERIPHERAL);
  1525. else if (sysfs_streq(buf, "otg"))
  1526. status = musb_platform_set_mode(musb, MUSB_OTG);
  1527. else
  1528. status = -EINVAL;
  1529. spin_unlock_irqrestore(&musb->lock, flags);
  1530. return (status == 0) ? n : status;
  1531. }
  1532. static DEVICE_ATTR(mode, 0644, musb_mode_show, musb_mode_store);
  1533. static ssize_t
  1534. musb_vbus_store(struct device *dev, struct device_attribute *attr,
  1535. const char *buf, size_t n)
  1536. {
  1537. struct musb *musb = dev_to_musb(dev);
  1538. unsigned long flags;
  1539. unsigned long val;
  1540. if (sscanf(buf, "%lu", &val) < 1) {
  1541. dev_err(dev, "Invalid VBUS timeout ms value\n");
  1542. return -EINVAL;
  1543. }
  1544. spin_lock_irqsave(&musb->lock, flags);
  1545. /* force T(a_wait_bcon) to be zero/unlimited *OR* valid */
  1546. musb->a_wait_bcon = val ? max_t(int, val, OTG_TIME_A_WAIT_BCON) : 0 ;
  1547. if (musb->xceiv->state == OTG_STATE_A_WAIT_BCON)
  1548. musb->is_active = 0;
  1549. musb_platform_try_idle(musb, jiffies + msecs_to_jiffies(val));
  1550. spin_unlock_irqrestore(&musb->lock, flags);
  1551. return n;
  1552. }
  1553. static ssize_t
  1554. musb_vbus_show(struct device *dev, struct device_attribute *attr, char *buf)
  1555. {
  1556. struct musb *musb = dev_to_musb(dev);
  1557. unsigned long flags;
  1558. unsigned long val;
  1559. int vbus;
  1560. spin_lock_irqsave(&musb->lock, flags);
  1561. val = musb->a_wait_bcon;
  1562. /* FIXME get_vbus_status() is normally #defined as false...
  1563. * and is effectively TUSB-specific.
  1564. */
  1565. vbus = musb_platform_get_vbus_status(musb);
  1566. spin_unlock_irqrestore(&musb->lock, flags);
  1567. return sprintf(buf, "Vbus %s, timeout %lu msec\n",
  1568. vbus ? "on" : "off", val);
  1569. }
  1570. static DEVICE_ATTR(vbus, 0644, musb_vbus_show, musb_vbus_store);
  1571. #ifdef CONFIG_USB_GADGET_MUSB_HDRC
  1572. /* Gadget drivers can't know that a host is connected so they might want
  1573. * to start SRP, but users can. This allows userspace to trigger SRP.
  1574. */
  1575. static ssize_t
  1576. musb_srp_store(struct device *dev, struct device_attribute *attr,
  1577. const char *buf, size_t n)
  1578. {
  1579. struct musb *musb = dev_to_musb(dev);
  1580. unsigned short srp;
  1581. if (sscanf(buf, "%hu", &srp) != 1
  1582. || (srp != 1)) {
  1583. dev_err(dev, "SRP: Value must be 1\n");
  1584. return -EINVAL;
  1585. }
  1586. if (srp == 1)
  1587. musb_g_wakeup(musb);
  1588. return n;
  1589. }
  1590. static DEVICE_ATTR(srp, 0644, NULL, musb_srp_store);
  1591. #endif /* CONFIG_USB_GADGET_MUSB_HDRC */
  1592. static struct attribute *musb_attributes[] = {
  1593. &dev_attr_mode.attr,
  1594. &dev_attr_vbus.attr,
  1595. #ifdef CONFIG_USB_GADGET_MUSB_HDRC
  1596. &dev_attr_srp.attr,
  1597. #endif
  1598. NULL
  1599. };
  1600. static const struct attribute_group musb_attr_group = {
  1601. .attrs = musb_attributes,
  1602. };
  1603. #endif /* sysfs */
  1604. /* Only used to provide driver mode change events */
  1605. static void musb_irq_work(struct work_struct *data)
  1606. {
  1607. struct musb *musb = container_of(data, struct musb, irq_work);
  1608. static int old_state;
  1609. if (musb->xceiv->state != old_state) {
  1610. old_state = musb->xceiv->state;
  1611. sysfs_notify(&musb->controller->kobj, NULL, "mode");
  1612. }
  1613. }
  1614. /* --------------------------------------------------------------------------
  1615. * Init support
  1616. */
  1617. static struct musb *__init
  1618. allocate_instance(struct device *dev,
  1619. struct musb_hdrc_config *config, void __iomem *mbase)
  1620. {
  1621. struct musb *musb;
  1622. struct musb_hw_ep *ep;
  1623. int epnum;
  1624. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  1625. struct usb_hcd *hcd;
  1626. hcd = usb_create_hcd(&musb_hc_driver, dev, dev_name(dev));
  1627. if (!hcd)
  1628. return NULL;
  1629. /* usbcore sets dev->driver_data to hcd, and sometimes uses that... */
  1630. musb = hcd_to_musb(hcd);
  1631. INIT_LIST_HEAD(&musb->control);
  1632. INIT_LIST_HEAD(&musb->in_bulk);
  1633. INIT_LIST_HEAD(&musb->out_bulk);
  1634. hcd->uses_new_polling = 1;
  1635. musb->vbuserr_retry = VBUSERR_RETRY_COUNT;
  1636. musb->a_wait_bcon = OTG_TIME_A_WAIT_BCON;
  1637. #else
  1638. musb = kzalloc(sizeof *musb, GFP_KERNEL);
  1639. if (!musb)
  1640. return NULL;
  1641. dev_set_drvdata(dev, musb);
  1642. #endif
  1643. musb->mregs = mbase;
  1644. musb->ctrl_base = mbase;
  1645. musb->nIrq = -ENODEV;
  1646. musb->config = config;
  1647. BUG_ON(musb->config->num_eps > MUSB_C_NUM_EPS);
  1648. for (epnum = 0, ep = musb->endpoints;
  1649. epnum < musb->config->num_eps;
  1650. epnum++, ep++) {
  1651. ep->musb = musb;
  1652. ep->epnum = epnum;
  1653. }
  1654. musb->controller = dev;
  1655. return musb;
  1656. }
  1657. static void musb_free(struct musb *musb)
  1658. {
  1659. /* this has multiple entry modes. it handles fault cleanup after
  1660. * probe(), where things may be partially set up, as well as rmmod
  1661. * cleanup after everything's been de-activated.
  1662. */
  1663. #ifdef CONFIG_SYSFS
  1664. sysfs_remove_group(&musb->controller->kobj, &musb_attr_group);
  1665. #endif
  1666. #ifdef CONFIG_USB_GADGET_MUSB_HDRC
  1667. musb_gadget_cleanup(musb);
  1668. #endif
  1669. if (musb->nIrq >= 0) {
  1670. if (musb->irq_wake)
  1671. disable_irq_wake(musb->nIrq);
  1672. free_irq(musb->nIrq, musb);
  1673. }
  1674. if (is_dma_capable() && musb->dma_controller) {
  1675. struct dma_controller *c = musb->dma_controller;
  1676. (void) c->stop(c);
  1677. dma_controller_destroy(c);
  1678. }
  1679. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  1680. usb_put_hcd(musb_to_hcd(musb));
  1681. #else
  1682. kfree(musb);
  1683. #endif
  1684. }
  1685. /*
  1686. * Perform generic per-controller initialization.
  1687. *
  1688. * @pDevice: the controller (already clocked, etc)
  1689. * @nIrq: irq
  1690. * @mregs: virtual address of controller registers,
  1691. * not yet corrected for platform-specific offsets
  1692. */
  1693. static int __init
  1694. musb_init_controller(struct device *dev, int nIrq, void __iomem *ctrl)
  1695. {
  1696. int status;
  1697. struct musb *musb;
  1698. struct musb_hdrc_platform_data *plat = dev->platform_data;
  1699. /* The driver might handle more features than the board; OK.
  1700. * Fail when the board needs a feature that's not enabled.
  1701. */
  1702. if (!plat) {
  1703. dev_dbg(dev, "no platform_data?\n");
  1704. status = -ENODEV;
  1705. goto fail0;
  1706. }
  1707. switch (plat->mode) {
  1708. case MUSB_HOST:
  1709. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  1710. break;
  1711. #else
  1712. goto bad_config;
  1713. #endif
  1714. case MUSB_PERIPHERAL:
  1715. #ifdef CONFIG_USB_GADGET_MUSB_HDRC
  1716. break;
  1717. #else
  1718. goto bad_config;
  1719. #endif
  1720. case MUSB_OTG:
  1721. #ifdef CONFIG_USB_MUSB_OTG
  1722. break;
  1723. #else
  1724. bad_config:
  1725. #endif
  1726. default:
  1727. dev_err(dev, "incompatible Kconfig role setting\n");
  1728. status = -EINVAL;
  1729. goto fail0;
  1730. }
  1731. /* allocate */
  1732. musb = allocate_instance(dev, plat->config, ctrl);
  1733. if (!musb) {
  1734. status = -ENOMEM;
  1735. goto fail0;
  1736. }
  1737. spin_lock_init(&musb->lock);
  1738. musb->board_mode = plat->mode;
  1739. musb->board_set_power = plat->set_power;
  1740. musb->min_power = plat->min_power;
  1741. musb->ops = plat->platform_ops;
  1742. /* The musb_platform_init() call:
  1743. * - adjusts musb->mregs and musb->isr if needed,
  1744. * - may initialize an integrated tranceiver
  1745. * - initializes musb->xceiv, usually by otg_get_transceiver()
  1746. * - stops powering VBUS
  1747. *
  1748. * There are various transciever configurations. Blackfin,
  1749. * DaVinci, TUSB60x0, and others integrate them. OMAP3 uses
  1750. * external/discrete ones in various flavors (twl4030 family,
  1751. * isp1504, non-OTG, etc) mostly hooking up through ULPI.
  1752. */
  1753. musb->isr = generic_interrupt;
  1754. status = musb_platform_init(musb);
  1755. if (status < 0)
  1756. goto fail1;
  1757. if (!musb->isr) {
  1758. status = -ENODEV;
  1759. goto fail3;
  1760. }
  1761. if (!musb->xceiv->io_ops) {
  1762. musb->xceiv->io_priv = musb->mregs;
  1763. musb->xceiv->io_ops = &musb_ulpi_access;
  1764. }
  1765. #ifndef CONFIG_MUSB_PIO_ONLY
  1766. if (use_dma && dev->dma_mask) {
  1767. struct dma_controller *c;
  1768. c = dma_controller_create(musb, musb->mregs);
  1769. musb->dma_controller = c;
  1770. if (c)
  1771. (void) c->start(c);
  1772. }
  1773. #endif
  1774. /* ideally this would be abstracted in platform setup */
  1775. if (!is_dma_capable() || !musb->dma_controller)
  1776. dev->dma_mask = NULL;
  1777. /* be sure interrupts are disabled before connecting ISR */
  1778. musb_platform_disable(musb);
  1779. musb_generic_disable(musb);
  1780. /* setup musb parts of the core (especially endpoints) */
  1781. status = musb_core_init(plat->config->multipoint
  1782. ? MUSB_CONTROLLER_MHDRC
  1783. : MUSB_CONTROLLER_HDRC, musb);
  1784. if (status < 0)
  1785. goto fail3;
  1786. #ifdef CONFIG_USB_MUSB_OTG
  1787. setup_timer(&musb->otg_timer, musb_otg_timer_func, (unsigned long) musb);
  1788. #endif
  1789. /* Init IRQ workqueue before request_irq */
  1790. INIT_WORK(&musb->irq_work, musb_irq_work);
  1791. /* attach to the IRQ */
  1792. if (request_irq(nIrq, musb->isr, 0, dev_name(dev), musb)) {
  1793. dev_err(dev, "request_irq %d failed!\n", nIrq);
  1794. status = -ENODEV;
  1795. goto fail3;
  1796. }
  1797. musb->nIrq = nIrq;
  1798. /* FIXME this handles wakeup irqs wrong */
  1799. if (enable_irq_wake(nIrq) == 0) {
  1800. musb->irq_wake = 1;
  1801. device_init_wakeup(dev, 1);
  1802. } else {
  1803. musb->irq_wake = 0;
  1804. }
  1805. /* host side needs more setup */
  1806. if (is_host_enabled(musb)) {
  1807. struct usb_hcd *hcd = musb_to_hcd(musb);
  1808. otg_set_host(musb->xceiv, &hcd->self);
  1809. if (is_otg_enabled(musb))
  1810. hcd->self.otg_port = 1;
  1811. musb->xceiv->host = &hcd->self;
  1812. hcd->power_budget = 2 * (plat->power ? : 250);
  1813. /* program PHY to use external vBus if required */
  1814. if (plat->extvbus) {
  1815. u8 busctl = musb_read_ulpi_buscontrol(musb->mregs);
  1816. busctl |= MUSB_ULPI_USE_EXTVBUS;
  1817. musb_write_ulpi_buscontrol(musb->mregs, busctl);
  1818. }
  1819. }
  1820. /* For the host-only role, we can activate right away.
  1821. * (We expect the ID pin to be forcibly grounded!!)
  1822. * Otherwise, wait till the gadget driver hooks up.
  1823. */
  1824. if (!is_otg_enabled(musb) && is_host_enabled(musb)) {
  1825. MUSB_HST_MODE(musb);
  1826. musb->xceiv->default_a = 1;
  1827. musb->xceiv->state = OTG_STATE_A_IDLE;
  1828. status = usb_add_hcd(musb_to_hcd(musb), -1, 0);
  1829. DBG(1, "%s mode, status %d, devctl %02x %c\n",
  1830. "HOST", status,
  1831. musb_readb(musb->mregs, MUSB_DEVCTL),
  1832. (musb_readb(musb->mregs, MUSB_DEVCTL)
  1833. & MUSB_DEVCTL_BDEVICE
  1834. ? 'B' : 'A'));
  1835. } else /* peripheral is enabled */ {
  1836. MUSB_DEV_MODE(musb);
  1837. musb->xceiv->default_a = 0;
  1838. musb->xceiv->state = OTG_STATE_B_IDLE;
  1839. status = musb_gadget_setup(musb);
  1840. DBG(1, "%s mode, status %d, dev%02x\n",
  1841. is_otg_enabled(musb) ? "OTG" : "PERIPHERAL",
  1842. status,
  1843. musb_readb(musb->mregs, MUSB_DEVCTL));
  1844. }
  1845. if (status < 0)
  1846. goto fail3;
  1847. status = musb_init_debugfs(musb);
  1848. if (status < 0)
  1849. goto fail4;
  1850. #ifdef CONFIG_SYSFS
  1851. status = sysfs_create_group(&musb->controller->kobj, &musb_attr_group);
  1852. if (status)
  1853. goto fail5;
  1854. #endif
  1855. dev_info(dev, "USB %s mode controller at %p using %s, IRQ %d\n",
  1856. ({char *s;
  1857. switch (musb->board_mode) {
  1858. case MUSB_HOST: s = "Host"; break;
  1859. case MUSB_PERIPHERAL: s = "Peripheral"; break;
  1860. default: s = "OTG"; break;
  1861. }; s; }),
  1862. ctrl,
  1863. (is_dma_capable() && musb->dma_controller)
  1864. ? "DMA" : "PIO",
  1865. musb->nIrq);
  1866. return 0;
  1867. fail5:
  1868. musb_exit_debugfs(musb);
  1869. fail4:
  1870. if (!is_otg_enabled(musb) && is_host_enabled(musb))
  1871. usb_remove_hcd(musb_to_hcd(musb));
  1872. else
  1873. musb_gadget_cleanup(musb);
  1874. fail3:
  1875. if (musb->irq_wake)
  1876. device_init_wakeup(dev, 0);
  1877. musb_platform_exit(musb);
  1878. fail1:
  1879. dev_err(musb->controller,
  1880. "musb_init_controller failed with status %d\n", status);
  1881. musb_free(musb);
  1882. fail0:
  1883. return status;
  1884. }
  1885. /*-------------------------------------------------------------------------*/
  1886. /* all implementations (PCI bridge to FPGA, VLYNQ, etc) should just
  1887. * bridge to a platform device; this driver then suffices.
  1888. */
  1889. #ifndef CONFIG_MUSB_PIO_ONLY
  1890. static u64 *orig_dma_mask;
  1891. #endif
  1892. static int __init musb_probe(struct platform_device *pdev)
  1893. {
  1894. struct device *dev = &pdev->dev;
  1895. int irq = platform_get_irq_byname(pdev, "mc");
  1896. int status;
  1897. struct resource *iomem;
  1898. void __iomem *base;
  1899. iomem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1900. if (!iomem || irq == 0)
  1901. return -ENODEV;
  1902. base = ioremap(iomem->start, resource_size(iomem));
  1903. if (!base) {
  1904. dev_err(dev, "ioremap failed\n");
  1905. return -ENOMEM;
  1906. }
  1907. #ifndef CONFIG_MUSB_PIO_ONLY
  1908. /* clobbered by use_dma=n */
  1909. orig_dma_mask = dev->dma_mask;
  1910. #endif
  1911. status = musb_init_controller(dev, irq, base);
  1912. if (status < 0)
  1913. iounmap(base);
  1914. return status;
  1915. }
  1916. static int __exit musb_remove(struct platform_device *pdev)
  1917. {
  1918. struct musb *musb = dev_to_musb(&pdev->dev);
  1919. void __iomem *ctrl_base = musb->ctrl_base;
  1920. /* this gets called on rmmod.
  1921. * - Host mode: host may still be active
  1922. * - Peripheral mode: peripheral is deactivated (or never-activated)
  1923. * - OTG mode: both roles are deactivated (or never-activated)
  1924. */
  1925. musb_exit_debugfs(musb);
  1926. musb_shutdown(pdev);
  1927. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  1928. if (musb->board_mode == MUSB_HOST)
  1929. usb_remove_hcd(musb_to_hcd(musb));
  1930. #endif
  1931. musb_writeb(musb->mregs, MUSB_DEVCTL, 0);
  1932. musb_platform_exit(musb);
  1933. musb_writeb(musb->mregs, MUSB_DEVCTL, 0);
  1934. musb_free(musb);
  1935. iounmap(ctrl_base);
  1936. device_init_wakeup(&pdev->dev, 0);
  1937. #ifndef CONFIG_MUSB_PIO_ONLY
  1938. pdev->dev.dma_mask = orig_dma_mask;
  1939. #endif
  1940. return 0;
  1941. }
  1942. #ifdef CONFIG_PM
  1943. static void musb_save_context(struct musb *musb)
  1944. {
  1945. int i;
  1946. void __iomem *musb_base = musb->mregs;
  1947. void __iomem *epio;
  1948. if (is_host_enabled(musb)) {
  1949. musb->context.frame = musb_readw(musb_base, MUSB_FRAME);
  1950. musb->context.testmode = musb_readb(musb_base, MUSB_TESTMODE);
  1951. musb->context.busctl = musb_read_ulpi_buscontrol(musb->mregs);
  1952. }
  1953. musb->context.power = musb_readb(musb_base, MUSB_POWER);
  1954. musb->context.intrtxe = musb_readw(musb_base, MUSB_INTRTXE);
  1955. musb->context.intrrxe = musb_readw(musb_base, MUSB_INTRRXE);
  1956. musb->context.intrusbe = musb_readb(musb_base, MUSB_INTRUSBE);
  1957. musb->context.index = musb_readb(musb_base, MUSB_INDEX);
  1958. musb->context.devctl = musb_readb(musb_base, MUSB_DEVCTL);
  1959. for (i = 0; i < musb->config->num_eps; ++i) {
  1960. epio = musb->endpoints[i].regs;
  1961. musb->context.index_regs[i].txmaxp =
  1962. musb_readw(epio, MUSB_TXMAXP);
  1963. musb->context.index_regs[i].txcsr =
  1964. musb_readw(epio, MUSB_TXCSR);
  1965. musb->context.index_regs[i].rxmaxp =
  1966. musb_readw(epio, MUSB_RXMAXP);
  1967. musb->context.index_regs[i].rxcsr =
  1968. musb_readw(epio, MUSB_RXCSR);
  1969. if (musb->dyn_fifo) {
  1970. musb->context.index_regs[i].txfifoadd =
  1971. musb_read_txfifoadd(musb_base);
  1972. musb->context.index_regs[i].rxfifoadd =
  1973. musb_read_rxfifoadd(musb_base);
  1974. musb->context.index_regs[i].txfifosz =
  1975. musb_read_txfifosz(musb_base);
  1976. musb->context.index_regs[i].rxfifosz =
  1977. musb_read_rxfifosz(musb_base);
  1978. }
  1979. if (is_host_enabled(musb)) {
  1980. musb->context.index_regs[i].txtype =
  1981. musb_readb(epio, MUSB_TXTYPE);
  1982. musb->context.index_regs[i].txinterval =
  1983. musb_readb(epio, MUSB_TXINTERVAL);
  1984. musb->context.index_regs[i].rxtype =
  1985. musb_readb(epio, MUSB_RXTYPE);
  1986. musb->context.index_regs[i].rxinterval =
  1987. musb_readb(epio, MUSB_RXINTERVAL);
  1988. musb->context.index_regs[i].txfunaddr =
  1989. musb_read_txfunaddr(musb_base, i);
  1990. musb->context.index_regs[i].txhubaddr =
  1991. musb_read_txhubaddr(musb_base, i);
  1992. musb->context.index_regs[i].txhubport =
  1993. musb_read_txhubport(musb_base, i);
  1994. musb->context.index_regs[i].rxfunaddr =
  1995. musb_read_rxfunaddr(musb_base, i);
  1996. musb->context.index_regs[i].rxhubaddr =
  1997. musb_read_rxhubaddr(musb_base, i);
  1998. musb->context.index_regs[i].rxhubport =
  1999. musb_read_rxhubport(musb_base, i);
  2000. }
  2001. }
  2002. }
  2003. static void musb_restore_context(struct musb *musb)
  2004. {
  2005. int i;
  2006. void __iomem *musb_base = musb->mregs;
  2007. void __iomem *ep_target_regs;
  2008. void __iomem *epio;
  2009. if (is_host_enabled(musb)) {
  2010. musb_writew(musb_base, MUSB_FRAME, musb->context.frame);
  2011. musb_writeb(musb_base, MUSB_TESTMODE, musb->context.testmode);
  2012. musb_write_ulpi_buscontrol(musb->mregs, musb->context.busctl);
  2013. }
  2014. musb_writeb(musb_base, MUSB_POWER, musb->context.power);
  2015. musb_writew(musb_base, MUSB_INTRTXE, musb->context.intrtxe);
  2016. musb_writew(musb_base, MUSB_INTRRXE, musb->context.intrrxe);
  2017. musb_writeb(musb_base, MUSB_INTRUSBE, musb->context.intrusbe);
  2018. musb_writeb(musb_base, MUSB_DEVCTL, musb->context.devctl);
  2019. for (i = 0; i < musb->config->num_eps; ++i) {
  2020. epio = musb->endpoints[i].regs;
  2021. musb_writew(epio, MUSB_TXMAXP,
  2022. musb->context.index_regs[i].txmaxp);
  2023. musb_writew(epio, MUSB_TXCSR,
  2024. musb->context.index_regs[i].txcsr);
  2025. musb_writew(epio, MUSB_RXMAXP,
  2026. musb->context.index_regs[i].rxmaxp);
  2027. musb_writew(epio, MUSB_RXCSR,
  2028. musb->context.index_regs[i].rxcsr);
  2029. if (musb->dyn_fifo) {
  2030. musb_write_txfifosz(musb_base,
  2031. musb->context.index_regs[i].txfifosz);
  2032. musb_write_rxfifosz(musb_base,
  2033. musb->context.index_regs[i].rxfifosz);
  2034. musb_write_txfifoadd(musb_base,
  2035. musb->context.index_regs[i].txfifoadd);
  2036. musb_write_rxfifoadd(musb_base,
  2037. musb->context.index_regs[i].rxfifoadd);
  2038. }
  2039. if (is_host_enabled(musb)) {
  2040. musb_writeb(epio, MUSB_TXTYPE,
  2041. musb->context.index_regs[i].txtype);
  2042. musb_writeb(epio, MUSB_TXINTERVAL,
  2043. musb->context.index_regs[i].txinterval);
  2044. musb_writeb(epio, MUSB_RXTYPE,
  2045. musb->context.index_regs[i].rxtype);
  2046. musb_writeb(epio, MUSB_RXINTERVAL,
  2047. musb->context.index_regs[i].rxinterval);
  2048. musb_write_txfunaddr(musb_base, i,
  2049. musb->context.index_regs[i].txfunaddr);
  2050. musb_write_txhubaddr(musb_base, i,
  2051. musb->context.index_regs[i].txhubaddr);
  2052. musb_write_txhubport(musb_base, i,
  2053. musb->context.index_regs[i].txhubport);
  2054. ep_target_regs =
  2055. musb_read_target_reg_base(i, musb_base);
  2056. musb_write_rxfunaddr(ep_target_regs,
  2057. musb->context.index_regs[i].rxfunaddr);
  2058. musb_write_rxhubaddr(ep_target_regs,
  2059. musb->context.index_regs[i].rxhubaddr);
  2060. musb_write_rxhubport(ep_target_regs,
  2061. musb->context.index_regs[i].rxhubport);
  2062. }
  2063. }
  2064. }
  2065. static int musb_suspend(struct device *dev)
  2066. {
  2067. struct platform_device *pdev = to_platform_device(dev);
  2068. unsigned long flags;
  2069. struct musb *musb = dev_to_musb(&pdev->dev);
  2070. spin_lock_irqsave(&musb->lock, flags);
  2071. if (is_peripheral_active(musb)) {
  2072. /* FIXME force disconnect unless we know USB will wake
  2073. * the system up quickly enough to respond ...
  2074. */
  2075. } else if (is_host_active(musb)) {
  2076. /* we know all the children are suspended; sometimes
  2077. * they will even be wakeup-enabled.
  2078. */
  2079. }
  2080. musb_save_context(musb);
  2081. spin_unlock_irqrestore(&musb->lock, flags);
  2082. return 0;
  2083. }
  2084. static int musb_resume_noirq(struct device *dev)
  2085. {
  2086. struct platform_device *pdev = to_platform_device(dev);
  2087. struct musb *musb = dev_to_musb(&pdev->dev);
  2088. musb_restore_context(musb);
  2089. /* for static cmos like DaVinci, register values were preserved
  2090. * unless for some reason the whole soc powered down or the USB
  2091. * module got reset through the PSC (vs just being disabled).
  2092. */
  2093. return 0;
  2094. }
  2095. static const struct dev_pm_ops musb_dev_pm_ops = {
  2096. .suspend = musb_suspend,
  2097. .resume_noirq = musb_resume_noirq,
  2098. };
  2099. #define MUSB_DEV_PM_OPS (&musb_dev_pm_ops)
  2100. #else
  2101. #define MUSB_DEV_PM_OPS NULL
  2102. #endif
  2103. static struct platform_driver musb_driver = {
  2104. .driver = {
  2105. .name = (char *)musb_driver_name,
  2106. .bus = &platform_bus_type,
  2107. .owner = THIS_MODULE,
  2108. .pm = MUSB_DEV_PM_OPS,
  2109. },
  2110. .remove = __exit_p(musb_remove),
  2111. .shutdown = musb_shutdown,
  2112. };
  2113. /*-------------------------------------------------------------------------*/
  2114. static int __init musb_init(void)
  2115. {
  2116. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  2117. if (usb_disabled())
  2118. return 0;
  2119. #endif
  2120. pr_info("%s: version " MUSB_VERSION ", "
  2121. #ifdef CONFIG_MUSB_PIO_ONLY
  2122. "pio"
  2123. #elif defined(CONFIG_USB_TI_CPPI_DMA)
  2124. "cppi-dma"
  2125. #elif defined(CONFIG_USB_INVENTRA_DMA)
  2126. "musb-dma"
  2127. #elif defined(CONFIG_USB_TUSB_OMAP_DMA)
  2128. "tusb-omap-dma"
  2129. #else
  2130. "?dma?"
  2131. #endif
  2132. ", "
  2133. #ifdef CONFIG_USB_MUSB_OTG
  2134. "otg (peripheral+host)"
  2135. #elif defined(CONFIG_USB_GADGET_MUSB_HDRC)
  2136. "peripheral"
  2137. #elif defined(CONFIG_USB_MUSB_HDRC_HCD)
  2138. "host"
  2139. #endif
  2140. ", debug=%d\n",
  2141. musb_driver_name, musb_debug);
  2142. return platform_driver_probe(&musb_driver, musb_probe);
  2143. }
  2144. /* make us init after usbcore and i2c (transceivers, regulators, etc)
  2145. * and before usb gadget and host-side drivers start to register
  2146. */
  2147. fs_initcall(musb_init);
  2148. static void __exit musb_cleanup(void)
  2149. {
  2150. platform_driver_unregister(&musb_driver);
  2151. }
  2152. module_exit(musb_cleanup);